mmu.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "mmu.h"
  21. #include "x86.h"
  22. #include "kvm_cache_regs.h"
  23. #include <linux/kvm_host.h>
  24. #include <linux/types.h>
  25. #include <linux/string.h>
  26. #include <linux/mm.h>
  27. #include <linux/highmem.h>
  28. #include <linux/module.h>
  29. #include <linux/swap.h>
  30. #include <linux/hugetlb.h>
  31. #include <linux/compiler.h>
  32. #include <linux/srcu.h>
  33. #include <linux/slab.h>
  34. #include <linux/uaccess.h>
  35. #include <asm/page.h>
  36. #include <asm/cmpxchg.h>
  37. #include <asm/io.h>
  38. #include <asm/vmx.h>
  39. /*
  40. * When setting this variable to true it enables Two-Dimensional-Paging
  41. * where the hardware walks 2 page tables:
  42. * 1. the guest-virtual to guest-physical
  43. * 2. while doing 1. it walks guest-physical to host-physical
  44. * If the hardware supports that we don't need to do shadow paging.
  45. */
  46. bool tdp_enabled = false;
  47. #undef MMU_DEBUG
  48. #undef AUDIT
  49. #ifdef AUDIT
  50. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  51. #else
  52. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  53. #endif
  54. #ifdef MMU_DEBUG
  55. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  56. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  57. #else
  58. #define pgprintk(x...) do { } while (0)
  59. #define rmap_printk(x...) do { } while (0)
  60. #endif
  61. #if defined(MMU_DEBUG) || defined(AUDIT)
  62. static int dbg = 0;
  63. module_param(dbg, bool, 0644);
  64. #endif
  65. static int oos_shadow = 1;
  66. module_param(oos_shadow, bool, 0644);
  67. #ifndef MMU_DEBUG
  68. #define ASSERT(x) do { } while (0)
  69. #else
  70. #define ASSERT(x) \
  71. if (!(x)) { \
  72. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  73. __FILE__, __LINE__, #x); \
  74. }
  75. #endif
  76. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  77. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  78. #define PT64_LEVEL_BITS 9
  79. #define PT64_LEVEL_SHIFT(level) \
  80. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  81. #define PT64_LEVEL_MASK(level) \
  82. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  83. #define PT64_INDEX(address, level)\
  84. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  85. #define PT32_LEVEL_BITS 10
  86. #define PT32_LEVEL_SHIFT(level) \
  87. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  88. #define PT32_LEVEL_MASK(level) \
  89. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  90. #define PT32_LVL_OFFSET_MASK(level) \
  91. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  92. * PT32_LEVEL_BITS))) - 1))
  93. #define PT32_INDEX(address, level)\
  94. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  95. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  96. #define PT64_DIR_BASE_ADDR_MASK \
  97. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  98. #define PT64_LVL_ADDR_MASK(level) \
  99. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  100. * PT64_LEVEL_BITS))) - 1))
  101. #define PT64_LVL_OFFSET_MASK(level) \
  102. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  103. * PT64_LEVEL_BITS))) - 1))
  104. #define PT32_BASE_ADDR_MASK PAGE_MASK
  105. #define PT32_DIR_BASE_ADDR_MASK \
  106. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  107. #define PT32_LVL_ADDR_MASK(level) \
  108. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  109. * PT32_LEVEL_BITS))) - 1))
  110. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  111. | PT64_NX_MASK)
  112. #define RMAP_EXT 4
  113. #define ACC_EXEC_MASK 1
  114. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  115. #define ACC_USER_MASK PT_USER_MASK
  116. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  117. #include <trace/events/kvm.h>
  118. #define CREATE_TRACE_POINTS
  119. #include "mmutrace.h"
  120. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  121. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  122. struct kvm_rmap_desc {
  123. u64 *sptes[RMAP_EXT];
  124. struct kvm_rmap_desc *more;
  125. };
  126. struct kvm_shadow_walk_iterator {
  127. u64 addr;
  128. hpa_t shadow_addr;
  129. int level;
  130. u64 *sptep;
  131. unsigned index;
  132. };
  133. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  134. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  135. shadow_walk_okay(&(_walker)); \
  136. shadow_walk_next(&(_walker)))
  137. typedef void (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp, u64 *spte);
  138. static struct kmem_cache *pte_chain_cache;
  139. static struct kmem_cache *rmap_desc_cache;
  140. static struct kmem_cache *mmu_page_header_cache;
  141. static u64 __read_mostly shadow_trap_nonpresent_pte;
  142. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  143. static u64 __read_mostly shadow_base_present_pte;
  144. static u64 __read_mostly shadow_nx_mask;
  145. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  146. static u64 __read_mostly shadow_user_mask;
  147. static u64 __read_mostly shadow_accessed_mask;
  148. static u64 __read_mostly shadow_dirty_mask;
  149. static inline u64 rsvd_bits(int s, int e)
  150. {
  151. return ((1ULL << (e - s + 1)) - 1) << s;
  152. }
  153. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  154. {
  155. shadow_trap_nonpresent_pte = trap_pte;
  156. shadow_notrap_nonpresent_pte = notrap_pte;
  157. }
  158. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  159. void kvm_mmu_set_base_ptes(u64 base_pte)
  160. {
  161. shadow_base_present_pte = base_pte;
  162. }
  163. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  164. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  165. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  166. {
  167. shadow_user_mask = user_mask;
  168. shadow_accessed_mask = accessed_mask;
  169. shadow_dirty_mask = dirty_mask;
  170. shadow_nx_mask = nx_mask;
  171. shadow_x_mask = x_mask;
  172. }
  173. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  174. static bool is_write_protection(struct kvm_vcpu *vcpu)
  175. {
  176. return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
  177. }
  178. static int is_cpuid_PSE36(void)
  179. {
  180. return 1;
  181. }
  182. static int is_nx(struct kvm_vcpu *vcpu)
  183. {
  184. return vcpu->arch.efer & EFER_NX;
  185. }
  186. static int is_shadow_present_pte(u64 pte)
  187. {
  188. return pte != shadow_trap_nonpresent_pte
  189. && pte != shadow_notrap_nonpresent_pte;
  190. }
  191. static int is_large_pte(u64 pte)
  192. {
  193. return pte & PT_PAGE_SIZE_MASK;
  194. }
  195. static int is_writable_pte(unsigned long pte)
  196. {
  197. return pte & PT_WRITABLE_MASK;
  198. }
  199. static int is_dirty_gpte(unsigned long pte)
  200. {
  201. return pte & PT_DIRTY_MASK;
  202. }
  203. static int is_rmap_spte(u64 pte)
  204. {
  205. return is_shadow_present_pte(pte);
  206. }
  207. static int is_last_spte(u64 pte, int level)
  208. {
  209. if (level == PT_PAGE_TABLE_LEVEL)
  210. return 1;
  211. if (is_large_pte(pte))
  212. return 1;
  213. return 0;
  214. }
  215. static pfn_t spte_to_pfn(u64 pte)
  216. {
  217. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  218. }
  219. static gfn_t pse36_gfn_delta(u32 gpte)
  220. {
  221. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  222. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  223. }
  224. static void __set_spte(u64 *sptep, u64 spte)
  225. {
  226. set_64bit(sptep, spte);
  227. }
  228. static u64 __xchg_spte(u64 *sptep, u64 new_spte)
  229. {
  230. #ifdef CONFIG_X86_64
  231. return xchg(sptep, new_spte);
  232. #else
  233. u64 old_spte;
  234. do {
  235. old_spte = *sptep;
  236. } while (cmpxchg64(sptep, old_spte, new_spte) != old_spte);
  237. return old_spte;
  238. #endif
  239. }
  240. static void update_spte(u64 *sptep, u64 new_spte)
  241. {
  242. u64 old_spte;
  243. if (!shadow_accessed_mask || (new_spte & shadow_accessed_mask) ||
  244. !is_rmap_spte(*sptep))
  245. __set_spte(sptep, new_spte);
  246. else {
  247. old_spte = __xchg_spte(sptep, new_spte);
  248. if (old_spte & shadow_accessed_mask)
  249. mark_page_accessed(pfn_to_page(spte_to_pfn(old_spte)));
  250. }
  251. }
  252. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  253. struct kmem_cache *base_cache, int min)
  254. {
  255. void *obj;
  256. if (cache->nobjs >= min)
  257. return 0;
  258. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  259. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  260. if (!obj)
  261. return -ENOMEM;
  262. cache->objects[cache->nobjs++] = obj;
  263. }
  264. return 0;
  265. }
  266. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  267. struct kmem_cache *cache)
  268. {
  269. while (mc->nobjs)
  270. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  271. }
  272. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  273. int min)
  274. {
  275. struct page *page;
  276. if (cache->nobjs >= min)
  277. return 0;
  278. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  279. page = alloc_page(GFP_KERNEL);
  280. if (!page)
  281. return -ENOMEM;
  282. cache->objects[cache->nobjs++] = page_address(page);
  283. }
  284. return 0;
  285. }
  286. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  287. {
  288. while (mc->nobjs)
  289. free_page((unsigned long)mc->objects[--mc->nobjs]);
  290. }
  291. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  292. {
  293. int r;
  294. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  295. pte_chain_cache, 4);
  296. if (r)
  297. goto out;
  298. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  299. rmap_desc_cache, 4);
  300. if (r)
  301. goto out;
  302. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  303. if (r)
  304. goto out;
  305. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  306. mmu_page_header_cache, 4);
  307. out:
  308. return r;
  309. }
  310. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  311. {
  312. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
  313. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
  314. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  315. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  316. mmu_page_header_cache);
  317. }
  318. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  319. size_t size)
  320. {
  321. void *p;
  322. BUG_ON(!mc->nobjs);
  323. p = mc->objects[--mc->nobjs];
  324. return p;
  325. }
  326. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  327. {
  328. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  329. sizeof(struct kvm_pte_chain));
  330. }
  331. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  332. {
  333. kmem_cache_free(pte_chain_cache, pc);
  334. }
  335. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  336. {
  337. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  338. sizeof(struct kvm_rmap_desc));
  339. }
  340. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  341. {
  342. kmem_cache_free(rmap_desc_cache, rd);
  343. }
  344. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  345. {
  346. if (!sp->role.direct)
  347. return sp->gfns[index];
  348. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  349. }
  350. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  351. {
  352. if (sp->role.direct)
  353. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  354. else
  355. sp->gfns[index] = gfn;
  356. }
  357. /*
  358. * Return the pointer to the largepage write count for a given
  359. * gfn, handling slots that are not large page aligned.
  360. */
  361. static int *slot_largepage_idx(gfn_t gfn,
  362. struct kvm_memory_slot *slot,
  363. int level)
  364. {
  365. unsigned long idx;
  366. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  367. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  368. return &slot->lpage_info[level - 2][idx].write_count;
  369. }
  370. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  371. {
  372. struct kvm_memory_slot *slot;
  373. int *write_count;
  374. int i;
  375. slot = gfn_to_memslot(kvm, gfn);
  376. for (i = PT_DIRECTORY_LEVEL;
  377. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  378. write_count = slot_largepage_idx(gfn, slot, i);
  379. *write_count += 1;
  380. }
  381. }
  382. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  383. {
  384. struct kvm_memory_slot *slot;
  385. int *write_count;
  386. int i;
  387. slot = gfn_to_memslot(kvm, gfn);
  388. for (i = PT_DIRECTORY_LEVEL;
  389. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  390. write_count = slot_largepage_idx(gfn, slot, i);
  391. *write_count -= 1;
  392. WARN_ON(*write_count < 0);
  393. }
  394. }
  395. static int has_wrprotected_page(struct kvm *kvm,
  396. gfn_t gfn,
  397. int level)
  398. {
  399. struct kvm_memory_slot *slot;
  400. int *largepage_idx;
  401. slot = gfn_to_memslot(kvm, gfn);
  402. if (slot) {
  403. largepage_idx = slot_largepage_idx(gfn, slot, level);
  404. return *largepage_idx;
  405. }
  406. return 1;
  407. }
  408. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  409. {
  410. unsigned long page_size;
  411. int i, ret = 0;
  412. page_size = kvm_host_page_size(kvm, gfn);
  413. for (i = PT_PAGE_TABLE_LEVEL;
  414. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  415. if (page_size >= KVM_HPAGE_SIZE(i))
  416. ret = i;
  417. else
  418. break;
  419. }
  420. return ret;
  421. }
  422. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  423. {
  424. struct kvm_memory_slot *slot;
  425. int host_level, level, max_level;
  426. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  427. if (slot && slot->dirty_bitmap)
  428. return PT_PAGE_TABLE_LEVEL;
  429. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  430. if (host_level == PT_PAGE_TABLE_LEVEL)
  431. return host_level;
  432. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  433. kvm_x86_ops->get_lpage_level() : host_level;
  434. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  435. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  436. break;
  437. return level - 1;
  438. }
  439. /*
  440. * Take gfn and return the reverse mapping to it.
  441. */
  442. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  443. {
  444. struct kvm_memory_slot *slot;
  445. unsigned long idx;
  446. slot = gfn_to_memslot(kvm, gfn);
  447. if (likely(level == PT_PAGE_TABLE_LEVEL))
  448. return &slot->rmap[gfn - slot->base_gfn];
  449. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  450. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  451. return &slot->lpage_info[level - 2][idx].rmap_pde;
  452. }
  453. /*
  454. * Reverse mapping data structures:
  455. *
  456. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  457. * that points to page_address(page).
  458. *
  459. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  460. * containing more mappings.
  461. *
  462. * Returns the number of rmap entries before the spte was added or zero if
  463. * the spte was not added.
  464. *
  465. */
  466. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  467. {
  468. struct kvm_mmu_page *sp;
  469. struct kvm_rmap_desc *desc;
  470. unsigned long *rmapp;
  471. int i, count = 0;
  472. if (!is_rmap_spte(*spte))
  473. return count;
  474. sp = page_header(__pa(spte));
  475. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  476. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  477. if (!*rmapp) {
  478. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  479. *rmapp = (unsigned long)spte;
  480. } else if (!(*rmapp & 1)) {
  481. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  482. desc = mmu_alloc_rmap_desc(vcpu);
  483. desc->sptes[0] = (u64 *)*rmapp;
  484. desc->sptes[1] = spte;
  485. *rmapp = (unsigned long)desc | 1;
  486. } else {
  487. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  488. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  489. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  490. desc = desc->more;
  491. count += RMAP_EXT;
  492. }
  493. if (desc->sptes[RMAP_EXT-1]) {
  494. desc->more = mmu_alloc_rmap_desc(vcpu);
  495. desc = desc->more;
  496. }
  497. for (i = 0; desc->sptes[i]; ++i)
  498. ;
  499. desc->sptes[i] = spte;
  500. }
  501. return count;
  502. }
  503. static void rmap_desc_remove_entry(unsigned long *rmapp,
  504. struct kvm_rmap_desc *desc,
  505. int i,
  506. struct kvm_rmap_desc *prev_desc)
  507. {
  508. int j;
  509. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  510. ;
  511. desc->sptes[i] = desc->sptes[j];
  512. desc->sptes[j] = NULL;
  513. if (j != 0)
  514. return;
  515. if (!prev_desc && !desc->more)
  516. *rmapp = (unsigned long)desc->sptes[0];
  517. else
  518. if (prev_desc)
  519. prev_desc->more = desc->more;
  520. else
  521. *rmapp = (unsigned long)desc->more | 1;
  522. mmu_free_rmap_desc(desc);
  523. }
  524. static void rmap_remove(struct kvm *kvm, u64 *spte)
  525. {
  526. struct kvm_rmap_desc *desc;
  527. struct kvm_rmap_desc *prev_desc;
  528. struct kvm_mmu_page *sp;
  529. gfn_t gfn;
  530. unsigned long *rmapp;
  531. int i;
  532. sp = page_header(__pa(spte));
  533. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  534. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  535. if (!*rmapp) {
  536. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  537. BUG();
  538. } else if (!(*rmapp & 1)) {
  539. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  540. if ((u64 *)*rmapp != spte) {
  541. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  542. spte, *spte);
  543. BUG();
  544. }
  545. *rmapp = 0;
  546. } else {
  547. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  548. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  549. prev_desc = NULL;
  550. while (desc) {
  551. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  552. if (desc->sptes[i] == spte) {
  553. rmap_desc_remove_entry(rmapp,
  554. desc, i,
  555. prev_desc);
  556. return;
  557. }
  558. prev_desc = desc;
  559. desc = desc->more;
  560. }
  561. pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
  562. BUG();
  563. }
  564. }
  565. static void set_spte_track_bits(u64 *sptep, u64 new_spte)
  566. {
  567. pfn_t pfn;
  568. u64 old_spte = *sptep;
  569. if (!shadow_accessed_mask || !is_shadow_present_pte(old_spte) ||
  570. old_spte & shadow_accessed_mask) {
  571. __set_spte(sptep, new_spte);
  572. } else
  573. old_spte = __xchg_spte(sptep, new_spte);
  574. if (!is_rmap_spte(old_spte))
  575. return;
  576. pfn = spte_to_pfn(old_spte);
  577. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  578. kvm_set_pfn_accessed(pfn);
  579. if (is_writable_pte(old_spte))
  580. kvm_set_pfn_dirty(pfn);
  581. }
  582. static void drop_spte(struct kvm *kvm, u64 *sptep, u64 new_spte)
  583. {
  584. set_spte_track_bits(sptep, new_spte);
  585. rmap_remove(kvm, sptep);
  586. }
  587. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  588. {
  589. struct kvm_rmap_desc *desc;
  590. u64 *prev_spte;
  591. int i;
  592. if (!*rmapp)
  593. return NULL;
  594. else if (!(*rmapp & 1)) {
  595. if (!spte)
  596. return (u64 *)*rmapp;
  597. return NULL;
  598. }
  599. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  600. prev_spte = NULL;
  601. while (desc) {
  602. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  603. if (prev_spte == spte)
  604. return desc->sptes[i];
  605. prev_spte = desc->sptes[i];
  606. }
  607. desc = desc->more;
  608. }
  609. return NULL;
  610. }
  611. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  612. {
  613. unsigned long *rmapp;
  614. u64 *spte;
  615. int i, write_protected = 0;
  616. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  617. spte = rmap_next(kvm, rmapp, NULL);
  618. while (spte) {
  619. BUG_ON(!spte);
  620. BUG_ON(!(*spte & PT_PRESENT_MASK));
  621. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  622. if (is_writable_pte(*spte)) {
  623. update_spte(spte, *spte & ~PT_WRITABLE_MASK);
  624. write_protected = 1;
  625. }
  626. spte = rmap_next(kvm, rmapp, spte);
  627. }
  628. if (write_protected) {
  629. pfn_t pfn;
  630. spte = rmap_next(kvm, rmapp, NULL);
  631. pfn = spte_to_pfn(*spte);
  632. kvm_set_pfn_dirty(pfn);
  633. }
  634. /* check for huge page mappings */
  635. for (i = PT_DIRECTORY_LEVEL;
  636. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  637. rmapp = gfn_to_rmap(kvm, gfn, i);
  638. spte = rmap_next(kvm, rmapp, NULL);
  639. while (spte) {
  640. BUG_ON(!spte);
  641. BUG_ON(!(*spte & PT_PRESENT_MASK));
  642. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  643. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  644. if (is_writable_pte(*spte)) {
  645. drop_spte(kvm, spte,
  646. shadow_trap_nonpresent_pte);
  647. --kvm->stat.lpages;
  648. spte = NULL;
  649. write_protected = 1;
  650. }
  651. spte = rmap_next(kvm, rmapp, spte);
  652. }
  653. }
  654. return write_protected;
  655. }
  656. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  657. unsigned long data)
  658. {
  659. u64 *spte;
  660. int need_tlb_flush = 0;
  661. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  662. BUG_ON(!(*spte & PT_PRESENT_MASK));
  663. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  664. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  665. need_tlb_flush = 1;
  666. }
  667. return need_tlb_flush;
  668. }
  669. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  670. unsigned long data)
  671. {
  672. int need_flush = 0;
  673. u64 *spte, new_spte;
  674. pte_t *ptep = (pte_t *)data;
  675. pfn_t new_pfn;
  676. WARN_ON(pte_huge(*ptep));
  677. new_pfn = pte_pfn(*ptep);
  678. spte = rmap_next(kvm, rmapp, NULL);
  679. while (spte) {
  680. BUG_ON(!is_shadow_present_pte(*spte));
  681. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  682. need_flush = 1;
  683. if (pte_write(*ptep)) {
  684. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  685. spte = rmap_next(kvm, rmapp, NULL);
  686. } else {
  687. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  688. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  689. new_spte &= ~PT_WRITABLE_MASK;
  690. new_spte &= ~SPTE_HOST_WRITEABLE;
  691. new_spte &= ~shadow_accessed_mask;
  692. set_spte_track_bits(spte, new_spte);
  693. spte = rmap_next(kvm, rmapp, spte);
  694. }
  695. }
  696. if (need_flush)
  697. kvm_flush_remote_tlbs(kvm);
  698. return 0;
  699. }
  700. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  701. unsigned long data,
  702. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  703. unsigned long data))
  704. {
  705. int i, j;
  706. int ret;
  707. int retval = 0;
  708. struct kvm_memslots *slots;
  709. slots = kvm_memslots(kvm);
  710. for (i = 0; i < slots->nmemslots; i++) {
  711. struct kvm_memory_slot *memslot = &slots->memslots[i];
  712. unsigned long start = memslot->userspace_addr;
  713. unsigned long end;
  714. end = start + (memslot->npages << PAGE_SHIFT);
  715. if (hva >= start && hva < end) {
  716. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  717. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  718. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  719. unsigned long idx;
  720. int sh;
  721. sh = KVM_HPAGE_GFN_SHIFT(PT_DIRECTORY_LEVEL+j);
  722. idx = ((memslot->base_gfn+gfn_offset) >> sh) -
  723. (memslot->base_gfn >> sh);
  724. ret |= handler(kvm,
  725. &memslot->lpage_info[j][idx].rmap_pde,
  726. data);
  727. }
  728. trace_kvm_age_page(hva, memslot, ret);
  729. retval |= ret;
  730. }
  731. }
  732. return retval;
  733. }
  734. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  735. {
  736. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  737. }
  738. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  739. {
  740. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  741. }
  742. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  743. unsigned long data)
  744. {
  745. u64 *spte;
  746. int young = 0;
  747. /*
  748. * Emulate the accessed bit for EPT, by checking if this page has
  749. * an EPT mapping, and clearing it if it does. On the next access,
  750. * a new EPT mapping will be established.
  751. * This has some overhead, but not as much as the cost of swapping
  752. * out actively used pages or breaking up actively used hugepages.
  753. */
  754. if (!shadow_accessed_mask)
  755. return kvm_unmap_rmapp(kvm, rmapp, data);
  756. spte = rmap_next(kvm, rmapp, NULL);
  757. while (spte) {
  758. int _young;
  759. u64 _spte = *spte;
  760. BUG_ON(!(_spte & PT_PRESENT_MASK));
  761. _young = _spte & PT_ACCESSED_MASK;
  762. if (_young) {
  763. young = 1;
  764. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  765. }
  766. spte = rmap_next(kvm, rmapp, spte);
  767. }
  768. return young;
  769. }
  770. #define RMAP_RECYCLE_THRESHOLD 1000
  771. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  772. {
  773. unsigned long *rmapp;
  774. struct kvm_mmu_page *sp;
  775. sp = page_header(__pa(spte));
  776. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  777. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  778. kvm_flush_remote_tlbs(vcpu->kvm);
  779. }
  780. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  781. {
  782. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  783. }
  784. #ifdef MMU_DEBUG
  785. static int is_empty_shadow_page(u64 *spt)
  786. {
  787. u64 *pos;
  788. u64 *end;
  789. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  790. if (is_shadow_present_pte(*pos)) {
  791. printk(KERN_ERR "%s: %p %llx\n", __func__,
  792. pos, *pos);
  793. return 0;
  794. }
  795. return 1;
  796. }
  797. #endif
  798. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  799. {
  800. ASSERT(is_empty_shadow_page(sp->spt));
  801. hlist_del(&sp->hash_link);
  802. list_del(&sp->link);
  803. __free_page(virt_to_page(sp->spt));
  804. if (!sp->role.direct)
  805. __free_page(virt_to_page(sp->gfns));
  806. kmem_cache_free(mmu_page_header_cache, sp);
  807. ++kvm->arch.n_free_mmu_pages;
  808. }
  809. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  810. {
  811. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  812. }
  813. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  814. u64 *parent_pte, int direct)
  815. {
  816. struct kvm_mmu_page *sp;
  817. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  818. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  819. if (!direct)
  820. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
  821. PAGE_SIZE);
  822. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  823. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  824. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  825. sp->multimapped = 0;
  826. sp->parent_pte = parent_pte;
  827. --vcpu->kvm->arch.n_free_mmu_pages;
  828. return sp;
  829. }
  830. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  831. struct kvm_mmu_page *sp, u64 *parent_pte)
  832. {
  833. struct kvm_pte_chain *pte_chain;
  834. struct hlist_node *node;
  835. int i;
  836. if (!parent_pte)
  837. return;
  838. if (!sp->multimapped) {
  839. u64 *old = sp->parent_pte;
  840. if (!old) {
  841. sp->parent_pte = parent_pte;
  842. return;
  843. }
  844. sp->multimapped = 1;
  845. pte_chain = mmu_alloc_pte_chain(vcpu);
  846. INIT_HLIST_HEAD(&sp->parent_ptes);
  847. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  848. pte_chain->parent_ptes[0] = old;
  849. }
  850. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  851. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  852. continue;
  853. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  854. if (!pte_chain->parent_ptes[i]) {
  855. pte_chain->parent_ptes[i] = parent_pte;
  856. return;
  857. }
  858. }
  859. pte_chain = mmu_alloc_pte_chain(vcpu);
  860. BUG_ON(!pte_chain);
  861. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  862. pte_chain->parent_ptes[0] = parent_pte;
  863. }
  864. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  865. u64 *parent_pte)
  866. {
  867. struct kvm_pte_chain *pte_chain;
  868. struct hlist_node *node;
  869. int i;
  870. if (!sp->multimapped) {
  871. BUG_ON(sp->parent_pte != parent_pte);
  872. sp->parent_pte = NULL;
  873. return;
  874. }
  875. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  876. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  877. if (!pte_chain->parent_ptes[i])
  878. break;
  879. if (pte_chain->parent_ptes[i] != parent_pte)
  880. continue;
  881. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  882. && pte_chain->parent_ptes[i + 1]) {
  883. pte_chain->parent_ptes[i]
  884. = pte_chain->parent_ptes[i + 1];
  885. ++i;
  886. }
  887. pte_chain->parent_ptes[i] = NULL;
  888. if (i == 0) {
  889. hlist_del(&pte_chain->link);
  890. mmu_free_pte_chain(pte_chain);
  891. if (hlist_empty(&sp->parent_ptes)) {
  892. sp->multimapped = 0;
  893. sp->parent_pte = NULL;
  894. }
  895. }
  896. return;
  897. }
  898. BUG();
  899. }
  900. static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
  901. {
  902. struct kvm_pte_chain *pte_chain;
  903. struct hlist_node *node;
  904. struct kvm_mmu_page *parent_sp;
  905. int i;
  906. if (!sp->multimapped && sp->parent_pte) {
  907. parent_sp = page_header(__pa(sp->parent_pte));
  908. fn(parent_sp, sp->parent_pte);
  909. return;
  910. }
  911. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  912. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  913. u64 *spte = pte_chain->parent_ptes[i];
  914. if (!spte)
  915. break;
  916. parent_sp = page_header(__pa(spte));
  917. fn(parent_sp, spte);
  918. }
  919. }
  920. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte);
  921. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  922. {
  923. mmu_parent_walk(sp, mark_unsync);
  924. }
  925. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte)
  926. {
  927. unsigned int index;
  928. index = spte - sp->spt;
  929. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  930. return;
  931. if (sp->unsync_children++)
  932. return;
  933. kvm_mmu_mark_parents_unsync(sp);
  934. }
  935. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  936. struct kvm_mmu_page *sp)
  937. {
  938. int i;
  939. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  940. sp->spt[i] = shadow_trap_nonpresent_pte;
  941. }
  942. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  943. struct kvm_mmu_page *sp, bool clear_unsync)
  944. {
  945. return 1;
  946. }
  947. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  948. {
  949. }
  950. #define KVM_PAGE_ARRAY_NR 16
  951. struct kvm_mmu_pages {
  952. struct mmu_page_and_offset {
  953. struct kvm_mmu_page *sp;
  954. unsigned int idx;
  955. } page[KVM_PAGE_ARRAY_NR];
  956. unsigned int nr;
  957. };
  958. #define for_each_unsync_children(bitmap, idx) \
  959. for (idx = find_first_bit(bitmap, 512); \
  960. idx < 512; \
  961. idx = find_next_bit(bitmap, 512, idx+1))
  962. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  963. int idx)
  964. {
  965. int i;
  966. if (sp->unsync)
  967. for (i=0; i < pvec->nr; i++)
  968. if (pvec->page[i].sp == sp)
  969. return 0;
  970. pvec->page[pvec->nr].sp = sp;
  971. pvec->page[pvec->nr].idx = idx;
  972. pvec->nr++;
  973. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  974. }
  975. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  976. struct kvm_mmu_pages *pvec)
  977. {
  978. int i, ret, nr_unsync_leaf = 0;
  979. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  980. struct kvm_mmu_page *child;
  981. u64 ent = sp->spt[i];
  982. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  983. goto clear_child_bitmap;
  984. child = page_header(ent & PT64_BASE_ADDR_MASK);
  985. if (child->unsync_children) {
  986. if (mmu_pages_add(pvec, child, i))
  987. return -ENOSPC;
  988. ret = __mmu_unsync_walk(child, pvec);
  989. if (!ret)
  990. goto clear_child_bitmap;
  991. else if (ret > 0)
  992. nr_unsync_leaf += ret;
  993. else
  994. return ret;
  995. } else if (child->unsync) {
  996. nr_unsync_leaf++;
  997. if (mmu_pages_add(pvec, child, i))
  998. return -ENOSPC;
  999. } else
  1000. goto clear_child_bitmap;
  1001. continue;
  1002. clear_child_bitmap:
  1003. __clear_bit(i, sp->unsync_child_bitmap);
  1004. sp->unsync_children--;
  1005. WARN_ON((int)sp->unsync_children < 0);
  1006. }
  1007. return nr_unsync_leaf;
  1008. }
  1009. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1010. struct kvm_mmu_pages *pvec)
  1011. {
  1012. if (!sp->unsync_children)
  1013. return 0;
  1014. mmu_pages_add(pvec, sp, 0);
  1015. return __mmu_unsync_walk(sp, pvec);
  1016. }
  1017. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1018. {
  1019. WARN_ON(!sp->unsync);
  1020. trace_kvm_mmu_sync_page(sp);
  1021. sp->unsync = 0;
  1022. --kvm->stat.mmu_unsync;
  1023. }
  1024. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1025. struct list_head *invalid_list);
  1026. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1027. struct list_head *invalid_list);
  1028. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1029. hlist_for_each_entry(sp, pos, \
  1030. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1031. if ((sp)->gfn != (gfn)) {} else
  1032. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1033. hlist_for_each_entry(sp, pos, \
  1034. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1035. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1036. (sp)->role.invalid) {} else
  1037. /* @sp->gfn should be write-protected at the call site */
  1038. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1039. struct list_head *invalid_list, bool clear_unsync)
  1040. {
  1041. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1042. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1043. return 1;
  1044. }
  1045. if (clear_unsync)
  1046. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1047. if (vcpu->arch.mmu.sync_page(vcpu, sp, clear_unsync)) {
  1048. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1049. return 1;
  1050. }
  1051. kvm_mmu_flush_tlb(vcpu);
  1052. return 0;
  1053. }
  1054. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1055. struct kvm_mmu_page *sp)
  1056. {
  1057. LIST_HEAD(invalid_list);
  1058. int ret;
  1059. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1060. if (ret)
  1061. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1062. return ret;
  1063. }
  1064. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1065. struct list_head *invalid_list)
  1066. {
  1067. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1068. }
  1069. /* @gfn should be write-protected at the call site */
  1070. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1071. {
  1072. struct kvm_mmu_page *s;
  1073. struct hlist_node *node;
  1074. LIST_HEAD(invalid_list);
  1075. bool flush = false;
  1076. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1077. if (!s->unsync)
  1078. continue;
  1079. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1080. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1081. (vcpu->arch.mmu.sync_page(vcpu, s, true))) {
  1082. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1083. continue;
  1084. }
  1085. kvm_unlink_unsync_page(vcpu->kvm, s);
  1086. flush = true;
  1087. }
  1088. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1089. if (flush)
  1090. kvm_mmu_flush_tlb(vcpu);
  1091. }
  1092. struct mmu_page_path {
  1093. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1094. unsigned int idx[PT64_ROOT_LEVEL-1];
  1095. };
  1096. #define for_each_sp(pvec, sp, parents, i) \
  1097. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1098. sp = pvec.page[i].sp; \
  1099. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1100. i = mmu_pages_next(&pvec, &parents, i))
  1101. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1102. struct mmu_page_path *parents,
  1103. int i)
  1104. {
  1105. int n;
  1106. for (n = i+1; n < pvec->nr; n++) {
  1107. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1108. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1109. parents->idx[0] = pvec->page[n].idx;
  1110. return n;
  1111. }
  1112. parents->parent[sp->role.level-2] = sp;
  1113. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1114. }
  1115. return n;
  1116. }
  1117. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1118. {
  1119. struct kvm_mmu_page *sp;
  1120. unsigned int level = 0;
  1121. do {
  1122. unsigned int idx = parents->idx[level];
  1123. sp = parents->parent[level];
  1124. if (!sp)
  1125. return;
  1126. --sp->unsync_children;
  1127. WARN_ON((int)sp->unsync_children < 0);
  1128. __clear_bit(idx, sp->unsync_child_bitmap);
  1129. level++;
  1130. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1131. }
  1132. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1133. struct mmu_page_path *parents,
  1134. struct kvm_mmu_pages *pvec)
  1135. {
  1136. parents->parent[parent->role.level-1] = NULL;
  1137. pvec->nr = 0;
  1138. }
  1139. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1140. struct kvm_mmu_page *parent)
  1141. {
  1142. int i;
  1143. struct kvm_mmu_page *sp;
  1144. struct mmu_page_path parents;
  1145. struct kvm_mmu_pages pages;
  1146. LIST_HEAD(invalid_list);
  1147. kvm_mmu_pages_init(parent, &parents, &pages);
  1148. while (mmu_unsync_walk(parent, &pages)) {
  1149. int protected = 0;
  1150. for_each_sp(pages, sp, parents, i)
  1151. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1152. if (protected)
  1153. kvm_flush_remote_tlbs(vcpu->kvm);
  1154. for_each_sp(pages, sp, parents, i) {
  1155. kvm_sync_page(vcpu, sp, &invalid_list);
  1156. mmu_pages_clear_parents(&parents);
  1157. }
  1158. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1159. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1160. kvm_mmu_pages_init(parent, &parents, &pages);
  1161. }
  1162. }
  1163. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1164. gfn_t gfn,
  1165. gva_t gaddr,
  1166. unsigned level,
  1167. int direct,
  1168. unsigned access,
  1169. u64 *parent_pte)
  1170. {
  1171. union kvm_mmu_page_role role;
  1172. unsigned quadrant;
  1173. struct kvm_mmu_page *sp;
  1174. struct hlist_node *node;
  1175. bool need_sync = false;
  1176. role = vcpu->arch.mmu.base_role;
  1177. role.level = level;
  1178. role.direct = direct;
  1179. if (role.direct)
  1180. role.cr4_pae = 0;
  1181. role.access = access;
  1182. if (!tdp_enabled && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1183. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1184. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1185. role.quadrant = quadrant;
  1186. }
  1187. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1188. if (!need_sync && sp->unsync)
  1189. need_sync = true;
  1190. if (sp->role.word != role.word)
  1191. continue;
  1192. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1193. break;
  1194. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1195. if (sp->unsync_children) {
  1196. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1197. kvm_mmu_mark_parents_unsync(sp);
  1198. } else if (sp->unsync)
  1199. kvm_mmu_mark_parents_unsync(sp);
  1200. trace_kvm_mmu_get_page(sp, false);
  1201. return sp;
  1202. }
  1203. ++vcpu->kvm->stat.mmu_cache_miss;
  1204. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1205. if (!sp)
  1206. return sp;
  1207. sp->gfn = gfn;
  1208. sp->role = role;
  1209. hlist_add_head(&sp->hash_link,
  1210. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1211. if (!direct) {
  1212. if (rmap_write_protect(vcpu->kvm, gfn))
  1213. kvm_flush_remote_tlbs(vcpu->kvm);
  1214. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1215. kvm_sync_pages(vcpu, gfn);
  1216. account_shadowed(vcpu->kvm, gfn);
  1217. }
  1218. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1219. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1220. else
  1221. nonpaging_prefetch_page(vcpu, sp);
  1222. trace_kvm_mmu_get_page(sp, true);
  1223. return sp;
  1224. }
  1225. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1226. struct kvm_vcpu *vcpu, u64 addr)
  1227. {
  1228. iterator->addr = addr;
  1229. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1230. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1231. if (iterator->level == PT32E_ROOT_LEVEL) {
  1232. iterator->shadow_addr
  1233. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1234. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1235. --iterator->level;
  1236. if (!iterator->shadow_addr)
  1237. iterator->level = 0;
  1238. }
  1239. }
  1240. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1241. {
  1242. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1243. return false;
  1244. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1245. if (is_large_pte(*iterator->sptep))
  1246. return false;
  1247. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1248. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1249. return true;
  1250. }
  1251. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1252. {
  1253. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1254. --iterator->level;
  1255. }
  1256. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1257. {
  1258. u64 spte;
  1259. spte = __pa(sp->spt)
  1260. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1261. | PT_WRITABLE_MASK | PT_USER_MASK;
  1262. __set_spte(sptep, spte);
  1263. }
  1264. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  1265. {
  1266. if (is_large_pte(*sptep)) {
  1267. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1268. kvm_flush_remote_tlbs(vcpu->kvm);
  1269. }
  1270. }
  1271. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1272. unsigned direct_access)
  1273. {
  1274. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1275. struct kvm_mmu_page *child;
  1276. /*
  1277. * For the direct sp, if the guest pte's dirty bit
  1278. * changed form clean to dirty, it will corrupt the
  1279. * sp's access: allow writable in the read-only sp,
  1280. * so we should update the spte at this point to get
  1281. * a new sp with the correct access.
  1282. */
  1283. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1284. if (child->role.access == direct_access)
  1285. return;
  1286. mmu_page_remove_parent_pte(child, sptep);
  1287. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1288. kvm_flush_remote_tlbs(vcpu->kvm);
  1289. }
  1290. }
  1291. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1292. struct kvm_mmu_page *sp)
  1293. {
  1294. unsigned i;
  1295. u64 *pt;
  1296. u64 ent;
  1297. pt = sp->spt;
  1298. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1299. ent = pt[i];
  1300. if (is_shadow_present_pte(ent)) {
  1301. if (!is_last_spte(ent, sp->role.level)) {
  1302. ent &= PT64_BASE_ADDR_MASK;
  1303. mmu_page_remove_parent_pte(page_header(ent),
  1304. &pt[i]);
  1305. } else {
  1306. if (is_large_pte(ent))
  1307. --kvm->stat.lpages;
  1308. drop_spte(kvm, &pt[i],
  1309. shadow_trap_nonpresent_pte);
  1310. }
  1311. }
  1312. pt[i] = shadow_trap_nonpresent_pte;
  1313. }
  1314. }
  1315. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1316. {
  1317. mmu_page_remove_parent_pte(sp, parent_pte);
  1318. }
  1319. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1320. {
  1321. int i;
  1322. struct kvm_vcpu *vcpu;
  1323. kvm_for_each_vcpu(i, vcpu, kvm)
  1324. vcpu->arch.last_pte_updated = NULL;
  1325. }
  1326. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1327. {
  1328. u64 *parent_pte;
  1329. while (sp->multimapped || sp->parent_pte) {
  1330. if (!sp->multimapped)
  1331. parent_pte = sp->parent_pte;
  1332. else {
  1333. struct kvm_pte_chain *chain;
  1334. chain = container_of(sp->parent_ptes.first,
  1335. struct kvm_pte_chain, link);
  1336. parent_pte = chain->parent_ptes[0];
  1337. }
  1338. BUG_ON(!parent_pte);
  1339. kvm_mmu_put_page(sp, parent_pte);
  1340. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1341. }
  1342. }
  1343. static int mmu_zap_unsync_children(struct kvm *kvm,
  1344. struct kvm_mmu_page *parent,
  1345. struct list_head *invalid_list)
  1346. {
  1347. int i, zapped = 0;
  1348. struct mmu_page_path parents;
  1349. struct kvm_mmu_pages pages;
  1350. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1351. return 0;
  1352. kvm_mmu_pages_init(parent, &parents, &pages);
  1353. while (mmu_unsync_walk(parent, &pages)) {
  1354. struct kvm_mmu_page *sp;
  1355. for_each_sp(pages, sp, parents, i) {
  1356. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1357. mmu_pages_clear_parents(&parents);
  1358. zapped++;
  1359. }
  1360. kvm_mmu_pages_init(parent, &parents, &pages);
  1361. }
  1362. return zapped;
  1363. }
  1364. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1365. struct list_head *invalid_list)
  1366. {
  1367. int ret;
  1368. trace_kvm_mmu_prepare_zap_page(sp);
  1369. ++kvm->stat.mmu_shadow_zapped;
  1370. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1371. kvm_mmu_page_unlink_children(kvm, sp);
  1372. kvm_mmu_unlink_parents(kvm, sp);
  1373. if (!sp->role.invalid && !sp->role.direct)
  1374. unaccount_shadowed(kvm, sp->gfn);
  1375. if (sp->unsync)
  1376. kvm_unlink_unsync_page(kvm, sp);
  1377. if (!sp->root_count) {
  1378. /* Count self */
  1379. ret++;
  1380. list_move(&sp->link, invalid_list);
  1381. } else {
  1382. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1383. kvm_reload_remote_mmus(kvm);
  1384. }
  1385. sp->role.invalid = 1;
  1386. kvm_mmu_reset_last_pte_updated(kvm);
  1387. return ret;
  1388. }
  1389. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1390. struct list_head *invalid_list)
  1391. {
  1392. struct kvm_mmu_page *sp;
  1393. if (list_empty(invalid_list))
  1394. return;
  1395. kvm_flush_remote_tlbs(kvm);
  1396. do {
  1397. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1398. WARN_ON(!sp->role.invalid || sp->root_count);
  1399. kvm_mmu_free_page(kvm, sp);
  1400. } while (!list_empty(invalid_list));
  1401. }
  1402. /*
  1403. * Changing the number of mmu pages allocated to the vm
  1404. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  1405. */
  1406. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  1407. {
  1408. int used_pages;
  1409. LIST_HEAD(invalid_list);
  1410. used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
  1411. used_pages = max(0, used_pages);
  1412. /*
  1413. * If we set the number of mmu pages to be smaller be than the
  1414. * number of actived pages , we must to free some mmu pages before we
  1415. * change the value
  1416. */
  1417. if (used_pages > kvm_nr_mmu_pages) {
  1418. while (used_pages > kvm_nr_mmu_pages &&
  1419. !list_empty(&kvm->arch.active_mmu_pages)) {
  1420. struct kvm_mmu_page *page;
  1421. page = container_of(kvm->arch.active_mmu_pages.prev,
  1422. struct kvm_mmu_page, link);
  1423. used_pages -= kvm_mmu_prepare_zap_page(kvm, page,
  1424. &invalid_list);
  1425. }
  1426. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1427. kvm_nr_mmu_pages = used_pages;
  1428. kvm->arch.n_free_mmu_pages = 0;
  1429. }
  1430. else
  1431. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  1432. - kvm->arch.n_alloc_mmu_pages;
  1433. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  1434. }
  1435. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1436. {
  1437. struct kvm_mmu_page *sp;
  1438. struct hlist_node *node;
  1439. LIST_HEAD(invalid_list);
  1440. int r;
  1441. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1442. r = 0;
  1443. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1444. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  1445. sp->role.word);
  1446. r = 1;
  1447. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1448. }
  1449. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1450. return r;
  1451. }
  1452. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1453. {
  1454. struct kvm_mmu_page *sp;
  1455. struct hlist_node *node;
  1456. LIST_HEAD(invalid_list);
  1457. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1458. pgprintk("%s: zap %lx %x\n",
  1459. __func__, gfn, sp->role.word);
  1460. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1461. }
  1462. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1463. }
  1464. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1465. {
  1466. int slot = memslot_id(kvm, gfn);
  1467. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1468. __set_bit(slot, sp->slot_bitmap);
  1469. }
  1470. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1471. {
  1472. int i;
  1473. u64 *pt = sp->spt;
  1474. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1475. return;
  1476. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1477. if (pt[i] == shadow_notrap_nonpresent_pte)
  1478. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1479. }
  1480. }
  1481. /*
  1482. * The function is based on mtrr_type_lookup() in
  1483. * arch/x86/kernel/cpu/mtrr/generic.c
  1484. */
  1485. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1486. u64 start, u64 end)
  1487. {
  1488. int i;
  1489. u64 base, mask;
  1490. u8 prev_match, curr_match;
  1491. int num_var_ranges = KVM_NR_VAR_MTRR;
  1492. if (!mtrr_state->enabled)
  1493. return 0xFF;
  1494. /* Make end inclusive end, instead of exclusive */
  1495. end--;
  1496. /* Look in fixed ranges. Just return the type as per start */
  1497. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1498. int idx;
  1499. if (start < 0x80000) {
  1500. idx = 0;
  1501. idx += (start >> 16);
  1502. return mtrr_state->fixed_ranges[idx];
  1503. } else if (start < 0xC0000) {
  1504. idx = 1 * 8;
  1505. idx += ((start - 0x80000) >> 14);
  1506. return mtrr_state->fixed_ranges[idx];
  1507. } else if (start < 0x1000000) {
  1508. idx = 3 * 8;
  1509. idx += ((start - 0xC0000) >> 12);
  1510. return mtrr_state->fixed_ranges[idx];
  1511. }
  1512. }
  1513. /*
  1514. * Look in variable ranges
  1515. * Look of multiple ranges matching this address and pick type
  1516. * as per MTRR precedence
  1517. */
  1518. if (!(mtrr_state->enabled & 2))
  1519. return mtrr_state->def_type;
  1520. prev_match = 0xFF;
  1521. for (i = 0; i < num_var_ranges; ++i) {
  1522. unsigned short start_state, end_state;
  1523. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1524. continue;
  1525. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1526. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1527. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1528. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1529. start_state = ((start & mask) == (base & mask));
  1530. end_state = ((end & mask) == (base & mask));
  1531. if (start_state != end_state)
  1532. return 0xFE;
  1533. if ((start & mask) != (base & mask))
  1534. continue;
  1535. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1536. if (prev_match == 0xFF) {
  1537. prev_match = curr_match;
  1538. continue;
  1539. }
  1540. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1541. curr_match == MTRR_TYPE_UNCACHABLE)
  1542. return MTRR_TYPE_UNCACHABLE;
  1543. if ((prev_match == MTRR_TYPE_WRBACK &&
  1544. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1545. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1546. curr_match == MTRR_TYPE_WRBACK)) {
  1547. prev_match = MTRR_TYPE_WRTHROUGH;
  1548. curr_match = MTRR_TYPE_WRTHROUGH;
  1549. }
  1550. if (prev_match != curr_match)
  1551. return MTRR_TYPE_UNCACHABLE;
  1552. }
  1553. if (prev_match != 0xFF)
  1554. return prev_match;
  1555. return mtrr_state->def_type;
  1556. }
  1557. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1558. {
  1559. u8 mtrr;
  1560. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1561. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1562. if (mtrr == 0xfe || mtrr == 0xff)
  1563. mtrr = MTRR_TYPE_WRBACK;
  1564. return mtrr;
  1565. }
  1566. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1567. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1568. {
  1569. trace_kvm_mmu_unsync_page(sp);
  1570. ++vcpu->kvm->stat.mmu_unsync;
  1571. sp->unsync = 1;
  1572. kvm_mmu_mark_parents_unsync(sp);
  1573. mmu_convert_notrap(sp);
  1574. }
  1575. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1576. {
  1577. struct kvm_mmu_page *s;
  1578. struct hlist_node *node;
  1579. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1580. if (s->unsync)
  1581. continue;
  1582. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1583. __kvm_unsync_page(vcpu, s);
  1584. }
  1585. }
  1586. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1587. bool can_unsync)
  1588. {
  1589. struct kvm_mmu_page *s;
  1590. struct hlist_node *node;
  1591. bool need_unsync = false;
  1592. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1593. if (!can_unsync)
  1594. return 1;
  1595. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1596. return 1;
  1597. if (!need_unsync && !s->unsync) {
  1598. if (!oos_shadow)
  1599. return 1;
  1600. need_unsync = true;
  1601. }
  1602. }
  1603. if (need_unsync)
  1604. kvm_unsync_pages(vcpu, gfn);
  1605. return 0;
  1606. }
  1607. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1608. unsigned pte_access, int user_fault,
  1609. int write_fault, int dirty, int level,
  1610. gfn_t gfn, pfn_t pfn, bool speculative,
  1611. bool can_unsync, bool reset_host_protection)
  1612. {
  1613. u64 spte;
  1614. int ret = 0;
  1615. /*
  1616. * We don't set the accessed bit, since we sometimes want to see
  1617. * whether the guest actually used the pte (in order to detect
  1618. * demand paging).
  1619. */
  1620. spte = shadow_base_present_pte | shadow_dirty_mask;
  1621. if (!speculative)
  1622. spte |= shadow_accessed_mask;
  1623. if (!dirty)
  1624. pte_access &= ~ACC_WRITE_MASK;
  1625. if (pte_access & ACC_EXEC_MASK)
  1626. spte |= shadow_x_mask;
  1627. else
  1628. spte |= shadow_nx_mask;
  1629. if (pte_access & ACC_USER_MASK)
  1630. spte |= shadow_user_mask;
  1631. if (level > PT_PAGE_TABLE_LEVEL)
  1632. spte |= PT_PAGE_SIZE_MASK;
  1633. if (tdp_enabled)
  1634. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1635. kvm_is_mmio_pfn(pfn));
  1636. if (reset_host_protection)
  1637. spte |= SPTE_HOST_WRITEABLE;
  1638. spte |= (u64)pfn << PAGE_SHIFT;
  1639. if ((pte_access & ACC_WRITE_MASK)
  1640. || (!tdp_enabled && write_fault && !is_write_protection(vcpu)
  1641. && !user_fault)) {
  1642. if (level > PT_PAGE_TABLE_LEVEL &&
  1643. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1644. ret = 1;
  1645. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1646. goto done;
  1647. }
  1648. spte |= PT_WRITABLE_MASK;
  1649. if (!tdp_enabled && !(pte_access & ACC_WRITE_MASK))
  1650. spte &= ~PT_USER_MASK;
  1651. /*
  1652. * Optimization: for pte sync, if spte was writable the hash
  1653. * lookup is unnecessary (and expensive). Write protection
  1654. * is responsibility of mmu_get_page / kvm_sync_page.
  1655. * Same reasoning can be applied to dirty page accounting.
  1656. */
  1657. if (!can_unsync && is_writable_pte(*sptep))
  1658. goto set_pte;
  1659. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1660. pgprintk("%s: found shadow page for %lx, marking ro\n",
  1661. __func__, gfn);
  1662. ret = 1;
  1663. pte_access &= ~ACC_WRITE_MASK;
  1664. if (is_writable_pte(spte))
  1665. spte &= ~PT_WRITABLE_MASK;
  1666. }
  1667. }
  1668. if (pte_access & ACC_WRITE_MASK)
  1669. mark_page_dirty(vcpu->kvm, gfn);
  1670. set_pte:
  1671. if (is_writable_pte(*sptep) && !is_writable_pte(spte))
  1672. kvm_set_pfn_dirty(pfn);
  1673. update_spte(sptep, spte);
  1674. done:
  1675. return ret;
  1676. }
  1677. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1678. unsigned pt_access, unsigned pte_access,
  1679. int user_fault, int write_fault, int dirty,
  1680. int *ptwrite, int level, gfn_t gfn,
  1681. pfn_t pfn, bool speculative,
  1682. bool reset_host_protection)
  1683. {
  1684. int was_rmapped = 0;
  1685. int rmap_count;
  1686. pgprintk("%s: spte %llx access %x write_fault %d"
  1687. " user_fault %d gfn %lx\n",
  1688. __func__, *sptep, pt_access,
  1689. write_fault, user_fault, gfn);
  1690. if (is_rmap_spte(*sptep)) {
  1691. /*
  1692. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1693. * the parent of the now unreachable PTE.
  1694. */
  1695. if (level > PT_PAGE_TABLE_LEVEL &&
  1696. !is_large_pte(*sptep)) {
  1697. struct kvm_mmu_page *child;
  1698. u64 pte = *sptep;
  1699. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1700. mmu_page_remove_parent_pte(child, sptep);
  1701. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1702. kvm_flush_remote_tlbs(vcpu->kvm);
  1703. } else if (pfn != spte_to_pfn(*sptep)) {
  1704. pgprintk("hfn old %lx new %lx\n",
  1705. spte_to_pfn(*sptep), pfn);
  1706. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1707. kvm_flush_remote_tlbs(vcpu->kvm);
  1708. } else
  1709. was_rmapped = 1;
  1710. }
  1711. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1712. dirty, level, gfn, pfn, speculative, true,
  1713. reset_host_protection)) {
  1714. if (write_fault)
  1715. *ptwrite = 1;
  1716. kvm_mmu_flush_tlb(vcpu);
  1717. }
  1718. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1719. pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
  1720. is_large_pte(*sptep)? "2MB" : "4kB",
  1721. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1722. *sptep, sptep);
  1723. if (!was_rmapped && is_large_pte(*sptep))
  1724. ++vcpu->kvm->stat.lpages;
  1725. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1726. if (!was_rmapped) {
  1727. rmap_count = rmap_add(vcpu, sptep, gfn);
  1728. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1729. rmap_recycle(vcpu, sptep, gfn);
  1730. }
  1731. kvm_release_pfn_clean(pfn);
  1732. if (speculative) {
  1733. vcpu->arch.last_pte_updated = sptep;
  1734. vcpu->arch.last_pte_gfn = gfn;
  1735. }
  1736. }
  1737. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1738. {
  1739. }
  1740. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1741. int level, gfn_t gfn, pfn_t pfn)
  1742. {
  1743. struct kvm_shadow_walk_iterator iterator;
  1744. struct kvm_mmu_page *sp;
  1745. int pt_write = 0;
  1746. gfn_t pseudo_gfn;
  1747. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1748. if (iterator.level == level) {
  1749. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
  1750. 0, write, 1, &pt_write,
  1751. level, gfn, pfn, false, true);
  1752. ++vcpu->stat.pf_fixed;
  1753. break;
  1754. }
  1755. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1756. u64 base_addr = iterator.addr;
  1757. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  1758. pseudo_gfn = base_addr >> PAGE_SHIFT;
  1759. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1760. iterator.level - 1,
  1761. 1, ACC_ALL, iterator.sptep);
  1762. if (!sp) {
  1763. pgprintk("nonpaging_map: ENOMEM\n");
  1764. kvm_release_pfn_clean(pfn);
  1765. return -ENOMEM;
  1766. }
  1767. __set_spte(iterator.sptep,
  1768. __pa(sp->spt)
  1769. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1770. | shadow_user_mask | shadow_x_mask);
  1771. }
  1772. }
  1773. return pt_write;
  1774. }
  1775. static void kvm_send_hwpoison_signal(struct kvm *kvm, gfn_t gfn)
  1776. {
  1777. char buf[1];
  1778. void __user *hva;
  1779. int r;
  1780. /* Touch the page, so send SIGBUS */
  1781. hva = (void __user *)gfn_to_hva(kvm, gfn);
  1782. r = copy_from_user(buf, hva, 1);
  1783. }
  1784. static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
  1785. {
  1786. kvm_release_pfn_clean(pfn);
  1787. if (is_hwpoison_pfn(pfn)) {
  1788. kvm_send_hwpoison_signal(kvm, gfn);
  1789. return 0;
  1790. } else if (is_fault_pfn(pfn))
  1791. return -EFAULT;
  1792. return 1;
  1793. }
  1794. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1795. {
  1796. int r;
  1797. int level;
  1798. pfn_t pfn;
  1799. unsigned long mmu_seq;
  1800. level = mapping_level(vcpu, gfn);
  1801. /*
  1802. * This path builds a PAE pagetable - so we can map 2mb pages at
  1803. * maximum. Therefore check if the level is larger than that.
  1804. */
  1805. if (level > PT_DIRECTORY_LEVEL)
  1806. level = PT_DIRECTORY_LEVEL;
  1807. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1808. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1809. smp_rmb();
  1810. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1811. /* mmio */
  1812. if (is_error_pfn(pfn))
  1813. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  1814. spin_lock(&vcpu->kvm->mmu_lock);
  1815. if (mmu_notifier_retry(vcpu, mmu_seq))
  1816. goto out_unlock;
  1817. kvm_mmu_free_some_pages(vcpu);
  1818. r = __direct_map(vcpu, v, write, level, gfn, pfn);
  1819. spin_unlock(&vcpu->kvm->mmu_lock);
  1820. return r;
  1821. out_unlock:
  1822. spin_unlock(&vcpu->kvm->mmu_lock);
  1823. kvm_release_pfn_clean(pfn);
  1824. return 0;
  1825. }
  1826. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1827. {
  1828. int i;
  1829. struct kvm_mmu_page *sp;
  1830. LIST_HEAD(invalid_list);
  1831. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1832. return;
  1833. spin_lock(&vcpu->kvm->mmu_lock);
  1834. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1835. hpa_t root = vcpu->arch.mmu.root_hpa;
  1836. sp = page_header(root);
  1837. --sp->root_count;
  1838. if (!sp->root_count && sp->role.invalid) {
  1839. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  1840. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1841. }
  1842. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1843. spin_unlock(&vcpu->kvm->mmu_lock);
  1844. return;
  1845. }
  1846. for (i = 0; i < 4; ++i) {
  1847. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1848. if (root) {
  1849. root &= PT64_BASE_ADDR_MASK;
  1850. sp = page_header(root);
  1851. --sp->root_count;
  1852. if (!sp->root_count && sp->role.invalid)
  1853. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  1854. &invalid_list);
  1855. }
  1856. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1857. }
  1858. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1859. spin_unlock(&vcpu->kvm->mmu_lock);
  1860. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1861. }
  1862. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1863. {
  1864. int ret = 0;
  1865. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1866. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1867. ret = 1;
  1868. }
  1869. return ret;
  1870. }
  1871. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1872. {
  1873. int i;
  1874. gfn_t root_gfn;
  1875. struct kvm_mmu_page *sp;
  1876. int direct = 0;
  1877. u64 pdptr;
  1878. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1879. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1880. hpa_t root = vcpu->arch.mmu.root_hpa;
  1881. ASSERT(!VALID_PAGE(root));
  1882. if (mmu_check_root(vcpu, root_gfn))
  1883. return 1;
  1884. if (tdp_enabled) {
  1885. direct = 1;
  1886. root_gfn = 0;
  1887. }
  1888. spin_lock(&vcpu->kvm->mmu_lock);
  1889. kvm_mmu_free_some_pages(vcpu);
  1890. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1891. PT64_ROOT_LEVEL, direct,
  1892. ACC_ALL, NULL);
  1893. root = __pa(sp->spt);
  1894. ++sp->root_count;
  1895. spin_unlock(&vcpu->kvm->mmu_lock);
  1896. vcpu->arch.mmu.root_hpa = root;
  1897. return 0;
  1898. }
  1899. direct = !is_paging(vcpu);
  1900. for (i = 0; i < 4; ++i) {
  1901. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1902. ASSERT(!VALID_PAGE(root));
  1903. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1904. pdptr = kvm_pdptr_read(vcpu, i);
  1905. if (!is_present_gpte(pdptr)) {
  1906. vcpu->arch.mmu.pae_root[i] = 0;
  1907. continue;
  1908. }
  1909. root_gfn = pdptr >> PAGE_SHIFT;
  1910. } else if (vcpu->arch.mmu.root_level == 0)
  1911. root_gfn = 0;
  1912. if (mmu_check_root(vcpu, root_gfn))
  1913. return 1;
  1914. if (tdp_enabled) {
  1915. direct = 1;
  1916. root_gfn = i << 30;
  1917. }
  1918. spin_lock(&vcpu->kvm->mmu_lock);
  1919. kvm_mmu_free_some_pages(vcpu);
  1920. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1921. PT32_ROOT_LEVEL, direct,
  1922. ACC_ALL, NULL);
  1923. root = __pa(sp->spt);
  1924. ++sp->root_count;
  1925. spin_unlock(&vcpu->kvm->mmu_lock);
  1926. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1927. }
  1928. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1929. return 0;
  1930. }
  1931. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  1932. {
  1933. int i;
  1934. struct kvm_mmu_page *sp;
  1935. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1936. return;
  1937. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1938. hpa_t root = vcpu->arch.mmu.root_hpa;
  1939. sp = page_header(root);
  1940. mmu_sync_children(vcpu, sp);
  1941. return;
  1942. }
  1943. for (i = 0; i < 4; ++i) {
  1944. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1945. if (root && VALID_PAGE(root)) {
  1946. root &= PT64_BASE_ADDR_MASK;
  1947. sp = page_header(root);
  1948. mmu_sync_children(vcpu, sp);
  1949. }
  1950. }
  1951. }
  1952. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  1953. {
  1954. spin_lock(&vcpu->kvm->mmu_lock);
  1955. mmu_sync_roots(vcpu);
  1956. spin_unlock(&vcpu->kvm->mmu_lock);
  1957. }
  1958. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  1959. u32 access, u32 *error)
  1960. {
  1961. if (error)
  1962. *error = 0;
  1963. return vaddr;
  1964. }
  1965. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1966. u32 error_code)
  1967. {
  1968. gfn_t gfn;
  1969. int r;
  1970. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1971. r = mmu_topup_memory_caches(vcpu);
  1972. if (r)
  1973. return r;
  1974. ASSERT(vcpu);
  1975. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1976. gfn = gva >> PAGE_SHIFT;
  1977. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1978. error_code & PFERR_WRITE_MASK, gfn);
  1979. }
  1980. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1981. u32 error_code)
  1982. {
  1983. pfn_t pfn;
  1984. int r;
  1985. int level;
  1986. gfn_t gfn = gpa >> PAGE_SHIFT;
  1987. unsigned long mmu_seq;
  1988. ASSERT(vcpu);
  1989. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1990. r = mmu_topup_memory_caches(vcpu);
  1991. if (r)
  1992. return r;
  1993. level = mapping_level(vcpu, gfn);
  1994. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1995. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1996. smp_rmb();
  1997. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1998. if (is_error_pfn(pfn))
  1999. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  2000. spin_lock(&vcpu->kvm->mmu_lock);
  2001. if (mmu_notifier_retry(vcpu, mmu_seq))
  2002. goto out_unlock;
  2003. kvm_mmu_free_some_pages(vcpu);
  2004. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  2005. level, gfn, pfn);
  2006. spin_unlock(&vcpu->kvm->mmu_lock);
  2007. return r;
  2008. out_unlock:
  2009. spin_unlock(&vcpu->kvm->mmu_lock);
  2010. kvm_release_pfn_clean(pfn);
  2011. return 0;
  2012. }
  2013. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2014. {
  2015. mmu_free_roots(vcpu);
  2016. }
  2017. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  2018. {
  2019. struct kvm_mmu *context = &vcpu->arch.mmu;
  2020. context->new_cr3 = nonpaging_new_cr3;
  2021. context->page_fault = nonpaging_page_fault;
  2022. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2023. context->free = nonpaging_free;
  2024. context->prefetch_page = nonpaging_prefetch_page;
  2025. context->sync_page = nonpaging_sync_page;
  2026. context->invlpg = nonpaging_invlpg;
  2027. context->root_level = 0;
  2028. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2029. context->root_hpa = INVALID_PAGE;
  2030. return 0;
  2031. }
  2032. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2033. {
  2034. ++vcpu->stat.tlb_flush;
  2035. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2036. }
  2037. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2038. {
  2039. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  2040. mmu_free_roots(vcpu);
  2041. }
  2042. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2043. u64 addr,
  2044. u32 err_code)
  2045. {
  2046. kvm_inject_page_fault(vcpu, addr, err_code);
  2047. }
  2048. static void paging_free(struct kvm_vcpu *vcpu)
  2049. {
  2050. nonpaging_free(vcpu);
  2051. }
  2052. static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
  2053. {
  2054. int bit7;
  2055. bit7 = (gpte >> 7) & 1;
  2056. return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
  2057. }
  2058. #define PTTYPE 64
  2059. #include "paging_tmpl.h"
  2060. #undef PTTYPE
  2061. #define PTTYPE 32
  2062. #include "paging_tmpl.h"
  2063. #undef PTTYPE
  2064. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
  2065. {
  2066. struct kvm_mmu *context = &vcpu->arch.mmu;
  2067. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2068. u64 exb_bit_rsvd = 0;
  2069. if (!is_nx(vcpu))
  2070. exb_bit_rsvd = rsvd_bits(63, 63);
  2071. switch (level) {
  2072. case PT32_ROOT_LEVEL:
  2073. /* no rsvd bits for 2 level 4K page table entries */
  2074. context->rsvd_bits_mask[0][1] = 0;
  2075. context->rsvd_bits_mask[0][0] = 0;
  2076. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2077. if (!is_pse(vcpu)) {
  2078. context->rsvd_bits_mask[1][1] = 0;
  2079. break;
  2080. }
  2081. if (is_cpuid_PSE36())
  2082. /* 36bits PSE 4MB page */
  2083. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2084. else
  2085. /* 32 bits PSE 4MB page */
  2086. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2087. break;
  2088. case PT32E_ROOT_LEVEL:
  2089. context->rsvd_bits_mask[0][2] =
  2090. rsvd_bits(maxphyaddr, 63) |
  2091. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2092. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2093. rsvd_bits(maxphyaddr, 62); /* PDE */
  2094. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2095. rsvd_bits(maxphyaddr, 62); /* PTE */
  2096. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2097. rsvd_bits(maxphyaddr, 62) |
  2098. rsvd_bits(13, 20); /* large page */
  2099. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2100. break;
  2101. case PT64_ROOT_LEVEL:
  2102. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2103. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2104. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2105. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2106. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2107. rsvd_bits(maxphyaddr, 51);
  2108. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2109. rsvd_bits(maxphyaddr, 51);
  2110. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2111. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2112. rsvd_bits(maxphyaddr, 51) |
  2113. rsvd_bits(13, 29);
  2114. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2115. rsvd_bits(maxphyaddr, 51) |
  2116. rsvd_bits(13, 20); /* large page */
  2117. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2118. break;
  2119. }
  2120. }
  2121. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  2122. {
  2123. struct kvm_mmu *context = &vcpu->arch.mmu;
  2124. ASSERT(is_pae(vcpu));
  2125. context->new_cr3 = paging_new_cr3;
  2126. context->page_fault = paging64_page_fault;
  2127. context->gva_to_gpa = paging64_gva_to_gpa;
  2128. context->prefetch_page = paging64_prefetch_page;
  2129. context->sync_page = paging64_sync_page;
  2130. context->invlpg = paging64_invlpg;
  2131. context->free = paging_free;
  2132. context->root_level = level;
  2133. context->shadow_root_level = level;
  2134. context->root_hpa = INVALID_PAGE;
  2135. return 0;
  2136. }
  2137. static int paging64_init_context(struct kvm_vcpu *vcpu)
  2138. {
  2139. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2140. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  2141. }
  2142. static int paging32_init_context(struct kvm_vcpu *vcpu)
  2143. {
  2144. struct kvm_mmu *context = &vcpu->arch.mmu;
  2145. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2146. context->new_cr3 = paging_new_cr3;
  2147. context->page_fault = paging32_page_fault;
  2148. context->gva_to_gpa = paging32_gva_to_gpa;
  2149. context->free = paging_free;
  2150. context->prefetch_page = paging32_prefetch_page;
  2151. context->sync_page = paging32_sync_page;
  2152. context->invlpg = paging32_invlpg;
  2153. context->root_level = PT32_ROOT_LEVEL;
  2154. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2155. context->root_hpa = INVALID_PAGE;
  2156. return 0;
  2157. }
  2158. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  2159. {
  2160. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2161. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  2162. }
  2163. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2164. {
  2165. struct kvm_mmu *context = &vcpu->arch.mmu;
  2166. context->new_cr3 = nonpaging_new_cr3;
  2167. context->page_fault = tdp_page_fault;
  2168. context->free = nonpaging_free;
  2169. context->prefetch_page = nonpaging_prefetch_page;
  2170. context->sync_page = nonpaging_sync_page;
  2171. context->invlpg = nonpaging_invlpg;
  2172. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2173. context->root_hpa = INVALID_PAGE;
  2174. if (!is_paging(vcpu)) {
  2175. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2176. context->root_level = 0;
  2177. } else if (is_long_mode(vcpu)) {
  2178. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2179. context->gva_to_gpa = paging64_gva_to_gpa;
  2180. context->root_level = PT64_ROOT_LEVEL;
  2181. } else if (is_pae(vcpu)) {
  2182. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2183. context->gva_to_gpa = paging64_gva_to_gpa;
  2184. context->root_level = PT32E_ROOT_LEVEL;
  2185. } else {
  2186. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2187. context->gva_to_gpa = paging32_gva_to_gpa;
  2188. context->root_level = PT32_ROOT_LEVEL;
  2189. }
  2190. return 0;
  2191. }
  2192. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2193. {
  2194. int r;
  2195. ASSERT(vcpu);
  2196. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2197. if (!is_paging(vcpu))
  2198. r = nonpaging_init_context(vcpu);
  2199. else if (is_long_mode(vcpu))
  2200. r = paging64_init_context(vcpu);
  2201. else if (is_pae(vcpu))
  2202. r = paging32E_init_context(vcpu);
  2203. else
  2204. r = paging32_init_context(vcpu);
  2205. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2206. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2207. return r;
  2208. }
  2209. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2210. {
  2211. vcpu->arch.update_pte.pfn = bad_pfn;
  2212. if (tdp_enabled)
  2213. return init_kvm_tdp_mmu(vcpu);
  2214. else
  2215. return init_kvm_softmmu(vcpu);
  2216. }
  2217. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2218. {
  2219. ASSERT(vcpu);
  2220. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2221. /* mmu.free() should set root_hpa = INVALID_PAGE */
  2222. vcpu->arch.mmu.free(vcpu);
  2223. }
  2224. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2225. {
  2226. destroy_kvm_mmu(vcpu);
  2227. return init_kvm_mmu(vcpu);
  2228. }
  2229. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2230. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2231. {
  2232. int r;
  2233. r = mmu_topup_memory_caches(vcpu);
  2234. if (r)
  2235. goto out;
  2236. r = mmu_alloc_roots(vcpu);
  2237. spin_lock(&vcpu->kvm->mmu_lock);
  2238. mmu_sync_roots(vcpu);
  2239. spin_unlock(&vcpu->kvm->mmu_lock);
  2240. if (r)
  2241. goto out;
  2242. /* set_cr3() should ensure TLB has been flushed */
  2243. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2244. out:
  2245. return r;
  2246. }
  2247. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2248. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2249. {
  2250. mmu_free_roots(vcpu);
  2251. }
  2252. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2253. struct kvm_mmu_page *sp,
  2254. u64 *spte)
  2255. {
  2256. u64 pte;
  2257. struct kvm_mmu_page *child;
  2258. pte = *spte;
  2259. if (is_shadow_present_pte(pte)) {
  2260. if (is_last_spte(pte, sp->role.level))
  2261. drop_spte(vcpu->kvm, spte, shadow_trap_nonpresent_pte);
  2262. else {
  2263. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2264. mmu_page_remove_parent_pte(child, spte);
  2265. }
  2266. }
  2267. __set_spte(spte, shadow_trap_nonpresent_pte);
  2268. if (is_large_pte(pte))
  2269. --vcpu->kvm->stat.lpages;
  2270. }
  2271. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2272. struct kvm_mmu_page *sp,
  2273. u64 *spte,
  2274. const void *new)
  2275. {
  2276. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2277. ++vcpu->kvm->stat.mmu_pde_zapped;
  2278. return;
  2279. }
  2280. if (is_rsvd_bits_set(vcpu, *(u64 *)new, PT_PAGE_TABLE_LEVEL))
  2281. return;
  2282. ++vcpu->kvm->stat.mmu_pte_updated;
  2283. if (!sp->role.cr4_pae)
  2284. paging32_update_pte(vcpu, sp, spte, new);
  2285. else
  2286. paging64_update_pte(vcpu, sp, spte, new);
  2287. }
  2288. static bool need_remote_flush(u64 old, u64 new)
  2289. {
  2290. if (!is_shadow_present_pte(old))
  2291. return false;
  2292. if (!is_shadow_present_pte(new))
  2293. return true;
  2294. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2295. return true;
  2296. old ^= PT64_NX_MASK;
  2297. new ^= PT64_NX_MASK;
  2298. return (old & ~new & PT64_PERM_MASK) != 0;
  2299. }
  2300. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  2301. bool remote_flush, bool local_flush)
  2302. {
  2303. if (zap_page)
  2304. return;
  2305. if (remote_flush)
  2306. kvm_flush_remote_tlbs(vcpu->kvm);
  2307. else if (local_flush)
  2308. kvm_mmu_flush_tlb(vcpu);
  2309. }
  2310. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2311. {
  2312. u64 *spte = vcpu->arch.last_pte_updated;
  2313. return !!(spte && (*spte & shadow_accessed_mask));
  2314. }
  2315. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2316. u64 gpte)
  2317. {
  2318. gfn_t gfn;
  2319. pfn_t pfn;
  2320. if (!is_present_gpte(gpte))
  2321. return;
  2322. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2323. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2324. smp_rmb();
  2325. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2326. if (is_error_pfn(pfn)) {
  2327. kvm_release_pfn_clean(pfn);
  2328. return;
  2329. }
  2330. vcpu->arch.update_pte.gfn = gfn;
  2331. vcpu->arch.update_pte.pfn = pfn;
  2332. }
  2333. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2334. {
  2335. u64 *spte = vcpu->arch.last_pte_updated;
  2336. if (spte
  2337. && vcpu->arch.last_pte_gfn == gfn
  2338. && shadow_accessed_mask
  2339. && !(*spte & shadow_accessed_mask)
  2340. && is_shadow_present_pte(*spte))
  2341. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2342. }
  2343. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2344. const u8 *new, int bytes,
  2345. bool guest_initiated)
  2346. {
  2347. gfn_t gfn = gpa >> PAGE_SHIFT;
  2348. union kvm_mmu_page_role mask = { .word = 0 };
  2349. struct kvm_mmu_page *sp;
  2350. struct hlist_node *node;
  2351. LIST_HEAD(invalid_list);
  2352. u64 entry, gentry;
  2353. u64 *spte;
  2354. unsigned offset = offset_in_page(gpa);
  2355. unsigned pte_size;
  2356. unsigned page_offset;
  2357. unsigned misaligned;
  2358. unsigned quadrant;
  2359. int level;
  2360. int flooded = 0;
  2361. int npte;
  2362. int r;
  2363. int invlpg_counter;
  2364. bool remote_flush, local_flush, zap_page;
  2365. zap_page = remote_flush = local_flush = false;
  2366. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2367. invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
  2368. /*
  2369. * Assume that the pte write on a page table of the same type
  2370. * as the current vcpu paging mode. This is nearly always true
  2371. * (might be false while changing modes). Note it is verified later
  2372. * by update_pte().
  2373. */
  2374. if ((is_pae(vcpu) && bytes == 4) || !new) {
  2375. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2376. if (is_pae(vcpu)) {
  2377. gpa &= ~(gpa_t)7;
  2378. bytes = 8;
  2379. }
  2380. r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
  2381. if (r)
  2382. gentry = 0;
  2383. new = (const u8 *)&gentry;
  2384. }
  2385. switch (bytes) {
  2386. case 4:
  2387. gentry = *(const u32 *)new;
  2388. break;
  2389. case 8:
  2390. gentry = *(const u64 *)new;
  2391. break;
  2392. default:
  2393. gentry = 0;
  2394. break;
  2395. }
  2396. mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
  2397. spin_lock(&vcpu->kvm->mmu_lock);
  2398. if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
  2399. gentry = 0;
  2400. kvm_mmu_access_page(vcpu, gfn);
  2401. kvm_mmu_free_some_pages(vcpu);
  2402. ++vcpu->kvm->stat.mmu_pte_write;
  2403. kvm_mmu_audit(vcpu, "pre pte write");
  2404. if (guest_initiated) {
  2405. if (gfn == vcpu->arch.last_pt_write_gfn
  2406. && !last_updated_pte_accessed(vcpu)) {
  2407. ++vcpu->arch.last_pt_write_count;
  2408. if (vcpu->arch.last_pt_write_count >= 3)
  2409. flooded = 1;
  2410. } else {
  2411. vcpu->arch.last_pt_write_gfn = gfn;
  2412. vcpu->arch.last_pt_write_count = 1;
  2413. vcpu->arch.last_pte_updated = NULL;
  2414. }
  2415. }
  2416. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  2417. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  2418. pte_size = sp->role.cr4_pae ? 8 : 4;
  2419. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2420. misaligned |= bytes < 4;
  2421. if (misaligned || flooded) {
  2422. /*
  2423. * Misaligned accesses are too much trouble to fix
  2424. * up; also, they usually indicate a page is not used
  2425. * as a page table.
  2426. *
  2427. * If we're seeing too many writes to a page,
  2428. * it may no longer be a page table, or we may be
  2429. * forking, in which case it is better to unmap the
  2430. * page.
  2431. */
  2432. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2433. gpa, bytes, sp->role.word);
  2434. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2435. &invalid_list);
  2436. ++vcpu->kvm->stat.mmu_flooded;
  2437. continue;
  2438. }
  2439. page_offset = offset;
  2440. level = sp->role.level;
  2441. npte = 1;
  2442. if (!sp->role.cr4_pae) {
  2443. page_offset <<= 1; /* 32->64 */
  2444. /*
  2445. * A 32-bit pde maps 4MB while the shadow pdes map
  2446. * only 2MB. So we need to double the offset again
  2447. * and zap two pdes instead of one.
  2448. */
  2449. if (level == PT32_ROOT_LEVEL) {
  2450. page_offset &= ~7; /* kill rounding error */
  2451. page_offset <<= 1;
  2452. npte = 2;
  2453. }
  2454. quadrant = page_offset >> PAGE_SHIFT;
  2455. page_offset &= ~PAGE_MASK;
  2456. if (quadrant != sp->role.quadrant)
  2457. continue;
  2458. }
  2459. local_flush = true;
  2460. spte = &sp->spt[page_offset / sizeof(*spte)];
  2461. while (npte--) {
  2462. entry = *spte;
  2463. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2464. if (gentry &&
  2465. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  2466. & mask.word))
  2467. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  2468. if (!remote_flush && need_remote_flush(entry, *spte))
  2469. remote_flush = true;
  2470. ++spte;
  2471. }
  2472. }
  2473. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  2474. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2475. kvm_mmu_audit(vcpu, "post pte write");
  2476. spin_unlock(&vcpu->kvm->mmu_lock);
  2477. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2478. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2479. vcpu->arch.update_pte.pfn = bad_pfn;
  2480. }
  2481. }
  2482. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2483. {
  2484. gpa_t gpa;
  2485. int r;
  2486. if (tdp_enabled)
  2487. return 0;
  2488. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  2489. spin_lock(&vcpu->kvm->mmu_lock);
  2490. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2491. spin_unlock(&vcpu->kvm->mmu_lock);
  2492. return r;
  2493. }
  2494. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2495. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2496. {
  2497. int free_pages;
  2498. LIST_HEAD(invalid_list);
  2499. free_pages = vcpu->kvm->arch.n_free_mmu_pages;
  2500. while (free_pages < KVM_REFILL_PAGES &&
  2501. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2502. struct kvm_mmu_page *sp;
  2503. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2504. struct kvm_mmu_page, link);
  2505. free_pages += kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2506. &invalid_list);
  2507. ++vcpu->kvm->stat.mmu_recycled;
  2508. }
  2509. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2510. }
  2511. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2512. {
  2513. int r;
  2514. enum emulation_result er;
  2515. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  2516. if (r < 0)
  2517. goto out;
  2518. if (!r) {
  2519. r = 1;
  2520. goto out;
  2521. }
  2522. r = mmu_topup_memory_caches(vcpu);
  2523. if (r)
  2524. goto out;
  2525. er = emulate_instruction(vcpu, cr2, error_code, 0);
  2526. switch (er) {
  2527. case EMULATE_DONE:
  2528. return 1;
  2529. case EMULATE_DO_MMIO:
  2530. ++vcpu->stat.mmio_exits;
  2531. /* fall through */
  2532. case EMULATE_FAIL:
  2533. return 0;
  2534. default:
  2535. BUG();
  2536. }
  2537. out:
  2538. return r;
  2539. }
  2540. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2541. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2542. {
  2543. vcpu->arch.mmu.invlpg(vcpu, gva);
  2544. kvm_mmu_flush_tlb(vcpu);
  2545. ++vcpu->stat.invlpg;
  2546. }
  2547. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2548. void kvm_enable_tdp(void)
  2549. {
  2550. tdp_enabled = true;
  2551. }
  2552. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2553. void kvm_disable_tdp(void)
  2554. {
  2555. tdp_enabled = false;
  2556. }
  2557. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2558. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2559. {
  2560. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2561. }
  2562. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2563. {
  2564. struct page *page;
  2565. int i;
  2566. ASSERT(vcpu);
  2567. /*
  2568. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2569. * Therefore we need to allocate shadow page tables in the first
  2570. * 4GB of memory, which happens to fit the DMA32 zone.
  2571. */
  2572. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2573. if (!page)
  2574. return -ENOMEM;
  2575. vcpu->arch.mmu.pae_root = page_address(page);
  2576. for (i = 0; i < 4; ++i)
  2577. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2578. return 0;
  2579. }
  2580. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2581. {
  2582. ASSERT(vcpu);
  2583. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2584. return alloc_mmu_pages(vcpu);
  2585. }
  2586. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2587. {
  2588. ASSERT(vcpu);
  2589. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2590. return init_kvm_mmu(vcpu);
  2591. }
  2592. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  2593. {
  2594. ASSERT(vcpu);
  2595. destroy_kvm_mmu(vcpu);
  2596. free_mmu_pages(vcpu);
  2597. mmu_free_memory_caches(vcpu);
  2598. }
  2599. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2600. {
  2601. struct kvm_mmu_page *sp;
  2602. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2603. int i;
  2604. u64 *pt;
  2605. if (!test_bit(slot, sp->slot_bitmap))
  2606. continue;
  2607. pt = sp->spt;
  2608. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2609. /* avoid RMW */
  2610. if (is_writable_pte(pt[i]))
  2611. pt[i] &= ~PT_WRITABLE_MASK;
  2612. }
  2613. kvm_flush_remote_tlbs(kvm);
  2614. }
  2615. void kvm_mmu_zap_all(struct kvm *kvm)
  2616. {
  2617. struct kvm_mmu_page *sp, *node;
  2618. LIST_HEAD(invalid_list);
  2619. spin_lock(&kvm->mmu_lock);
  2620. restart:
  2621. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2622. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  2623. goto restart;
  2624. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2625. spin_unlock(&kvm->mmu_lock);
  2626. }
  2627. static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  2628. struct list_head *invalid_list)
  2629. {
  2630. struct kvm_mmu_page *page;
  2631. page = container_of(kvm->arch.active_mmu_pages.prev,
  2632. struct kvm_mmu_page, link);
  2633. return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  2634. }
  2635. static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  2636. {
  2637. struct kvm *kvm;
  2638. struct kvm *kvm_freed = NULL;
  2639. int cache_count = 0;
  2640. spin_lock(&kvm_lock);
  2641. list_for_each_entry(kvm, &vm_list, vm_list) {
  2642. int npages, idx, freed_pages;
  2643. LIST_HEAD(invalid_list);
  2644. idx = srcu_read_lock(&kvm->srcu);
  2645. spin_lock(&kvm->mmu_lock);
  2646. npages = kvm->arch.n_alloc_mmu_pages -
  2647. kvm->arch.n_free_mmu_pages;
  2648. cache_count += npages;
  2649. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  2650. freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
  2651. &invalid_list);
  2652. cache_count -= freed_pages;
  2653. kvm_freed = kvm;
  2654. }
  2655. nr_to_scan--;
  2656. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2657. spin_unlock(&kvm->mmu_lock);
  2658. srcu_read_unlock(&kvm->srcu, idx);
  2659. }
  2660. if (kvm_freed)
  2661. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2662. spin_unlock(&kvm_lock);
  2663. return cache_count;
  2664. }
  2665. static struct shrinker mmu_shrinker = {
  2666. .shrink = mmu_shrink,
  2667. .seeks = DEFAULT_SEEKS * 10,
  2668. };
  2669. static void mmu_destroy_caches(void)
  2670. {
  2671. if (pte_chain_cache)
  2672. kmem_cache_destroy(pte_chain_cache);
  2673. if (rmap_desc_cache)
  2674. kmem_cache_destroy(rmap_desc_cache);
  2675. if (mmu_page_header_cache)
  2676. kmem_cache_destroy(mmu_page_header_cache);
  2677. }
  2678. void kvm_mmu_module_exit(void)
  2679. {
  2680. mmu_destroy_caches();
  2681. unregister_shrinker(&mmu_shrinker);
  2682. }
  2683. int kvm_mmu_module_init(void)
  2684. {
  2685. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2686. sizeof(struct kvm_pte_chain),
  2687. 0, 0, NULL);
  2688. if (!pte_chain_cache)
  2689. goto nomem;
  2690. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2691. sizeof(struct kvm_rmap_desc),
  2692. 0, 0, NULL);
  2693. if (!rmap_desc_cache)
  2694. goto nomem;
  2695. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2696. sizeof(struct kvm_mmu_page),
  2697. 0, 0, NULL);
  2698. if (!mmu_page_header_cache)
  2699. goto nomem;
  2700. register_shrinker(&mmu_shrinker);
  2701. return 0;
  2702. nomem:
  2703. mmu_destroy_caches();
  2704. return -ENOMEM;
  2705. }
  2706. /*
  2707. * Caculate mmu pages needed for kvm.
  2708. */
  2709. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2710. {
  2711. int i;
  2712. unsigned int nr_mmu_pages;
  2713. unsigned int nr_pages = 0;
  2714. struct kvm_memslots *slots;
  2715. slots = kvm_memslots(kvm);
  2716. for (i = 0; i < slots->nmemslots; i++)
  2717. nr_pages += slots->memslots[i].npages;
  2718. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2719. nr_mmu_pages = max(nr_mmu_pages,
  2720. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  2721. return nr_mmu_pages;
  2722. }
  2723. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2724. unsigned len)
  2725. {
  2726. if (len > buffer->len)
  2727. return NULL;
  2728. return buffer->ptr;
  2729. }
  2730. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2731. unsigned len)
  2732. {
  2733. void *ret;
  2734. ret = pv_mmu_peek_buffer(buffer, len);
  2735. if (!ret)
  2736. return ret;
  2737. buffer->ptr += len;
  2738. buffer->len -= len;
  2739. buffer->processed += len;
  2740. return ret;
  2741. }
  2742. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  2743. gpa_t addr, gpa_t value)
  2744. {
  2745. int bytes = 8;
  2746. int r;
  2747. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  2748. bytes = 4;
  2749. r = mmu_topup_memory_caches(vcpu);
  2750. if (r)
  2751. return r;
  2752. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  2753. return -EFAULT;
  2754. return 1;
  2755. }
  2756. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2757. {
  2758. (void)kvm_set_cr3(vcpu, vcpu->arch.cr3);
  2759. return 1;
  2760. }
  2761. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  2762. {
  2763. spin_lock(&vcpu->kvm->mmu_lock);
  2764. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  2765. spin_unlock(&vcpu->kvm->mmu_lock);
  2766. return 1;
  2767. }
  2768. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  2769. struct kvm_pv_mmu_op_buffer *buffer)
  2770. {
  2771. struct kvm_mmu_op_header *header;
  2772. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  2773. if (!header)
  2774. return 0;
  2775. switch (header->op) {
  2776. case KVM_MMU_OP_WRITE_PTE: {
  2777. struct kvm_mmu_op_write_pte *wpte;
  2778. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  2779. if (!wpte)
  2780. return 0;
  2781. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  2782. wpte->pte_val);
  2783. }
  2784. case KVM_MMU_OP_FLUSH_TLB: {
  2785. struct kvm_mmu_op_flush_tlb *ftlb;
  2786. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  2787. if (!ftlb)
  2788. return 0;
  2789. return kvm_pv_mmu_flush_tlb(vcpu);
  2790. }
  2791. case KVM_MMU_OP_RELEASE_PT: {
  2792. struct kvm_mmu_op_release_pt *rpt;
  2793. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  2794. if (!rpt)
  2795. return 0;
  2796. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  2797. }
  2798. default: return 0;
  2799. }
  2800. }
  2801. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  2802. gpa_t addr, unsigned long *ret)
  2803. {
  2804. int r;
  2805. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  2806. buffer->ptr = buffer->buf;
  2807. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  2808. buffer->processed = 0;
  2809. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  2810. if (r)
  2811. goto out;
  2812. while (buffer->len) {
  2813. r = kvm_pv_mmu_op_one(vcpu, buffer);
  2814. if (r < 0)
  2815. goto out;
  2816. if (r == 0)
  2817. break;
  2818. }
  2819. r = 1;
  2820. out:
  2821. *ret = buffer->processed;
  2822. return r;
  2823. }
  2824. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  2825. {
  2826. struct kvm_shadow_walk_iterator iterator;
  2827. int nr_sptes = 0;
  2828. spin_lock(&vcpu->kvm->mmu_lock);
  2829. for_each_shadow_entry(vcpu, addr, iterator) {
  2830. sptes[iterator.level-1] = *iterator.sptep;
  2831. nr_sptes++;
  2832. if (!is_shadow_present_pte(*iterator.sptep))
  2833. break;
  2834. }
  2835. spin_unlock(&vcpu->kvm->mmu_lock);
  2836. return nr_sptes;
  2837. }
  2838. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  2839. #ifdef AUDIT
  2840. static const char *audit_msg;
  2841. static gva_t canonicalize(gva_t gva)
  2842. {
  2843. #ifdef CONFIG_X86_64
  2844. gva = (long long)(gva << 16) >> 16;
  2845. #endif
  2846. return gva;
  2847. }
  2848. typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
  2849. static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
  2850. inspect_spte_fn fn)
  2851. {
  2852. int i;
  2853. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2854. u64 ent = sp->spt[i];
  2855. if (is_shadow_present_pte(ent)) {
  2856. if (!is_last_spte(ent, sp->role.level)) {
  2857. struct kvm_mmu_page *child;
  2858. child = page_header(ent & PT64_BASE_ADDR_MASK);
  2859. __mmu_spte_walk(kvm, child, fn);
  2860. } else
  2861. fn(kvm, &sp->spt[i]);
  2862. }
  2863. }
  2864. }
  2865. static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
  2866. {
  2867. int i;
  2868. struct kvm_mmu_page *sp;
  2869. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2870. return;
  2871. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2872. hpa_t root = vcpu->arch.mmu.root_hpa;
  2873. sp = page_header(root);
  2874. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2875. return;
  2876. }
  2877. for (i = 0; i < 4; ++i) {
  2878. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2879. if (root && VALID_PAGE(root)) {
  2880. root &= PT64_BASE_ADDR_MASK;
  2881. sp = page_header(root);
  2882. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2883. }
  2884. }
  2885. return;
  2886. }
  2887. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  2888. gva_t va, int level)
  2889. {
  2890. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  2891. int i;
  2892. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  2893. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  2894. u64 ent = pt[i];
  2895. if (ent == shadow_trap_nonpresent_pte)
  2896. continue;
  2897. va = canonicalize(va);
  2898. if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
  2899. audit_mappings_page(vcpu, ent, va, level - 1);
  2900. else {
  2901. gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
  2902. gfn_t gfn = gpa >> PAGE_SHIFT;
  2903. pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2904. hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
  2905. if (is_error_pfn(pfn)) {
  2906. kvm_release_pfn_clean(pfn);
  2907. continue;
  2908. }
  2909. if (is_shadow_present_pte(ent)
  2910. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  2911. printk(KERN_ERR "xx audit error: (%s) levels %d"
  2912. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  2913. audit_msg, vcpu->arch.mmu.root_level,
  2914. va, gpa, hpa, ent,
  2915. is_shadow_present_pte(ent));
  2916. else if (ent == shadow_notrap_nonpresent_pte
  2917. && !is_error_hpa(hpa))
  2918. printk(KERN_ERR "audit: (%s) notrap shadow,"
  2919. " valid guest gva %lx\n", audit_msg, va);
  2920. kvm_release_pfn_clean(pfn);
  2921. }
  2922. }
  2923. }
  2924. static void audit_mappings(struct kvm_vcpu *vcpu)
  2925. {
  2926. unsigned i;
  2927. if (vcpu->arch.mmu.root_level == 4)
  2928. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  2929. else
  2930. for (i = 0; i < 4; ++i)
  2931. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  2932. audit_mappings_page(vcpu,
  2933. vcpu->arch.mmu.pae_root[i],
  2934. i << 30,
  2935. 2);
  2936. }
  2937. static int count_rmaps(struct kvm_vcpu *vcpu)
  2938. {
  2939. struct kvm *kvm = vcpu->kvm;
  2940. struct kvm_memslots *slots;
  2941. int nmaps = 0;
  2942. int i, j, k, idx;
  2943. idx = srcu_read_lock(&kvm->srcu);
  2944. slots = kvm_memslots(kvm);
  2945. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  2946. struct kvm_memory_slot *m = &slots->memslots[i];
  2947. struct kvm_rmap_desc *d;
  2948. for (j = 0; j < m->npages; ++j) {
  2949. unsigned long *rmapp = &m->rmap[j];
  2950. if (!*rmapp)
  2951. continue;
  2952. if (!(*rmapp & 1)) {
  2953. ++nmaps;
  2954. continue;
  2955. }
  2956. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  2957. while (d) {
  2958. for (k = 0; k < RMAP_EXT; ++k)
  2959. if (d->sptes[k])
  2960. ++nmaps;
  2961. else
  2962. break;
  2963. d = d->more;
  2964. }
  2965. }
  2966. }
  2967. srcu_read_unlock(&kvm->srcu, idx);
  2968. return nmaps;
  2969. }
  2970. void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
  2971. {
  2972. unsigned long *rmapp;
  2973. struct kvm_mmu_page *rev_sp;
  2974. gfn_t gfn;
  2975. if (is_writable_pte(*sptep)) {
  2976. rev_sp = page_header(__pa(sptep));
  2977. gfn = kvm_mmu_page_get_gfn(rev_sp, sptep - rev_sp->spt);
  2978. if (!gfn_to_memslot(kvm, gfn)) {
  2979. if (!printk_ratelimit())
  2980. return;
  2981. printk(KERN_ERR "%s: no memslot for gfn %ld\n",
  2982. audit_msg, gfn);
  2983. printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
  2984. audit_msg, (long int)(sptep - rev_sp->spt),
  2985. rev_sp->gfn);
  2986. dump_stack();
  2987. return;
  2988. }
  2989. rmapp = gfn_to_rmap(kvm, gfn, rev_sp->role.level);
  2990. if (!*rmapp) {
  2991. if (!printk_ratelimit())
  2992. return;
  2993. printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
  2994. audit_msg, *sptep);
  2995. dump_stack();
  2996. }
  2997. }
  2998. }
  2999. void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
  3000. {
  3001. mmu_spte_walk(vcpu, inspect_spte_has_rmap);
  3002. }
  3003. static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
  3004. {
  3005. struct kvm_mmu_page *sp;
  3006. int i;
  3007. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  3008. u64 *pt = sp->spt;
  3009. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  3010. continue;
  3011. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  3012. u64 ent = pt[i];
  3013. if (!(ent & PT_PRESENT_MASK))
  3014. continue;
  3015. if (!is_writable_pte(ent))
  3016. continue;
  3017. inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
  3018. }
  3019. }
  3020. return;
  3021. }
  3022. static void audit_rmap(struct kvm_vcpu *vcpu)
  3023. {
  3024. check_writable_mappings_rmap(vcpu);
  3025. count_rmaps(vcpu);
  3026. }
  3027. static void audit_write_protection(struct kvm_vcpu *vcpu)
  3028. {
  3029. struct kvm_mmu_page *sp;
  3030. struct kvm_memory_slot *slot;
  3031. unsigned long *rmapp;
  3032. u64 *spte;
  3033. gfn_t gfn;
  3034. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  3035. if (sp->role.direct)
  3036. continue;
  3037. if (sp->unsync)
  3038. continue;
  3039. slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
  3040. rmapp = &slot->rmap[gfn - slot->base_gfn];
  3041. spte = rmap_next(vcpu->kvm, rmapp, NULL);
  3042. while (spte) {
  3043. if (is_writable_pte(*spte))
  3044. printk(KERN_ERR "%s: (%s) shadow page has "
  3045. "writable mappings: gfn %lx role %x\n",
  3046. __func__, audit_msg, sp->gfn,
  3047. sp->role.word);
  3048. spte = rmap_next(vcpu->kvm, rmapp, spte);
  3049. }
  3050. }
  3051. }
  3052. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  3053. {
  3054. int olddbg = dbg;
  3055. dbg = 0;
  3056. audit_msg = msg;
  3057. audit_rmap(vcpu);
  3058. audit_write_protection(vcpu);
  3059. if (strcmp("pre pte write", audit_msg) != 0)
  3060. audit_mappings(vcpu);
  3061. audit_writable_sptes_have_rmaps(vcpu);
  3062. dbg = olddbg;
  3063. }
  3064. #endif