io_apic.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* The one past the highest gsi number used */
  83. u32 gsi_top;
  84. /* MP IRQ source entries */
  85. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  86. /* # of MP IRQ source entries */
  87. int mp_irq_entries;
  88. /* GSI interrupts */
  89. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  90. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  91. int mp_bus_id_to_type[MAX_MP_BUSSES];
  92. #endif
  93. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  94. int skip_ioapic_setup;
  95. void arch_disable_smp_support(void)
  96. {
  97. #ifdef CONFIG_PCI
  98. noioapicquirk = 1;
  99. noioapicreroute = -1;
  100. #endif
  101. skip_ioapic_setup = 1;
  102. }
  103. static int __init parse_noapic(char *str)
  104. {
  105. /* disable IO-APIC */
  106. arch_disable_smp_support();
  107. return 0;
  108. }
  109. early_param("noapic", parse_noapic);
  110. struct irq_pin_list {
  111. int apic, pin;
  112. struct irq_pin_list *next;
  113. };
  114. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  115. {
  116. struct irq_pin_list *pin;
  117. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  118. return pin;
  119. }
  120. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  121. #ifdef CONFIG_SPARSE_IRQ
  122. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  123. #else
  124. static struct irq_cfg irq_cfgx[NR_IRQS];
  125. #endif
  126. int __init arch_early_irq_init(void)
  127. {
  128. struct irq_cfg *cfg;
  129. struct irq_desc *desc;
  130. int count;
  131. int node;
  132. int i;
  133. if (!legacy_pic->nr_legacy_irqs) {
  134. nr_irqs_gsi = 0;
  135. io_apic_irqs = ~0UL;
  136. }
  137. cfg = irq_cfgx;
  138. count = ARRAY_SIZE(irq_cfgx);
  139. node = cpu_to_node(0);
  140. for (i = 0; i < count; i++) {
  141. desc = irq_to_desc(i);
  142. desc->chip_data = &cfg[i];
  143. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  144. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  145. /*
  146. * For legacy IRQ's, start with assigning irq0 to irq15 to
  147. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  148. */
  149. if (i < legacy_pic->nr_legacy_irqs) {
  150. cfg[i].vector = IRQ0_VECTOR + i;
  151. cpumask_set_cpu(0, cfg[i].domain);
  152. }
  153. }
  154. return 0;
  155. }
  156. #ifdef CONFIG_SPARSE_IRQ
  157. struct irq_cfg *irq_cfg(unsigned int irq)
  158. {
  159. struct irq_cfg *cfg = NULL;
  160. struct irq_desc *desc;
  161. desc = irq_to_desc(irq);
  162. if (desc)
  163. cfg = get_irq_desc_chip_data(desc);
  164. return cfg;
  165. }
  166. static struct irq_cfg *get_one_free_irq_cfg(int node)
  167. {
  168. struct irq_cfg *cfg;
  169. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  170. if (cfg) {
  171. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  172. kfree(cfg);
  173. cfg = NULL;
  174. } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
  175. GFP_ATOMIC, node)) {
  176. free_cpumask_var(cfg->domain);
  177. kfree(cfg);
  178. cfg = NULL;
  179. }
  180. }
  181. return cfg;
  182. }
  183. int arch_init_chip_data(struct irq_desc *desc, int node)
  184. {
  185. struct irq_cfg *cfg;
  186. cfg = get_irq_desc_chip_data(desc);
  187. if (!cfg) {
  188. cfg = get_one_free_irq_cfg(node);
  189. desc->chip_data = cfg;
  190. if (!cfg) {
  191. printk(KERN_ERR "can not alloc irq_cfg\n");
  192. BUG_ON(1);
  193. }
  194. }
  195. return 0;
  196. }
  197. /* for move_irq_desc */
  198. static void
  199. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  200. {
  201. struct irq_pin_list *old_entry, *head, *tail, *entry;
  202. cfg->irq_2_pin = NULL;
  203. old_entry = old_cfg->irq_2_pin;
  204. if (!old_entry)
  205. return;
  206. entry = get_one_free_irq_2_pin(node);
  207. if (!entry)
  208. return;
  209. entry->apic = old_entry->apic;
  210. entry->pin = old_entry->pin;
  211. head = entry;
  212. tail = entry;
  213. old_entry = old_entry->next;
  214. while (old_entry) {
  215. entry = get_one_free_irq_2_pin(node);
  216. if (!entry) {
  217. entry = head;
  218. while (entry) {
  219. head = entry->next;
  220. kfree(entry);
  221. entry = head;
  222. }
  223. /* still use the old one */
  224. return;
  225. }
  226. entry->apic = old_entry->apic;
  227. entry->pin = old_entry->pin;
  228. tail->next = entry;
  229. tail = entry;
  230. old_entry = old_entry->next;
  231. }
  232. tail->next = NULL;
  233. cfg->irq_2_pin = head;
  234. }
  235. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  236. {
  237. struct irq_pin_list *entry, *next;
  238. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  239. return;
  240. entry = old_cfg->irq_2_pin;
  241. while (entry) {
  242. next = entry->next;
  243. kfree(entry);
  244. entry = next;
  245. }
  246. old_cfg->irq_2_pin = NULL;
  247. }
  248. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  249. struct irq_desc *desc, int node)
  250. {
  251. struct irq_cfg *cfg;
  252. struct irq_cfg *old_cfg;
  253. cfg = get_one_free_irq_cfg(node);
  254. if (!cfg)
  255. return;
  256. desc->chip_data = cfg;
  257. old_cfg = old_desc->chip_data;
  258. cfg->vector = old_cfg->vector;
  259. cfg->move_in_progress = old_cfg->move_in_progress;
  260. cpumask_copy(cfg->domain, old_cfg->domain);
  261. cpumask_copy(cfg->old_domain, old_cfg->old_domain);
  262. init_copy_irq_2_pin(old_cfg, cfg, node);
  263. }
  264. static void free_irq_cfg(struct irq_cfg *cfg)
  265. {
  266. free_cpumask_var(cfg->domain);
  267. free_cpumask_var(cfg->old_domain);
  268. kfree(cfg);
  269. }
  270. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  271. {
  272. struct irq_cfg *old_cfg, *cfg;
  273. old_cfg = get_irq_desc_chip_data(old_desc);
  274. cfg = get_irq_desc_chip_data(desc);
  275. if (old_cfg == cfg)
  276. return;
  277. if (old_cfg) {
  278. free_irq_2_pin(old_cfg, cfg);
  279. free_irq_cfg(old_cfg);
  280. old_desc->chip_data = NULL;
  281. }
  282. }
  283. /* end for move_irq_desc */
  284. #else
  285. struct irq_cfg *irq_cfg(unsigned int irq)
  286. {
  287. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  288. }
  289. #endif
  290. struct io_apic {
  291. unsigned int index;
  292. unsigned int unused[3];
  293. unsigned int data;
  294. unsigned int unused2[11];
  295. unsigned int eoi;
  296. };
  297. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  298. {
  299. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  300. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  301. }
  302. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  303. {
  304. struct io_apic __iomem *io_apic = io_apic_base(apic);
  305. writel(vector, &io_apic->eoi);
  306. }
  307. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  308. {
  309. struct io_apic __iomem *io_apic = io_apic_base(apic);
  310. writel(reg, &io_apic->index);
  311. return readl(&io_apic->data);
  312. }
  313. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  314. {
  315. struct io_apic __iomem *io_apic = io_apic_base(apic);
  316. writel(reg, &io_apic->index);
  317. writel(value, &io_apic->data);
  318. }
  319. /*
  320. * Re-write a value: to be used for read-modify-write
  321. * cycles where the read already set up the index register.
  322. *
  323. * Older SiS APIC requires we rewrite the index register
  324. */
  325. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  326. {
  327. struct io_apic __iomem *io_apic = io_apic_base(apic);
  328. if (sis_apic_bug)
  329. writel(reg, &io_apic->index);
  330. writel(value, &io_apic->data);
  331. }
  332. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  333. {
  334. struct irq_pin_list *entry;
  335. unsigned long flags;
  336. raw_spin_lock_irqsave(&ioapic_lock, flags);
  337. for_each_irq_pin(entry, cfg->irq_2_pin) {
  338. unsigned int reg;
  339. int pin;
  340. pin = entry->pin;
  341. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  342. /* Is the remote IRR bit set? */
  343. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  344. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  345. return true;
  346. }
  347. }
  348. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  349. return false;
  350. }
  351. union entry_union {
  352. struct { u32 w1, w2; };
  353. struct IO_APIC_route_entry entry;
  354. };
  355. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  356. {
  357. union entry_union eu;
  358. unsigned long flags;
  359. raw_spin_lock_irqsave(&ioapic_lock, flags);
  360. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  361. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  362. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  363. return eu.entry;
  364. }
  365. /*
  366. * When we write a new IO APIC routing entry, we need to write the high
  367. * word first! If the mask bit in the low word is clear, we will enable
  368. * the interrupt, and we need to make sure the entry is fully populated
  369. * before that happens.
  370. */
  371. static void
  372. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  373. {
  374. union entry_union eu = {{0, 0}};
  375. eu.entry = e;
  376. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  377. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  378. }
  379. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  380. {
  381. unsigned long flags;
  382. raw_spin_lock_irqsave(&ioapic_lock, flags);
  383. __ioapic_write_entry(apic, pin, e);
  384. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  385. }
  386. /*
  387. * When we mask an IO APIC routing entry, we need to write the low
  388. * word first, in order to set the mask bit before we change the
  389. * high bits!
  390. */
  391. static void ioapic_mask_entry(int apic, int pin)
  392. {
  393. unsigned long flags;
  394. union entry_union eu = { .entry.mask = 1 };
  395. raw_spin_lock_irqsave(&ioapic_lock, flags);
  396. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  397. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  398. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  399. }
  400. /*
  401. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  402. * shared ISA-space IRQs, so we have to support them. We are super
  403. * fast in the common case, and fast for shared ISA-space IRQs.
  404. */
  405. static int
  406. add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
  407. {
  408. struct irq_pin_list **last, *entry;
  409. /* don't allow duplicates */
  410. last = &cfg->irq_2_pin;
  411. for_each_irq_pin(entry, cfg->irq_2_pin) {
  412. if (entry->apic == apic && entry->pin == pin)
  413. return 0;
  414. last = &entry->next;
  415. }
  416. entry = get_one_free_irq_2_pin(node);
  417. if (!entry) {
  418. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  419. node, apic, pin);
  420. return -ENOMEM;
  421. }
  422. entry->apic = apic;
  423. entry->pin = pin;
  424. *last = entry;
  425. return 0;
  426. }
  427. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  428. {
  429. if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
  430. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  431. }
  432. /*
  433. * Reroute an IRQ to a different pin.
  434. */
  435. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  436. int oldapic, int oldpin,
  437. int newapic, int newpin)
  438. {
  439. struct irq_pin_list *entry;
  440. for_each_irq_pin(entry, cfg->irq_2_pin) {
  441. if (entry->apic == oldapic && entry->pin == oldpin) {
  442. entry->apic = newapic;
  443. entry->pin = newpin;
  444. /* every one is different, right? */
  445. return;
  446. }
  447. }
  448. /* old apic/pin didn't exist, so just add new ones */
  449. add_pin_to_irq_node(cfg, node, newapic, newpin);
  450. }
  451. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  452. int mask_and, int mask_or,
  453. void (*final)(struct irq_pin_list *entry))
  454. {
  455. unsigned int reg, pin;
  456. pin = entry->pin;
  457. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  458. reg &= mask_and;
  459. reg |= mask_or;
  460. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  461. if (final)
  462. final(entry);
  463. }
  464. static void io_apic_modify_irq(struct irq_cfg *cfg,
  465. int mask_and, int mask_or,
  466. void (*final)(struct irq_pin_list *entry))
  467. {
  468. struct irq_pin_list *entry;
  469. for_each_irq_pin(entry, cfg->irq_2_pin)
  470. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  471. }
  472. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  473. {
  474. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  475. IO_APIC_REDIR_MASKED, NULL);
  476. }
  477. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  478. {
  479. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  480. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  481. }
  482. static void io_apic_sync(struct irq_pin_list *entry)
  483. {
  484. /*
  485. * Synchronize the IO-APIC and the CPU by doing
  486. * a dummy read from the IO-APIC
  487. */
  488. struct io_apic __iomem *io_apic;
  489. io_apic = io_apic_base(entry->apic);
  490. readl(&io_apic->data);
  491. }
  492. static void mask_ioapic(struct irq_cfg *cfg)
  493. {
  494. unsigned long flags;
  495. raw_spin_lock_irqsave(&ioapic_lock, flags);
  496. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  497. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  498. }
  499. static void mask_ioapic_irq(struct irq_data *data)
  500. {
  501. mask_ioapic(data->chip_data);
  502. }
  503. static void __unmask_ioapic(struct irq_cfg *cfg)
  504. {
  505. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  506. }
  507. static void unmask_ioapic(struct irq_cfg *cfg)
  508. {
  509. unsigned long flags;
  510. raw_spin_lock_irqsave(&ioapic_lock, flags);
  511. __unmask_ioapic(cfg);
  512. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  513. }
  514. static void unmask_ioapic_irq(struct irq_data *data)
  515. {
  516. unmask_ioapic(data->chip_data);
  517. }
  518. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  519. {
  520. struct IO_APIC_route_entry entry;
  521. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  522. entry = ioapic_read_entry(apic, pin);
  523. if (entry.delivery_mode == dest_SMI)
  524. return;
  525. /*
  526. * Disable it in the IO-APIC irq-routing table:
  527. */
  528. ioapic_mask_entry(apic, pin);
  529. }
  530. static void clear_IO_APIC (void)
  531. {
  532. int apic, pin;
  533. for (apic = 0; apic < nr_ioapics; apic++)
  534. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  535. clear_IO_APIC_pin(apic, pin);
  536. }
  537. #ifdef CONFIG_X86_32
  538. /*
  539. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  540. * specific CPU-side IRQs.
  541. */
  542. #define MAX_PIRQS 8
  543. static int pirq_entries[MAX_PIRQS] = {
  544. [0 ... MAX_PIRQS - 1] = -1
  545. };
  546. static int __init ioapic_pirq_setup(char *str)
  547. {
  548. int i, max;
  549. int ints[MAX_PIRQS+1];
  550. get_options(str, ARRAY_SIZE(ints), ints);
  551. apic_printk(APIC_VERBOSE, KERN_INFO
  552. "PIRQ redirection, working around broken MP-BIOS.\n");
  553. max = MAX_PIRQS;
  554. if (ints[0] < MAX_PIRQS)
  555. max = ints[0];
  556. for (i = 0; i < max; i++) {
  557. apic_printk(APIC_VERBOSE, KERN_DEBUG
  558. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  559. /*
  560. * PIRQs are mapped upside down, usually.
  561. */
  562. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  563. }
  564. return 1;
  565. }
  566. __setup("pirq=", ioapic_pirq_setup);
  567. #endif /* CONFIG_X86_32 */
  568. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  569. {
  570. int apic;
  571. struct IO_APIC_route_entry **ioapic_entries;
  572. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  573. GFP_ATOMIC);
  574. if (!ioapic_entries)
  575. return 0;
  576. for (apic = 0; apic < nr_ioapics; apic++) {
  577. ioapic_entries[apic] =
  578. kzalloc(sizeof(struct IO_APIC_route_entry) *
  579. nr_ioapic_registers[apic], GFP_ATOMIC);
  580. if (!ioapic_entries[apic])
  581. goto nomem;
  582. }
  583. return ioapic_entries;
  584. nomem:
  585. while (--apic >= 0)
  586. kfree(ioapic_entries[apic]);
  587. kfree(ioapic_entries);
  588. return 0;
  589. }
  590. /*
  591. * Saves all the IO-APIC RTE's
  592. */
  593. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  594. {
  595. int apic, pin;
  596. if (!ioapic_entries)
  597. return -ENOMEM;
  598. for (apic = 0; apic < nr_ioapics; apic++) {
  599. if (!ioapic_entries[apic])
  600. return -ENOMEM;
  601. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  602. ioapic_entries[apic][pin] =
  603. ioapic_read_entry(apic, pin);
  604. }
  605. return 0;
  606. }
  607. /*
  608. * Mask all IO APIC entries.
  609. */
  610. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  611. {
  612. int apic, pin;
  613. if (!ioapic_entries)
  614. return;
  615. for (apic = 0; apic < nr_ioapics; apic++) {
  616. if (!ioapic_entries[apic])
  617. break;
  618. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  619. struct IO_APIC_route_entry entry;
  620. entry = ioapic_entries[apic][pin];
  621. if (!entry.mask) {
  622. entry.mask = 1;
  623. ioapic_write_entry(apic, pin, entry);
  624. }
  625. }
  626. }
  627. }
  628. /*
  629. * Restore IO APIC entries which was saved in ioapic_entries.
  630. */
  631. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  632. {
  633. int apic, pin;
  634. if (!ioapic_entries)
  635. return -ENOMEM;
  636. for (apic = 0; apic < nr_ioapics; apic++) {
  637. if (!ioapic_entries[apic])
  638. return -ENOMEM;
  639. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  640. ioapic_write_entry(apic, pin,
  641. ioapic_entries[apic][pin]);
  642. }
  643. return 0;
  644. }
  645. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  646. {
  647. int apic;
  648. for (apic = 0; apic < nr_ioapics; apic++)
  649. kfree(ioapic_entries[apic]);
  650. kfree(ioapic_entries);
  651. }
  652. /*
  653. * Find the IRQ entry number of a certain pin.
  654. */
  655. static int find_irq_entry(int apic, int pin, int type)
  656. {
  657. int i;
  658. for (i = 0; i < mp_irq_entries; i++)
  659. if (mp_irqs[i].irqtype == type &&
  660. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  661. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  662. mp_irqs[i].dstirq == pin)
  663. return i;
  664. return -1;
  665. }
  666. /*
  667. * Find the pin to which IRQ[irq] (ISA) is connected
  668. */
  669. static int __init find_isa_irq_pin(int irq, int type)
  670. {
  671. int i;
  672. for (i = 0; i < mp_irq_entries; i++) {
  673. int lbus = mp_irqs[i].srcbus;
  674. if (test_bit(lbus, mp_bus_not_pci) &&
  675. (mp_irqs[i].irqtype == type) &&
  676. (mp_irqs[i].srcbusirq == irq))
  677. return mp_irqs[i].dstirq;
  678. }
  679. return -1;
  680. }
  681. static int __init find_isa_irq_apic(int irq, int type)
  682. {
  683. int i;
  684. for (i = 0; i < mp_irq_entries; i++) {
  685. int lbus = mp_irqs[i].srcbus;
  686. if (test_bit(lbus, mp_bus_not_pci) &&
  687. (mp_irqs[i].irqtype == type) &&
  688. (mp_irqs[i].srcbusirq == irq))
  689. break;
  690. }
  691. if (i < mp_irq_entries) {
  692. int apic;
  693. for(apic = 0; apic < nr_ioapics; apic++) {
  694. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  695. return apic;
  696. }
  697. }
  698. return -1;
  699. }
  700. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  701. /*
  702. * EISA Edge/Level control register, ELCR
  703. */
  704. static int EISA_ELCR(unsigned int irq)
  705. {
  706. if (irq < legacy_pic->nr_legacy_irqs) {
  707. unsigned int port = 0x4d0 + (irq >> 3);
  708. return (inb(port) >> (irq & 7)) & 1;
  709. }
  710. apic_printk(APIC_VERBOSE, KERN_INFO
  711. "Broken MPtable reports ISA irq %d\n", irq);
  712. return 0;
  713. }
  714. #endif
  715. /* ISA interrupts are always polarity zero edge triggered,
  716. * when listed as conforming in the MP table. */
  717. #define default_ISA_trigger(idx) (0)
  718. #define default_ISA_polarity(idx) (0)
  719. /* EISA interrupts are always polarity zero and can be edge or level
  720. * trigger depending on the ELCR value. If an interrupt is listed as
  721. * EISA conforming in the MP table, that means its trigger type must
  722. * be read in from the ELCR */
  723. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  724. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  725. /* PCI interrupts are always polarity one level triggered,
  726. * when listed as conforming in the MP table. */
  727. #define default_PCI_trigger(idx) (1)
  728. #define default_PCI_polarity(idx) (1)
  729. /* MCA interrupts are always polarity zero level triggered,
  730. * when listed as conforming in the MP table. */
  731. #define default_MCA_trigger(idx) (1)
  732. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  733. static int MPBIOS_polarity(int idx)
  734. {
  735. int bus = mp_irqs[idx].srcbus;
  736. int polarity;
  737. /*
  738. * Determine IRQ line polarity (high active or low active):
  739. */
  740. switch (mp_irqs[idx].irqflag & 3)
  741. {
  742. case 0: /* conforms, ie. bus-type dependent polarity */
  743. if (test_bit(bus, mp_bus_not_pci))
  744. polarity = default_ISA_polarity(idx);
  745. else
  746. polarity = default_PCI_polarity(idx);
  747. break;
  748. case 1: /* high active */
  749. {
  750. polarity = 0;
  751. break;
  752. }
  753. case 2: /* reserved */
  754. {
  755. printk(KERN_WARNING "broken BIOS!!\n");
  756. polarity = 1;
  757. break;
  758. }
  759. case 3: /* low active */
  760. {
  761. polarity = 1;
  762. break;
  763. }
  764. default: /* invalid */
  765. {
  766. printk(KERN_WARNING "broken BIOS!!\n");
  767. polarity = 1;
  768. break;
  769. }
  770. }
  771. return polarity;
  772. }
  773. static int MPBIOS_trigger(int idx)
  774. {
  775. int bus = mp_irqs[idx].srcbus;
  776. int trigger;
  777. /*
  778. * Determine IRQ trigger mode (edge or level sensitive):
  779. */
  780. switch ((mp_irqs[idx].irqflag>>2) & 3)
  781. {
  782. case 0: /* conforms, ie. bus-type dependent */
  783. if (test_bit(bus, mp_bus_not_pci))
  784. trigger = default_ISA_trigger(idx);
  785. else
  786. trigger = default_PCI_trigger(idx);
  787. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  788. switch (mp_bus_id_to_type[bus]) {
  789. case MP_BUS_ISA: /* ISA pin */
  790. {
  791. /* set before the switch */
  792. break;
  793. }
  794. case MP_BUS_EISA: /* EISA pin */
  795. {
  796. trigger = default_EISA_trigger(idx);
  797. break;
  798. }
  799. case MP_BUS_PCI: /* PCI pin */
  800. {
  801. /* set before the switch */
  802. break;
  803. }
  804. case MP_BUS_MCA: /* MCA pin */
  805. {
  806. trigger = default_MCA_trigger(idx);
  807. break;
  808. }
  809. default:
  810. {
  811. printk(KERN_WARNING "broken BIOS!!\n");
  812. trigger = 1;
  813. break;
  814. }
  815. }
  816. #endif
  817. break;
  818. case 1: /* edge */
  819. {
  820. trigger = 0;
  821. break;
  822. }
  823. case 2: /* reserved */
  824. {
  825. printk(KERN_WARNING "broken BIOS!!\n");
  826. trigger = 1;
  827. break;
  828. }
  829. case 3: /* level */
  830. {
  831. trigger = 1;
  832. break;
  833. }
  834. default: /* invalid */
  835. {
  836. printk(KERN_WARNING "broken BIOS!!\n");
  837. trigger = 0;
  838. break;
  839. }
  840. }
  841. return trigger;
  842. }
  843. static inline int irq_polarity(int idx)
  844. {
  845. return MPBIOS_polarity(idx);
  846. }
  847. static inline int irq_trigger(int idx)
  848. {
  849. return MPBIOS_trigger(idx);
  850. }
  851. static int pin_2_irq(int idx, int apic, int pin)
  852. {
  853. int irq;
  854. int bus = mp_irqs[idx].srcbus;
  855. /*
  856. * Debugging check, we are in big trouble if this message pops up!
  857. */
  858. if (mp_irqs[idx].dstirq != pin)
  859. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  860. if (test_bit(bus, mp_bus_not_pci)) {
  861. irq = mp_irqs[idx].srcbusirq;
  862. } else {
  863. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  864. if (gsi >= NR_IRQS_LEGACY)
  865. irq = gsi;
  866. else
  867. irq = gsi_top + gsi;
  868. }
  869. #ifdef CONFIG_X86_32
  870. /*
  871. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  872. */
  873. if ((pin >= 16) && (pin <= 23)) {
  874. if (pirq_entries[pin-16] != -1) {
  875. if (!pirq_entries[pin-16]) {
  876. apic_printk(APIC_VERBOSE, KERN_DEBUG
  877. "disabling PIRQ%d\n", pin-16);
  878. } else {
  879. irq = pirq_entries[pin-16];
  880. apic_printk(APIC_VERBOSE, KERN_DEBUG
  881. "using PIRQ%d -> IRQ %d\n",
  882. pin-16, irq);
  883. }
  884. }
  885. }
  886. #endif
  887. return irq;
  888. }
  889. /*
  890. * Find a specific PCI IRQ entry.
  891. * Not an __init, possibly needed by modules
  892. */
  893. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  894. struct io_apic_irq_attr *irq_attr)
  895. {
  896. int apic, i, best_guess = -1;
  897. apic_printk(APIC_DEBUG,
  898. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  899. bus, slot, pin);
  900. if (test_bit(bus, mp_bus_not_pci)) {
  901. apic_printk(APIC_VERBOSE,
  902. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  903. return -1;
  904. }
  905. for (i = 0; i < mp_irq_entries; i++) {
  906. int lbus = mp_irqs[i].srcbus;
  907. for (apic = 0; apic < nr_ioapics; apic++)
  908. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  909. mp_irqs[i].dstapic == MP_APIC_ALL)
  910. break;
  911. if (!test_bit(lbus, mp_bus_not_pci) &&
  912. !mp_irqs[i].irqtype &&
  913. (bus == lbus) &&
  914. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  915. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  916. if (!(apic || IO_APIC_IRQ(irq)))
  917. continue;
  918. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  919. set_io_apic_irq_attr(irq_attr, apic,
  920. mp_irqs[i].dstirq,
  921. irq_trigger(i),
  922. irq_polarity(i));
  923. return irq;
  924. }
  925. /*
  926. * Use the first all-but-pin matching entry as a
  927. * best-guess fuzzy result for broken mptables.
  928. */
  929. if (best_guess < 0) {
  930. set_io_apic_irq_attr(irq_attr, apic,
  931. mp_irqs[i].dstirq,
  932. irq_trigger(i),
  933. irq_polarity(i));
  934. best_guess = irq;
  935. }
  936. }
  937. }
  938. return best_guess;
  939. }
  940. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  941. void lock_vector_lock(void)
  942. {
  943. /* Used to the online set of cpus does not change
  944. * during assign_irq_vector.
  945. */
  946. raw_spin_lock(&vector_lock);
  947. }
  948. void unlock_vector_lock(void)
  949. {
  950. raw_spin_unlock(&vector_lock);
  951. }
  952. static int
  953. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  954. {
  955. /*
  956. * NOTE! The local APIC isn't very good at handling
  957. * multiple interrupts at the same interrupt level.
  958. * As the interrupt level is determined by taking the
  959. * vector number and shifting that right by 4, we
  960. * want to spread these out a bit so that they don't
  961. * all fall in the same interrupt level.
  962. *
  963. * Also, we've got to be careful not to trash gate
  964. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  965. */
  966. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  967. static int current_offset = VECTOR_OFFSET_START % 8;
  968. unsigned int old_vector;
  969. int cpu, err;
  970. cpumask_var_t tmp_mask;
  971. if (cfg->move_in_progress)
  972. return -EBUSY;
  973. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  974. return -ENOMEM;
  975. old_vector = cfg->vector;
  976. if (old_vector) {
  977. cpumask_and(tmp_mask, mask, cpu_online_mask);
  978. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  979. if (!cpumask_empty(tmp_mask)) {
  980. free_cpumask_var(tmp_mask);
  981. return 0;
  982. }
  983. }
  984. /* Only try and allocate irqs on cpus that are present */
  985. err = -ENOSPC;
  986. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  987. int new_cpu;
  988. int vector, offset;
  989. apic->vector_allocation_domain(cpu, tmp_mask);
  990. vector = current_vector;
  991. offset = current_offset;
  992. next:
  993. vector += 8;
  994. if (vector >= first_system_vector) {
  995. /* If out of vectors on large boxen, must share them. */
  996. offset = (offset + 1) % 8;
  997. vector = FIRST_EXTERNAL_VECTOR + offset;
  998. }
  999. if (unlikely(current_vector == vector))
  1000. continue;
  1001. if (test_bit(vector, used_vectors))
  1002. goto next;
  1003. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1004. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1005. goto next;
  1006. /* Found one! */
  1007. current_vector = vector;
  1008. current_offset = offset;
  1009. if (old_vector) {
  1010. cfg->move_in_progress = 1;
  1011. cpumask_copy(cfg->old_domain, cfg->domain);
  1012. }
  1013. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1014. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1015. cfg->vector = vector;
  1016. cpumask_copy(cfg->domain, tmp_mask);
  1017. err = 0;
  1018. break;
  1019. }
  1020. free_cpumask_var(tmp_mask);
  1021. return err;
  1022. }
  1023. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1024. {
  1025. int err;
  1026. unsigned long flags;
  1027. raw_spin_lock_irqsave(&vector_lock, flags);
  1028. err = __assign_irq_vector(irq, cfg, mask);
  1029. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1030. return err;
  1031. }
  1032. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1033. {
  1034. int cpu, vector;
  1035. BUG_ON(!cfg->vector);
  1036. vector = cfg->vector;
  1037. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1038. per_cpu(vector_irq, cpu)[vector] = -1;
  1039. cfg->vector = 0;
  1040. cpumask_clear(cfg->domain);
  1041. if (likely(!cfg->move_in_progress))
  1042. return;
  1043. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1044. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1045. vector++) {
  1046. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1047. continue;
  1048. per_cpu(vector_irq, cpu)[vector] = -1;
  1049. break;
  1050. }
  1051. }
  1052. cfg->move_in_progress = 0;
  1053. }
  1054. void __setup_vector_irq(int cpu)
  1055. {
  1056. /* Initialize vector_irq on a new cpu */
  1057. int irq, vector;
  1058. struct irq_cfg *cfg;
  1059. struct irq_desc *desc;
  1060. /*
  1061. * vector_lock will make sure that we don't run into irq vector
  1062. * assignments that might be happening on another cpu in parallel,
  1063. * while we setup our initial vector to irq mappings.
  1064. */
  1065. raw_spin_lock(&vector_lock);
  1066. /* Mark the inuse vectors */
  1067. for_each_irq_desc(irq, desc) {
  1068. cfg = get_irq_desc_chip_data(desc);
  1069. /*
  1070. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1071. * will be part of the irq_cfg's domain.
  1072. */
  1073. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1074. cpumask_set_cpu(cpu, cfg->domain);
  1075. if (!cpumask_test_cpu(cpu, cfg->domain))
  1076. continue;
  1077. vector = cfg->vector;
  1078. per_cpu(vector_irq, cpu)[vector] = irq;
  1079. }
  1080. /* Mark the free vectors */
  1081. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1082. irq = per_cpu(vector_irq, cpu)[vector];
  1083. if (irq < 0)
  1084. continue;
  1085. cfg = irq_cfg(irq);
  1086. if (!cpumask_test_cpu(cpu, cfg->domain))
  1087. per_cpu(vector_irq, cpu)[vector] = -1;
  1088. }
  1089. raw_spin_unlock(&vector_lock);
  1090. }
  1091. static struct irq_chip ioapic_chip;
  1092. static struct irq_chip ir_ioapic_chip;
  1093. #define IOAPIC_AUTO -1
  1094. #define IOAPIC_EDGE 0
  1095. #define IOAPIC_LEVEL 1
  1096. #ifdef CONFIG_X86_32
  1097. static inline int IO_APIC_irq_trigger(int irq)
  1098. {
  1099. int apic, idx, pin;
  1100. for (apic = 0; apic < nr_ioapics; apic++) {
  1101. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1102. idx = find_irq_entry(apic, pin, mp_INT);
  1103. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1104. return irq_trigger(idx);
  1105. }
  1106. }
  1107. /*
  1108. * nonexistent IRQs are edge default
  1109. */
  1110. return 0;
  1111. }
  1112. #else
  1113. static inline int IO_APIC_irq_trigger(int irq)
  1114. {
  1115. return 1;
  1116. }
  1117. #endif
  1118. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1119. {
  1120. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1121. trigger == IOAPIC_LEVEL)
  1122. desc->status |= IRQ_LEVEL;
  1123. else
  1124. desc->status &= ~IRQ_LEVEL;
  1125. if (irq_remapped(irq)) {
  1126. desc->status |= IRQ_MOVE_PCNTXT;
  1127. if (trigger)
  1128. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1129. handle_fasteoi_irq,
  1130. "fasteoi");
  1131. else
  1132. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1133. handle_edge_irq, "edge");
  1134. return;
  1135. }
  1136. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1137. trigger == IOAPIC_LEVEL)
  1138. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1139. handle_fasteoi_irq,
  1140. "fasteoi");
  1141. else
  1142. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1143. handle_edge_irq, "edge");
  1144. }
  1145. int setup_ioapic_entry(int apic_id, int irq,
  1146. struct IO_APIC_route_entry *entry,
  1147. unsigned int destination, int trigger,
  1148. int polarity, int vector, int pin)
  1149. {
  1150. /*
  1151. * add it to the IO-APIC irq-routing table:
  1152. */
  1153. memset(entry,0,sizeof(*entry));
  1154. if (intr_remapping_enabled) {
  1155. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1156. struct irte irte;
  1157. struct IR_IO_APIC_route_entry *ir_entry =
  1158. (struct IR_IO_APIC_route_entry *) entry;
  1159. int index;
  1160. if (!iommu)
  1161. panic("No mapping iommu for ioapic %d\n", apic_id);
  1162. index = alloc_irte(iommu, irq, 1);
  1163. if (index < 0)
  1164. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1165. prepare_irte(&irte, vector, destination);
  1166. /* Set source-id of interrupt request */
  1167. set_ioapic_sid(&irte, apic_id);
  1168. modify_irte(irq, &irte);
  1169. ir_entry->index2 = (index >> 15) & 0x1;
  1170. ir_entry->zero = 0;
  1171. ir_entry->format = 1;
  1172. ir_entry->index = (index & 0x7fff);
  1173. /*
  1174. * IO-APIC RTE will be configured with virtual vector.
  1175. * irq handler will do the explicit EOI to the io-apic.
  1176. */
  1177. ir_entry->vector = pin;
  1178. } else {
  1179. entry->delivery_mode = apic->irq_delivery_mode;
  1180. entry->dest_mode = apic->irq_dest_mode;
  1181. entry->dest = destination;
  1182. entry->vector = vector;
  1183. }
  1184. entry->mask = 0; /* enable IRQ */
  1185. entry->trigger = trigger;
  1186. entry->polarity = polarity;
  1187. /* Mask level triggered irqs.
  1188. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1189. */
  1190. if (trigger)
  1191. entry->mask = 1;
  1192. return 0;
  1193. }
  1194. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1195. int trigger, int polarity)
  1196. {
  1197. struct irq_cfg *cfg;
  1198. struct IO_APIC_route_entry entry;
  1199. unsigned int dest;
  1200. if (!IO_APIC_IRQ(irq))
  1201. return;
  1202. cfg = get_irq_desc_chip_data(desc);
  1203. /*
  1204. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1205. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1206. * the cfg->domain.
  1207. */
  1208. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1209. apic->vector_allocation_domain(0, cfg->domain);
  1210. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1211. return;
  1212. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1213. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1214. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1215. "IRQ %d Mode:%i Active:%i)\n",
  1216. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1217. irq, trigger, polarity);
  1218. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1219. dest, trigger, polarity, cfg->vector, pin)) {
  1220. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1221. mp_ioapics[apic_id].apicid, pin);
  1222. __clear_irq_vector(irq, cfg);
  1223. return;
  1224. }
  1225. ioapic_register_intr(irq, desc, trigger);
  1226. if (irq < legacy_pic->nr_legacy_irqs)
  1227. legacy_pic->mask(irq);
  1228. ioapic_write_entry(apic_id, pin, entry);
  1229. }
  1230. static struct {
  1231. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1232. } mp_ioapic_routing[MAX_IO_APICS];
  1233. static void __init setup_IO_APIC_irqs(void)
  1234. {
  1235. int apic_id, pin, idx, irq;
  1236. int notcon = 0;
  1237. struct irq_desc *desc;
  1238. struct irq_cfg *cfg;
  1239. int node = cpu_to_node(0);
  1240. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1241. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1242. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1243. idx = find_irq_entry(apic_id, pin, mp_INT);
  1244. if (idx == -1) {
  1245. if (!notcon) {
  1246. notcon = 1;
  1247. apic_printk(APIC_VERBOSE,
  1248. KERN_DEBUG " %d-%d",
  1249. mp_ioapics[apic_id].apicid, pin);
  1250. } else
  1251. apic_printk(APIC_VERBOSE, " %d-%d",
  1252. mp_ioapics[apic_id].apicid, pin);
  1253. continue;
  1254. }
  1255. if (notcon) {
  1256. apic_printk(APIC_VERBOSE,
  1257. " (apicid-pin) not connected\n");
  1258. notcon = 0;
  1259. }
  1260. irq = pin_2_irq(idx, apic_id, pin);
  1261. if ((apic_id > 0) && (irq > 16))
  1262. continue;
  1263. /*
  1264. * Skip the timer IRQ if there's a quirk handler
  1265. * installed and if it returns 1:
  1266. */
  1267. if (apic->multi_timer_check &&
  1268. apic->multi_timer_check(apic_id, irq))
  1269. continue;
  1270. desc = irq_to_desc_alloc_node(irq, node);
  1271. if (!desc) {
  1272. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1273. continue;
  1274. }
  1275. cfg = get_irq_desc_chip_data(desc);
  1276. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1277. /*
  1278. * don't mark it in pin_programmed, so later acpi could
  1279. * set it correctly when irq < 16
  1280. */
  1281. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1282. irq_trigger(idx), irq_polarity(idx));
  1283. }
  1284. if (notcon)
  1285. apic_printk(APIC_VERBOSE,
  1286. " (apicid-pin) not connected\n");
  1287. }
  1288. /*
  1289. * for the gsit that is not in first ioapic
  1290. * but could not use acpi_register_gsi()
  1291. * like some special sci in IBM x3330
  1292. */
  1293. void setup_IO_APIC_irq_extra(u32 gsi)
  1294. {
  1295. int apic_id = 0, pin, idx, irq;
  1296. int node = cpu_to_node(0);
  1297. struct irq_desc *desc;
  1298. struct irq_cfg *cfg;
  1299. /*
  1300. * Convert 'gsi' to 'ioapic.pin'.
  1301. */
  1302. apic_id = mp_find_ioapic(gsi);
  1303. if (apic_id < 0)
  1304. return;
  1305. pin = mp_find_ioapic_pin(apic_id, gsi);
  1306. idx = find_irq_entry(apic_id, pin, mp_INT);
  1307. if (idx == -1)
  1308. return;
  1309. irq = pin_2_irq(idx, apic_id, pin);
  1310. #ifdef CONFIG_SPARSE_IRQ
  1311. desc = irq_to_desc(irq);
  1312. if (desc)
  1313. return;
  1314. #endif
  1315. desc = irq_to_desc_alloc_node(irq, node);
  1316. if (!desc) {
  1317. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1318. return;
  1319. }
  1320. cfg = get_irq_desc_chip_data(desc);
  1321. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1322. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1323. pr_debug("Pin %d-%d already programmed\n",
  1324. mp_ioapics[apic_id].apicid, pin);
  1325. return;
  1326. }
  1327. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1328. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1329. irq_trigger(idx), irq_polarity(idx));
  1330. }
  1331. /*
  1332. * Set up the timer pin, possibly with the 8259A-master behind.
  1333. */
  1334. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1335. int vector)
  1336. {
  1337. struct IO_APIC_route_entry entry;
  1338. if (intr_remapping_enabled)
  1339. return;
  1340. memset(&entry, 0, sizeof(entry));
  1341. /*
  1342. * We use logical delivery to get the timer IRQ
  1343. * to the first CPU.
  1344. */
  1345. entry.dest_mode = apic->irq_dest_mode;
  1346. entry.mask = 0; /* don't mask IRQ for edge */
  1347. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1348. entry.delivery_mode = apic->irq_delivery_mode;
  1349. entry.polarity = 0;
  1350. entry.trigger = 0;
  1351. entry.vector = vector;
  1352. /*
  1353. * The timer IRQ doesn't have to know that behind the
  1354. * scene we may have a 8259A-master in AEOI mode ...
  1355. */
  1356. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1357. /*
  1358. * Add it to the IO-APIC irq-routing table:
  1359. */
  1360. ioapic_write_entry(apic_id, pin, entry);
  1361. }
  1362. __apicdebuginit(void) print_IO_APIC(void)
  1363. {
  1364. int apic, i;
  1365. union IO_APIC_reg_00 reg_00;
  1366. union IO_APIC_reg_01 reg_01;
  1367. union IO_APIC_reg_02 reg_02;
  1368. union IO_APIC_reg_03 reg_03;
  1369. unsigned long flags;
  1370. struct irq_cfg *cfg;
  1371. struct irq_desc *desc;
  1372. unsigned int irq;
  1373. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1374. for (i = 0; i < nr_ioapics; i++)
  1375. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1376. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1377. /*
  1378. * We are a bit conservative about what we expect. We have to
  1379. * know about every hardware change ASAP.
  1380. */
  1381. printk(KERN_INFO "testing the IO APIC.......................\n");
  1382. for (apic = 0; apic < nr_ioapics; apic++) {
  1383. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1384. reg_00.raw = io_apic_read(apic, 0);
  1385. reg_01.raw = io_apic_read(apic, 1);
  1386. if (reg_01.bits.version >= 0x10)
  1387. reg_02.raw = io_apic_read(apic, 2);
  1388. if (reg_01.bits.version >= 0x20)
  1389. reg_03.raw = io_apic_read(apic, 3);
  1390. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1391. printk("\n");
  1392. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1393. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1394. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1395. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1396. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1397. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1398. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1399. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1400. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1401. /*
  1402. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1403. * but the value of reg_02 is read as the previous read register
  1404. * value, so ignore it if reg_02 == reg_01.
  1405. */
  1406. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1407. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1408. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1409. }
  1410. /*
  1411. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1412. * or reg_03, but the value of reg_0[23] is read as the previous read
  1413. * register value, so ignore it if reg_03 == reg_0[12].
  1414. */
  1415. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1416. reg_03.raw != reg_01.raw) {
  1417. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1418. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1419. }
  1420. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1421. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1422. " Stat Dmod Deli Vect:\n");
  1423. for (i = 0; i <= reg_01.bits.entries; i++) {
  1424. struct IO_APIC_route_entry entry;
  1425. entry = ioapic_read_entry(apic, i);
  1426. printk(KERN_DEBUG " %02x %03X ",
  1427. i,
  1428. entry.dest
  1429. );
  1430. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1431. entry.mask,
  1432. entry.trigger,
  1433. entry.irr,
  1434. entry.polarity,
  1435. entry.delivery_status,
  1436. entry.dest_mode,
  1437. entry.delivery_mode,
  1438. entry.vector
  1439. );
  1440. }
  1441. }
  1442. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1443. for_each_irq_desc(irq, desc) {
  1444. struct irq_pin_list *entry;
  1445. cfg = get_irq_desc_chip_data(desc);
  1446. if (!cfg)
  1447. continue;
  1448. entry = cfg->irq_2_pin;
  1449. if (!entry)
  1450. continue;
  1451. printk(KERN_DEBUG "IRQ%d ", irq);
  1452. for_each_irq_pin(entry, cfg->irq_2_pin)
  1453. printk("-> %d:%d", entry->apic, entry->pin);
  1454. printk("\n");
  1455. }
  1456. printk(KERN_INFO ".................................... done.\n");
  1457. return;
  1458. }
  1459. __apicdebuginit(void) print_APIC_field(int base)
  1460. {
  1461. int i;
  1462. printk(KERN_DEBUG);
  1463. for (i = 0; i < 8; i++)
  1464. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1465. printk(KERN_CONT "\n");
  1466. }
  1467. __apicdebuginit(void) print_local_APIC(void *dummy)
  1468. {
  1469. unsigned int i, v, ver, maxlvt;
  1470. u64 icr;
  1471. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1472. smp_processor_id(), hard_smp_processor_id());
  1473. v = apic_read(APIC_ID);
  1474. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1475. v = apic_read(APIC_LVR);
  1476. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1477. ver = GET_APIC_VERSION(v);
  1478. maxlvt = lapic_get_maxlvt();
  1479. v = apic_read(APIC_TASKPRI);
  1480. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1481. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1482. if (!APIC_XAPIC(ver)) {
  1483. v = apic_read(APIC_ARBPRI);
  1484. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1485. v & APIC_ARBPRI_MASK);
  1486. }
  1487. v = apic_read(APIC_PROCPRI);
  1488. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1489. }
  1490. /*
  1491. * Remote read supported only in the 82489DX and local APIC for
  1492. * Pentium processors.
  1493. */
  1494. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1495. v = apic_read(APIC_RRR);
  1496. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1497. }
  1498. v = apic_read(APIC_LDR);
  1499. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1500. if (!x2apic_enabled()) {
  1501. v = apic_read(APIC_DFR);
  1502. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1503. }
  1504. v = apic_read(APIC_SPIV);
  1505. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1506. printk(KERN_DEBUG "... APIC ISR field:\n");
  1507. print_APIC_field(APIC_ISR);
  1508. printk(KERN_DEBUG "... APIC TMR field:\n");
  1509. print_APIC_field(APIC_TMR);
  1510. printk(KERN_DEBUG "... APIC IRR field:\n");
  1511. print_APIC_field(APIC_IRR);
  1512. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1513. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1514. apic_write(APIC_ESR, 0);
  1515. v = apic_read(APIC_ESR);
  1516. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1517. }
  1518. icr = apic_icr_read();
  1519. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1520. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1521. v = apic_read(APIC_LVTT);
  1522. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1523. if (maxlvt > 3) { /* PC is LVT#4. */
  1524. v = apic_read(APIC_LVTPC);
  1525. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1526. }
  1527. v = apic_read(APIC_LVT0);
  1528. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1529. v = apic_read(APIC_LVT1);
  1530. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1531. if (maxlvt > 2) { /* ERR is LVT#3. */
  1532. v = apic_read(APIC_LVTERR);
  1533. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1534. }
  1535. v = apic_read(APIC_TMICT);
  1536. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1537. v = apic_read(APIC_TMCCT);
  1538. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1539. v = apic_read(APIC_TDCR);
  1540. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1541. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1542. v = apic_read(APIC_EFEAT);
  1543. maxlvt = (v >> 16) & 0xff;
  1544. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1545. v = apic_read(APIC_ECTRL);
  1546. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1547. for (i = 0; i < maxlvt; i++) {
  1548. v = apic_read(APIC_EILVTn(i));
  1549. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1550. }
  1551. }
  1552. printk("\n");
  1553. }
  1554. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1555. {
  1556. int cpu;
  1557. if (!maxcpu)
  1558. return;
  1559. preempt_disable();
  1560. for_each_online_cpu(cpu) {
  1561. if (cpu >= maxcpu)
  1562. break;
  1563. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1564. }
  1565. preempt_enable();
  1566. }
  1567. __apicdebuginit(void) print_PIC(void)
  1568. {
  1569. unsigned int v;
  1570. unsigned long flags;
  1571. if (!legacy_pic->nr_legacy_irqs)
  1572. return;
  1573. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1574. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1575. v = inb(0xa1) << 8 | inb(0x21);
  1576. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1577. v = inb(0xa0) << 8 | inb(0x20);
  1578. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1579. outb(0x0b,0xa0);
  1580. outb(0x0b,0x20);
  1581. v = inb(0xa0) << 8 | inb(0x20);
  1582. outb(0x0a,0xa0);
  1583. outb(0x0a,0x20);
  1584. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1585. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1586. v = inb(0x4d1) << 8 | inb(0x4d0);
  1587. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1588. }
  1589. static int __initdata show_lapic = 1;
  1590. static __init int setup_show_lapic(char *arg)
  1591. {
  1592. int num = -1;
  1593. if (strcmp(arg, "all") == 0) {
  1594. show_lapic = CONFIG_NR_CPUS;
  1595. } else {
  1596. get_option(&arg, &num);
  1597. if (num >= 0)
  1598. show_lapic = num;
  1599. }
  1600. return 1;
  1601. }
  1602. __setup("show_lapic=", setup_show_lapic);
  1603. __apicdebuginit(int) print_ICs(void)
  1604. {
  1605. if (apic_verbosity == APIC_QUIET)
  1606. return 0;
  1607. print_PIC();
  1608. /* don't print out if apic is not there */
  1609. if (!cpu_has_apic && !apic_from_smp_config())
  1610. return 0;
  1611. print_local_APICs(show_lapic);
  1612. print_IO_APIC();
  1613. return 0;
  1614. }
  1615. fs_initcall(print_ICs);
  1616. /* Where if anywhere is the i8259 connect in external int mode */
  1617. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1618. void __init enable_IO_APIC(void)
  1619. {
  1620. int i8259_apic, i8259_pin;
  1621. int apic;
  1622. if (!legacy_pic->nr_legacy_irqs)
  1623. return;
  1624. for(apic = 0; apic < nr_ioapics; apic++) {
  1625. int pin;
  1626. /* See if any of the pins is in ExtINT mode */
  1627. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1628. struct IO_APIC_route_entry entry;
  1629. entry = ioapic_read_entry(apic, pin);
  1630. /* If the interrupt line is enabled and in ExtInt mode
  1631. * I have found the pin where the i8259 is connected.
  1632. */
  1633. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1634. ioapic_i8259.apic = apic;
  1635. ioapic_i8259.pin = pin;
  1636. goto found_i8259;
  1637. }
  1638. }
  1639. }
  1640. found_i8259:
  1641. /* Look to see what if the MP table has reported the ExtINT */
  1642. /* If we could not find the appropriate pin by looking at the ioapic
  1643. * the i8259 probably is not connected the ioapic but give the
  1644. * mptable a chance anyway.
  1645. */
  1646. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1647. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1648. /* Trust the MP table if nothing is setup in the hardware */
  1649. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1650. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1651. ioapic_i8259.pin = i8259_pin;
  1652. ioapic_i8259.apic = i8259_apic;
  1653. }
  1654. /* Complain if the MP table and the hardware disagree */
  1655. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1656. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1657. {
  1658. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1659. }
  1660. /*
  1661. * Do not trust the IO-APIC being empty at bootup
  1662. */
  1663. clear_IO_APIC();
  1664. }
  1665. /*
  1666. * Not an __init, needed by the reboot code
  1667. */
  1668. void disable_IO_APIC(void)
  1669. {
  1670. /*
  1671. * Clear the IO-APIC before rebooting:
  1672. */
  1673. clear_IO_APIC();
  1674. if (!legacy_pic->nr_legacy_irqs)
  1675. return;
  1676. /*
  1677. * If the i8259 is routed through an IOAPIC
  1678. * Put that IOAPIC in virtual wire mode
  1679. * so legacy interrupts can be delivered.
  1680. *
  1681. * With interrupt-remapping, for now we will use virtual wire A mode,
  1682. * as virtual wire B is little complex (need to configure both
  1683. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1684. * As this gets called during crash dump, keep this simple for now.
  1685. */
  1686. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1687. struct IO_APIC_route_entry entry;
  1688. memset(&entry, 0, sizeof(entry));
  1689. entry.mask = 0; /* Enabled */
  1690. entry.trigger = 0; /* Edge */
  1691. entry.irr = 0;
  1692. entry.polarity = 0; /* High */
  1693. entry.delivery_status = 0;
  1694. entry.dest_mode = 0; /* Physical */
  1695. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1696. entry.vector = 0;
  1697. entry.dest = read_apic_id();
  1698. /*
  1699. * Add it to the IO-APIC irq-routing table:
  1700. */
  1701. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1702. }
  1703. /*
  1704. * Use virtual wire A mode when interrupt remapping is enabled.
  1705. */
  1706. if (cpu_has_apic || apic_from_smp_config())
  1707. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1708. ioapic_i8259.pin != -1);
  1709. }
  1710. #ifdef CONFIG_X86_32
  1711. /*
  1712. * function to set the IO-APIC physical IDs based on the
  1713. * values stored in the MPC table.
  1714. *
  1715. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1716. */
  1717. void __init setup_ioapic_ids_from_mpc(void)
  1718. {
  1719. union IO_APIC_reg_00 reg_00;
  1720. physid_mask_t phys_id_present_map;
  1721. int apic_id;
  1722. int i;
  1723. unsigned char old_id;
  1724. unsigned long flags;
  1725. if (acpi_ioapic)
  1726. return;
  1727. /*
  1728. * Don't check I/O APIC IDs for xAPIC systems. They have
  1729. * no meaning without the serial APIC bus.
  1730. */
  1731. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1732. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1733. return;
  1734. /*
  1735. * This is broken; anything with a real cpu count has to
  1736. * circumvent this idiocy regardless.
  1737. */
  1738. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1739. /*
  1740. * Set the IOAPIC ID to the value stored in the MPC table.
  1741. */
  1742. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1743. /* Read the register 0 value */
  1744. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1745. reg_00.raw = io_apic_read(apic_id, 0);
  1746. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1747. old_id = mp_ioapics[apic_id].apicid;
  1748. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1749. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1750. apic_id, mp_ioapics[apic_id].apicid);
  1751. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1752. reg_00.bits.ID);
  1753. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1754. }
  1755. /*
  1756. * Sanity check, is the ID really free? Every APIC in a
  1757. * system must have a unique ID or we get lots of nice
  1758. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1759. */
  1760. if (apic->check_apicid_used(&phys_id_present_map,
  1761. mp_ioapics[apic_id].apicid)) {
  1762. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1763. apic_id, mp_ioapics[apic_id].apicid);
  1764. for (i = 0; i < get_physical_broadcast(); i++)
  1765. if (!physid_isset(i, phys_id_present_map))
  1766. break;
  1767. if (i >= get_physical_broadcast())
  1768. panic("Max APIC ID exceeded!\n");
  1769. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1770. i);
  1771. physid_set(i, phys_id_present_map);
  1772. mp_ioapics[apic_id].apicid = i;
  1773. } else {
  1774. physid_mask_t tmp;
  1775. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1776. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1777. "phys_id_present_map\n",
  1778. mp_ioapics[apic_id].apicid);
  1779. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1780. }
  1781. /*
  1782. * We need to adjust the IRQ routing table
  1783. * if the ID changed.
  1784. */
  1785. if (old_id != mp_ioapics[apic_id].apicid)
  1786. for (i = 0; i < mp_irq_entries; i++)
  1787. if (mp_irqs[i].dstapic == old_id)
  1788. mp_irqs[i].dstapic
  1789. = mp_ioapics[apic_id].apicid;
  1790. /*
  1791. * Read the right value from the MPC table and
  1792. * write it into the ID register.
  1793. */
  1794. apic_printk(APIC_VERBOSE, KERN_INFO
  1795. "...changing IO-APIC physical APIC ID to %d ...",
  1796. mp_ioapics[apic_id].apicid);
  1797. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1798. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1799. io_apic_write(apic_id, 0, reg_00.raw);
  1800. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1801. /*
  1802. * Sanity check
  1803. */
  1804. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1805. reg_00.raw = io_apic_read(apic_id, 0);
  1806. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1807. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1808. printk("could not set ID!\n");
  1809. else
  1810. apic_printk(APIC_VERBOSE, " ok.\n");
  1811. }
  1812. }
  1813. #endif
  1814. int no_timer_check __initdata;
  1815. static int __init notimercheck(char *s)
  1816. {
  1817. no_timer_check = 1;
  1818. return 1;
  1819. }
  1820. __setup("no_timer_check", notimercheck);
  1821. /*
  1822. * There is a nasty bug in some older SMP boards, their mptable lies
  1823. * about the timer IRQ. We do the following to work around the situation:
  1824. *
  1825. * - timer IRQ defaults to IO-APIC IRQ
  1826. * - if this function detects that timer IRQs are defunct, then we fall
  1827. * back to ISA timer IRQs
  1828. */
  1829. static int __init timer_irq_works(void)
  1830. {
  1831. unsigned long t1 = jiffies;
  1832. unsigned long flags;
  1833. if (no_timer_check)
  1834. return 1;
  1835. local_save_flags(flags);
  1836. local_irq_enable();
  1837. /* Let ten ticks pass... */
  1838. mdelay((10 * 1000) / HZ);
  1839. local_irq_restore(flags);
  1840. /*
  1841. * Expect a few ticks at least, to be sure some possible
  1842. * glue logic does not lock up after one or two first
  1843. * ticks in a non-ExtINT mode. Also the local APIC
  1844. * might have cached one ExtINT interrupt. Finally, at
  1845. * least one tick may be lost due to delays.
  1846. */
  1847. /* jiffies wrap? */
  1848. if (time_after(jiffies, t1 + 4))
  1849. return 1;
  1850. return 0;
  1851. }
  1852. /*
  1853. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1854. * number of pending IRQ events unhandled. These cases are very rare,
  1855. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1856. * better to do it this way as thus we do not have to be aware of
  1857. * 'pending' interrupts in the IRQ path, except at this point.
  1858. */
  1859. /*
  1860. * Edge triggered needs to resend any interrupt
  1861. * that was delayed but this is now handled in the device
  1862. * independent code.
  1863. */
  1864. /*
  1865. * Starting up a edge-triggered IO-APIC interrupt is
  1866. * nasty - we need to make sure that we get the edge.
  1867. * If it is already asserted for some reason, we need
  1868. * return 1 to indicate that is was pending.
  1869. *
  1870. * This is not complete - we should be able to fake
  1871. * an edge even if it isn't on the 8259A...
  1872. */
  1873. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1874. {
  1875. int was_pending = 0, irq = data->irq;
  1876. unsigned long flags;
  1877. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1878. if (irq < legacy_pic->nr_legacy_irqs) {
  1879. legacy_pic->mask(irq);
  1880. if (legacy_pic->irq_pending(irq))
  1881. was_pending = 1;
  1882. }
  1883. __unmask_ioapic(data->chip_data);
  1884. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1885. return was_pending;
  1886. }
  1887. static int ioapic_retrigger_irq(struct irq_data *data)
  1888. {
  1889. struct irq_cfg *cfg = data->chip_data;
  1890. unsigned long flags;
  1891. raw_spin_lock_irqsave(&vector_lock, flags);
  1892. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1893. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1894. return 1;
  1895. }
  1896. /*
  1897. * Level and edge triggered IO-APIC interrupts need different handling,
  1898. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1899. * handled with the level-triggered descriptor, but that one has slightly
  1900. * more overhead. Level-triggered interrupts cannot be handled with the
  1901. * edge-triggered handler, without risking IRQ storms and other ugly
  1902. * races.
  1903. */
  1904. #ifdef CONFIG_SMP
  1905. void send_cleanup_vector(struct irq_cfg *cfg)
  1906. {
  1907. cpumask_var_t cleanup_mask;
  1908. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1909. unsigned int i;
  1910. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1911. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1912. } else {
  1913. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1914. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1915. free_cpumask_var(cleanup_mask);
  1916. }
  1917. cfg->move_in_progress = 0;
  1918. }
  1919. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1920. {
  1921. int apic, pin;
  1922. struct irq_pin_list *entry;
  1923. u8 vector = cfg->vector;
  1924. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1925. unsigned int reg;
  1926. apic = entry->apic;
  1927. pin = entry->pin;
  1928. /*
  1929. * With interrupt-remapping, destination information comes
  1930. * from interrupt-remapping table entry.
  1931. */
  1932. if (!irq_remapped(irq))
  1933. io_apic_write(apic, 0x11 + pin*2, dest);
  1934. reg = io_apic_read(apic, 0x10 + pin*2);
  1935. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1936. reg |= vector;
  1937. io_apic_modify(apic, 0x10 + pin*2, reg);
  1938. }
  1939. }
  1940. /*
  1941. * Either sets desc->affinity to a valid value, and returns
  1942. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1943. * leaves desc->affinity untouched.
  1944. */
  1945. unsigned int
  1946. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
  1947. unsigned int *dest_id)
  1948. {
  1949. struct irq_cfg *cfg;
  1950. unsigned int irq;
  1951. if (!cpumask_intersects(mask, cpu_online_mask))
  1952. return -1;
  1953. irq = desc->irq;
  1954. cfg = get_irq_desc_chip_data(desc);
  1955. if (assign_irq_vector(irq, cfg, mask))
  1956. return -1;
  1957. cpumask_copy(desc->affinity, mask);
  1958. *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1959. return 0;
  1960. }
  1961. static int
  1962. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1963. {
  1964. struct irq_cfg *cfg;
  1965. unsigned long flags;
  1966. unsigned int dest;
  1967. unsigned int irq;
  1968. int ret = -1;
  1969. irq = desc->irq;
  1970. cfg = get_irq_desc_chip_data(desc);
  1971. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1972. ret = set_desc_affinity(desc, mask, &dest);
  1973. if (!ret) {
  1974. /* Only the high 8 bits are valid. */
  1975. dest = SET_APIC_LOGICAL_ID(dest);
  1976. __target_IO_APIC_irq(irq, dest, cfg);
  1977. }
  1978. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1979. return ret;
  1980. }
  1981. static int
  1982. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  1983. {
  1984. struct irq_desc *desc;
  1985. desc = irq_to_desc(irq);
  1986. return set_ioapic_affinity_irq_desc(desc, mask);
  1987. }
  1988. #ifdef CONFIG_INTR_REMAP
  1989. /*
  1990. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1991. *
  1992. * For both level and edge triggered, irq migration is a simple atomic
  1993. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1994. *
  1995. * For level triggered, we eliminate the io-apic RTE modification (with the
  1996. * updated vector information), by using a virtual vector (io-apic pin number).
  1997. * Real vector that is used for interrupting cpu will be coming from
  1998. * the interrupt-remapping table entry.
  1999. */
  2000. static int
  2001. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  2002. {
  2003. struct irq_cfg *cfg;
  2004. struct irte irte;
  2005. unsigned int dest;
  2006. unsigned int irq;
  2007. int ret = -1;
  2008. if (!cpumask_intersects(mask, cpu_online_mask))
  2009. return ret;
  2010. irq = desc->irq;
  2011. if (get_irte(irq, &irte))
  2012. return ret;
  2013. cfg = get_irq_desc_chip_data(desc);
  2014. if (assign_irq_vector(irq, cfg, mask))
  2015. return ret;
  2016. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2017. irte.vector = cfg->vector;
  2018. irte.dest_id = IRTE_DEST(dest);
  2019. /*
  2020. * Modified the IRTE and flushes the Interrupt entry cache.
  2021. */
  2022. modify_irte(irq, &irte);
  2023. if (cfg->move_in_progress)
  2024. send_cleanup_vector(cfg);
  2025. cpumask_copy(desc->affinity, mask);
  2026. return 0;
  2027. }
  2028. /*
  2029. * Migrates the IRQ destination in the process context.
  2030. */
  2031. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2032. const struct cpumask *mask)
  2033. {
  2034. return migrate_ioapic_irq_desc(desc, mask);
  2035. }
  2036. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2037. const struct cpumask *mask)
  2038. {
  2039. struct irq_desc *desc = irq_to_desc(irq);
  2040. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2041. }
  2042. #else
  2043. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2044. const struct cpumask *mask)
  2045. {
  2046. return 0;
  2047. }
  2048. #endif
  2049. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2050. {
  2051. unsigned vector, me;
  2052. ack_APIC_irq();
  2053. exit_idle();
  2054. irq_enter();
  2055. me = smp_processor_id();
  2056. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2057. unsigned int irq;
  2058. unsigned int irr;
  2059. struct irq_desc *desc;
  2060. struct irq_cfg *cfg;
  2061. irq = __get_cpu_var(vector_irq)[vector];
  2062. if (irq == -1)
  2063. continue;
  2064. desc = irq_to_desc(irq);
  2065. if (!desc)
  2066. continue;
  2067. cfg = irq_cfg(irq);
  2068. raw_spin_lock(&desc->lock);
  2069. /*
  2070. * Check if the irq migration is in progress. If so, we
  2071. * haven't received the cleanup request yet for this irq.
  2072. */
  2073. if (cfg->move_in_progress)
  2074. goto unlock;
  2075. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2076. goto unlock;
  2077. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2078. /*
  2079. * Check if the vector that needs to be cleanedup is
  2080. * registered at the cpu's IRR. If so, then this is not
  2081. * the best time to clean it up. Lets clean it up in the
  2082. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2083. * to myself.
  2084. */
  2085. if (irr & (1 << (vector % 32))) {
  2086. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2087. goto unlock;
  2088. }
  2089. __get_cpu_var(vector_irq)[vector] = -1;
  2090. unlock:
  2091. raw_spin_unlock(&desc->lock);
  2092. }
  2093. irq_exit();
  2094. }
  2095. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2096. {
  2097. unsigned me;
  2098. if (likely(!cfg->move_in_progress))
  2099. return;
  2100. me = smp_processor_id();
  2101. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2102. send_cleanup_vector(cfg);
  2103. }
  2104. static void irq_complete_move(struct irq_cfg *cfg)
  2105. {
  2106. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2107. }
  2108. void irq_force_complete_move(int irq)
  2109. {
  2110. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2111. if (!cfg)
  2112. return;
  2113. __irq_complete_move(cfg, cfg->vector);
  2114. }
  2115. #else
  2116. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2117. #endif
  2118. static void ack_apic_edge(struct irq_data *data)
  2119. {
  2120. irq_complete_move(data->chip_data);
  2121. move_native_irq(data->irq);
  2122. ack_APIC_irq();
  2123. }
  2124. atomic_t irq_mis_count;
  2125. /*
  2126. * IO-APIC versions below 0x20 don't support EOI register.
  2127. * For the record, here is the information about various versions:
  2128. * 0Xh 82489DX
  2129. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2130. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2131. * 30h-FFh Reserved
  2132. *
  2133. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2134. * version as 0x2. This is an error with documentation and these ICH chips
  2135. * use io-apic's of version 0x20.
  2136. *
  2137. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2138. * Otherwise, we simulate the EOI message manually by changing the trigger
  2139. * mode to edge and then back to level, with RTE being masked during this.
  2140. */
  2141. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2142. {
  2143. struct irq_pin_list *entry;
  2144. unsigned long flags;
  2145. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2146. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2147. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2148. /*
  2149. * Intr-remapping uses pin number as the virtual vector
  2150. * in the RTE. Actual vector is programmed in
  2151. * intr-remapping table entry. Hence for the io-apic
  2152. * EOI we use the pin number.
  2153. */
  2154. if (irq_remapped(irq))
  2155. io_apic_eoi(entry->apic, entry->pin);
  2156. else
  2157. io_apic_eoi(entry->apic, cfg->vector);
  2158. } else {
  2159. __mask_and_edge_IO_APIC_irq(entry);
  2160. __unmask_and_level_IO_APIC_irq(entry);
  2161. }
  2162. }
  2163. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2164. }
  2165. static void ack_apic_level(struct irq_data *data)
  2166. {
  2167. struct irq_cfg *cfg = data->chip_data;
  2168. int i, do_unmask_irq = 0, irq = data->irq;
  2169. struct irq_desc *desc = irq_to_desc(irq);
  2170. unsigned long v;
  2171. irq_complete_move(cfg);
  2172. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2173. /* If we are moving the irq we need to mask it */
  2174. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2175. do_unmask_irq = 1;
  2176. mask_ioapic(cfg);
  2177. }
  2178. #endif
  2179. /*
  2180. * It appears there is an erratum which affects at least version 0x11
  2181. * of I/O APIC (that's the 82093AA and cores integrated into various
  2182. * chipsets). Under certain conditions a level-triggered interrupt is
  2183. * erroneously delivered as edge-triggered one but the respective IRR
  2184. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2185. * message but it will never arrive and further interrupts are blocked
  2186. * from the source. The exact reason is so far unknown, but the
  2187. * phenomenon was observed when two consecutive interrupt requests
  2188. * from a given source get delivered to the same CPU and the source is
  2189. * temporarily disabled in between.
  2190. *
  2191. * A workaround is to simulate an EOI message manually. We achieve it
  2192. * by setting the trigger mode to edge and then to level when the edge
  2193. * trigger mode gets detected in the TMR of a local APIC for a
  2194. * level-triggered interrupt. We mask the source for the time of the
  2195. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2196. * The idea is from Manfred Spraul. --macro
  2197. *
  2198. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2199. * any unhandled interrupt on the offlined cpu to the new cpu
  2200. * destination that is handling the corresponding interrupt. This
  2201. * interrupt forwarding is done via IPI's. Hence, in this case also
  2202. * level-triggered io-apic interrupt will be seen as an edge
  2203. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2204. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2205. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2206. * supporting EOI register, we do an explicit EOI to clear the
  2207. * remote IRR and on IO-APIC's which don't have an EOI register,
  2208. * we use the above logic (mask+edge followed by unmask+level) from
  2209. * Manfred Spraul to clear the remote IRR.
  2210. */
  2211. i = cfg->vector;
  2212. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2213. /*
  2214. * We must acknowledge the irq before we move it or the acknowledge will
  2215. * not propagate properly.
  2216. */
  2217. ack_APIC_irq();
  2218. /*
  2219. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2220. * message via io-apic EOI register write or simulating it using
  2221. * mask+edge followed by unnask+level logic) manually when the
  2222. * level triggered interrupt is seen as the edge triggered interrupt
  2223. * at the cpu.
  2224. */
  2225. if (!(v & (1 << (i & 0x1f)))) {
  2226. atomic_inc(&irq_mis_count);
  2227. eoi_ioapic_irq(irq, cfg);
  2228. }
  2229. /* Now we can move and renable the irq */
  2230. if (unlikely(do_unmask_irq)) {
  2231. /* Only migrate the irq if the ack has been received.
  2232. *
  2233. * On rare occasions the broadcast level triggered ack gets
  2234. * delayed going to ioapics, and if we reprogram the
  2235. * vector while Remote IRR is still set the irq will never
  2236. * fire again.
  2237. *
  2238. * To prevent this scenario we read the Remote IRR bit
  2239. * of the ioapic. This has two effects.
  2240. * - On any sane system the read of the ioapic will
  2241. * flush writes (and acks) going to the ioapic from
  2242. * this cpu.
  2243. * - We get to see if the ACK has actually been delivered.
  2244. *
  2245. * Based on failed experiments of reprogramming the
  2246. * ioapic entry from outside of irq context starting
  2247. * with masking the ioapic entry and then polling until
  2248. * Remote IRR was clear before reprogramming the
  2249. * ioapic I don't trust the Remote IRR bit to be
  2250. * completey accurate.
  2251. *
  2252. * However there appears to be no other way to plug
  2253. * this race, so if the Remote IRR bit is not
  2254. * accurate and is causing problems then it is a hardware bug
  2255. * and you can go talk to the chipset vendor about it.
  2256. */
  2257. if (!io_apic_level_ack_pending(cfg))
  2258. move_masked_irq(irq);
  2259. unmask_ioapic(cfg);
  2260. }
  2261. }
  2262. #ifdef CONFIG_INTR_REMAP
  2263. static void ir_ack_apic_edge(struct irq_data *data)
  2264. {
  2265. ack_APIC_irq();
  2266. }
  2267. static void ir_ack_apic_level(struct irq_data *data)
  2268. {
  2269. ack_APIC_irq();
  2270. eoi_ioapic_irq(data->irq, data->chip_data);
  2271. }
  2272. #endif /* CONFIG_INTR_REMAP */
  2273. static struct irq_chip ioapic_chip __read_mostly = {
  2274. .name = "IO-APIC",
  2275. .irq_startup = startup_ioapic_irq,
  2276. .irq_mask = mask_ioapic_irq,
  2277. .irq_unmask = unmask_ioapic_irq,
  2278. .irq_ack = ack_apic_edge,
  2279. .irq_eoi = ack_apic_level,
  2280. #ifdef CONFIG_SMP
  2281. .set_affinity = set_ioapic_affinity_irq,
  2282. #endif
  2283. .irq_retrigger = ioapic_retrigger_irq,
  2284. };
  2285. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2286. .name = "IR-IO-APIC",
  2287. .irq_startup = startup_ioapic_irq,
  2288. .irq_mask = mask_ioapic_irq,
  2289. .irq_unmask = unmask_ioapic_irq,
  2290. #ifdef CONFIG_INTR_REMAP
  2291. .irq_ack = ir_ack_apic_edge,
  2292. .irq_eoi = ir_ack_apic_level,
  2293. #ifdef CONFIG_SMP
  2294. .set_affinity = set_ir_ioapic_affinity_irq,
  2295. #endif
  2296. #endif
  2297. .irq_retrigger = ioapic_retrigger_irq,
  2298. };
  2299. static inline void init_IO_APIC_traps(void)
  2300. {
  2301. int irq;
  2302. struct irq_desc *desc;
  2303. struct irq_cfg *cfg;
  2304. /*
  2305. * NOTE! The local APIC isn't very good at handling
  2306. * multiple interrupts at the same interrupt level.
  2307. * As the interrupt level is determined by taking the
  2308. * vector number and shifting that right by 4, we
  2309. * want to spread these out a bit so that they don't
  2310. * all fall in the same interrupt level.
  2311. *
  2312. * Also, we've got to be careful not to trash gate
  2313. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2314. */
  2315. for_each_irq_desc(irq, desc) {
  2316. cfg = get_irq_desc_chip_data(desc);
  2317. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2318. /*
  2319. * Hmm.. We don't have an entry for this,
  2320. * so default to an old-fashioned 8259
  2321. * interrupt if we can..
  2322. */
  2323. if (irq < legacy_pic->nr_legacy_irqs)
  2324. legacy_pic->make_irq(irq);
  2325. else
  2326. /* Strange. Oh, well.. */
  2327. desc->chip = &no_irq_chip;
  2328. }
  2329. }
  2330. }
  2331. /*
  2332. * The local APIC irq-chip implementation:
  2333. */
  2334. static void mask_lapic_irq(struct irq_data *data)
  2335. {
  2336. unsigned long v;
  2337. v = apic_read(APIC_LVT0);
  2338. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2339. }
  2340. static void unmask_lapic_irq(struct irq_data *data)
  2341. {
  2342. unsigned long v;
  2343. v = apic_read(APIC_LVT0);
  2344. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2345. }
  2346. static void ack_lapic_irq(struct irq_data *data)
  2347. {
  2348. ack_APIC_irq();
  2349. }
  2350. static struct irq_chip lapic_chip __read_mostly = {
  2351. .name = "local-APIC",
  2352. .irq_mask = mask_lapic_irq,
  2353. .irq_unmask = unmask_lapic_irq,
  2354. .irq_ack = ack_lapic_irq,
  2355. };
  2356. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2357. {
  2358. desc->status &= ~IRQ_LEVEL;
  2359. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2360. "edge");
  2361. }
  2362. static void __init setup_nmi(void)
  2363. {
  2364. /*
  2365. * Dirty trick to enable the NMI watchdog ...
  2366. * We put the 8259A master into AEOI mode and
  2367. * unmask on all local APICs LVT0 as NMI.
  2368. *
  2369. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2370. * is from Maciej W. Rozycki - so we do not have to EOI from
  2371. * the NMI handler or the timer interrupt.
  2372. */
  2373. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2374. enable_NMI_through_LVT0();
  2375. apic_printk(APIC_VERBOSE, " done.\n");
  2376. }
  2377. /*
  2378. * This looks a bit hackish but it's about the only one way of sending
  2379. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2380. * not support the ExtINT mode, unfortunately. We need to send these
  2381. * cycles as some i82489DX-based boards have glue logic that keeps the
  2382. * 8259A interrupt line asserted until INTA. --macro
  2383. */
  2384. static inline void __init unlock_ExtINT_logic(void)
  2385. {
  2386. int apic, pin, i;
  2387. struct IO_APIC_route_entry entry0, entry1;
  2388. unsigned char save_control, save_freq_select;
  2389. pin = find_isa_irq_pin(8, mp_INT);
  2390. if (pin == -1) {
  2391. WARN_ON_ONCE(1);
  2392. return;
  2393. }
  2394. apic = find_isa_irq_apic(8, mp_INT);
  2395. if (apic == -1) {
  2396. WARN_ON_ONCE(1);
  2397. return;
  2398. }
  2399. entry0 = ioapic_read_entry(apic, pin);
  2400. clear_IO_APIC_pin(apic, pin);
  2401. memset(&entry1, 0, sizeof(entry1));
  2402. entry1.dest_mode = 0; /* physical delivery */
  2403. entry1.mask = 0; /* unmask IRQ now */
  2404. entry1.dest = hard_smp_processor_id();
  2405. entry1.delivery_mode = dest_ExtINT;
  2406. entry1.polarity = entry0.polarity;
  2407. entry1.trigger = 0;
  2408. entry1.vector = 0;
  2409. ioapic_write_entry(apic, pin, entry1);
  2410. save_control = CMOS_READ(RTC_CONTROL);
  2411. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2412. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2413. RTC_FREQ_SELECT);
  2414. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2415. i = 100;
  2416. while (i-- > 0) {
  2417. mdelay(10);
  2418. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2419. i -= 10;
  2420. }
  2421. CMOS_WRITE(save_control, RTC_CONTROL);
  2422. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2423. clear_IO_APIC_pin(apic, pin);
  2424. ioapic_write_entry(apic, pin, entry0);
  2425. }
  2426. static int disable_timer_pin_1 __initdata;
  2427. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2428. static int __init disable_timer_pin_setup(char *arg)
  2429. {
  2430. disable_timer_pin_1 = 1;
  2431. return 0;
  2432. }
  2433. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2434. int timer_through_8259 __initdata;
  2435. /*
  2436. * This code may look a bit paranoid, but it's supposed to cooperate with
  2437. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2438. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2439. * fanatically on his truly buggy board.
  2440. *
  2441. * FIXME: really need to revamp this for all platforms.
  2442. */
  2443. static inline void __init check_timer(void)
  2444. {
  2445. struct irq_desc *desc = irq_to_desc(0);
  2446. struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
  2447. int node = cpu_to_node(0);
  2448. int apic1, pin1, apic2, pin2;
  2449. unsigned long flags;
  2450. int no_pin1 = 0;
  2451. local_irq_save(flags);
  2452. /*
  2453. * get/set the timer IRQ vector:
  2454. */
  2455. legacy_pic->mask(0);
  2456. assign_irq_vector(0, cfg, apic->target_cpus());
  2457. /*
  2458. * As IRQ0 is to be enabled in the 8259A, the virtual
  2459. * wire has to be disabled in the local APIC. Also
  2460. * timer interrupts need to be acknowledged manually in
  2461. * the 8259A for the i82489DX when using the NMI
  2462. * watchdog as that APIC treats NMIs as level-triggered.
  2463. * The AEOI mode will finish them in the 8259A
  2464. * automatically.
  2465. */
  2466. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2467. legacy_pic->init(1);
  2468. #ifdef CONFIG_X86_32
  2469. {
  2470. unsigned int ver;
  2471. ver = apic_read(APIC_LVR);
  2472. ver = GET_APIC_VERSION(ver);
  2473. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2474. }
  2475. #endif
  2476. pin1 = find_isa_irq_pin(0, mp_INT);
  2477. apic1 = find_isa_irq_apic(0, mp_INT);
  2478. pin2 = ioapic_i8259.pin;
  2479. apic2 = ioapic_i8259.apic;
  2480. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2481. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2482. cfg->vector, apic1, pin1, apic2, pin2);
  2483. /*
  2484. * Some BIOS writers are clueless and report the ExtINTA
  2485. * I/O APIC input from the cascaded 8259A as the timer
  2486. * interrupt input. So just in case, if only one pin
  2487. * was found above, try it both directly and through the
  2488. * 8259A.
  2489. */
  2490. if (pin1 == -1) {
  2491. if (intr_remapping_enabled)
  2492. panic("BIOS bug: timer not connected to IO-APIC");
  2493. pin1 = pin2;
  2494. apic1 = apic2;
  2495. no_pin1 = 1;
  2496. } else if (pin2 == -1) {
  2497. pin2 = pin1;
  2498. apic2 = apic1;
  2499. }
  2500. if (pin1 != -1) {
  2501. /*
  2502. * Ok, does IRQ0 through the IOAPIC work?
  2503. */
  2504. if (no_pin1) {
  2505. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2506. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2507. } else {
  2508. /* for edge trigger, setup_IO_APIC_irq already
  2509. * leave it unmasked.
  2510. * so only need to unmask if it is level-trigger
  2511. * do we really have level trigger timer?
  2512. */
  2513. int idx;
  2514. idx = find_irq_entry(apic1, pin1, mp_INT);
  2515. if (idx != -1 && irq_trigger(idx))
  2516. unmask_ioapic(cfg);
  2517. }
  2518. if (timer_irq_works()) {
  2519. if (nmi_watchdog == NMI_IO_APIC) {
  2520. setup_nmi();
  2521. legacy_pic->unmask(0);
  2522. }
  2523. if (disable_timer_pin_1 > 0)
  2524. clear_IO_APIC_pin(0, pin1);
  2525. goto out;
  2526. }
  2527. if (intr_remapping_enabled)
  2528. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2529. local_irq_disable();
  2530. clear_IO_APIC_pin(apic1, pin1);
  2531. if (!no_pin1)
  2532. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2533. "8254 timer not connected to IO-APIC\n");
  2534. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2535. "(IRQ0) through the 8259A ...\n");
  2536. apic_printk(APIC_QUIET, KERN_INFO
  2537. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2538. /*
  2539. * legacy devices should be connected to IO APIC #0
  2540. */
  2541. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2542. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2543. legacy_pic->unmask(0);
  2544. if (timer_irq_works()) {
  2545. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2546. timer_through_8259 = 1;
  2547. if (nmi_watchdog == NMI_IO_APIC) {
  2548. legacy_pic->mask(0);
  2549. setup_nmi();
  2550. legacy_pic->unmask(0);
  2551. }
  2552. goto out;
  2553. }
  2554. /*
  2555. * Cleanup, just in case ...
  2556. */
  2557. local_irq_disable();
  2558. legacy_pic->mask(0);
  2559. clear_IO_APIC_pin(apic2, pin2);
  2560. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2561. }
  2562. if (nmi_watchdog == NMI_IO_APIC) {
  2563. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2564. "through the IO-APIC - disabling NMI Watchdog!\n");
  2565. nmi_watchdog = NMI_NONE;
  2566. }
  2567. #ifdef CONFIG_X86_32
  2568. timer_ack = 0;
  2569. #endif
  2570. apic_printk(APIC_QUIET, KERN_INFO
  2571. "...trying to set up timer as Virtual Wire IRQ...\n");
  2572. lapic_register_intr(0, desc);
  2573. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2574. legacy_pic->unmask(0);
  2575. if (timer_irq_works()) {
  2576. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2577. goto out;
  2578. }
  2579. local_irq_disable();
  2580. legacy_pic->mask(0);
  2581. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2582. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2583. apic_printk(APIC_QUIET, KERN_INFO
  2584. "...trying to set up timer as ExtINT IRQ...\n");
  2585. legacy_pic->init(0);
  2586. legacy_pic->make_irq(0);
  2587. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2588. unlock_ExtINT_logic();
  2589. if (timer_irq_works()) {
  2590. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2591. goto out;
  2592. }
  2593. local_irq_disable();
  2594. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2595. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2596. "report. Then try booting with the 'noapic' option.\n");
  2597. out:
  2598. local_irq_restore(flags);
  2599. }
  2600. /*
  2601. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2602. * to devices. However there may be an I/O APIC pin available for
  2603. * this interrupt regardless. The pin may be left unconnected, but
  2604. * typically it will be reused as an ExtINT cascade interrupt for
  2605. * the master 8259A. In the MPS case such a pin will normally be
  2606. * reported as an ExtINT interrupt in the MP table. With ACPI
  2607. * there is no provision for ExtINT interrupts, and in the absence
  2608. * of an override it would be treated as an ordinary ISA I/O APIC
  2609. * interrupt, that is edge-triggered and unmasked by default. We
  2610. * used to do this, but it caused problems on some systems because
  2611. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2612. * the same ExtINT cascade interrupt to drive the local APIC of the
  2613. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2614. * the I/O APIC in all cases now. No actual device should request
  2615. * it anyway. --macro
  2616. */
  2617. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2618. void __init setup_IO_APIC(void)
  2619. {
  2620. /*
  2621. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2622. */
  2623. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2624. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2625. /*
  2626. * Set up IO-APIC IRQ routing.
  2627. */
  2628. x86_init.mpparse.setup_ioapic_ids();
  2629. sync_Arb_IDs();
  2630. setup_IO_APIC_irqs();
  2631. init_IO_APIC_traps();
  2632. if (legacy_pic->nr_legacy_irqs)
  2633. check_timer();
  2634. }
  2635. /*
  2636. * Called after all the initialization is done. If we didnt find any
  2637. * APIC bugs then we can allow the modify fast path
  2638. */
  2639. static int __init io_apic_bug_finalize(void)
  2640. {
  2641. if (sis_apic_bug == -1)
  2642. sis_apic_bug = 0;
  2643. return 0;
  2644. }
  2645. late_initcall(io_apic_bug_finalize);
  2646. struct sysfs_ioapic_data {
  2647. struct sys_device dev;
  2648. struct IO_APIC_route_entry entry[0];
  2649. };
  2650. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2651. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2652. {
  2653. struct IO_APIC_route_entry *entry;
  2654. struct sysfs_ioapic_data *data;
  2655. int i;
  2656. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2657. entry = data->entry;
  2658. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2659. *entry = ioapic_read_entry(dev->id, i);
  2660. return 0;
  2661. }
  2662. static int ioapic_resume(struct sys_device *dev)
  2663. {
  2664. struct IO_APIC_route_entry *entry;
  2665. struct sysfs_ioapic_data *data;
  2666. unsigned long flags;
  2667. union IO_APIC_reg_00 reg_00;
  2668. int i;
  2669. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2670. entry = data->entry;
  2671. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2672. reg_00.raw = io_apic_read(dev->id, 0);
  2673. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2674. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2675. io_apic_write(dev->id, 0, reg_00.raw);
  2676. }
  2677. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2678. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2679. ioapic_write_entry(dev->id, i, entry[i]);
  2680. return 0;
  2681. }
  2682. static struct sysdev_class ioapic_sysdev_class = {
  2683. .name = "ioapic",
  2684. .suspend = ioapic_suspend,
  2685. .resume = ioapic_resume,
  2686. };
  2687. static int __init ioapic_init_sysfs(void)
  2688. {
  2689. struct sys_device * dev;
  2690. int i, size, error;
  2691. error = sysdev_class_register(&ioapic_sysdev_class);
  2692. if (error)
  2693. return error;
  2694. for (i = 0; i < nr_ioapics; i++ ) {
  2695. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2696. * sizeof(struct IO_APIC_route_entry);
  2697. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2698. if (!mp_ioapic_data[i]) {
  2699. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2700. continue;
  2701. }
  2702. dev = &mp_ioapic_data[i]->dev;
  2703. dev->id = i;
  2704. dev->cls = &ioapic_sysdev_class;
  2705. error = sysdev_register(dev);
  2706. if (error) {
  2707. kfree(mp_ioapic_data[i]);
  2708. mp_ioapic_data[i] = NULL;
  2709. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2710. continue;
  2711. }
  2712. }
  2713. return 0;
  2714. }
  2715. device_initcall(ioapic_init_sysfs);
  2716. /*
  2717. * Dynamic irq allocate and deallocation
  2718. */
  2719. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2720. {
  2721. /* Allocate an unused irq */
  2722. unsigned int irq;
  2723. unsigned int new;
  2724. unsigned long flags;
  2725. struct irq_cfg *cfg_new = NULL;
  2726. struct irq_desc *desc_new = NULL;
  2727. irq = 0;
  2728. if (irq_want < nr_irqs_gsi)
  2729. irq_want = nr_irqs_gsi;
  2730. raw_spin_lock_irqsave(&vector_lock, flags);
  2731. for (new = irq_want; new < nr_irqs; new++) {
  2732. desc_new = irq_to_desc_alloc_node(new, node);
  2733. if (!desc_new) {
  2734. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2735. continue;
  2736. }
  2737. cfg_new = get_irq_desc_chip_data(desc_new);
  2738. if (cfg_new->vector != 0)
  2739. continue;
  2740. desc_new = move_irq_desc(desc_new, node);
  2741. cfg_new = get_irq_desc_chip_data(desc_new);
  2742. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2743. irq = new;
  2744. break;
  2745. }
  2746. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2747. if (irq > 0)
  2748. dynamic_irq_init_keep_chip_data(irq);
  2749. return irq;
  2750. }
  2751. int create_irq(void)
  2752. {
  2753. int node = cpu_to_node(0);
  2754. unsigned int irq_want;
  2755. int irq;
  2756. irq_want = nr_irqs_gsi;
  2757. irq = create_irq_nr(irq_want, node);
  2758. if (irq == 0)
  2759. irq = -1;
  2760. return irq;
  2761. }
  2762. void destroy_irq(unsigned int irq)
  2763. {
  2764. unsigned long flags;
  2765. dynamic_irq_cleanup_keep_chip_data(irq);
  2766. free_irte(irq);
  2767. raw_spin_lock_irqsave(&vector_lock, flags);
  2768. __clear_irq_vector(irq, get_irq_chip_data(irq));
  2769. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2770. }
  2771. /*
  2772. * MSI message composition
  2773. */
  2774. #ifdef CONFIG_PCI_MSI
  2775. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2776. struct msi_msg *msg, u8 hpet_id)
  2777. {
  2778. struct irq_cfg *cfg;
  2779. int err;
  2780. unsigned dest;
  2781. if (disable_apic)
  2782. return -ENXIO;
  2783. cfg = irq_cfg(irq);
  2784. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2785. if (err)
  2786. return err;
  2787. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2788. if (irq_remapped(irq)) {
  2789. struct irte irte;
  2790. int ir_index;
  2791. u16 sub_handle;
  2792. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2793. BUG_ON(ir_index == -1);
  2794. prepare_irte(&irte, cfg->vector, dest);
  2795. /* Set source-id of interrupt request */
  2796. if (pdev)
  2797. set_msi_sid(&irte, pdev);
  2798. else
  2799. set_hpet_sid(&irte, hpet_id);
  2800. modify_irte(irq, &irte);
  2801. msg->address_hi = MSI_ADDR_BASE_HI;
  2802. msg->data = sub_handle;
  2803. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2804. MSI_ADDR_IR_SHV |
  2805. MSI_ADDR_IR_INDEX1(ir_index) |
  2806. MSI_ADDR_IR_INDEX2(ir_index);
  2807. } else {
  2808. if (x2apic_enabled())
  2809. msg->address_hi = MSI_ADDR_BASE_HI |
  2810. MSI_ADDR_EXT_DEST_ID(dest);
  2811. else
  2812. msg->address_hi = MSI_ADDR_BASE_HI;
  2813. msg->address_lo =
  2814. MSI_ADDR_BASE_LO |
  2815. ((apic->irq_dest_mode == 0) ?
  2816. MSI_ADDR_DEST_MODE_PHYSICAL:
  2817. MSI_ADDR_DEST_MODE_LOGICAL) |
  2818. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2819. MSI_ADDR_REDIRECTION_CPU:
  2820. MSI_ADDR_REDIRECTION_LOWPRI) |
  2821. MSI_ADDR_DEST_ID(dest);
  2822. msg->data =
  2823. MSI_DATA_TRIGGER_EDGE |
  2824. MSI_DATA_LEVEL_ASSERT |
  2825. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2826. MSI_DATA_DELIVERY_FIXED:
  2827. MSI_DATA_DELIVERY_LOWPRI) |
  2828. MSI_DATA_VECTOR(cfg->vector);
  2829. }
  2830. return err;
  2831. }
  2832. #ifdef CONFIG_SMP
  2833. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2834. {
  2835. struct irq_desc *desc = irq_to_desc(irq);
  2836. struct irq_cfg *cfg;
  2837. struct msi_msg msg;
  2838. unsigned int dest;
  2839. if (set_desc_affinity(desc, mask, &dest))
  2840. return -1;
  2841. cfg = get_irq_desc_chip_data(desc);
  2842. __get_cached_msi_msg(desc->irq_data.msi_desc, &msg);
  2843. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2844. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2845. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2846. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2847. __write_msi_msg(desc->irq_data.msi_desc, &msg);
  2848. return 0;
  2849. }
  2850. #ifdef CONFIG_INTR_REMAP
  2851. /*
  2852. * Migrate the MSI irq to another cpumask. This migration is
  2853. * done in the process context using interrupt-remapping hardware.
  2854. */
  2855. static int
  2856. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2857. {
  2858. struct irq_desc *desc = irq_to_desc(irq);
  2859. struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
  2860. unsigned int dest;
  2861. struct irte irte;
  2862. if (get_irte(irq, &irte))
  2863. return -1;
  2864. if (set_desc_affinity(desc, mask, &dest))
  2865. return -1;
  2866. irte.vector = cfg->vector;
  2867. irte.dest_id = IRTE_DEST(dest);
  2868. /*
  2869. * atomically update the IRTE with the new destination and vector.
  2870. */
  2871. modify_irte(irq, &irte);
  2872. /*
  2873. * After this point, all the interrupts will start arriving
  2874. * at the new destination. So, time to cleanup the previous
  2875. * vector allocation.
  2876. */
  2877. if (cfg->move_in_progress)
  2878. send_cleanup_vector(cfg);
  2879. return 0;
  2880. }
  2881. #endif
  2882. #endif /* CONFIG_SMP */
  2883. /*
  2884. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2885. * which implement the MSI or MSI-X Capability Structure.
  2886. */
  2887. static struct irq_chip msi_chip = {
  2888. .name = "PCI-MSI",
  2889. .irq_unmask = unmask_msi_irq,
  2890. .irq_mask = mask_msi_irq,
  2891. .irq_ack = ack_apic_edge,
  2892. #ifdef CONFIG_SMP
  2893. .set_affinity = set_msi_irq_affinity,
  2894. #endif
  2895. .irq_retrigger = ioapic_retrigger_irq,
  2896. };
  2897. static struct irq_chip msi_ir_chip = {
  2898. .name = "IR-PCI-MSI",
  2899. .irq_unmask = unmask_msi_irq,
  2900. .irq_mask = mask_msi_irq,
  2901. #ifdef CONFIG_INTR_REMAP
  2902. .irq_ack = ir_ack_apic_edge,
  2903. #ifdef CONFIG_SMP
  2904. .set_affinity = ir_set_msi_irq_affinity,
  2905. #endif
  2906. #endif
  2907. .irq_retrigger = ioapic_retrigger_irq,
  2908. };
  2909. /*
  2910. * Map the PCI dev to the corresponding remapping hardware unit
  2911. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2912. * in it.
  2913. */
  2914. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2915. {
  2916. struct intel_iommu *iommu;
  2917. int index;
  2918. iommu = map_dev_to_ir(dev);
  2919. if (!iommu) {
  2920. printk(KERN_ERR
  2921. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2922. return -ENOENT;
  2923. }
  2924. index = alloc_irte(iommu, irq, nvec);
  2925. if (index < 0) {
  2926. printk(KERN_ERR
  2927. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2928. pci_name(dev));
  2929. return -ENOSPC;
  2930. }
  2931. return index;
  2932. }
  2933. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2934. {
  2935. int ret;
  2936. struct msi_msg msg;
  2937. ret = msi_compose_msg(dev, irq, &msg, -1);
  2938. if (ret < 0)
  2939. return ret;
  2940. set_irq_msi(irq, msidesc);
  2941. write_msi_msg(irq, &msg);
  2942. if (irq_remapped(irq)) {
  2943. struct irq_desc *desc = irq_to_desc(irq);
  2944. /*
  2945. * irq migration in process context
  2946. */
  2947. desc->status |= IRQ_MOVE_PCNTXT;
  2948. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2949. } else
  2950. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2951. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2952. return 0;
  2953. }
  2954. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2955. {
  2956. unsigned int irq;
  2957. int ret, sub_handle;
  2958. struct msi_desc *msidesc;
  2959. unsigned int irq_want;
  2960. struct intel_iommu *iommu = NULL;
  2961. int index = 0;
  2962. int node;
  2963. /* x86 doesn't support multiple MSI yet */
  2964. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2965. return 1;
  2966. node = dev_to_node(&dev->dev);
  2967. irq_want = nr_irqs_gsi;
  2968. sub_handle = 0;
  2969. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2970. irq = create_irq_nr(irq_want, node);
  2971. if (irq == 0)
  2972. return -1;
  2973. irq_want = irq + 1;
  2974. if (!intr_remapping_enabled)
  2975. goto no_ir;
  2976. if (!sub_handle) {
  2977. /*
  2978. * allocate the consecutive block of IRTE's
  2979. * for 'nvec'
  2980. */
  2981. index = msi_alloc_irte(dev, irq, nvec);
  2982. if (index < 0) {
  2983. ret = index;
  2984. goto error;
  2985. }
  2986. } else {
  2987. iommu = map_dev_to_ir(dev);
  2988. if (!iommu) {
  2989. ret = -ENOENT;
  2990. goto error;
  2991. }
  2992. /*
  2993. * setup the mapping between the irq and the IRTE
  2994. * base index, the sub_handle pointing to the
  2995. * appropriate interrupt remap table entry.
  2996. */
  2997. set_irte_irq(irq, iommu, index, sub_handle);
  2998. }
  2999. no_ir:
  3000. ret = setup_msi_irq(dev, msidesc, irq);
  3001. if (ret < 0)
  3002. goto error;
  3003. sub_handle++;
  3004. }
  3005. return 0;
  3006. error:
  3007. destroy_irq(irq);
  3008. return ret;
  3009. }
  3010. void arch_teardown_msi_irq(unsigned int irq)
  3011. {
  3012. destroy_irq(irq);
  3013. }
  3014. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  3015. #ifdef CONFIG_SMP
  3016. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3017. {
  3018. struct irq_desc *desc = irq_to_desc(irq);
  3019. struct irq_cfg *cfg;
  3020. struct msi_msg msg;
  3021. unsigned int dest;
  3022. if (set_desc_affinity(desc, mask, &dest))
  3023. return -1;
  3024. cfg = get_irq_desc_chip_data(desc);
  3025. dmar_msi_read(irq, &msg);
  3026. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3027. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3028. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3029. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3030. dmar_msi_write(irq, &msg);
  3031. return 0;
  3032. }
  3033. #endif /* CONFIG_SMP */
  3034. static struct irq_chip dmar_msi_type = {
  3035. .name = "DMAR_MSI",
  3036. .unmask = dmar_msi_unmask,
  3037. .mask = dmar_msi_mask,
  3038. .irq_ack = ack_apic_edge,
  3039. #ifdef CONFIG_SMP
  3040. .set_affinity = dmar_msi_set_affinity,
  3041. #endif
  3042. .irq_retrigger = ioapic_retrigger_irq,
  3043. };
  3044. int arch_setup_dmar_msi(unsigned int irq)
  3045. {
  3046. int ret;
  3047. struct msi_msg msg;
  3048. ret = msi_compose_msg(NULL, irq, &msg, -1);
  3049. if (ret < 0)
  3050. return ret;
  3051. dmar_msi_write(irq, &msg);
  3052. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3053. "edge");
  3054. return 0;
  3055. }
  3056. #endif
  3057. #ifdef CONFIG_HPET_TIMER
  3058. #ifdef CONFIG_SMP
  3059. static int hpet_msi_set_affinity(struct irq_data *data,
  3060. const struct cpumask *mask, bool force)
  3061. {
  3062. struct irq_desc *desc = irq_to_desc(data->irq);
  3063. struct irq_cfg *cfg = data->chip_data;
  3064. struct msi_msg msg;
  3065. unsigned int dest;
  3066. if (set_desc_affinity(desc, mask, &dest))
  3067. return -1;
  3068. hpet_msi_read(data->handler_data, &msg);
  3069. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3070. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3071. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3072. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3073. hpet_msi_write(data->handler_data, &msg);
  3074. return 0;
  3075. }
  3076. #endif /* CONFIG_SMP */
  3077. static struct irq_chip ir_hpet_msi_type = {
  3078. .name = "IR-HPET_MSI",
  3079. .irq_unmask = hpet_msi_unmask,
  3080. .irq_mask = hpet_msi_mask,
  3081. #ifdef CONFIG_INTR_REMAP
  3082. .irq_ack = ir_ack_apic_edge,
  3083. #ifdef CONFIG_SMP
  3084. .set_affinity = ir_set_msi_irq_affinity,
  3085. #endif
  3086. #endif
  3087. .irq_retrigger = ioapic_retrigger_irq,
  3088. };
  3089. static struct irq_chip hpet_msi_type = {
  3090. .name = "HPET_MSI",
  3091. .irq_unmask = hpet_msi_unmask,
  3092. .irq_mask = hpet_msi_mask,
  3093. .irq_ack = ack_apic_edge,
  3094. #ifdef CONFIG_SMP
  3095. .irq_set_affinity = hpet_msi_set_affinity,
  3096. #endif
  3097. .irq_retrigger = ioapic_retrigger_irq,
  3098. };
  3099. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3100. {
  3101. struct msi_msg msg;
  3102. int ret;
  3103. if (intr_remapping_enabled) {
  3104. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3105. int index;
  3106. if (!iommu)
  3107. return -1;
  3108. index = alloc_irte(iommu, irq, 1);
  3109. if (index < 0)
  3110. return -1;
  3111. }
  3112. ret = msi_compose_msg(NULL, irq, &msg, id);
  3113. if (ret < 0)
  3114. return ret;
  3115. hpet_msi_write(get_irq_data(irq), &msg);
  3116. irq_set_status_flags(irq,IRQ_MOVE_PCNTXT);
  3117. if (irq_remapped(irq))
  3118. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3119. handle_edge_irq, "edge");
  3120. else
  3121. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3122. handle_edge_irq, "edge");
  3123. return 0;
  3124. }
  3125. #endif
  3126. #endif /* CONFIG_PCI_MSI */
  3127. /*
  3128. * Hypertransport interrupt support
  3129. */
  3130. #ifdef CONFIG_HT_IRQ
  3131. #ifdef CONFIG_SMP
  3132. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3133. {
  3134. struct ht_irq_msg msg;
  3135. fetch_ht_irq_msg(irq, &msg);
  3136. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3137. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3138. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3139. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3140. write_ht_irq_msg(irq, &msg);
  3141. }
  3142. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3143. {
  3144. struct irq_desc *desc = irq_to_desc(irq);
  3145. struct irq_cfg *cfg;
  3146. unsigned int dest;
  3147. if (set_desc_affinity(desc, mask, &dest))
  3148. return -1;
  3149. cfg = get_irq_desc_chip_data(desc);
  3150. target_ht_irq(irq, dest, cfg->vector);
  3151. return 0;
  3152. }
  3153. #endif
  3154. static struct irq_chip ht_irq_chip = {
  3155. .name = "PCI-HT",
  3156. .mask = mask_ht_irq,
  3157. .unmask = unmask_ht_irq,
  3158. .irq_ack = ack_apic_edge,
  3159. #ifdef CONFIG_SMP
  3160. .set_affinity = set_ht_irq_affinity,
  3161. #endif
  3162. .irq_retrigger = ioapic_retrigger_irq,
  3163. };
  3164. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3165. {
  3166. struct irq_cfg *cfg;
  3167. int err;
  3168. if (disable_apic)
  3169. return -ENXIO;
  3170. cfg = irq_cfg(irq);
  3171. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3172. if (!err) {
  3173. struct ht_irq_msg msg;
  3174. unsigned dest;
  3175. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3176. apic->target_cpus());
  3177. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3178. msg.address_lo =
  3179. HT_IRQ_LOW_BASE |
  3180. HT_IRQ_LOW_DEST_ID(dest) |
  3181. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3182. ((apic->irq_dest_mode == 0) ?
  3183. HT_IRQ_LOW_DM_PHYSICAL :
  3184. HT_IRQ_LOW_DM_LOGICAL) |
  3185. HT_IRQ_LOW_RQEOI_EDGE |
  3186. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3187. HT_IRQ_LOW_MT_FIXED :
  3188. HT_IRQ_LOW_MT_ARBITRATED) |
  3189. HT_IRQ_LOW_IRQ_MASKED;
  3190. write_ht_irq_msg(irq, &msg);
  3191. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3192. handle_edge_irq, "edge");
  3193. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3194. }
  3195. return err;
  3196. }
  3197. #endif /* CONFIG_HT_IRQ */
  3198. int __init io_apic_get_redir_entries (int ioapic)
  3199. {
  3200. union IO_APIC_reg_01 reg_01;
  3201. unsigned long flags;
  3202. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3203. reg_01.raw = io_apic_read(ioapic, 1);
  3204. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3205. /* The register returns the maximum index redir index
  3206. * supported, which is one less than the total number of redir
  3207. * entries.
  3208. */
  3209. return reg_01.bits.entries + 1;
  3210. }
  3211. void __init probe_nr_irqs_gsi(void)
  3212. {
  3213. int nr;
  3214. nr = gsi_top + NR_IRQS_LEGACY;
  3215. if (nr > nr_irqs_gsi)
  3216. nr_irqs_gsi = nr;
  3217. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3218. }
  3219. #ifdef CONFIG_SPARSE_IRQ
  3220. int __init arch_probe_nr_irqs(void)
  3221. {
  3222. int nr;
  3223. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3224. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3225. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3226. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3227. /*
  3228. * for MSI and HT dyn irq
  3229. */
  3230. nr += nr_irqs_gsi * 16;
  3231. #endif
  3232. if (nr < nr_irqs)
  3233. nr_irqs = nr;
  3234. return NR_IRQS_LEGACY;
  3235. }
  3236. #endif
  3237. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3238. struct io_apic_irq_attr *irq_attr)
  3239. {
  3240. struct irq_desc *desc;
  3241. struct irq_cfg *cfg;
  3242. int node;
  3243. int ioapic, pin;
  3244. int trigger, polarity;
  3245. ioapic = irq_attr->ioapic;
  3246. if (!IO_APIC_IRQ(irq)) {
  3247. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3248. ioapic);
  3249. return -EINVAL;
  3250. }
  3251. if (dev)
  3252. node = dev_to_node(dev);
  3253. else
  3254. node = cpu_to_node(0);
  3255. desc = irq_to_desc_alloc_node(irq, node);
  3256. if (!desc) {
  3257. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3258. return 0;
  3259. }
  3260. pin = irq_attr->ioapic_pin;
  3261. trigger = irq_attr->trigger;
  3262. polarity = irq_attr->polarity;
  3263. /*
  3264. * IRQs < 16 are already in the irq_2_pin[] map
  3265. */
  3266. if (irq >= legacy_pic->nr_legacy_irqs) {
  3267. cfg = get_irq_desc_chip_data(desc);
  3268. if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
  3269. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3270. pin, irq);
  3271. return 0;
  3272. }
  3273. }
  3274. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3275. return 0;
  3276. }
  3277. int io_apic_set_pci_routing(struct device *dev, int irq,
  3278. struct io_apic_irq_attr *irq_attr)
  3279. {
  3280. int ioapic, pin;
  3281. /*
  3282. * Avoid pin reprogramming. PRTs typically include entries
  3283. * with redundant pin->gsi mappings (but unique PCI devices);
  3284. * we only program the IOAPIC on the first.
  3285. */
  3286. ioapic = irq_attr->ioapic;
  3287. pin = irq_attr->ioapic_pin;
  3288. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3289. pr_debug("Pin %d-%d already programmed\n",
  3290. mp_ioapics[ioapic].apicid, pin);
  3291. return 0;
  3292. }
  3293. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3294. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3295. }
  3296. u8 __init io_apic_unique_id(u8 id)
  3297. {
  3298. #ifdef CONFIG_X86_32
  3299. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3300. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3301. return io_apic_get_unique_id(nr_ioapics, id);
  3302. else
  3303. return id;
  3304. #else
  3305. int i;
  3306. DECLARE_BITMAP(used, 256);
  3307. bitmap_zero(used, 256);
  3308. for (i = 0; i < nr_ioapics; i++) {
  3309. struct mpc_ioapic *ia = &mp_ioapics[i];
  3310. __set_bit(ia->apicid, used);
  3311. }
  3312. if (!test_bit(id, used))
  3313. return id;
  3314. return find_first_zero_bit(used, 256);
  3315. #endif
  3316. }
  3317. #ifdef CONFIG_X86_32
  3318. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3319. {
  3320. union IO_APIC_reg_00 reg_00;
  3321. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3322. physid_mask_t tmp;
  3323. unsigned long flags;
  3324. int i = 0;
  3325. /*
  3326. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3327. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3328. * supports up to 16 on one shared APIC bus.
  3329. *
  3330. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3331. * advantage of new APIC bus architecture.
  3332. */
  3333. if (physids_empty(apic_id_map))
  3334. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3335. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3336. reg_00.raw = io_apic_read(ioapic, 0);
  3337. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3338. if (apic_id >= get_physical_broadcast()) {
  3339. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3340. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3341. apic_id = reg_00.bits.ID;
  3342. }
  3343. /*
  3344. * Every APIC in a system must have a unique ID or we get lots of nice
  3345. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3346. */
  3347. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3348. for (i = 0; i < get_physical_broadcast(); i++) {
  3349. if (!apic->check_apicid_used(&apic_id_map, i))
  3350. break;
  3351. }
  3352. if (i == get_physical_broadcast())
  3353. panic("Max apic_id exceeded!\n");
  3354. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3355. "trying %d\n", ioapic, apic_id, i);
  3356. apic_id = i;
  3357. }
  3358. apic->apicid_to_cpu_present(apic_id, &tmp);
  3359. physids_or(apic_id_map, apic_id_map, tmp);
  3360. if (reg_00.bits.ID != apic_id) {
  3361. reg_00.bits.ID = apic_id;
  3362. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3363. io_apic_write(ioapic, 0, reg_00.raw);
  3364. reg_00.raw = io_apic_read(ioapic, 0);
  3365. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3366. /* Sanity check */
  3367. if (reg_00.bits.ID != apic_id) {
  3368. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3369. return -1;
  3370. }
  3371. }
  3372. apic_printk(APIC_VERBOSE, KERN_INFO
  3373. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3374. return apic_id;
  3375. }
  3376. #endif
  3377. int __init io_apic_get_version(int ioapic)
  3378. {
  3379. union IO_APIC_reg_01 reg_01;
  3380. unsigned long flags;
  3381. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3382. reg_01.raw = io_apic_read(ioapic, 1);
  3383. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3384. return reg_01.bits.version;
  3385. }
  3386. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3387. {
  3388. int ioapic, pin, idx;
  3389. if (skip_ioapic_setup)
  3390. return -1;
  3391. ioapic = mp_find_ioapic(gsi);
  3392. if (ioapic < 0)
  3393. return -1;
  3394. pin = mp_find_ioapic_pin(ioapic, gsi);
  3395. if (pin < 0)
  3396. return -1;
  3397. idx = find_irq_entry(ioapic, pin, mp_INT);
  3398. if (idx < 0)
  3399. return -1;
  3400. *trigger = irq_trigger(idx);
  3401. *polarity = irq_polarity(idx);
  3402. return 0;
  3403. }
  3404. /*
  3405. * This function currently is only a helper for the i386 smp boot process where
  3406. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3407. * so mask in all cases should simply be apic->target_cpus()
  3408. */
  3409. #ifdef CONFIG_SMP
  3410. void __init setup_ioapic_dest(void)
  3411. {
  3412. int pin, ioapic, irq, irq_entry;
  3413. struct irq_desc *desc;
  3414. const struct cpumask *mask;
  3415. if (skip_ioapic_setup == 1)
  3416. return;
  3417. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3418. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3419. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3420. if (irq_entry == -1)
  3421. continue;
  3422. irq = pin_2_irq(irq_entry, ioapic, pin);
  3423. if ((ioapic > 0) && (irq > 16))
  3424. continue;
  3425. desc = irq_to_desc(irq);
  3426. /*
  3427. * Honour affinities which have been set in early boot
  3428. */
  3429. if (desc->status &
  3430. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3431. mask = desc->affinity;
  3432. else
  3433. mask = apic->target_cpus();
  3434. if (intr_remapping_enabled)
  3435. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3436. else
  3437. set_ioapic_affinity_irq_desc(desc, mask);
  3438. }
  3439. }
  3440. #endif
  3441. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3442. static struct resource *ioapic_resources;
  3443. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3444. {
  3445. unsigned long n;
  3446. struct resource *res;
  3447. char *mem;
  3448. int i;
  3449. if (nr_ioapics <= 0)
  3450. return NULL;
  3451. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3452. n *= nr_ioapics;
  3453. mem = alloc_bootmem(n);
  3454. res = (void *)mem;
  3455. mem += sizeof(struct resource) * nr_ioapics;
  3456. for (i = 0; i < nr_ioapics; i++) {
  3457. res[i].name = mem;
  3458. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3459. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3460. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3461. }
  3462. ioapic_resources = res;
  3463. return res;
  3464. }
  3465. void __init ioapic_init_mappings(void)
  3466. {
  3467. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3468. struct resource *ioapic_res;
  3469. int i;
  3470. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3471. for (i = 0; i < nr_ioapics; i++) {
  3472. if (smp_found_config) {
  3473. ioapic_phys = mp_ioapics[i].apicaddr;
  3474. #ifdef CONFIG_X86_32
  3475. if (!ioapic_phys) {
  3476. printk(KERN_ERR
  3477. "WARNING: bogus zero IO-APIC "
  3478. "address found in MPTABLE, "
  3479. "disabling IO/APIC support!\n");
  3480. smp_found_config = 0;
  3481. skip_ioapic_setup = 1;
  3482. goto fake_ioapic_page;
  3483. }
  3484. #endif
  3485. } else {
  3486. #ifdef CONFIG_X86_32
  3487. fake_ioapic_page:
  3488. #endif
  3489. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3490. ioapic_phys = __pa(ioapic_phys);
  3491. }
  3492. set_fixmap_nocache(idx, ioapic_phys);
  3493. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3494. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3495. ioapic_phys);
  3496. idx++;
  3497. ioapic_res->start = ioapic_phys;
  3498. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3499. ioapic_res++;
  3500. }
  3501. }
  3502. void __init ioapic_insert_resources(void)
  3503. {
  3504. int i;
  3505. struct resource *r = ioapic_resources;
  3506. if (!r) {
  3507. if (nr_ioapics > 0)
  3508. printk(KERN_ERR
  3509. "IO APIC resources couldn't be allocated.\n");
  3510. return;
  3511. }
  3512. for (i = 0; i < nr_ioapics; i++) {
  3513. insert_resource(&iomem_resource, r);
  3514. r++;
  3515. }
  3516. }
  3517. int mp_find_ioapic(u32 gsi)
  3518. {
  3519. int i = 0;
  3520. /* Find the IOAPIC that manages this GSI. */
  3521. for (i = 0; i < nr_ioapics; i++) {
  3522. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3523. && (gsi <= mp_gsi_routing[i].gsi_end))
  3524. return i;
  3525. }
  3526. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3527. return -1;
  3528. }
  3529. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3530. {
  3531. if (WARN_ON(ioapic == -1))
  3532. return -1;
  3533. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3534. return -1;
  3535. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3536. }
  3537. static int bad_ioapic(unsigned long address)
  3538. {
  3539. if (nr_ioapics >= MAX_IO_APICS) {
  3540. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3541. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3542. return 1;
  3543. }
  3544. if (!address) {
  3545. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3546. " found in table, skipping!\n");
  3547. return 1;
  3548. }
  3549. return 0;
  3550. }
  3551. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3552. {
  3553. int idx = 0;
  3554. int entries;
  3555. if (bad_ioapic(address))
  3556. return;
  3557. idx = nr_ioapics;
  3558. mp_ioapics[idx].type = MP_IOAPIC;
  3559. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3560. mp_ioapics[idx].apicaddr = address;
  3561. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3562. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3563. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3564. /*
  3565. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3566. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3567. */
  3568. entries = io_apic_get_redir_entries(idx);
  3569. mp_gsi_routing[idx].gsi_base = gsi_base;
  3570. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3571. /*
  3572. * The number of IO-APIC IRQ registers (== #pins):
  3573. */
  3574. nr_ioapic_registers[idx] = entries;
  3575. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3576. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3577. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3578. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3579. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3580. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3581. nr_ioapics++;
  3582. }
  3583. /* Enable IOAPIC early just for system timer */
  3584. void __init pre_init_apic_IRQ0(void)
  3585. {
  3586. struct irq_cfg *cfg;
  3587. struct irq_desc *desc;
  3588. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3589. #ifndef CONFIG_SMP
  3590. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3591. #endif
  3592. desc = irq_to_desc_alloc_node(0, 0);
  3593. setup_local_APIC();
  3594. cfg = irq_cfg(0);
  3595. add_pin_to_irq_node(cfg, 0, 0, 0);
  3596. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3597. setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
  3598. }