apb_timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * apb_timer.c: Driver for Langwell APB timers
  3. *
  4. * (C) Copyright 2009 Intel Corporation
  5. * Author: Jacob Pan (jacob.jun.pan@intel.com)
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; version 2
  10. * of the License.
  11. *
  12. * Note:
  13. * Langwell is the south complex of Intel Moorestown MID platform. There are
  14. * eight external timers in total that can be used by the operating system.
  15. * The timer information, such as frequency and addresses, is provided to the
  16. * OS via SFI tables.
  17. * Timer interrupts are routed via FW/HW emulated IOAPIC independently via
  18. * individual redirection table entries (RTE).
  19. * Unlike HPET, there is no master counter, therefore one of the timers are
  20. * used as clocksource. The overall allocation looks like:
  21. * - timer 0 - NR_CPUs for per cpu timer
  22. * - one timer for clocksource
  23. * - one timer for watchdog driver.
  24. * It is also worth notice that APB timer does not support true one-shot mode,
  25. * free-running mode will be used here to emulate one-shot mode.
  26. * APB timer can also be used as broadcast timer along with per cpu local APIC
  27. * timer, but by default APB timer has higher rating than local APIC timers.
  28. */
  29. #include <linux/clocksource.h>
  30. #include <linux/clockchips.h>
  31. #include <linux/delay.h>
  32. #include <linux/errno.h>
  33. #include <linux/init.h>
  34. #include <linux/sysdev.h>
  35. #include <linux/slab.h>
  36. #include <linux/pm.h>
  37. #include <linux/pci.h>
  38. #include <linux/sfi.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/cpu.h>
  41. #include <linux/irq.h>
  42. #include <asm/fixmap.h>
  43. #include <asm/apb_timer.h>
  44. #include <asm/mrst.h>
  45. #define APBT_MASK CLOCKSOURCE_MASK(32)
  46. #define APBT_SHIFT 22
  47. #define APBT_CLOCKEVENT_RATING 110
  48. #define APBT_CLOCKSOURCE_RATING 250
  49. #define APBT_MIN_DELTA_USEC 200
  50. #define EVT_TO_APBT_DEV(evt) container_of(evt, struct apbt_dev, evt)
  51. #define APBT_CLOCKEVENT0_NUM (0)
  52. #define APBT_CLOCKEVENT1_NUM (1)
  53. #define APBT_CLOCKSOURCE_NUM (2)
  54. static unsigned long apbt_address;
  55. static int apb_timer_block_enabled;
  56. static void __iomem *apbt_virt_address;
  57. static int phy_cs_timer_id;
  58. /*
  59. * Common DW APB timer info
  60. */
  61. static uint64_t apbt_freq;
  62. static void apbt_set_mode(enum clock_event_mode mode,
  63. struct clock_event_device *evt);
  64. static int apbt_next_event(unsigned long delta,
  65. struct clock_event_device *evt);
  66. static cycle_t apbt_read_clocksource(struct clocksource *cs);
  67. static void apbt_restart_clocksource(struct clocksource *cs);
  68. struct apbt_dev {
  69. struct clock_event_device evt;
  70. unsigned int num;
  71. int cpu;
  72. unsigned int irq;
  73. unsigned int tick;
  74. unsigned int count;
  75. unsigned int flags;
  76. char name[10];
  77. };
  78. static DEFINE_PER_CPU(struct apbt_dev, cpu_apbt_dev);
  79. #ifdef CONFIG_SMP
  80. static unsigned int apbt_num_timers_used;
  81. static struct apbt_dev *apbt_devs;
  82. #endif
  83. static inline unsigned long apbt_readl_reg(unsigned long a)
  84. {
  85. return readl(apbt_virt_address + a);
  86. }
  87. static inline void apbt_writel_reg(unsigned long d, unsigned long a)
  88. {
  89. writel(d, apbt_virt_address + a);
  90. }
  91. static inline unsigned long apbt_readl(int n, unsigned long a)
  92. {
  93. return readl(apbt_virt_address + a + n * APBTMRS_REG_SIZE);
  94. }
  95. static inline void apbt_writel(int n, unsigned long d, unsigned long a)
  96. {
  97. writel(d, apbt_virt_address + a + n * APBTMRS_REG_SIZE);
  98. }
  99. static inline void apbt_set_mapping(void)
  100. {
  101. struct sfi_timer_table_entry *mtmr;
  102. if (apbt_virt_address) {
  103. pr_debug("APBT base already mapped\n");
  104. return;
  105. }
  106. mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
  107. if (mtmr == NULL) {
  108. printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
  109. APBT_CLOCKEVENT0_NUM);
  110. return;
  111. }
  112. apbt_address = (unsigned long)mtmr->phys_addr;
  113. if (!apbt_address) {
  114. printk(KERN_WARNING "No timer base from SFI, use default\n");
  115. apbt_address = APBT_DEFAULT_BASE;
  116. }
  117. apbt_virt_address = ioremap_nocache(apbt_address, APBT_MMAP_SIZE);
  118. if (apbt_virt_address) {
  119. pr_debug("Mapped APBT physical addr %p at virtual addr %p\n",\
  120. (void *)apbt_address, (void *)apbt_virt_address);
  121. } else {
  122. pr_debug("Failed mapping APBT phy address at %p\n",\
  123. (void *)apbt_address);
  124. goto panic_noapbt;
  125. }
  126. apbt_freq = mtmr->freq_hz / USEC_PER_SEC;
  127. sfi_free_mtmr(mtmr);
  128. /* Now figure out the physical timer id for clocksource device */
  129. mtmr = sfi_get_mtmr(APBT_CLOCKSOURCE_NUM);
  130. if (mtmr == NULL)
  131. goto panic_noapbt;
  132. /* Now figure out the physical timer id */
  133. phy_cs_timer_id = (unsigned int)(mtmr->phys_addr & 0xff)
  134. / APBTMRS_REG_SIZE;
  135. pr_debug("Use timer %d for clocksource\n", phy_cs_timer_id);
  136. return;
  137. panic_noapbt:
  138. panic("Failed to setup APB system timer\n");
  139. }
  140. static inline void apbt_clear_mapping(void)
  141. {
  142. iounmap(apbt_virt_address);
  143. apbt_virt_address = NULL;
  144. }
  145. /*
  146. * APBT timer interrupt enable / disable
  147. */
  148. static inline int is_apbt_capable(void)
  149. {
  150. return apbt_virt_address ? 1 : 0;
  151. }
  152. static struct clocksource clocksource_apbt = {
  153. .name = "apbt",
  154. .rating = APBT_CLOCKSOURCE_RATING,
  155. .read = apbt_read_clocksource,
  156. .mask = APBT_MASK,
  157. .shift = APBT_SHIFT,
  158. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  159. .resume = apbt_restart_clocksource,
  160. };
  161. /* boot APB clock event device */
  162. static struct clock_event_device apbt_clockevent = {
  163. .name = "apbt0",
  164. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  165. .set_mode = apbt_set_mode,
  166. .set_next_event = apbt_next_event,
  167. .shift = APBT_SHIFT,
  168. .irq = 0,
  169. .rating = APBT_CLOCKEVENT_RATING,
  170. };
  171. /*
  172. * start count down from 0xffff_ffff. this is done by toggling the enable bit
  173. * then load initial load count to ~0.
  174. */
  175. static void apbt_start_counter(int n)
  176. {
  177. unsigned long ctrl = apbt_readl(n, APBTMR_N_CONTROL);
  178. ctrl &= ~APBTMR_CONTROL_ENABLE;
  179. apbt_writel(n, ctrl, APBTMR_N_CONTROL);
  180. apbt_writel(n, ~0, APBTMR_N_LOAD_COUNT);
  181. /* enable, mask interrupt */
  182. ctrl &= ~APBTMR_CONTROL_MODE_PERIODIC;
  183. ctrl |= (APBTMR_CONTROL_ENABLE | APBTMR_CONTROL_INT);
  184. apbt_writel(n, ctrl, APBTMR_N_CONTROL);
  185. /* read it once to get cached counter value initialized */
  186. apbt_read_clocksource(&clocksource_apbt);
  187. }
  188. static irqreturn_t apbt_interrupt_handler(int irq, void *data)
  189. {
  190. struct apbt_dev *dev = (struct apbt_dev *)data;
  191. struct clock_event_device *aevt = &dev->evt;
  192. if (!aevt->event_handler) {
  193. printk(KERN_INFO "Spurious APBT timer interrupt on %d\n",
  194. dev->num);
  195. return IRQ_NONE;
  196. }
  197. aevt->event_handler(aevt);
  198. return IRQ_HANDLED;
  199. }
  200. static void apbt_restart_clocksource(struct clocksource *cs)
  201. {
  202. apbt_start_counter(phy_cs_timer_id);
  203. }
  204. static void apbt_enable_int(int n)
  205. {
  206. unsigned long ctrl = apbt_readl(n, APBTMR_N_CONTROL);
  207. /* clear pending intr */
  208. apbt_readl(n, APBTMR_N_EOI);
  209. ctrl &= ~APBTMR_CONTROL_INT;
  210. apbt_writel(n, ctrl, APBTMR_N_CONTROL);
  211. }
  212. static void apbt_disable_int(int n)
  213. {
  214. unsigned long ctrl = apbt_readl(n, APBTMR_N_CONTROL);
  215. ctrl |= APBTMR_CONTROL_INT;
  216. apbt_writel(n, ctrl, APBTMR_N_CONTROL);
  217. }
  218. static int __init apbt_clockevent_register(void)
  219. {
  220. struct sfi_timer_table_entry *mtmr;
  221. struct apbt_dev *adev = &__get_cpu_var(cpu_apbt_dev);
  222. mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
  223. if (mtmr == NULL) {
  224. printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
  225. APBT_CLOCKEVENT0_NUM);
  226. return -ENODEV;
  227. }
  228. /*
  229. * We need to calculate the scaled math multiplication factor for
  230. * nanosecond to apbt tick conversion.
  231. * mult = (nsec/cycle)*2^APBT_SHIFT
  232. */
  233. apbt_clockevent.mult = div_sc((unsigned long) mtmr->freq_hz
  234. , NSEC_PER_SEC, APBT_SHIFT);
  235. /* Calculate the min / max delta */
  236. apbt_clockevent.max_delta_ns = clockevent_delta2ns(0x7FFFFFFF,
  237. &apbt_clockevent);
  238. apbt_clockevent.min_delta_ns = clockevent_delta2ns(
  239. APBT_MIN_DELTA_USEC*apbt_freq,
  240. &apbt_clockevent);
  241. /*
  242. * Start apbt with the boot cpu mask and make it
  243. * global if not used for per cpu timer.
  244. */
  245. apbt_clockevent.cpumask = cpumask_of(smp_processor_id());
  246. adev->num = smp_processor_id();
  247. memcpy(&adev->evt, &apbt_clockevent, sizeof(struct clock_event_device));
  248. if (mrst_timer_options == MRST_TIMER_LAPIC_APBT) {
  249. apbt_clockevent.rating = APBT_CLOCKEVENT_RATING - 100;
  250. global_clock_event = &adev->evt;
  251. printk(KERN_DEBUG "%s clockevent registered as global\n",
  252. global_clock_event->name);
  253. }
  254. if (request_irq(apbt_clockevent.irq, apbt_interrupt_handler,
  255. IRQF_TIMER | IRQF_DISABLED | IRQF_NOBALANCING,
  256. apbt_clockevent.name, adev)) {
  257. printk(KERN_ERR "Failed request IRQ for APBT%d\n",
  258. apbt_clockevent.irq);
  259. }
  260. clockevents_register_device(&adev->evt);
  261. /* Start APBT 0 interrupts */
  262. apbt_enable_int(APBT_CLOCKEVENT0_NUM);
  263. sfi_free_mtmr(mtmr);
  264. return 0;
  265. }
  266. #ifdef CONFIG_SMP
  267. static void apbt_setup_irq(struct apbt_dev *adev)
  268. {
  269. /* timer0 irq has been setup early */
  270. if (adev->irq == 0)
  271. return;
  272. if (system_state == SYSTEM_BOOTING) {
  273. irq_modify_status(adev->irq, 0, IRQ_MOVE_PCNTXT);
  274. /* APB timer irqs are set up as mp_irqs, timer is edge type */
  275. __set_irq_handler(adev->irq, handle_edge_irq, 0, "edge");
  276. if (request_irq(adev->irq, apbt_interrupt_handler,
  277. IRQF_TIMER | IRQF_DISABLED | IRQF_NOBALANCING,
  278. adev->name, adev)) {
  279. printk(KERN_ERR "Failed request IRQ for APBT%d\n",
  280. adev->num);
  281. }
  282. } else
  283. enable_irq(adev->irq);
  284. }
  285. /* Should be called with per cpu */
  286. void apbt_setup_secondary_clock(void)
  287. {
  288. struct apbt_dev *adev;
  289. struct clock_event_device *aevt;
  290. int cpu;
  291. /* Don't register boot CPU clockevent */
  292. cpu = smp_processor_id();
  293. if (!cpu)
  294. return;
  295. /*
  296. * We need to calculate the scaled math multiplication factor for
  297. * nanosecond to apbt tick conversion.
  298. * mult = (nsec/cycle)*2^APBT_SHIFT
  299. */
  300. printk(KERN_INFO "Init per CPU clockevent %d\n", cpu);
  301. adev = &per_cpu(cpu_apbt_dev, cpu);
  302. aevt = &adev->evt;
  303. memcpy(aevt, &apbt_clockevent, sizeof(*aevt));
  304. aevt->cpumask = cpumask_of(cpu);
  305. aevt->name = adev->name;
  306. aevt->mode = CLOCK_EVT_MODE_UNUSED;
  307. printk(KERN_INFO "Registering CPU %d clockevent device %s, mask %08x\n",
  308. cpu, aevt->name, *(u32 *)aevt->cpumask);
  309. apbt_setup_irq(adev);
  310. clockevents_register_device(aevt);
  311. apbt_enable_int(cpu);
  312. return;
  313. }
  314. /*
  315. * this notify handler process CPU hotplug events. in case of S0i3, nonboot
  316. * cpus are disabled/enabled frequently, for performance reasons, we keep the
  317. * per cpu timer irq registered so that we do need to do free_irq/request_irq.
  318. *
  319. * TODO: it might be more reliable to directly disable percpu clockevent device
  320. * without the notifier chain. currently, cpu 0 may get interrupts from other
  321. * cpu timers during the offline process due to the ordering of notification.
  322. * the extra interrupt is harmless.
  323. */
  324. static int apbt_cpuhp_notify(struct notifier_block *n,
  325. unsigned long action, void *hcpu)
  326. {
  327. unsigned long cpu = (unsigned long)hcpu;
  328. struct apbt_dev *adev = &per_cpu(cpu_apbt_dev, cpu);
  329. switch (action & 0xf) {
  330. case CPU_DEAD:
  331. disable_irq(adev->irq);
  332. apbt_disable_int(cpu);
  333. if (system_state == SYSTEM_RUNNING) {
  334. pr_debug("skipping APBT CPU %lu offline\n", cpu);
  335. } else if (adev) {
  336. pr_debug("APBT clockevent for cpu %lu offline\n", cpu);
  337. free_irq(adev->irq, adev);
  338. }
  339. break;
  340. default:
  341. pr_debug(KERN_INFO "APBT notified %lu, no action\n", action);
  342. }
  343. return NOTIFY_OK;
  344. }
  345. static __init int apbt_late_init(void)
  346. {
  347. if (mrst_timer_options == MRST_TIMER_LAPIC_APBT ||
  348. !apb_timer_block_enabled)
  349. return 0;
  350. /* This notifier should be called after workqueue is ready */
  351. hotcpu_notifier(apbt_cpuhp_notify, -20);
  352. return 0;
  353. }
  354. fs_initcall(apbt_late_init);
  355. #else
  356. void apbt_setup_secondary_clock(void) {}
  357. #endif /* CONFIG_SMP */
  358. static void apbt_set_mode(enum clock_event_mode mode,
  359. struct clock_event_device *evt)
  360. {
  361. unsigned long ctrl;
  362. uint64_t delta;
  363. int timer_num;
  364. struct apbt_dev *adev = EVT_TO_APBT_DEV(evt);
  365. BUG_ON(!apbt_virt_address);
  366. timer_num = adev->num;
  367. pr_debug("%s CPU %d timer %d mode=%d\n",
  368. __func__, first_cpu(*evt->cpumask), timer_num, mode);
  369. switch (mode) {
  370. case CLOCK_EVT_MODE_PERIODIC:
  371. delta = ((uint64_t)(NSEC_PER_SEC/HZ)) * apbt_clockevent.mult;
  372. delta >>= apbt_clockevent.shift;
  373. ctrl = apbt_readl(timer_num, APBTMR_N_CONTROL);
  374. ctrl |= APBTMR_CONTROL_MODE_PERIODIC;
  375. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  376. /*
  377. * DW APB p. 46, have to disable timer before load counter,
  378. * may cause sync problem.
  379. */
  380. ctrl &= ~APBTMR_CONTROL_ENABLE;
  381. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  382. udelay(1);
  383. pr_debug("Setting clock period %d for HZ %d\n", (int)delta, HZ);
  384. apbt_writel(timer_num, delta, APBTMR_N_LOAD_COUNT);
  385. ctrl |= APBTMR_CONTROL_ENABLE;
  386. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  387. break;
  388. /* APB timer does not have one-shot mode, use free running mode */
  389. case CLOCK_EVT_MODE_ONESHOT:
  390. ctrl = apbt_readl(timer_num, APBTMR_N_CONTROL);
  391. /*
  392. * set free running mode, this mode will let timer reload max
  393. * timeout which will give time (3min on 25MHz clock) to rearm
  394. * the next event, therefore emulate the one-shot mode.
  395. */
  396. ctrl &= ~APBTMR_CONTROL_ENABLE;
  397. ctrl &= ~APBTMR_CONTROL_MODE_PERIODIC;
  398. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  399. /* write again to set free running mode */
  400. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  401. /*
  402. * DW APB p. 46, load counter with all 1s before starting free
  403. * running mode.
  404. */
  405. apbt_writel(timer_num, ~0, APBTMR_N_LOAD_COUNT);
  406. ctrl &= ~APBTMR_CONTROL_INT;
  407. ctrl |= APBTMR_CONTROL_ENABLE;
  408. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  409. break;
  410. case CLOCK_EVT_MODE_UNUSED:
  411. case CLOCK_EVT_MODE_SHUTDOWN:
  412. apbt_disable_int(timer_num);
  413. ctrl = apbt_readl(timer_num, APBTMR_N_CONTROL);
  414. ctrl &= ~APBTMR_CONTROL_ENABLE;
  415. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  416. break;
  417. case CLOCK_EVT_MODE_RESUME:
  418. apbt_enable_int(timer_num);
  419. break;
  420. }
  421. }
  422. static int apbt_next_event(unsigned long delta,
  423. struct clock_event_device *evt)
  424. {
  425. unsigned long ctrl;
  426. int timer_num;
  427. struct apbt_dev *adev = EVT_TO_APBT_DEV(evt);
  428. timer_num = adev->num;
  429. /* Disable timer */
  430. ctrl = apbt_readl(timer_num, APBTMR_N_CONTROL);
  431. ctrl &= ~APBTMR_CONTROL_ENABLE;
  432. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  433. /* write new count */
  434. apbt_writel(timer_num, delta, APBTMR_N_LOAD_COUNT);
  435. ctrl |= APBTMR_CONTROL_ENABLE;
  436. apbt_writel(timer_num, ctrl, APBTMR_N_CONTROL);
  437. return 0;
  438. }
  439. /*
  440. * APB timer clock is not in sync with pclk on Langwell, which translates to
  441. * unreliable read value caused by sampling error. the error does not add up
  442. * overtime and only happens when sampling a 0 as a 1 by mistake. so the time
  443. * would go backwards. the following code is trying to prevent time traveling
  444. * backwards. little bit paranoid.
  445. */
  446. static cycle_t apbt_read_clocksource(struct clocksource *cs)
  447. {
  448. unsigned long t0, t1, t2;
  449. static unsigned long last_read;
  450. bad_count:
  451. t1 = apbt_readl(phy_cs_timer_id,
  452. APBTMR_N_CURRENT_VALUE);
  453. t2 = apbt_readl(phy_cs_timer_id,
  454. APBTMR_N_CURRENT_VALUE);
  455. if (unlikely(t1 < t2)) {
  456. pr_debug("APBT: read current count error %lx:%lx:%lx\n",
  457. t1, t2, t2 - t1);
  458. goto bad_count;
  459. }
  460. /*
  461. * check against cached last read, makes sure time does not go back.
  462. * it could be a normal rollover but we will do tripple check anyway
  463. */
  464. if (unlikely(t2 > last_read)) {
  465. /* check if we have a normal rollover */
  466. unsigned long raw_intr_status =
  467. apbt_readl_reg(APBTMRS_RAW_INT_STATUS);
  468. /*
  469. * cs timer interrupt is masked but raw intr bit is set if
  470. * rollover occurs. then we read EOI reg to clear it.
  471. */
  472. if (raw_intr_status & (1 << phy_cs_timer_id)) {
  473. apbt_readl(phy_cs_timer_id, APBTMR_N_EOI);
  474. goto out;
  475. }
  476. pr_debug("APB CS going back %lx:%lx:%lx ",
  477. t2, last_read, t2 - last_read);
  478. bad_count_x3:
  479. pr_debug(KERN_INFO "tripple check enforced\n");
  480. t0 = apbt_readl(phy_cs_timer_id,
  481. APBTMR_N_CURRENT_VALUE);
  482. udelay(1);
  483. t1 = apbt_readl(phy_cs_timer_id,
  484. APBTMR_N_CURRENT_VALUE);
  485. udelay(1);
  486. t2 = apbt_readl(phy_cs_timer_id,
  487. APBTMR_N_CURRENT_VALUE);
  488. if ((t2 > t1) || (t1 > t0)) {
  489. printk(KERN_ERR "Error: APB CS tripple check failed\n");
  490. goto bad_count_x3;
  491. }
  492. }
  493. out:
  494. last_read = t2;
  495. return (cycle_t)~t2;
  496. }
  497. static int apbt_clocksource_register(void)
  498. {
  499. u64 start, now;
  500. cycle_t t1;
  501. /* Start the counter, use timer 2 as source, timer 0/1 for event */
  502. apbt_start_counter(phy_cs_timer_id);
  503. /* Verify whether apbt counter works */
  504. t1 = apbt_read_clocksource(&clocksource_apbt);
  505. rdtscll(start);
  506. /*
  507. * We don't know the TSC frequency yet, but waiting for
  508. * 200000 TSC cycles is safe:
  509. * 4 GHz == 50us
  510. * 1 GHz == 200us
  511. */
  512. do {
  513. rep_nop();
  514. rdtscll(now);
  515. } while ((now - start) < 200000UL);
  516. /* APBT is the only always on clocksource, it has to work! */
  517. if (t1 == apbt_read_clocksource(&clocksource_apbt))
  518. panic("APBT counter not counting. APBT disabled\n");
  519. /*
  520. * initialize and register APBT clocksource
  521. * convert that to ns/clock cycle
  522. * mult = (ns/c) * 2^APBT_SHIFT
  523. */
  524. clocksource_apbt.mult = div_sc(MSEC_PER_SEC,
  525. (unsigned long) apbt_freq, APBT_SHIFT);
  526. clocksource_register(&clocksource_apbt);
  527. return 0;
  528. }
  529. /*
  530. * Early setup the APBT timer, only use timer 0 for booting then switch to
  531. * per CPU timer if possible.
  532. * returns 1 if per cpu apbt is setup
  533. * returns 0 if no per cpu apbt is chosen
  534. * panic if set up failed, this is the only platform timer on Moorestown.
  535. */
  536. void __init apbt_time_init(void)
  537. {
  538. #ifdef CONFIG_SMP
  539. int i;
  540. struct sfi_timer_table_entry *p_mtmr;
  541. unsigned int percpu_timer;
  542. struct apbt_dev *adev;
  543. #endif
  544. if (apb_timer_block_enabled)
  545. return;
  546. apbt_set_mapping();
  547. if (apbt_virt_address) {
  548. pr_debug("Found APBT version 0x%lx\n",\
  549. apbt_readl_reg(APBTMRS_COMP_VERSION));
  550. } else
  551. goto out_noapbt;
  552. /*
  553. * Read the frequency and check for a sane value, for ESL model
  554. * we extend the possible clock range to allow time scaling.
  555. */
  556. if (apbt_freq < APBT_MIN_FREQ || apbt_freq > APBT_MAX_FREQ) {
  557. pr_debug("APBT has invalid freq 0x%llx\n", apbt_freq);
  558. goto out_noapbt;
  559. }
  560. if (apbt_clocksource_register()) {
  561. pr_debug("APBT has failed to register clocksource\n");
  562. goto out_noapbt;
  563. }
  564. if (!apbt_clockevent_register())
  565. apb_timer_block_enabled = 1;
  566. else {
  567. pr_debug("APBT has failed to register clockevent\n");
  568. goto out_noapbt;
  569. }
  570. #ifdef CONFIG_SMP
  571. /* kernel cmdline disable apb timer, so we will use lapic timers */
  572. if (mrst_timer_options == MRST_TIMER_LAPIC_APBT) {
  573. printk(KERN_INFO "apbt: disabled per cpu timer\n");
  574. return;
  575. }
  576. pr_debug("%s: %d CPUs online\n", __func__, num_online_cpus());
  577. if (num_possible_cpus() <= sfi_mtimer_num) {
  578. percpu_timer = 1;
  579. apbt_num_timers_used = num_possible_cpus();
  580. } else {
  581. percpu_timer = 0;
  582. apbt_num_timers_used = 1;
  583. adev = &per_cpu(cpu_apbt_dev, 0);
  584. adev->flags &= ~APBT_DEV_USED;
  585. }
  586. pr_debug("%s: %d APB timers used\n", __func__, apbt_num_timers_used);
  587. /* here we set up per CPU timer data structure */
  588. apbt_devs = kzalloc(sizeof(struct apbt_dev) * apbt_num_timers_used,
  589. GFP_KERNEL);
  590. if (!apbt_devs) {
  591. printk(KERN_ERR "Failed to allocate APB timer devices\n");
  592. return;
  593. }
  594. for (i = 0; i < apbt_num_timers_used; i++) {
  595. adev = &per_cpu(cpu_apbt_dev, i);
  596. adev->num = i;
  597. adev->cpu = i;
  598. p_mtmr = sfi_get_mtmr(i);
  599. if (p_mtmr) {
  600. adev->tick = p_mtmr->freq_hz;
  601. adev->irq = p_mtmr->irq;
  602. } else
  603. printk(KERN_ERR "Failed to get timer for cpu %d\n", i);
  604. adev->count = 0;
  605. sprintf(adev->name, "apbt%d", i);
  606. }
  607. #endif
  608. return;
  609. out_noapbt:
  610. apbt_clear_mapping();
  611. apb_timer_block_enabled = 0;
  612. panic("failed to enable APB timer\n");
  613. }
  614. static inline void apbt_disable(int n)
  615. {
  616. if (is_apbt_capable()) {
  617. unsigned long ctrl = apbt_readl(n, APBTMR_N_CONTROL);
  618. ctrl &= ~APBTMR_CONTROL_ENABLE;
  619. apbt_writel(n, ctrl, APBTMR_N_CONTROL);
  620. }
  621. }
  622. /* called before apb_timer_enable, use early map */
  623. unsigned long apbt_quick_calibrate()
  624. {
  625. int i, scale;
  626. u64 old, new;
  627. cycle_t t1, t2;
  628. unsigned long khz = 0;
  629. u32 loop, shift;
  630. apbt_set_mapping();
  631. apbt_start_counter(phy_cs_timer_id);
  632. /* check if the timer can count down, otherwise return */
  633. old = apbt_read_clocksource(&clocksource_apbt);
  634. i = 10000;
  635. while (--i) {
  636. if (old != apbt_read_clocksource(&clocksource_apbt))
  637. break;
  638. }
  639. if (!i)
  640. goto failed;
  641. /* count 16 ms */
  642. loop = (apbt_freq * 1000) << 4;
  643. /* restart the timer to ensure it won't get to 0 in the calibration */
  644. apbt_start_counter(phy_cs_timer_id);
  645. old = apbt_read_clocksource(&clocksource_apbt);
  646. old += loop;
  647. t1 = __native_read_tsc();
  648. do {
  649. new = apbt_read_clocksource(&clocksource_apbt);
  650. } while (new < old);
  651. t2 = __native_read_tsc();
  652. shift = 5;
  653. if (unlikely(loop >> shift == 0)) {
  654. printk(KERN_INFO
  655. "APBT TSC calibration failed, not enough resolution\n");
  656. return 0;
  657. }
  658. scale = (int)div_u64((t2 - t1), loop >> shift);
  659. khz = (scale * apbt_freq * 1000) >> shift;
  660. printk(KERN_INFO "TSC freq calculated by APB timer is %lu khz\n", khz);
  661. return khz;
  662. failed:
  663. return 0;
  664. }