perf_event_p4.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /*
  2. * Netburst Perfomance Events (P4, old Xeon)
  3. */
  4. #ifndef PERF_EVENT_P4_H
  5. #define PERF_EVENT_P4_H
  6. #include <linux/cpu.h>
  7. #include <linux/bitops.h>
  8. /*
  9. * NetBurst has perfomance MSRs shared between
  10. * threads if HT is turned on, ie for both logical
  11. * processors (mem: in turn in Atom with HT support
  12. * perf-MSRs are not shared and every thread has its
  13. * own perf-MSRs set)
  14. */
  15. #define ARCH_P4_TOTAL_ESCR (46)
  16. #define ARCH_P4_RESERVED_ESCR (2) /* IQ_ESCR(0,1) not always present */
  17. #define ARCH_P4_MAX_ESCR (ARCH_P4_TOTAL_ESCR - ARCH_P4_RESERVED_ESCR)
  18. #define ARCH_P4_MAX_CCCR (18)
  19. #define P4_ESCR_EVENT_MASK 0x7e000000U
  20. #define P4_ESCR_EVENT_SHIFT 25
  21. #define P4_ESCR_EVENTMASK_MASK 0x01fffe00U
  22. #define P4_ESCR_EVENTMASK_SHIFT 9
  23. #define P4_ESCR_TAG_MASK 0x000001e0U
  24. #define P4_ESCR_TAG_SHIFT 5
  25. #define P4_ESCR_TAG_ENABLE 0x00000010U
  26. #define P4_ESCR_T0_OS 0x00000008U
  27. #define P4_ESCR_T0_USR 0x00000004U
  28. #define P4_ESCR_T1_OS 0x00000002U
  29. #define P4_ESCR_T1_USR 0x00000001U
  30. #define P4_ESCR_EVENT(v) ((v) << P4_ESCR_EVENT_SHIFT)
  31. #define P4_ESCR_EMASK(v) ((v) << P4_ESCR_EVENTMASK_SHIFT)
  32. #define P4_ESCR_TAG(v) ((v) << P4_ESCR_TAG_SHIFT)
  33. /* Non HT mask */
  34. #define P4_ESCR_MASK \
  35. (P4_ESCR_EVENT_MASK | \
  36. P4_ESCR_EVENTMASK_MASK | \
  37. P4_ESCR_TAG_MASK | \
  38. P4_ESCR_TAG_ENABLE | \
  39. P4_ESCR_T0_OS | \
  40. P4_ESCR_T0_USR)
  41. /* HT mask */
  42. #define P4_ESCR_MASK_HT \
  43. (P4_ESCR_MASK | P4_ESCR_T1_OS | P4_ESCR_T1_USR)
  44. #define P4_CCCR_OVF 0x80000000U
  45. #define P4_CCCR_CASCADE 0x40000000U
  46. #define P4_CCCR_OVF_PMI_T0 0x04000000U
  47. #define P4_CCCR_OVF_PMI_T1 0x08000000U
  48. #define P4_CCCR_FORCE_OVF 0x02000000U
  49. #define P4_CCCR_EDGE 0x01000000U
  50. #define P4_CCCR_THRESHOLD_MASK 0x00f00000U
  51. #define P4_CCCR_THRESHOLD_SHIFT 20
  52. #define P4_CCCR_COMPLEMENT 0x00080000U
  53. #define P4_CCCR_COMPARE 0x00040000U
  54. #define P4_CCCR_ESCR_SELECT_MASK 0x0000e000U
  55. #define P4_CCCR_ESCR_SELECT_SHIFT 13
  56. #define P4_CCCR_ENABLE 0x00001000U
  57. #define P4_CCCR_THREAD_SINGLE 0x00010000U
  58. #define P4_CCCR_THREAD_BOTH 0x00020000U
  59. #define P4_CCCR_THREAD_ANY 0x00030000U
  60. #define P4_CCCR_RESERVED 0x00000fffU
  61. #define P4_CCCR_THRESHOLD(v) ((v) << P4_CCCR_THRESHOLD_SHIFT)
  62. #define P4_CCCR_ESEL(v) ((v) << P4_CCCR_ESCR_SELECT_SHIFT)
  63. /* Non HT mask */
  64. #define P4_CCCR_MASK \
  65. (P4_CCCR_OVF | \
  66. P4_CCCR_CASCADE | \
  67. P4_CCCR_OVF_PMI_T0 | \
  68. P4_CCCR_FORCE_OVF | \
  69. P4_CCCR_EDGE | \
  70. P4_CCCR_THRESHOLD_MASK | \
  71. P4_CCCR_COMPLEMENT | \
  72. P4_CCCR_COMPARE | \
  73. P4_CCCR_ESCR_SELECT_MASK | \
  74. P4_CCCR_ENABLE)
  75. /* HT mask */
  76. #define P4_CCCR_MASK_HT \
  77. (P4_CCCR_MASK | P4_CCCR_OVF_PMI_T1 | P4_CCCR_THREAD_ANY)
  78. #define P4_GEN_ESCR_EMASK(class, name, bit) \
  79. class##__##name = ((1 << bit) << P4_ESCR_EVENTMASK_SHIFT)
  80. #define P4_ESCR_EMASK_BIT(class, name) class##__##name
  81. /*
  82. * config field is 64bit width and consists of
  83. * HT << 63 | ESCR << 32 | CCCR
  84. * where HT is HyperThreading bit (since ESCR
  85. * has it reserved we may use it for own purpose)
  86. *
  87. * note that this is NOT the addresses of respective
  88. * ESCR and CCCR but rather an only packed value should
  89. * be unpacked and written to a proper addresses
  90. *
  91. * the base idea is to pack as much info as possible
  92. */
  93. #define p4_config_pack_escr(v) (((u64)(v)) << 32)
  94. #define p4_config_pack_cccr(v) (((u64)(v)) & 0xffffffffULL)
  95. #define p4_config_unpack_escr(v) (((u64)(v)) >> 32)
  96. #define p4_config_unpack_cccr(v) (((u64)(v)) & 0xffffffffULL)
  97. #define p4_config_unpack_emask(v) \
  98. ({ \
  99. u32 t = p4_config_unpack_escr((v)); \
  100. t = t & P4_ESCR_EVENTMASK_MASK; \
  101. t = t >> P4_ESCR_EVENTMASK_SHIFT; \
  102. t; \
  103. })
  104. #define p4_config_unpack_event(v) \
  105. ({ \
  106. u32 t = p4_config_unpack_escr((v)); \
  107. t = t & P4_ESCR_EVENT_MASK; \
  108. t = t >> P4_ESCR_EVENT_SHIFT; \
  109. t; \
  110. })
  111. #define P4_CONFIG_HT_SHIFT 63
  112. #define P4_CONFIG_HT (1ULL << P4_CONFIG_HT_SHIFT)
  113. static inline bool p4_is_event_cascaded(u64 config)
  114. {
  115. u32 cccr = p4_config_unpack_cccr(config);
  116. return !!(cccr & P4_CCCR_CASCADE);
  117. }
  118. static inline int p4_ht_config_thread(u64 config)
  119. {
  120. return !!(config & P4_CONFIG_HT);
  121. }
  122. static inline u64 p4_set_ht_bit(u64 config)
  123. {
  124. return config | P4_CONFIG_HT;
  125. }
  126. static inline u64 p4_clear_ht_bit(u64 config)
  127. {
  128. return config & ~P4_CONFIG_HT;
  129. }
  130. static inline int p4_ht_active(void)
  131. {
  132. #ifdef CONFIG_SMP
  133. return smp_num_siblings > 1;
  134. #endif
  135. return 0;
  136. }
  137. static inline int p4_ht_thread(int cpu)
  138. {
  139. #ifdef CONFIG_SMP
  140. if (smp_num_siblings == 2)
  141. return cpu != cpumask_first(__get_cpu_var(cpu_sibling_map));
  142. #endif
  143. return 0;
  144. }
  145. static inline int p4_should_swap_ts(u64 config, int cpu)
  146. {
  147. return p4_ht_config_thread(config) ^ p4_ht_thread(cpu);
  148. }
  149. static inline u32 p4_default_cccr_conf(int cpu)
  150. {
  151. /*
  152. * Note that P4_CCCR_THREAD_ANY is "required" on
  153. * non-HT machines (on HT machines we count TS events
  154. * regardless the state of second logical processor
  155. */
  156. u32 cccr = P4_CCCR_THREAD_ANY;
  157. if (!p4_ht_thread(cpu))
  158. cccr |= P4_CCCR_OVF_PMI_T0;
  159. else
  160. cccr |= P4_CCCR_OVF_PMI_T1;
  161. return cccr;
  162. }
  163. static inline u32 p4_default_escr_conf(int cpu, int exclude_os, int exclude_usr)
  164. {
  165. u32 escr = 0;
  166. if (!p4_ht_thread(cpu)) {
  167. if (!exclude_os)
  168. escr |= P4_ESCR_T0_OS;
  169. if (!exclude_usr)
  170. escr |= P4_ESCR_T0_USR;
  171. } else {
  172. if (!exclude_os)
  173. escr |= P4_ESCR_T1_OS;
  174. if (!exclude_usr)
  175. escr |= P4_ESCR_T1_USR;
  176. }
  177. return escr;
  178. }
  179. /*
  180. * This are the events which should be used in "Event Select"
  181. * field of ESCR register, they are like unique keys which allow
  182. * the kernel to determinate which CCCR and COUNTER should be
  183. * used to track an event
  184. */
  185. enum P4_EVENTS {
  186. P4_EVENT_TC_DELIVER_MODE,
  187. P4_EVENT_BPU_FETCH_REQUEST,
  188. P4_EVENT_ITLB_REFERENCE,
  189. P4_EVENT_MEMORY_CANCEL,
  190. P4_EVENT_MEMORY_COMPLETE,
  191. P4_EVENT_LOAD_PORT_REPLAY,
  192. P4_EVENT_STORE_PORT_REPLAY,
  193. P4_EVENT_MOB_LOAD_REPLAY,
  194. P4_EVENT_PAGE_WALK_TYPE,
  195. P4_EVENT_BSQ_CACHE_REFERENCE,
  196. P4_EVENT_IOQ_ALLOCATION,
  197. P4_EVENT_IOQ_ACTIVE_ENTRIES,
  198. P4_EVENT_FSB_DATA_ACTIVITY,
  199. P4_EVENT_BSQ_ALLOCATION,
  200. P4_EVENT_BSQ_ACTIVE_ENTRIES,
  201. P4_EVENT_SSE_INPUT_ASSIST,
  202. P4_EVENT_PACKED_SP_UOP,
  203. P4_EVENT_PACKED_DP_UOP,
  204. P4_EVENT_SCALAR_SP_UOP,
  205. P4_EVENT_SCALAR_DP_UOP,
  206. P4_EVENT_64BIT_MMX_UOP,
  207. P4_EVENT_128BIT_MMX_UOP,
  208. P4_EVENT_X87_FP_UOP,
  209. P4_EVENT_TC_MISC,
  210. P4_EVENT_GLOBAL_POWER_EVENTS,
  211. P4_EVENT_TC_MS_XFER,
  212. P4_EVENT_UOP_QUEUE_WRITES,
  213. P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE,
  214. P4_EVENT_RETIRED_BRANCH_TYPE,
  215. P4_EVENT_RESOURCE_STALL,
  216. P4_EVENT_WC_BUFFER,
  217. P4_EVENT_B2B_CYCLES,
  218. P4_EVENT_BNR,
  219. P4_EVENT_SNOOP,
  220. P4_EVENT_RESPONSE,
  221. P4_EVENT_FRONT_END_EVENT,
  222. P4_EVENT_EXECUTION_EVENT,
  223. P4_EVENT_REPLAY_EVENT,
  224. P4_EVENT_INSTR_RETIRED,
  225. P4_EVENT_UOPS_RETIRED,
  226. P4_EVENT_UOP_TYPE,
  227. P4_EVENT_BRANCH_RETIRED,
  228. P4_EVENT_MISPRED_BRANCH_RETIRED,
  229. P4_EVENT_X87_ASSIST,
  230. P4_EVENT_MACHINE_CLEAR,
  231. P4_EVENT_INSTR_COMPLETED,
  232. };
  233. #define P4_OPCODE(event) event##_OPCODE
  234. #define P4_OPCODE_ESEL(opcode) ((opcode & 0x00ff) >> 0)
  235. #define P4_OPCODE_EVNT(opcode) ((opcode & 0xff00) >> 8)
  236. #define P4_OPCODE_PACK(event, sel) (((event) << 8) | sel)
  237. /*
  238. * Comments below the event represent ESCR restriction
  239. * for this event and counter index per ESCR
  240. *
  241. * MSR_P4_IQ_ESCR0 and MSR_P4_IQ_ESCR1 are available only on early
  242. * processor builds (family 0FH, models 01H-02H). These MSRs
  243. * are not available on later versions, so that we don't use
  244. * them completely
  245. *
  246. * Also note that CCCR1 do not have P4_CCCR_ENABLE bit properly
  247. * working so that we should not use this CCCR and respective
  248. * counter as result
  249. */
  250. enum P4_EVENT_OPCODES {
  251. P4_OPCODE(P4_EVENT_TC_DELIVER_MODE) = P4_OPCODE_PACK(0x01, 0x01),
  252. /*
  253. * MSR_P4_TC_ESCR0: 4, 5
  254. * MSR_P4_TC_ESCR1: 6, 7
  255. */
  256. P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST) = P4_OPCODE_PACK(0x03, 0x00),
  257. /*
  258. * MSR_P4_BPU_ESCR0: 0, 1
  259. * MSR_P4_BPU_ESCR1: 2, 3
  260. */
  261. P4_OPCODE(P4_EVENT_ITLB_REFERENCE) = P4_OPCODE_PACK(0x18, 0x03),
  262. /*
  263. * MSR_P4_ITLB_ESCR0: 0, 1
  264. * MSR_P4_ITLB_ESCR1: 2, 3
  265. */
  266. P4_OPCODE(P4_EVENT_MEMORY_CANCEL) = P4_OPCODE_PACK(0x02, 0x05),
  267. /*
  268. * MSR_P4_DAC_ESCR0: 8, 9
  269. * MSR_P4_DAC_ESCR1: 10, 11
  270. */
  271. P4_OPCODE(P4_EVENT_MEMORY_COMPLETE) = P4_OPCODE_PACK(0x08, 0x02),
  272. /*
  273. * MSR_P4_SAAT_ESCR0: 8, 9
  274. * MSR_P4_SAAT_ESCR1: 10, 11
  275. */
  276. P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY) = P4_OPCODE_PACK(0x04, 0x02),
  277. /*
  278. * MSR_P4_SAAT_ESCR0: 8, 9
  279. * MSR_P4_SAAT_ESCR1: 10, 11
  280. */
  281. P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY) = P4_OPCODE_PACK(0x05, 0x02),
  282. /*
  283. * MSR_P4_SAAT_ESCR0: 8, 9
  284. * MSR_P4_SAAT_ESCR1: 10, 11
  285. */
  286. P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY) = P4_OPCODE_PACK(0x03, 0x02),
  287. /*
  288. * MSR_P4_MOB_ESCR0: 0, 1
  289. * MSR_P4_MOB_ESCR1: 2, 3
  290. */
  291. P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE) = P4_OPCODE_PACK(0x01, 0x04),
  292. /*
  293. * MSR_P4_PMH_ESCR0: 0, 1
  294. * MSR_P4_PMH_ESCR1: 2, 3
  295. */
  296. P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE) = P4_OPCODE_PACK(0x0c, 0x07),
  297. /*
  298. * MSR_P4_BSU_ESCR0: 0, 1
  299. * MSR_P4_BSU_ESCR1: 2, 3
  300. */
  301. P4_OPCODE(P4_EVENT_IOQ_ALLOCATION) = P4_OPCODE_PACK(0x03, 0x06),
  302. /*
  303. * MSR_P4_FSB_ESCR0: 0, 1
  304. * MSR_P4_FSB_ESCR1: 2, 3
  305. */
  306. P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES) = P4_OPCODE_PACK(0x1a, 0x06),
  307. /*
  308. * MSR_P4_FSB_ESCR1: 2, 3
  309. */
  310. P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY) = P4_OPCODE_PACK(0x17, 0x06),
  311. /*
  312. * MSR_P4_FSB_ESCR0: 0, 1
  313. * MSR_P4_FSB_ESCR1: 2, 3
  314. */
  315. P4_OPCODE(P4_EVENT_BSQ_ALLOCATION) = P4_OPCODE_PACK(0x05, 0x07),
  316. /*
  317. * MSR_P4_BSU_ESCR0: 0, 1
  318. */
  319. P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES) = P4_OPCODE_PACK(0x06, 0x07),
  320. /*
  321. * NOTE: no ESCR name in docs, it's guessed
  322. * MSR_P4_BSU_ESCR1: 2, 3
  323. */
  324. P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST) = P4_OPCODE_PACK(0x34, 0x01),
  325. /*
  326. * MSR_P4_FIRM_ESCR0: 8, 9
  327. * MSR_P4_FIRM_ESCR1: 10, 11
  328. */
  329. P4_OPCODE(P4_EVENT_PACKED_SP_UOP) = P4_OPCODE_PACK(0x08, 0x01),
  330. /*
  331. * MSR_P4_FIRM_ESCR0: 8, 9
  332. * MSR_P4_FIRM_ESCR1: 10, 11
  333. */
  334. P4_OPCODE(P4_EVENT_PACKED_DP_UOP) = P4_OPCODE_PACK(0x0c, 0x01),
  335. /*
  336. * MSR_P4_FIRM_ESCR0: 8, 9
  337. * MSR_P4_FIRM_ESCR1: 10, 11
  338. */
  339. P4_OPCODE(P4_EVENT_SCALAR_SP_UOP) = P4_OPCODE_PACK(0x0a, 0x01),
  340. /*
  341. * MSR_P4_FIRM_ESCR0: 8, 9
  342. * MSR_P4_FIRM_ESCR1: 10, 11
  343. */
  344. P4_OPCODE(P4_EVENT_SCALAR_DP_UOP) = P4_OPCODE_PACK(0x0e, 0x01),
  345. /*
  346. * MSR_P4_FIRM_ESCR0: 8, 9
  347. * MSR_P4_FIRM_ESCR1: 10, 11
  348. */
  349. P4_OPCODE(P4_EVENT_64BIT_MMX_UOP) = P4_OPCODE_PACK(0x02, 0x01),
  350. /*
  351. * MSR_P4_FIRM_ESCR0: 8, 9
  352. * MSR_P4_FIRM_ESCR1: 10, 11
  353. */
  354. P4_OPCODE(P4_EVENT_128BIT_MMX_UOP) = P4_OPCODE_PACK(0x1a, 0x01),
  355. /*
  356. * MSR_P4_FIRM_ESCR0: 8, 9
  357. * MSR_P4_FIRM_ESCR1: 10, 11
  358. */
  359. P4_OPCODE(P4_EVENT_X87_FP_UOP) = P4_OPCODE_PACK(0x04, 0x01),
  360. /*
  361. * MSR_P4_FIRM_ESCR0: 8, 9
  362. * MSR_P4_FIRM_ESCR1: 10, 11
  363. */
  364. P4_OPCODE(P4_EVENT_TC_MISC) = P4_OPCODE_PACK(0x06, 0x01),
  365. /*
  366. * MSR_P4_TC_ESCR0: 4, 5
  367. * MSR_P4_TC_ESCR1: 6, 7
  368. */
  369. P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS) = P4_OPCODE_PACK(0x13, 0x06),
  370. /*
  371. * MSR_P4_FSB_ESCR0: 0, 1
  372. * MSR_P4_FSB_ESCR1: 2, 3
  373. */
  374. P4_OPCODE(P4_EVENT_TC_MS_XFER) = P4_OPCODE_PACK(0x05, 0x00),
  375. /*
  376. * MSR_P4_MS_ESCR0: 4, 5
  377. * MSR_P4_MS_ESCR1: 6, 7
  378. */
  379. P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES) = P4_OPCODE_PACK(0x09, 0x00),
  380. /*
  381. * MSR_P4_MS_ESCR0: 4, 5
  382. * MSR_P4_MS_ESCR1: 6, 7
  383. */
  384. P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE) = P4_OPCODE_PACK(0x05, 0x02),
  385. /*
  386. * MSR_P4_TBPU_ESCR0: 4, 5
  387. * MSR_P4_TBPU_ESCR1: 6, 7
  388. */
  389. P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE) = P4_OPCODE_PACK(0x04, 0x02),
  390. /*
  391. * MSR_P4_TBPU_ESCR0: 4, 5
  392. * MSR_P4_TBPU_ESCR1: 6, 7
  393. */
  394. P4_OPCODE(P4_EVENT_RESOURCE_STALL) = P4_OPCODE_PACK(0x01, 0x01),
  395. /*
  396. * MSR_P4_ALF_ESCR0: 12, 13, 16
  397. * MSR_P4_ALF_ESCR1: 14, 15, 17
  398. */
  399. P4_OPCODE(P4_EVENT_WC_BUFFER) = P4_OPCODE_PACK(0x05, 0x05),
  400. /*
  401. * MSR_P4_DAC_ESCR0: 8, 9
  402. * MSR_P4_DAC_ESCR1: 10, 11
  403. */
  404. P4_OPCODE(P4_EVENT_B2B_CYCLES) = P4_OPCODE_PACK(0x16, 0x03),
  405. /*
  406. * MSR_P4_FSB_ESCR0: 0, 1
  407. * MSR_P4_FSB_ESCR1: 2, 3
  408. */
  409. P4_OPCODE(P4_EVENT_BNR) = P4_OPCODE_PACK(0x08, 0x03),
  410. /*
  411. * MSR_P4_FSB_ESCR0: 0, 1
  412. * MSR_P4_FSB_ESCR1: 2, 3
  413. */
  414. P4_OPCODE(P4_EVENT_SNOOP) = P4_OPCODE_PACK(0x06, 0x03),
  415. /*
  416. * MSR_P4_FSB_ESCR0: 0, 1
  417. * MSR_P4_FSB_ESCR1: 2, 3
  418. */
  419. P4_OPCODE(P4_EVENT_RESPONSE) = P4_OPCODE_PACK(0x04, 0x03),
  420. /*
  421. * MSR_P4_FSB_ESCR0: 0, 1
  422. * MSR_P4_FSB_ESCR1: 2, 3
  423. */
  424. P4_OPCODE(P4_EVENT_FRONT_END_EVENT) = P4_OPCODE_PACK(0x08, 0x05),
  425. /*
  426. * MSR_P4_CRU_ESCR2: 12, 13, 16
  427. * MSR_P4_CRU_ESCR3: 14, 15, 17
  428. */
  429. P4_OPCODE(P4_EVENT_EXECUTION_EVENT) = P4_OPCODE_PACK(0x0c, 0x05),
  430. /*
  431. * MSR_P4_CRU_ESCR2: 12, 13, 16
  432. * MSR_P4_CRU_ESCR3: 14, 15, 17
  433. */
  434. P4_OPCODE(P4_EVENT_REPLAY_EVENT) = P4_OPCODE_PACK(0x09, 0x05),
  435. /*
  436. * MSR_P4_CRU_ESCR2: 12, 13, 16
  437. * MSR_P4_CRU_ESCR3: 14, 15, 17
  438. */
  439. P4_OPCODE(P4_EVENT_INSTR_RETIRED) = P4_OPCODE_PACK(0x02, 0x04),
  440. /*
  441. * MSR_P4_CRU_ESCR0: 12, 13, 16
  442. * MSR_P4_CRU_ESCR1: 14, 15, 17
  443. */
  444. P4_OPCODE(P4_EVENT_UOPS_RETIRED) = P4_OPCODE_PACK(0x01, 0x04),
  445. /*
  446. * MSR_P4_CRU_ESCR0: 12, 13, 16
  447. * MSR_P4_CRU_ESCR1: 14, 15, 17
  448. */
  449. P4_OPCODE(P4_EVENT_UOP_TYPE) = P4_OPCODE_PACK(0x02, 0x02),
  450. /*
  451. * MSR_P4_RAT_ESCR0: 12, 13, 16
  452. * MSR_P4_RAT_ESCR1: 14, 15, 17
  453. */
  454. P4_OPCODE(P4_EVENT_BRANCH_RETIRED) = P4_OPCODE_PACK(0x06, 0x05),
  455. /*
  456. * MSR_P4_CRU_ESCR2: 12, 13, 16
  457. * MSR_P4_CRU_ESCR3: 14, 15, 17
  458. */
  459. P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED) = P4_OPCODE_PACK(0x03, 0x04),
  460. /*
  461. * MSR_P4_CRU_ESCR0: 12, 13, 16
  462. * MSR_P4_CRU_ESCR1: 14, 15, 17
  463. */
  464. P4_OPCODE(P4_EVENT_X87_ASSIST) = P4_OPCODE_PACK(0x03, 0x05),
  465. /*
  466. * MSR_P4_CRU_ESCR2: 12, 13, 16
  467. * MSR_P4_CRU_ESCR3: 14, 15, 17
  468. */
  469. P4_OPCODE(P4_EVENT_MACHINE_CLEAR) = P4_OPCODE_PACK(0x02, 0x05),
  470. /*
  471. * MSR_P4_CRU_ESCR2: 12, 13, 16
  472. * MSR_P4_CRU_ESCR3: 14, 15, 17
  473. */
  474. P4_OPCODE(P4_EVENT_INSTR_COMPLETED) = P4_OPCODE_PACK(0x07, 0x04),
  475. /*
  476. * MSR_P4_CRU_ESCR0: 12, 13, 16
  477. * MSR_P4_CRU_ESCR1: 14, 15, 17
  478. */
  479. };
  480. /*
  481. * a caller should use P4_ESCR_EMASK_NAME helper to
  482. * pick the EventMask needed, for example
  483. *
  484. * P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DD)
  485. */
  486. enum P4_ESCR_EMASKS {
  487. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DD, 0),
  488. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DB, 1),
  489. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DI, 2),
  490. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BD, 3),
  491. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BB, 4),
  492. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BI, 5),
  493. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, ID, 6),
  494. P4_GEN_ESCR_EMASK(P4_EVENT_BPU_FETCH_REQUEST, TCMISS, 0),
  495. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, HIT, 0),
  496. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, MISS, 1),
  497. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, HIT_UK, 2),
  498. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL, 2),
  499. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_CANCEL, 64K_CONF, 3),
  500. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_COMPLETE, LSC, 0),
  501. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_COMPLETE, SSC, 1),
  502. P4_GEN_ESCR_EMASK(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD, 1),
  503. P4_GEN_ESCR_EMASK(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST, 1),
  504. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, NO_STA, 1),
  505. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, NO_STD, 3),
  506. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA, 4),
  507. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR, 5),
  508. P4_GEN_ESCR_EMASK(P4_EVENT_PAGE_WALK_TYPE, DTMISS, 0),
  509. P4_GEN_ESCR_EMASK(P4_EVENT_PAGE_WALK_TYPE, ITMISS, 1),
  510. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS, 0),
  511. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE, 1),
  512. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM, 2),
  513. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS, 3),
  514. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE, 4),
  515. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM, 5),
  516. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS, 8),
  517. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS, 9),
  518. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS, 10),
  519. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, DEFAULT, 0),
  520. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, ALL_READ, 5),
  521. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE, 6),
  522. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_UC, 7),
  523. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WC, 8),
  524. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WT, 9),
  525. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WP, 10),
  526. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WB, 11),
  527. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, OWN, 13),
  528. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, OTHER, 14),
  529. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, PREFETCH, 15),
  530. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT, 0),
  531. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ, 5),
  532. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE, 6),
  533. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC, 7),
  534. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC, 8),
  535. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT, 9),
  536. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP, 10),
  537. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB, 11),
  538. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN, 13),
  539. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER, 14),
  540. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH, 15),
  541. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV, 0),
  542. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN, 1),
  543. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER, 2),
  544. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV, 3),
  545. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN, 4),
  546. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER, 5),
  547. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0, 0),
  548. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1, 1),
  549. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0, 2),
  550. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1, 3),
  551. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE, 5),
  552. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE, 6),
  553. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE, 7),
  554. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE, 8),
  555. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE, 9),
  556. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE, 10),
  557. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0, 11),
  558. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1, 12),
  559. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2, 13),
  560. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0, 0),
  561. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1, 1),
  562. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0, 2),
  563. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1, 3),
  564. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE, 5),
  565. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE, 6),
  566. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE, 7),
  567. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE, 8),
  568. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE, 9),
  569. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE, 10),
  570. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0, 11),
  571. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1, 12),
  572. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2, 13),
  573. P4_GEN_ESCR_EMASK(P4_EVENT_SSE_INPUT_ASSIST, ALL, 15),
  574. P4_GEN_ESCR_EMASK(P4_EVENT_PACKED_SP_UOP, ALL, 15),
  575. P4_GEN_ESCR_EMASK(P4_EVENT_PACKED_DP_UOP, ALL, 15),
  576. P4_GEN_ESCR_EMASK(P4_EVENT_SCALAR_SP_UOP, ALL, 15),
  577. P4_GEN_ESCR_EMASK(P4_EVENT_SCALAR_DP_UOP, ALL, 15),
  578. P4_GEN_ESCR_EMASK(P4_EVENT_64BIT_MMX_UOP, ALL, 15),
  579. P4_GEN_ESCR_EMASK(P4_EVENT_128BIT_MMX_UOP, ALL, 15),
  580. P4_GEN_ESCR_EMASK(P4_EVENT_X87_FP_UOP, ALL, 15),
  581. P4_GEN_ESCR_EMASK(P4_EVENT_TC_MISC, FLUSH, 4),
  582. P4_GEN_ESCR_EMASK(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING, 0),
  583. P4_GEN_ESCR_EMASK(P4_EVENT_TC_MS_XFER, CISC, 0),
  584. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD, 0),
  585. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER, 1),
  586. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM, 2),
  587. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL, 1),
  588. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL, 2),
  589. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN, 3),
  590. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT, 4),
  591. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL, 1),
  592. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, CALL, 2),
  593. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN, 3),
  594. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT, 4),
  595. P4_GEN_ESCR_EMASK(P4_EVENT_RESOURCE_STALL, SBFULL, 5),
  596. P4_GEN_ESCR_EMASK(P4_EVENT_WC_BUFFER, WCB_EVICTS, 0),
  597. P4_GEN_ESCR_EMASK(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS, 1),
  598. P4_GEN_ESCR_EMASK(P4_EVENT_FRONT_END_EVENT, NBOGUS, 0),
  599. P4_GEN_ESCR_EMASK(P4_EVENT_FRONT_END_EVENT, BOGUS, 1),
  600. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS0, 0),
  601. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS1, 1),
  602. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS2, 2),
  603. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS3, 3),
  604. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS0, 4),
  605. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS1, 5),
  606. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS2, 6),
  607. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS3, 7),
  608. P4_GEN_ESCR_EMASK(P4_EVENT_REPLAY_EVENT, NBOGUS, 0),
  609. P4_GEN_ESCR_EMASK(P4_EVENT_REPLAY_EVENT, BOGUS, 1),
  610. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG, 0),
  611. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, NBOGUSTAG, 1),
  612. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, BOGUSNTAG, 2),
  613. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, BOGUSTAG, 3),
  614. P4_GEN_ESCR_EMASK(P4_EVENT_UOPS_RETIRED, NBOGUS, 0),
  615. P4_GEN_ESCR_EMASK(P4_EVENT_UOPS_RETIRED, BOGUS, 1),
  616. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_TYPE, TAGLOADS, 1),
  617. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_TYPE, TAGSTORES, 2),
  618. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMNP, 0),
  619. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMNM, 1),
  620. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMTP, 2),
  621. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMTM, 3),
  622. P4_GEN_ESCR_EMASK(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS, 0),
  623. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, FPSU, 0),
  624. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, FPSO, 1),
  625. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, POAO, 2),
  626. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, POAU, 3),
  627. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, PREA, 4),
  628. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, CLEAR, 0),
  629. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, MOCLEAR, 1),
  630. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, SMCLEAR, 2),
  631. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_COMPLETED, NBOGUS, 0),
  632. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_COMPLETED, BOGUS, 1),
  633. };
  634. /*
  635. * P4 PEBS specifics (Replay Event only)
  636. *
  637. * Format (bits):
  638. * 0-6: metric from P4_PEBS_METRIC enum
  639. * 7 : reserved
  640. * 8 : reserved
  641. * 9-11 : reserved
  642. *
  643. * Note we have UOP and PEBS bits reserved for now
  644. * just in case if we will need them once
  645. */
  646. #define P4_PEBS_CONFIG_ENABLE (1 << 7)
  647. #define P4_PEBS_CONFIG_UOP_TAG (1 << 8)
  648. #define P4_PEBS_CONFIG_METRIC_MASK 0x3f
  649. #define P4_PEBS_CONFIG_MASK 0xff
  650. /*
  651. * mem: Only counters MSR_IQ_COUNTER4 (16) and
  652. * MSR_IQ_COUNTER5 (17) are allowed for PEBS sampling
  653. */
  654. #define P4_PEBS_ENABLE 0x02000000U
  655. #define P4_PEBS_ENABLE_UOP_TAG 0x01000000U
  656. #define p4_config_unpack_metric(v) (((u64)(v)) & P4_PEBS_CONFIG_METRIC_MASK)
  657. #define p4_config_unpack_pebs(v) (((u64)(v)) & P4_PEBS_CONFIG_MASK)
  658. #define p4_config_pebs_has(v, mask) (p4_config_unpack_pebs(v) & (mask))
  659. enum P4_PEBS_METRIC {
  660. P4_PEBS_METRIC__none,
  661. P4_PEBS_METRIC__1stl_cache_load_miss_retired,
  662. P4_PEBS_METRIC__2ndl_cache_load_miss_retired,
  663. P4_PEBS_METRIC__dtlb_load_miss_retired,
  664. P4_PEBS_METRIC__dtlb_store_miss_retired,
  665. P4_PEBS_METRIC__dtlb_all_miss_retired,
  666. P4_PEBS_METRIC__tagged_mispred_branch,
  667. P4_PEBS_METRIC__mob_load_replay_retired,
  668. P4_PEBS_METRIC__split_load_retired,
  669. P4_PEBS_METRIC__split_store_retired,
  670. P4_PEBS_METRIC__max
  671. };
  672. #endif /* PERF_EVENT_P4_H */