sstep.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <asm/sstep.h>
  15. #include <asm/processor.h>
  16. #include <asm/uaccess.h>
  17. #include <asm/cputable.h>
  18. extern char system_call_common[];
  19. #ifdef CONFIG_PPC64
  20. /* Bits in SRR1 that are copied from MSR */
  21. #define MSR_MASK 0xffffffff87c0ffffUL
  22. #else
  23. #define MSR_MASK 0x87c0ffff
  24. #endif
  25. /* Bits in XER */
  26. #define XER_SO 0x80000000U
  27. #define XER_OV 0x40000000U
  28. #define XER_CA 0x20000000U
  29. /*
  30. * Functions in ldstfp.S
  31. */
  32. extern int do_lfs(int rn, unsigned long ea);
  33. extern int do_lfd(int rn, unsigned long ea);
  34. extern int do_stfs(int rn, unsigned long ea);
  35. extern int do_stfd(int rn, unsigned long ea);
  36. extern int do_lvx(int rn, unsigned long ea);
  37. extern int do_stvx(int rn, unsigned long ea);
  38. extern int do_lxvd2x(int rn, unsigned long ea);
  39. extern int do_stxvd2x(int rn, unsigned long ea);
  40. /*
  41. * Determine whether a conditional branch instruction would branch.
  42. */
  43. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  44. {
  45. unsigned int bo = (instr >> 21) & 0x1f;
  46. unsigned int bi;
  47. if ((bo & 4) == 0) {
  48. /* decrement counter */
  49. --regs->ctr;
  50. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  51. return 0;
  52. }
  53. if ((bo & 0x10) == 0) {
  54. /* check bit from CR */
  55. bi = (instr >> 16) & 0x1f;
  56. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  57. return 0;
  58. }
  59. return 1;
  60. }
  61. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  62. {
  63. if (!user_mode(regs))
  64. return 1;
  65. return __access_ok(ea, nb, USER_DS);
  66. }
  67. /*
  68. * Calculate effective address for a D-form instruction
  69. */
  70. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  71. {
  72. int ra;
  73. unsigned long ea;
  74. ra = (instr >> 16) & 0x1f;
  75. ea = (signed short) instr; /* sign-extend */
  76. if (ra) {
  77. ea += regs->gpr[ra];
  78. if (instr & 0x04000000) /* update forms */
  79. regs->gpr[ra] = ea;
  80. }
  81. #ifdef __powerpc64__
  82. if (!(regs->msr & MSR_SF))
  83. ea &= 0xffffffffUL;
  84. #endif
  85. return ea;
  86. }
  87. #ifdef __powerpc64__
  88. /*
  89. * Calculate effective address for a DS-form instruction
  90. */
  91. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  92. {
  93. int ra;
  94. unsigned long ea;
  95. ra = (instr >> 16) & 0x1f;
  96. ea = (signed short) (instr & ~3); /* sign-extend */
  97. if (ra) {
  98. ea += regs->gpr[ra];
  99. if ((instr & 3) == 1) /* update forms */
  100. regs->gpr[ra] = ea;
  101. }
  102. if (!(regs->msr & MSR_SF))
  103. ea &= 0xffffffffUL;
  104. return ea;
  105. }
  106. #endif /* __powerpc64 */
  107. /*
  108. * Calculate effective address for an X-form instruction
  109. */
  110. static unsigned long __kprobes xform_ea(unsigned int instr, struct pt_regs *regs,
  111. int do_update)
  112. {
  113. int ra, rb;
  114. unsigned long ea;
  115. ra = (instr >> 16) & 0x1f;
  116. rb = (instr >> 11) & 0x1f;
  117. ea = regs->gpr[rb];
  118. if (ra) {
  119. ea += regs->gpr[ra];
  120. if (do_update) /* update forms */
  121. regs->gpr[ra] = ea;
  122. }
  123. #ifdef __powerpc64__
  124. if (!(regs->msr & MSR_SF))
  125. ea &= 0xffffffffUL;
  126. #endif
  127. return ea;
  128. }
  129. /*
  130. * Return the largest power of 2, not greater than sizeof(unsigned long),
  131. * such that x is a multiple of it.
  132. */
  133. static inline unsigned long max_align(unsigned long x)
  134. {
  135. x |= sizeof(unsigned long);
  136. return x & -x; /* isolates rightmost bit */
  137. }
  138. static inline unsigned long byterev_2(unsigned long x)
  139. {
  140. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  141. }
  142. static inline unsigned long byterev_4(unsigned long x)
  143. {
  144. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  145. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  146. }
  147. #ifdef __powerpc64__
  148. static inline unsigned long byterev_8(unsigned long x)
  149. {
  150. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  151. }
  152. #endif
  153. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  154. int nb)
  155. {
  156. int err = 0;
  157. unsigned long x = 0;
  158. switch (nb) {
  159. case 1:
  160. err = __get_user(x, (unsigned char __user *) ea);
  161. break;
  162. case 2:
  163. err = __get_user(x, (unsigned short __user *) ea);
  164. break;
  165. case 4:
  166. err = __get_user(x, (unsigned int __user *) ea);
  167. break;
  168. #ifdef __powerpc64__
  169. case 8:
  170. err = __get_user(x, (unsigned long __user *) ea);
  171. break;
  172. #endif
  173. }
  174. if (!err)
  175. *dest = x;
  176. return err;
  177. }
  178. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  179. int nb, struct pt_regs *regs)
  180. {
  181. int err;
  182. unsigned long x, b, c;
  183. /* unaligned, do this in pieces */
  184. x = 0;
  185. for (; nb > 0; nb -= c) {
  186. c = max_align(ea);
  187. if (c > nb)
  188. c = max_align(nb);
  189. err = read_mem_aligned(&b, ea, c);
  190. if (err)
  191. return err;
  192. x = (x << (8 * c)) + b;
  193. ea += c;
  194. }
  195. *dest = x;
  196. return 0;
  197. }
  198. /*
  199. * Read memory at address ea for nb bytes, return 0 for success
  200. * or -EFAULT if an error occurred.
  201. */
  202. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  203. struct pt_regs *regs)
  204. {
  205. if (!address_ok(regs, ea, nb))
  206. return -EFAULT;
  207. if ((ea & (nb - 1)) == 0)
  208. return read_mem_aligned(dest, ea, nb);
  209. return read_mem_unaligned(dest, ea, nb, regs);
  210. }
  211. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  212. int nb)
  213. {
  214. int err = 0;
  215. switch (nb) {
  216. case 1:
  217. err = __put_user(val, (unsigned char __user *) ea);
  218. break;
  219. case 2:
  220. err = __put_user(val, (unsigned short __user *) ea);
  221. break;
  222. case 4:
  223. err = __put_user(val, (unsigned int __user *) ea);
  224. break;
  225. #ifdef __powerpc64__
  226. case 8:
  227. err = __put_user(val, (unsigned long __user *) ea);
  228. break;
  229. #endif
  230. }
  231. return err;
  232. }
  233. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  234. int nb, struct pt_regs *regs)
  235. {
  236. int err;
  237. unsigned long c;
  238. /* unaligned or little-endian, do this in pieces */
  239. for (; nb > 0; nb -= c) {
  240. c = max_align(ea);
  241. if (c > nb)
  242. c = max_align(nb);
  243. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  244. if (err)
  245. return err;
  246. ++ea;
  247. }
  248. return 0;
  249. }
  250. /*
  251. * Write memory at address ea for nb bytes, return 0 for success
  252. * or -EFAULT if an error occurred.
  253. */
  254. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  255. struct pt_regs *regs)
  256. {
  257. if (!address_ok(regs, ea, nb))
  258. return -EFAULT;
  259. if ((ea & (nb - 1)) == 0)
  260. return write_mem_aligned(val, ea, nb);
  261. return write_mem_unaligned(val, ea, nb, regs);
  262. }
  263. /*
  264. * Check the address and alignment, and call func to do the actual
  265. * load or store.
  266. */
  267. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  268. unsigned long ea, int nb,
  269. struct pt_regs *regs)
  270. {
  271. int err;
  272. unsigned long val[sizeof(double) / sizeof(long)];
  273. unsigned long ptr;
  274. if (!address_ok(regs, ea, nb))
  275. return -EFAULT;
  276. if ((ea & 3) == 0)
  277. return (*func)(rn, ea);
  278. ptr = (unsigned long) &val[0];
  279. if (sizeof(unsigned long) == 8 || nb == 4) {
  280. err = read_mem_unaligned(&val[0], ea, nb, regs);
  281. ptr += sizeof(unsigned long) - nb;
  282. } else {
  283. /* reading a double on 32-bit */
  284. err = read_mem_unaligned(&val[0], ea, 4, regs);
  285. if (!err)
  286. err = read_mem_unaligned(&val[1], ea + 4, 4, regs);
  287. }
  288. if (err)
  289. return err;
  290. return (*func)(rn, ptr);
  291. }
  292. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  293. unsigned long ea, int nb,
  294. struct pt_regs *regs)
  295. {
  296. int err;
  297. unsigned long val[sizeof(double) / sizeof(long)];
  298. unsigned long ptr;
  299. if (!address_ok(regs, ea, nb))
  300. return -EFAULT;
  301. if ((ea & 3) == 0)
  302. return (*func)(rn, ea);
  303. ptr = (unsigned long) &val[0];
  304. if (sizeof(unsigned long) == 8 || nb == 4) {
  305. ptr += sizeof(unsigned long) - nb;
  306. err = (*func)(rn, ptr);
  307. if (err)
  308. return err;
  309. err = write_mem_unaligned(val[0], ea, nb, regs);
  310. } else {
  311. /* writing a double on 32-bit */
  312. err = (*func)(rn, ptr);
  313. if (err)
  314. return err;
  315. err = write_mem_unaligned(val[0], ea, 4, regs);
  316. if (!err)
  317. err = write_mem_unaligned(val[1], ea + 4, 4, regs);
  318. }
  319. return err;
  320. }
  321. #ifdef CONFIG_ALTIVEC
  322. /* For Altivec/VMX, no need to worry about alignment */
  323. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  324. unsigned long ea, struct pt_regs *regs)
  325. {
  326. if (!address_ok(regs, ea & ~0xfUL, 16))
  327. return -EFAULT;
  328. return (*func)(rn, ea);
  329. }
  330. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  331. unsigned long ea, struct pt_regs *regs)
  332. {
  333. if (!address_ok(regs, ea & ~0xfUL, 16))
  334. return -EFAULT;
  335. return (*func)(rn, ea);
  336. }
  337. #endif /* CONFIG_ALTIVEC */
  338. #ifdef CONFIG_VSX
  339. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  340. unsigned long ea, struct pt_regs *regs)
  341. {
  342. int err;
  343. unsigned long val[2];
  344. if (!address_ok(regs, ea, 16))
  345. return -EFAULT;
  346. if ((ea & 3) == 0)
  347. return (*func)(rn, ea);
  348. err = read_mem_unaligned(&val[0], ea, 8, regs);
  349. if (!err)
  350. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  351. if (!err)
  352. err = (*func)(rn, (unsigned long) &val[0]);
  353. return err;
  354. }
  355. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  356. unsigned long ea, struct pt_regs *regs)
  357. {
  358. int err;
  359. unsigned long val[2];
  360. if (!address_ok(regs, ea, 16))
  361. return -EFAULT;
  362. if ((ea & 3) == 0)
  363. return (*func)(rn, ea);
  364. err = (*func)(rn, (unsigned long) &val[0]);
  365. if (err)
  366. return err;
  367. err = write_mem_unaligned(val[0], ea, 8, regs);
  368. if (!err)
  369. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  370. return err;
  371. }
  372. #endif /* CONFIG_VSX */
  373. #define __put_user_asmx(x, addr, err, op, cr) \
  374. __asm__ __volatile__( \
  375. "1: " op " %2,0,%3\n" \
  376. " mfcr %1\n" \
  377. "2:\n" \
  378. ".section .fixup,\"ax\"\n" \
  379. "3: li %0,%4\n" \
  380. " b 2b\n" \
  381. ".previous\n" \
  382. ".section __ex_table,\"a\"\n" \
  383. PPC_LONG_ALIGN "\n" \
  384. PPC_LONG "1b,3b\n" \
  385. ".previous" \
  386. : "=r" (err), "=r" (cr) \
  387. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  388. #define __get_user_asmx(x, addr, err, op) \
  389. __asm__ __volatile__( \
  390. "1: "op" %1,0,%2\n" \
  391. "2:\n" \
  392. ".section .fixup,\"ax\"\n" \
  393. "3: li %0,%3\n" \
  394. " b 2b\n" \
  395. ".previous\n" \
  396. ".section __ex_table,\"a\"\n" \
  397. PPC_LONG_ALIGN "\n" \
  398. PPC_LONG "1b,3b\n" \
  399. ".previous" \
  400. : "=r" (err), "=r" (x) \
  401. : "r" (addr), "i" (-EFAULT), "0" (err))
  402. #define __cacheop_user_asmx(addr, err, op) \
  403. __asm__ __volatile__( \
  404. "1: "op" 0,%1\n" \
  405. "2:\n" \
  406. ".section .fixup,\"ax\"\n" \
  407. "3: li %0,%3\n" \
  408. " b 2b\n" \
  409. ".previous\n" \
  410. ".section __ex_table,\"a\"\n" \
  411. PPC_LONG_ALIGN "\n" \
  412. PPC_LONG "1b,3b\n" \
  413. ".previous" \
  414. : "=r" (err) \
  415. : "r" (addr), "i" (-EFAULT), "0" (err))
  416. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  417. {
  418. long val = regs->gpr[rd];
  419. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  420. #ifdef __powerpc64__
  421. if (!(regs->msr & MSR_SF))
  422. val = (int) val;
  423. #endif
  424. if (val < 0)
  425. regs->ccr |= 0x80000000;
  426. else if (val > 0)
  427. regs->ccr |= 0x40000000;
  428. else
  429. regs->ccr |= 0x20000000;
  430. }
  431. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  432. unsigned long val1, unsigned long val2,
  433. unsigned long carry_in)
  434. {
  435. unsigned long val = val1 + val2;
  436. if (carry_in)
  437. ++val;
  438. regs->gpr[rd] = val;
  439. #ifdef __powerpc64__
  440. if (!(regs->msr & MSR_SF)) {
  441. val = (unsigned int) val;
  442. val1 = (unsigned int) val1;
  443. }
  444. #endif
  445. if (val < val1 || (carry_in && val == val1))
  446. regs->xer |= XER_CA;
  447. else
  448. regs->xer &= ~XER_CA;
  449. }
  450. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  451. int crfld)
  452. {
  453. unsigned int crval, shift;
  454. crval = (regs->xer >> 31) & 1; /* get SO bit */
  455. if (v1 < v2)
  456. crval |= 8;
  457. else if (v1 > v2)
  458. crval |= 4;
  459. else
  460. crval |= 2;
  461. shift = (7 - crfld) * 4;
  462. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  463. }
  464. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  465. unsigned long v2, int crfld)
  466. {
  467. unsigned int crval, shift;
  468. crval = (regs->xer >> 31) & 1; /* get SO bit */
  469. if (v1 < v2)
  470. crval |= 8;
  471. else if (v1 > v2)
  472. crval |= 4;
  473. else
  474. crval |= 2;
  475. shift = (7 - crfld) * 4;
  476. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  477. }
  478. /*
  479. * Elements of 32-bit rotate and mask instructions.
  480. */
  481. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  482. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  483. #ifdef __powerpc64__
  484. #define MASK64_L(mb) (~0UL >> (mb))
  485. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  486. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  487. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  488. #else
  489. #define DATA32(x) (x)
  490. #endif
  491. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  492. /*
  493. * Emulate instructions that cause a transfer of control,
  494. * loads and stores, and a few other instructions.
  495. * Returns 1 if the step was emulated, 0 if not,
  496. * or -1 if the instruction is one that should not be stepped,
  497. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  498. */
  499. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  500. {
  501. unsigned int opcode, ra, rb, rd, spr, u;
  502. unsigned long int imm;
  503. unsigned long int val, val2;
  504. unsigned long int ea;
  505. unsigned int cr, mb, me, sh;
  506. int err;
  507. unsigned long old_ra;
  508. long ival;
  509. opcode = instr >> 26;
  510. switch (opcode) {
  511. case 16: /* bc */
  512. imm = (signed short)(instr & 0xfffc);
  513. if ((instr & 2) == 0)
  514. imm += regs->nip;
  515. regs->nip += 4;
  516. if ((regs->msr & MSR_SF) == 0)
  517. regs->nip &= 0xffffffffUL;
  518. if (instr & 1)
  519. regs->link = regs->nip;
  520. if (branch_taken(instr, regs))
  521. regs->nip = imm;
  522. return 1;
  523. #ifdef CONFIG_PPC64
  524. case 17: /* sc */
  525. /*
  526. * N.B. this uses knowledge about how the syscall
  527. * entry code works. If that is changed, this will
  528. * need to be changed also.
  529. */
  530. if (regs->gpr[0] == 0x1ebe &&
  531. cpu_has_feature(CPU_FTR_REAL_LE)) {
  532. regs->msr ^= MSR_LE;
  533. goto instr_done;
  534. }
  535. regs->gpr[9] = regs->gpr[13];
  536. regs->gpr[10] = MSR_KERNEL;
  537. regs->gpr[11] = regs->nip + 4;
  538. regs->gpr[12] = regs->msr & MSR_MASK;
  539. regs->gpr[13] = (unsigned long) get_paca();
  540. regs->nip = (unsigned long) &system_call_common;
  541. regs->msr = MSR_KERNEL;
  542. return 1;
  543. #endif
  544. case 18: /* b */
  545. imm = instr & 0x03fffffc;
  546. if (imm & 0x02000000)
  547. imm -= 0x04000000;
  548. if ((instr & 2) == 0)
  549. imm += regs->nip;
  550. if (instr & 1) {
  551. regs->link = regs->nip + 4;
  552. if ((regs->msr & MSR_SF) == 0)
  553. regs->link &= 0xffffffffUL;
  554. }
  555. if ((regs->msr & MSR_SF) == 0)
  556. imm &= 0xffffffffUL;
  557. regs->nip = imm;
  558. return 1;
  559. case 19:
  560. switch ((instr >> 1) & 0x3ff) {
  561. case 16: /* bclr */
  562. case 528: /* bcctr */
  563. imm = (instr & 0x400)? regs->ctr: regs->link;
  564. regs->nip += 4;
  565. if ((regs->msr & MSR_SF) == 0) {
  566. regs->nip &= 0xffffffffUL;
  567. imm &= 0xffffffffUL;
  568. }
  569. if (instr & 1)
  570. regs->link = regs->nip;
  571. if (branch_taken(instr, regs))
  572. regs->nip = imm;
  573. return 1;
  574. case 18: /* rfid, scary */
  575. return -1;
  576. case 150: /* isync */
  577. isync();
  578. goto instr_done;
  579. case 33: /* crnor */
  580. case 129: /* crandc */
  581. case 193: /* crxor */
  582. case 225: /* crnand */
  583. case 257: /* crand */
  584. case 289: /* creqv */
  585. case 417: /* crorc */
  586. case 449: /* cror */
  587. ra = (instr >> 16) & 0x1f;
  588. rb = (instr >> 11) & 0x1f;
  589. rd = (instr >> 21) & 0x1f;
  590. ra = (regs->ccr >> (31 - ra)) & 1;
  591. rb = (regs->ccr >> (31 - rb)) & 1;
  592. val = (instr >> (6 + ra * 2 + rb)) & 1;
  593. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  594. (val << (31 - rd));
  595. goto instr_done;
  596. }
  597. break;
  598. case 31:
  599. switch ((instr >> 1) & 0x3ff) {
  600. case 598: /* sync */
  601. #ifdef __powerpc64__
  602. switch ((instr >> 21) & 3) {
  603. case 1: /* lwsync */
  604. asm volatile("lwsync" : : : "memory");
  605. goto instr_done;
  606. case 2: /* ptesync */
  607. asm volatile("ptesync" : : : "memory");
  608. goto instr_done;
  609. }
  610. #endif
  611. mb();
  612. goto instr_done;
  613. case 854: /* eieio */
  614. eieio();
  615. goto instr_done;
  616. }
  617. break;
  618. }
  619. /* Following cases refer to regs->gpr[], so we need all regs */
  620. if (!FULL_REGS(regs))
  621. return 0;
  622. rd = (instr >> 21) & 0x1f;
  623. ra = (instr >> 16) & 0x1f;
  624. rb = (instr >> 11) & 0x1f;
  625. switch (opcode) {
  626. case 7: /* mulli */
  627. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  628. goto instr_done;
  629. case 8: /* subfic */
  630. imm = (short) instr;
  631. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  632. goto instr_done;
  633. case 10: /* cmpli */
  634. imm = (unsigned short) instr;
  635. val = regs->gpr[ra];
  636. #ifdef __powerpc64__
  637. if ((rd & 1) == 0)
  638. val = (unsigned int) val;
  639. #endif
  640. do_cmp_unsigned(regs, val, imm, rd >> 2);
  641. goto instr_done;
  642. case 11: /* cmpi */
  643. imm = (short) instr;
  644. val = regs->gpr[ra];
  645. #ifdef __powerpc64__
  646. if ((rd & 1) == 0)
  647. val = (int) val;
  648. #endif
  649. do_cmp_signed(regs, val, imm, rd >> 2);
  650. goto instr_done;
  651. case 12: /* addic */
  652. imm = (short) instr;
  653. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  654. goto instr_done;
  655. case 13: /* addic. */
  656. imm = (short) instr;
  657. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  658. set_cr0(regs, rd);
  659. goto instr_done;
  660. case 14: /* addi */
  661. imm = (short) instr;
  662. if (ra)
  663. imm += regs->gpr[ra];
  664. regs->gpr[rd] = imm;
  665. goto instr_done;
  666. case 15: /* addis */
  667. imm = ((short) instr) << 16;
  668. if (ra)
  669. imm += regs->gpr[ra];
  670. regs->gpr[rd] = imm;
  671. goto instr_done;
  672. case 20: /* rlwimi */
  673. mb = (instr >> 6) & 0x1f;
  674. me = (instr >> 1) & 0x1f;
  675. val = DATA32(regs->gpr[rd]);
  676. imm = MASK32(mb, me);
  677. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  678. goto logical_done;
  679. case 21: /* rlwinm */
  680. mb = (instr >> 6) & 0x1f;
  681. me = (instr >> 1) & 0x1f;
  682. val = DATA32(regs->gpr[rd]);
  683. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  684. goto logical_done;
  685. case 23: /* rlwnm */
  686. mb = (instr >> 6) & 0x1f;
  687. me = (instr >> 1) & 0x1f;
  688. rb = regs->gpr[rb] & 0x1f;
  689. val = DATA32(regs->gpr[rd]);
  690. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  691. goto logical_done;
  692. case 24: /* ori */
  693. imm = (unsigned short) instr;
  694. regs->gpr[ra] = regs->gpr[rd] | imm;
  695. goto instr_done;
  696. case 25: /* oris */
  697. imm = (unsigned short) instr;
  698. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  699. goto instr_done;
  700. case 26: /* xori */
  701. imm = (unsigned short) instr;
  702. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  703. goto instr_done;
  704. case 27: /* xoris */
  705. imm = (unsigned short) instr;
  706. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  707. goto instr_done;
  708. case 28: /* andi. */
  709. imm = (unsigned short) instr;
  710. regs->gpr[ra] = regs->gpr[rd] & imm;
  711. set_cr0(regs, ra);
  712. goto instr_done;
  713. case 29: /* andis. */
  714. imm = (unsigned short) instr;
  715. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  716. set_cr0(regs, ra);
  717. goto instr_done;
  718. #ifdef __powerpc64__
  719. case 30: /* rld* */
  720. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  721. val = regs->gpr[rd];
  722. if ((instr & 0x10) == 0) {
  723. sh = rb | ((instr & 2) << 4);
  724. val = ROTATE(val, sh);
  725. switch ((instr >> 2) & 3) {
  726. case 0: /* rldicl */
  727. regs->gpr[ra] = val & MASK64_L(mb);
  728. goto logical_done;
  729. case 1: /* rldicr */
  730. regs->gpr[ra] = val & MASK64_R(mb);
  731. goto logical_done;
  732. case 2: /* rldic */
  733. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  734. goto logical_done;
  735. case 3: /* rldimi */
  736. imm = MASK64(mb, 63 - sh);
  737. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  738. (val & imm);
  739. goto logical_done;
  740. }
  741. } else {
  742. sh = regs->gpr[rb] & 0x3f;
  743. val = ROTATE(val, sh);
  744. switch ((instr >> 1) & 7) {
  745. case 0: /* rldcl */
  746. regs->gpr[ra] = val & MASK64_L(mb);
  747. goto logical_done;
  748. case 1: /* rldcr */
  749. regs->gpr[ra] = val & MASK64_R(mb);
  750. goto logical_done;
  751. }
  752. }
  753. #endif
  754. case 31:
  755. switch ((instr >> 1) & 0x3ff) {
  756. case 83: /* mfmsr */
  757. if (regs->msr & MSR_PR)
  758. break;
  759. regs->gpr[rd] = regs->msr & MSR_MASK;
  760. goto instr_done;
  761. case 146: /* mtmsr */
  762. if (regs->msr & MSR_PR)
  763. break;
  764. imm = regs->gpr[rd];
  765. if ((imm & MSR_RI) == 0)
  766. /* can't step mtmsr that would clear MSR_RI */
  767. return -1;
  768. regs->msr = imm;
  769. goto instr_done;
  770. #ifdef CONFIG_PPC64
  771. case 178: /* mtmsrd */
  772. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  773. /* mtmsrd doesn't change MSR_HV and MSR_ME */
  774. if (regs->msr & MSR_PR)
  775. break;
  776. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffefffUL;
  777. imm = (regs->msr & MSR_MASK & ~imm)
  778. | (regs->gpr[rd] & imm);
  779. if ((imm & MSR_RI) == 0)
  780. /* can't step mtmsrd that would clear MSR_RI */
  781. return -1;
  782. regs->msr = imm;
  783. goto instr_done;
  784. #endif
  785. case 19: /* mfcr */
  786. regs->gpr[rd] = regs->ccr;
  787. regs->gpr[rd] &= 0xffffffffUL;
  788. goto instr_done;
  789. case 144: /* mtcrf */
  790. imm = 0xf0000000UL;
  791. val = regs->gpr[rd];
  792. for (sh = 0; sh < 8; ++sh) {
  793. if (instr & (0x80000 >> sh))
  794. regs->ccr = (regs->ccr & ~imm) |
  795. (val & imm);
  796. imm >>= 4;
  797. }
  798. goto instr_done;
  799. case 339: /* mfspr */
  800. spr = (instr >> 11) & 0x3ff;
  801. switch (spr) {
  802. case 0x20: /* mfxer */
  803. regs->gpr[rd] = regs->xer;
  804. regs->gpr[rd] &= 0xffffffffUL;
  805. goto instr_done;
  806. case 0x100: /* mflr */
  807. regs->gpr[rd] = regs->link;
  808. goto instr_done;
  809. case 0x120: /* mfctr */
  810. regs->gpr[rd] = regs->ctr;
  811. goto instr_done;
  812. }
  813. break;
  814. case 467: /* mtspr */
  815. spr = (instr >> 11) & 0x3ff;
  816. switch (spr) {
  817. case 0x20: /* mtxer */
  818. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  819. goto instr_done;
  820. case 0x100: /* mtlr */
  821. regs->link = regs->gpr[rd];
  822. goto instr_done;
  823. case 0x120: /* mtctr */
  824. regs->ctr = regs->gpr[rd];
  825. goto instr_done;
  826. }
  827. break;
  828. /*
  829. * Compare instructions
  830. */
  831. case 0: /* cmp */
  832. val = regs->gpr[ra];
  833. val2 = regs->gpr[rb];
  834. #ifdef __powerpc64__
  835. if ((rd & 1) == 0) {
  836. /* word (32-bit) compare */
  837. val = (int) val;
  838. val2 = (int) val2;
  839. }
  840. #endif
  841. do_cmp_signed(regs, val, val2, rd >> 2);
  842. goto instr_done;
  843. case 32: /* cmpl */
  844. val = regs->gpr[ra];
  845. val2 = regs->gpr[rb];
  846. #ifdef __powerpc64__
  847. if ((rd & 1) == 0) {
  848. /* word (32-bit) compare */
  849. val = (unsigned int) val;
  850. val2 = (unsigned int) val2;
  851. }
  852. #endif
  853. do_cmp_unsigned(regs, val, val2, rd >> 2);
  854. goto instr_done;
  855. /*
  856. * Arithmetic instructions
  857. */
  858. case 8: /* subfc */
  859. add_with_carry(regs, rd, ~regs->gpr[ra],
  860. regs->gpr[rb], 1);
  861. goto arith_done;
  862. #ifdef __powerpc64__
  863. case 9: /* mulhdu */
  864. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  865. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  866. goto arith_done;
  867. #endif
  868. case 10: /* addc */
  869. add_with_carry(regs, rd, regs->gpr[ra],
  870. regs->gpr[rb], 0);
  871. goto arith_done;
  872. case 11: /* mulhwu */
  873. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  874. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  875. goto arith_done;
  876. case 40: /* subf */
  877. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  878. goto arith_done;
  879. #ifdef __powerpc64__
  880. case 73: /* mulhd */
  881. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  882. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  883. goto arith_done;
  884. #endif
  885. case 75: /* mulhw */
  886. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  887. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  888. goto arith_done;
  889. case 104: /* neg */
  890. regs->gpr[rd] = -regs->gpr[ra];
  891. goto arith_done;
  892. case 136: /* subfe */
  893. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  894. regs->xer & XER_CA);
  895. goto arith_done;
  896. case 138: /* adde */
  897. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  898. regs->xer & XER_CA);
  899. goto arith_done;
  900. case 200: /* subfze */
  901. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  902. regs->xer & XER_CA);
  903. goto arith_done;
  904. case 202: /* addze */
  905. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  906. regs->xer & XER_CA);
  907. goto arith_done;
  908. case 232: /* subfme */
  909. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  910. regs->xer & XER_CA);
  911. goto arith_done;
  912. #ifdef __powerpc64__
  913. case 233: /* mulld */
  914. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  915. goto arith_done;
  916. #endif
  917. case 234: /* addme */
  918. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  919. regs->xer & XER_CA);
  920. goto arith_done;
  921. case 235: /* mullw */
  922. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  923. (unsigned int) regs->gpr[rb];
  924. goto arith_done;
  925. case 266: /* add */
  926. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  927. goto arith_done;
  928. #ifdef __powerpc64__
  929. case 457: /* divdu */
  930. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  931. goto arith_done;
  932. #endif
  933. case 459: /* divwu */
  934. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  935. (unsigned int) regs->gpr[rb];
  936. goto arith_done;
  937. #ifdef __powerpc64__
  938. case 489: /* divd */
  939. regs->gpr[rd] = (long int) regs->gpr[ra] /
  940. (long int) regs->gpr[rb];
  941. goto arith_done;
  942. #endif
  943. case 491: /* divw */
  944. regs->gpr[rd] = (int) regs->gpr[ra] /
  945. (int) regs->gpr[rb];
  946. goto arith_done;
  947. /*
  948. * Logical instructions
  949. */
  950. case 26: /* cntlzw */
  951. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  952. "r" (regs->gpr[rd]));
  953. goto logical_done;
  954. #ifdef __powerpc64__
  955. case 58: /* cntlzd */
  956. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  957. "r" (regs->gpr[rd]));
  958. goto logical_done;
  959. #endif
  960. case 28: /* and */
  961. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  962. goto logical_done;
  963. case 60: /* andc */
  964. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  965. goto logical_done;
  966. case 124: /* nor */
  967. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  968. goto logical_done;
  969. case 284: /* xor */
  970. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  971. goto logical_done;
  972. case 316: /* xor */
  973. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  974. goto logical_done;
  975. case 412: /* orc */
  976. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  977. goto logical_done;
  978. case 444: /* or */
  979. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  980. goto logical_done;
  981. case 476: /* nand */
  982. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  983. goto logical_done;
  984. case 922: /* extsh */
  985. regs->gpr[ra] = (signed short) regs->gpr[rd];
  986. goto logical_done;
  987. case 954: /* extsb */
  988. regs->gpr[ra] = (signed char) regs->gpr[rd];
  989. goto logical_done;
  990. #ifdef __powerpc64__
  991. case 986: /* extsw */
  992. regs->gpr[ra] = (signed int) regs->gpr[rd];
  993. goto logical_done;
  994. #endif
  995. /*
  996. * Shift instructions
  997. */
  998. case 24: /* slw */
  999. sh = regs->gpr[rb] & 0x3f;
  1000. if (sh < 32)
  1001. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1002. else
  1003. regs->gpr[ra] = 0;
  1004. goto logical_done;
  1005. case 536: /* srw */
  1006. sh = regs->gpr[rb] & 0x3f;
  1007. if (sh < 32)
  1008. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1009. else
  1010. regs->gpr[ra] = 0;
  1011. goto logical_done;
  1012. case 792: /* sraw */
  1013. sh = regs->gpr[rb] & 0x3f;
  1014. ival = (signed int) regs->gpr[rd];
  1015. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1016. if (ival < 0 && (sh >= 32 || (ival & ((1 << sh) - 1)) != 0))
  1017. regs->xer |= XER_CA;
  1018. else
  1019. regs->xer &= ~XER_CA;
  1020. goto logical_done;
  1021. case 824: /* srawi */
  1022. sh = rb;
  1023. ival = (signed int) regs->gpr[rd];
  1024. regs->gpr[ra] = ival >> sh;
  1025. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1026. regs->xer |= XER_CA;
  1027. else
  1028. regs->xer &= ~XER_CA;
  1029. goto logical_done;
  1030. #ifdef __powerpc64__
  1031. case 27: /* sld */
  1032. sh = regs->gpr[rd] & 0x7f;
  1033. if (sh < 64)
  1034. regs->gpr[ra] = regs->gpr[rd] << sh;
  1035. else
  1036. regs->gpr[ra] = 0;
  1037. goto logical_done;
  1038. case 539: /* srd */
  1039. sh = regs->gpr[rb] & 0x7f;
  1040. if (sh < 64)
  1041. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1042. else
  1043. regs->gpr[ra] = 0;
  1044. goto logical_done;
  1045. case 794: /* srad */
  1046. sh = regs->gpr[rb] & 0x7f;
  1047. ival = (signed long int) regs->gpr[rd];
  1048. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1049. if (ival < 0 && (sh >= 64 || (ival & ((1 << sh) - 1)) != 0))
  1050. regs->xer |= XER_CA;
  1051. else
  1052. regs->xer &= ~XER_CA;
  1053. goto logical_done;
  1054. case 826: /* sradi with sh_5 = 0 */
  1055. case 827: /* sradi with sh_5 = 1 */
  1056. sh = rb | ((instr & 2) << 4);
  1057. ival = (signed long int) regs->gpr[rd];
  1058. regs->gpr[ra] = ival >> sh;
  1059. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1060. regs->xer |= XER_CA;
  1061. else
  1062. regs->xer &= ~XER_CA;
  1063. goto logical_done;
  1064. #endif /* __powerpc64__ */
  1065. /*
  1066. * Cache instructions
  1067. */
  1068. case 54: /* dcbst */
  1069. ea = xform_ea(instr, regs, 0);
  1070. if (!address_ok(regs, ea, 8))
  1071. return 0;
  1072. err = 0;
  1073. __cacheop_user_asmx(ea, err, "dcbst");
  1074. if (err)
  1075. return 0;
  1076. goto instr_done;
  1077. case 86: /* dcbf */
  1078. ea = xform_ea(instr, regs, 0);
  1079. if (!address_ok(regs, ea, 8))
  1080. return 0;
  1081. err = 0;
  1082. __cacheop_user_asmx(ea, err, "dcbf");
  1083. if (err)
  1084. return 0;
  1085. goto instr_done;
  1086. case 246: /* dcbtst */
  1087. if (rd == 0) {
  1088. ea = xform_ea(instr, regs, 0);
  1089. prefetchw((void *) ea);
  1090. }
  1091. goto instr_done;
  1092. case 278: /* dcbt */
  1093. if (rd == 0) {
  1094. ea = xform_ea(instr, regs, 0);
  1095. prefetch((void *) ea);
  1096. }
  1097. goto instr_done;
  1098. }
  1099. break;
  1100. }
  1101. /*
  1102. * Following cases are for loads and stores, so bail out
  1103. * if we're in little-endian mode.
  1104. */
  1105. if (regs->msr & MSR_LE)
  1106. return 0;
  1107. /*
  1108. * Save register RA in case it's an update form load or store
  1109. * and the access faults.
  1110. */
  1111. old_ra = regs->gpr[ra];
  1112. switch (opcode) {
  1113. case 31:
  1114. u = instr & 0x40;
  1115. switch ((instr >> 1) & 0x3ff) {
  1116. case 20: /* lwarx */
  1117. ea = xform_ea(instr, regs, 0);
  1118. if (ea & 3)
  1119. break; /* can't handle misaligned */
  1120. err = -EFAULT;
  1121. if (!address_ok(regs, ea, 4))
  1122. goto ldst_done;
  1123. err = 0;
  1124. __get_user_asmx(val, ea, err, "lwarx");
  1125. if (!err)
  1126. regs->gpr[rd] = val;
  1127. goto ldst_done;
  1128. case 150: /* stwcx. */
  1129. ea = xform_ea(instr, regs, 0);
  1130. if (ea & 3)
  1131. break; /* can't handle misaligned */
  1132. err = -EFAULT;
  1133. if (!address_ok(regs, ea, 4))
  1134. goto ldst_done;
  1135. err = 0;
  1136. __put_user_asmx(regs->gpr[rd], ea, err, "stwcx.", cr);
  1137. if (!err)
  1138. regs->ccr = (regs->ccr & 0x0fffffff) |
  1139. (cr & 0xe0000000) |
  1140. ((regs->xer >> 3) & 0x10000000);
  1141. goto ldst_done;
  1142. #ifdef __powerpc64__
  1143. case 84: /* ldarx */
  1144. ea = xform_ea(instr, regs, 0);
  1145. if (ea & 7)
  1146. break; /* can't handle misaligned */
  1147. err = -EFAULT;
  1148. if (!address_ok(regs, ea, 8))
  1149. goto ldst_done;
  1150. err = 0;
  1151. __get_user_asmx(val, ea, err, "ldarx");
  1152. if (!err)
  1153. regs->gpr[rd] = val;
  1154. goto ldst_done;
  1155. case 214: /* stdcx. */
  1156. ea = xform_ea(instr, regs, 0);
  1157. if (ea & 7)
  1158. break; /* can't handle misaligned */
  1159. err = -EFAULT;
  1160. if (!address_ok(regs, ea, 8))
  1161. goto ldst_done;
  1162. err = 0;
  1163. __put_user_asmx(regs->gpr[rd], ea, err, "stdcx.", cr);
  1164. if (!err)
  1165. regs->ccr = (regs->ccr & 0x0fffffff) |
  1166. (cr & 0xe0000000) |
  1167. ((regs->xer >> 3) & 0x10000000);
  1168. goto ldst_done;
  1169. case 21: /* ldx */
  1170. case 53: /* ldux */
  1171. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1172. 8, regs);
  1173. goto ldst_done;
  1174. #endif
  1175. case 23: /* lwzx */
  1176. case 55: /* lwzux */
  1177. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1178. 4, regs);
  1179. goto ldst_done;
  1180. case 87: /* lbzx */
  1181. case 119: /* lbzux */
  1182. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1183. 1, regs);
  1184. goto ldst_done;
  1185. #ifdef CONFIG_ALTIVEC
  1186. case 103: /* lvx */
  1187. case 359: /* lvxl */
  1188. if (!(regs->msr & MSR_VEC))
  1189. break;
  1190. ea = xform_ea(instr, regs, 0);
  1191. err = do_vec_load(rd, do_lvx, ea, regs);
  1192. goto ldst_done;
  1193. case 231: /* stvx */
  1194. case 487: /* stvxl */
  1195. if (!(regs->msr & MSR_VEC))
  1196. break;
  1197. ea = xform_ea(instr, regs, 0);
  1198. err = do_vec_store(rd, do_stvx, ea, regs);
  1199. goto ldst_done;
  1200. #endif /* CONFIG_ALTIVEC */
  1201. #ifdef __powerpc64__
  1202. case 149: /* stdx */
  1203. case 181: /* stdux */
  1204. val = regs->gpr[rd];
  1205. err = write_mem(val, xform_ea(instr, regs, u), 8, regs);
  1206. goto ldst_done;
  1207. #endif
  1208. case 151: /* stwx */
  1209. case 183: /* stwux */
  1210. val = regs->gpr[rd];
  1211. err = write_mem(val, xform_ea(instr, regs, u), 4, regs);
  1212. goto ldst_done;
  1213. case 215: /* stbx */
  1214. case 247: /* stbux */
  1215. val = regs->gpr[rd];
  1216. err = write_mem(val, xform_ea(instr, regs, u), 1, regs);
  1217. goto ldst_done;
  1218. case 279: /* lhzx */
  1219. case 311: /* lhzux */
  1220. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1221. 2, regs);
  1222. goto ldst_done;
  1223. #ifdef __powerpc64__
  1224. case 341: /* lwax */
  1225. case 373: /* lwaux */
  1226. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1227. 4, regs);
  1228. if (!err)
  1229. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1230. goto ldst_done;
  1231. #endif
  1232. case 343: /* lhax */
  1233. case 375: /* lhaux */
  1234. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1235. 2, regs);
  1236. if (!err)
  1237. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1238. goto ldst_done;
  1239. case 407: /* sthx */
  1240. case 439: /* sthux */
  1241. val = regs->gpr[rd];
  1242. err = write_mem(val, xform_ea(instr, regs, u), 2, regs);
  1243. goto ldst_done;
  1244. #ifdef __powerpc64__
  1245. case 532: /* ldbrx */
  1246. err = read_mem(&val, xform_ea(instr, regs, 0), 8, regs);
  1247. if (!err)
  1248. regs->gpr[rd] = byterev_8(val);
  1249. goto ldst_done;
  1250. #endif
  1251. case 534: /* lwbrx */
  1252. err = read_mem(&val, xform_ea(instr, regs, 0), 4, regs);
  1253. if (!err)
  1254. regs->gpr[rd] = byterev_4(val);
  1255. goto ldst_done;
  1256. case 535: /* lfsx */
  1257. case 567: /* lfsux */
  1258. if (!(regs->msr & MSR_FP))
  1259. break;
  1260. ea = xform_ea(instr, regs, u);
  1261. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1262. goto ldst_done;
  1263. case 599: /* lfdx */
  1264. case 631: /* lfdux */
  1265. if (!(regs->msr & MSR_FP))
  1266. break;
  1267. ea = xform_ea(instr, regs, u);
  1268. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1269. goto ldst_done;
  1270. case 663: /* stfsx */
  1271. case 695: /* stfsux */
  1272. if (!(regs->msr & MSR_FP))
  1273. break;
  1274. ea = xform_ea(instr, regs, u);
  1275. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1276. goto ldst_done;
  1277. case 727: /* stfdx */
  1278. case 759: /* stfdux */
  1279. if (!(regs->msr & MSR_FP))
  1280. break;
  1281. ea = xform_ea(instr, regs, u);
  1282. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1283. goto ldst_done;
  1284. #ifdef __powerpc64__
  1285. case 660: /* stdbrx */
  1286. val = byterev_8(regs->gpr[rd]);
  1287. err = write_mem(val, xform_ea(instr, regs, 0), 8, regs);
  1288. goto ldst_done;
  1289. #endif
  1290. case 662: /* stwbrx */
  1291. val = byterev_4(regs->gpr[rd]);
  1292. err = write_mem(val, xform_ea(instr, regs, 0), 4, regs);
  1293. goto ldst_done;
  1294. case 790: /* lhbrx */
  1295. err = read_mem(&val, xform_ea(instr, regs, 0), 2, regs);
  1296. if (!err)
  1297. regs->gpr[rd] = byterev_2(val);
  1298. goto ldst_done;
  1299. case 918: /* sthbrx */
  1300. val = byterev_2(regs->gpr[rd]);
  1301. err = write_mem(val, xform_ea(instr, regs, 0), 2, regs);
  1302. goto ldst_done;
  1303. #ifdef CONFIG_VSX
  1304. case 844: /* lxvd2x */
  1305. case 876: /* lxvd2ux */
  1306. if (!(regs->msr & MSR_VSX))
  1307. break;
  1308. rd |= (instr & 1) << 5;
  1309. ea = xform_ea(instr, regs, u);
  1310. err = do_vsx_load(rd, do_lxvd2x, ea, regs);
  1311. goto ldst_done;
  1312. case 972: /* stxvd2x */
  1313. case 1004: /* stxvd2ux */
  1314. if (!(regs->msr & MSR_VSX))
  1315. break;
  1316. rd |= (instr & 1) << 5;
  1317. ea = xform_ea(instr, regs, u);
  1318. err = do_vsx_store(rd, do_stxvd2x, ea, regs);
  1319. goto ldst_done;
  1320. #endif /* CONFIG_VSX */
  1321. }
  1322. break;
  1323. case 32: /* lwz */
  1324. case 33: /* lwzu */
  1325. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 4, regs);
  1326. goto ldst_done;
  1327. case 34: /* lbz */
  1328. case 35: /* lbzu */
  1329. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 1, regs);
  1330. goto ldst_done;
  1331. case 36: /* stw */
  1332. case 37: /* stwu */
  1333. val = regs->gpr[rd];
  1334. err = write_mem(val, dform_ea(instr, regs), 4, regs);
  1335. goto ldst_done;
  1336. case 38: /* stb */
  1337. case 39: /* stbu */
  1338. val = regs->gpr[rd];
  1339. err = write_mem(val, dform_ea(instr, regs), 1, regs);
  1340. goto ldst_done;
  1341. case 40: /* lhz */
  1342. case 41: /* lhzu */
  1343. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1344. goto ldst_done;
  1345. case 42: /* lha */
  1346. case 43: /* lhau */
  1347. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1348. if (!err)
  1349. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1350. goto ldst_done;
  1351. case 44: /* sth */
  1352. case 45: /* sthu */
  1353. val = regs->gpr[rd];
  1354. err = write_mem(val, dform_ea(instr, regs), 2, regs);
  1355. goto ldst_done;
  1356. case 46: /* lmw */
  1357. ra = (instr >> 16) & 0x1f;
  1358. if (ra >= rd)
  1359. break; /* invalid form, ra in range to load */
  1360. ea = dform_ea(instr, regs);
  1361. do {
  1362. err = read_mem(&regs->gpr[rd], ea, 4, regs);
  1363. if (err)
  1364. return 0;
  1365. ea += 4;
  1366. } while (++rd < 32);
  1367. goto instr_done;
  1368. case 47: /* stmw */
  1369. ea = dform_ea(instr, regs);
  1370. do {
  1371. err = write_mem(regs->gpr[rd], ea, 4, regs);
  1372. if (err)
  1373. return 0;
  1374. ea += 4;
  1375. } while (++rd < 32);
  1376. goto instr_done;
  1377. case 48: /* lfs */
  1378. case 49: /* lfsu */
  1379. if (!(regs->msr & MSR_FP))
  1380. break;
  1381. ea = dform_ea(instr, regs);
  1382. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1383. goto ldst_done;
  1384. case 50: /* lfd */
  1385. case 51: /* lfdu */
  1386. if (!(regs->msr & MSR_FP))
  1387. break;
  1388. ea = dform_ea(instr, regs);
  1389. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1390. goto ldst_done;
  1391. case 52: /* stfs */
  1392. case 53: /* stfsu */
  1393. if (!(regs->msr & MSR_FP))
  1394. break;
  1395. ea = dform_ea(instr, regs);
  1396. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1397. goto ldst_done;
  1398. case 54: /* stfd */
  1399. case 55: /* stfdu */
  1400. if (!(regs->msr & MSR_FP))
  1401. break;
  1402. ea = dform_ea(instr, regs);
  1403. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1404. goto ldst_done;
  1405. #ifdef __powerpc64__
  1406. case 58: /* ld[u], lwa */
  1407. switch (instr & 3) {
  1408. case 0: /* ld */
  1409. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1410. 8, regs);
  1411. goto ldst_done;
  1412. case 1: /* ldu */
  1413. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1414. 8, regs);
  1415. goto ldst_done;
  1416. case 2: /* lwa */
  1417. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1418. 4, regs);
  1419. if (!err)
  1420. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1421. goto ldst_done;
  1422. }
  1423. break;
  1424. case 62: /* std[u] */
  1425. val = regs->gpr[rd];
  1426. switch (instr & 3) {
  1427. case 0: /* std */
  1428. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1429. goto ldst_done;
  1430. case 1: /* stdu */
  1431. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1432. goto ldst_done;
  1433. }
  1434. break;
  1435. #endif /* __powerpc64__ */
  1436. }
  1437. err = -EINVAL;
  1438. ldst_done:
  1439. if (err) {
  1440. regs->gpr[ra] = old_ra;
  1441. return 0; /* invoke DSI if -EFAULT? */
  1442. }
  1443. instr_done:
  1444. regs->nip += 4;
  1445. #ifdef __powerpc64__
  1446. if ((regs->msr & MSR_SF) == 0)
  1447. regs->nip &= 0xffffffffUL;
  1448. #endif
  1449. return 1;
  1450. logical_done:
  1451. if (instr & 1)
  1452. set_cr0(regs, ra);
  1453. goto instr_done;
  1454. arith_done:
  1455. if (instr & 1)
  1456. set_cr0(regs, rd);
  1457. goto instr_done;
  1458. }