pci-common.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <asm/processor.h>
  32. #include <asm/io.h>
  33. #include <asm/pci-bridge.h>
  34. #include <asm/byteorder.h>
  35. static DEFINE_SPINLOCK(hose_spinlock);
  36. LIST_HEAD(hose_list);
  37. /* XXX kill that some day ... */
  38. static int global_phb_number; /* Global phb counter */
  39. /* ISA Memory physical address */
  40. resource_size_t isa_mem_base;
  41. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  42. unsigned int pci_flags;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  45. {
  46. pci_dma_ops = dma_ops;
  47. }
  48. struct dma_map_ops *get_pci_dma_ops(void)
  49. {
  50. return pci_dma_ops;
  51. }
  52. EXPORT_SYMBOL(get_pci_dma_ops);
  53. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  54. {
  55. return dma_set_mask(&dev->dev, mask);
  56. }
  57. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  58. {
  59. int rc;
  60. rc = dma_set_mask(&dev->dev, mask);
  61. dev->dev.coherent_dma_mask = dev->dma_mask;
  62. return rc;
  63. }
  64. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  65. {
  66. struct pci_controller *phb;
  67. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  68. if (!phb)
  69. return NULL;
  70. spin_lock(&hose_spinlock);
  71. phb->global_number = global_phb_number++;
  72. list_add_tail(&phb->list_node, &hose_list);
  73. spin_unlock(&hose_spinlock);
  74. phb->dn = dev;
  75. phb->is_dynamic = mem_init_done;
  76. return phb;
  77. }
  78. void pcibios_free_controller(struct pci_controller *phb)
  79. {
  80. spin_lock(&hose_spinlock);
  81. list_del(&phb->list_node);
  82. spin_unlock(&hose_spinlock);
  83. if (phb->is_dynamic)
  84. kfree(phb);
  85. }
  86. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  87. {
  88. return hose->io_resource.end - hose->io_resource.start + 1;
  89. }
  90. int pcibios_vaddr_is_ioport(void __iomem *address)
  91. {
  92. int ret = 0;
  93. struct pci_controller *hose;
  94. resource_size_t size;
  95. spin_lock(&hose_spinlock);
  96. list_for_each_entry(hose, &hose_list, list_node) {
  97. size = pcibios_io_size(hose);
  98. if (address >= hose->io_base_virt &&
  99. address < (hose->io_base_virt + size)) {
  100. ret = 1;
  101. break;
  102. }
  103. }
  104. spin_unlock(&hose_spinlock);
  105. return ret;
  106. }
  107. unsigned long pci_address_to_pio(phys_addr_t address)
  108. {
  109. struct pci_controller *hose;
  110. resource_size_t size;
  111. unsigned long ret = ~0;
  112. spin_lock(&hose_spinlock);
  113. list_for_each_entry(hose, &hose_list, list_node) {
  114. size = pcibios_io_size(hose);
  115. if (address >= hose->io_base_phys &&
  116. address < (hose->io_base_phys + size)) {
  117. unsigned long base =
  118. (unsigned long)hose->io_base_virt - _IO_BASE;
  119. ret = base + (address - hose->io_base_phys);
  120. break;
  121. }
  122. }
  123. spin_unlock(&hose_spinlock);
  124. return ret;
  125. }
  126. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  127. /*
  128. * Return the domain number for this bus.
  129. */
  130. int pci_domain_nr(struct pci_bus *bus)
  131. {
  132. struct pci_controller *hose = pci_bus_to_host(bus);
  133. return hose->global_number;
  134. }
  135. EXPORT_SYMBOL(pci_domain_nr);
  136. /* This routine is meant to be used early during boot, when the
  137. * PCI bus numbers have not yet been assigned, and you need to
  138. * issue PCI config cycles to an OF device.
  139. * It could also be used to "fix" RTAS config cycles if you want
  140. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  141. * config cycles.
  142. */
  143. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  144. {
  145. while (node) {
  146. struct pci_controller *hose, *tmp;
  147. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  148. if (hose->dn == node)
  149. return hose;
  150. node = node->parent;
  151. }
  152. return NULL;
  153. }
  154. static ssize_t pci_show_devspec(struct device *dev,
  155. struct device_attribute *attr, char *buf)
  156. {
  157. struct pci_dev *pdev;
  158. struct device_node *np;
  159. pdev = to_pci_dev(dev);
  160. np = pci_device_to_OF_node(pdev);
  161. if (np == NULL || np->full_name == NULL)
  162. return 0;
  163. return sprintf(buf, "%s", np->full_name);
  164. }
  165. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  166. /* Add sysfs properties */
  167. int pcibios_add_platform_entries(struct pci_dev *pdev)
  168. {
  169. return device_create_file(&pdev->dev, &dev_attr_devspec);
  170. }
  171. char __devinit *pcibios_setup(char *str)
  172. {
  173. return str;
  174. }
  175. /*
  176. * Reads the interrupt pin to determine if interrupt is use by card.
  177. * If the interrupt is used, then gets the interrupt line from the
  178. * openfirmware and sets it in the pci_dev and pci_config line.
  179. */
  180. int pci_read_irq_line(struct pci_dev *pci_dev)
  181. {
  182. struct of_irq oirq;
  183. unsigned int virq;
  184. /* The current device-tree that iSeries generates from the HV
  185. * PCI informations doesn't contain proper interrupt routing,
  186. * and all the fallback would do is print out crap, so we
  187. * don't attempt to resolve the interrupts here at all, some
  188. * iSeries specific fixup does it.
  189. *
  190. * In the long run, we will hopefully fix the generated device-tree
  191. * instead.
  192. */
  193. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  194. #ifdef DEBUG
  195. memset(&oirq, 0xff, sizeof(oirq));
  196. #endif
  197. /* Try to get a mapping from the device-tree */
  198. if (of_irq_map_pci(pci_dev, &oirq)) {
  199. u8 line, pin;
  200. /* If that fails, lets fallback to what is in the config
  201. * space and map that through the default controller. We
  202. * also set the type to level low since that's what PCI
  203. * interrupts are. If your platform does differently, then
  204. * either provide a proper interrupt tree or don't use this
  205. * function.
  206. */
  207. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  208. return -1;
  209. if (pin == 0)
  210. return -1;
  211. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  212. line == 0xff || line == 0) {
  213. return -1;
  214. }
  215. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  216. line, pin);
  217. virq = irq_create_mapping(NULL, line);
  218. if (virq != NO_IRQ)
  219. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  220. } else {
  221. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  222. oirq.size, oirq.specifier[0], oirq.specifier[1],
  223. oirq.controller ? oirq.controller->full_name :
  224. "<default>");
  225. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  226. oirq.size);
  227. }
  228. if (virq == NO_IRQ) {
  229. pr_debug(" Failed to map !\n");
  230. return -1;
  231. }
  232. pr_debug(" Mapped to linux irq %d\n", virq);
  233. pci_dev->irq = virq;
  234. return 0;
  235. }
  236. EXPORT_SYMBOL(pci_read_irq_line);
  237. /*
  238. * Platform support for /proc/bus/pci/X/Y mmap()s,
  239. * modelled on the sparc64 implementation by Dave Miller.
  240. * -- paulus.
  241. */
  242. /*
  243. * Adjust vm_pgoff of VMA such that it is the physical page offset
  244. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  245. *
  246. * Basically, the user finds the base address for his device which he wishes
  247. * to mmap. They read the 32-bit value from the config space base register,
  248. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  249. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  250. *
  251. * Returns negative error code on failure, zero on success.
  252. */
  253. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  254. resource_size_t *offset,
  255. enum pci_mmap_state mmap_state)
  256. {
  257. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  258. unsigned long io_offset = 0;
  259. int i, res_bit;
  260. if (hose == 0)
  261. return NULL; /* should never happen */
  262. /* If memory, add on the PCI bridge address offset */
  263. if (mmap_state == pci_mmap_mem) {
  264. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  265. *offset += hose->pci_mem_offset;
  266. #endif
  267. res_bit = IORESOURCE_MEM;
  268. } else {
  269. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  270. *offset += io_offset;
  271. res_bit = IORESOURCE_IO;
  272. }
  273. /*
  274. * Check that the offset requested corresponds to one of the
  275. * resources of the device.
  276. */
  277. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  278. struct resource *rp = &dev->resource[i];
  279. int flags = rp->flags;
  280. /* treat ROM as memory (should be already) */
  281. if (i == PCI_ROM_RESOURCE)
  282. flags |= IORESOURCE_MEM;
  283. /* Active and same type? */
  284. if ((flags & res_bit) == 0)
  285. continue;
  286. /* In the range of this resource? */
  287. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  288. continue;
  289. /* found it! construct the final physical address */
  290. if (mmap_state == pci_mmap_io)
  291. *offset += hose->io_base_phys - io_offset;
  292. return rp;
  293. }
  294. return NULL;
  295. }
  296. /*
  297. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  298. * device mapping.
  299. */
  300. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  301. pgprot_t protection,
  302. enum pci_mmap_state mmap_state,
  303. int write_combine)
  304. {
  305. pgprot_t prot = protection;
  306. /* Write combine is always 0 on non-memory space mappings. On
  307. * memory space, if the user didn't pass 1, we check for a
  308. * "prefetchable" resource. This is a bit hackish, but we use
  309. * this to workaround the inability of /sysfs to provide a write
  310. * combine bit
  311. */
  312. if (mmap_state != pci_mmap_mem)
  313. write_combine = 0;
  314. else if (write_combine == 0) {
  315. if (rp->flags & IORESOURCE_PREFETCH)
  316. write_combine = 1;
  317. }
  318. return pgprot_noncached(prot);
  319. }
  320. /*
  321. * This one is used by /dev/mem and fbdev who have no clue about the
  322. * PCI device, it tries to find the PCI device first and calls the
  323. * above routine
  324. */
  325. pgprot_t pci_phys_mem_access_prot(struct file *file,
  326. unsigned long pfn,
  327. unsigned long size,
  328. pgprot_t prot)
  329. {
  330. struct pci_dev *pdev = NULL;
  331. struct resource *found = NULL;
  332. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  333. int i;
  334. if (page_is_ram(pfn))
  335. return prot;
  336. prot = pgprot_noncached(prot);
  337. for_each_pci_dev(pdev) {
  338. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  339. struct resource *rp = &pdev->resource[i];
  340. int flags = rp->flags;
  341. /* Active and same type? */
  342. if ((flags & IORESOURCE_MEM) == 0)
  343. continue;
  344. /* In the range of this resource? */
  345. if (offset < (rp->start & PAGE_MASK) ||
  346. offset > rp->end)
  347. continue;
  348. found = rp;
  349. break;
  350. }
  351. if (found)
  352. break;
  353. }
  354. if (found) {
  355. if (found->flags & IORESOURCE_PREFETCH)
  356. prot = pgprot_noncached_wc(prot);
  357. pci_dev_put(pdev);
  358. }
  359. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  360. (unsigned long long)offset, pgprot_val(prot));
  361. return prot;
  362. }
  363. /*
  364. * Perform the actual remap of the pages for a PCI device mapping, as
  365. * appropriate for this architecture. The region in the process to map
  366. * is described by vm_start and vm_end members of VMA, the base physical
  367. * address is found in vm_pgoff.
  368. * The pci device structure is provided so that architectures may make mapping
  369. * decisions on a per-device or per-bus basis.
  370. *
  371. * Returns a negative error code on failure, zero on success.
  372. */
  373. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  374. enum pci_mmap_state mmap_state, int write_combine)
  375. {
  376. resource_size_t offset =
  377. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  378. struct resource *rp;
  379. int ret;
  380. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  381. if (rp == NULL)
  382. return -EINVAL;
  383. vma->vm_pgoff = offset >> PAGE_SHIFT;
  384. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  385. vma->vm_page_prot,
  386. mmap_state, write_combine);
  387. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  388. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  389. return ret;
  390. }
  391. /* This provides legacy IO read access on a bus */
  392. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  393. {
  394. unsigned long offset;
  395. struct pci_controller *hose = pci_bus_to_host(bus);
  396. struct resource *rp = &hose->io_resource;
  397. void __iomem *addr;
  398. /* Check if port can be supported by that bus. We only check
  399. * the ranges of the PHB though, not the bus itself as the rules
  400. * for forwarding legacy cycles down bridges are not our problem
  401. * here. So if the host bridge supports it, we do it.
  402. */
  403. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  404. offset += port;
  405. if (!(rp->flags & IORESOURCE_IO))
  406. return -ENXIO;
  407. if (offset < rp->start || (offset + size) > rp->end)
  408. return -ENXIO;
  409. addr = hose->io_base_virt + port;
  410. switch (size) {
  411. case 1:
  412. *((u8 *)val) = in_8(addr);
  413. return 1;
  414. case 2:
  415. if (port & 1)
  416. return -EINVAL;
  417. *((u16 *)val) = in_le16(addr);
  418. return 2;
  419. case 4:
  420. if (port & 3)
  421. return -EINVAL;
  422. *((u32 *)val) = in_le32(addr);
  423. return 4;
  424. }
  425. return -EINVAL;
  426. }
  427. /* This provides legacy IO write access on a bus */
  428. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  429. {
  430. unsigned long offset;
  431. struct pci_controller *hose = pci_bus_to_host(bus);
  432. struct resource *rp = &hose->io_resource;
  433. void __iomem *addr;
  434. /* Check if port can be supported by that bus. We only check
  435. * the ranges of the PHB though, not the bus itself as the rules
  436. * for forwarding legacy cycles down bridges are not our problem
  437. * here. So if the host bridge supports it, we do it.
  438. */
  439. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  440. offset += port;
  441. if (!(rp->flags & IORESOURCE_IO))
  442. return -ENXIO;
  443. if (offset < rp->start || (offset + size) > rp->end)
  444. return -ENXIO;
  445. addr = hose->io_base_virt + port;
  446. /* WARNING: The generic code is idiotic. It gets passed a pointer
  447. * to what can be a 1, 2 or 4 byte quantity and always reads that
  448. * as a u32, which means that we have to correct the location of
  449. * the data read within those 32 bits for size 1 and 2
  450. */
  451. switch (size) {
  452. case 1:
  453. out_8(addr, val >> 24);
  454. return 1;
  455. case 2:
  456. if (port & 1)
  457. return -EINVAL;
  458. out_le16(addr, val >> 16);
  459. return 2;
  460. case 4:
  461. if (port & 3)
  462. return -EINVAL;
  463. out_le32(addr, val);
  464. return 4;
  465. }
  466. return -EINVAL;
  467. }
  468. /* This provides legacy IO or memory mmap access on a bus */
  469. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  470. struct vm_area_struct *vma,
  471. enum pci_mmap_state mmap_state)
  472. {
  473. struct pci_controller *hose = pci_bus_to_host(bus);
  474. resource_size_t offset =
  475. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  476. resource_size_t size = vma->vm_end - vma->vm_start;
  477. struct resource *rp;
  478. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  479. pci_domain_nr(bus), bus->number,
  480. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  481. (unsigned long long)offset,
  482. (unsigned long long)(offset + size - 1));
  483. if (mmap_state == pci_mmap_mem) {
  484. /* Hack alert !
  485. *
  486. * Because X is lame and can fail starting if it gets an error
  487. * trying to mmap legacy_mem (instead of just moving on without
  488. * legacy memory access) we fake it here by giving it anonymous
  489. * memory, effectively behaving just like /dev/zero
  490. */
  491. if ((offset + size) > hose->isa_mem_size) {
  492. #ifdef CONFIG_MMU
  493. printk(KERN_DEBUG
  494. "Process %s (pid:%d) mapped non-existing PCI"
  495. "legacy memory for 0%04x:%02x\n",
  496. current->comm, current->pid, pci_domain_nr(bus),
  497. bus->number);
  498. #endif
  499. if (vma->vm_flags & VM_SHARED)
  500. return shmem_zero_setup(vma);
  501. return 0;
  502. }
  503. offset += hose->isa_mem_phys;
  504. } else {
  505. unsigned long io_offset = (unsigned long)hose->io_base_virt - \
  506. _IO_BASE;
  507. unsigned long roffset = offset + io_offset;
  508. rp = &hose->io_resource;
  509. if (!(rp->flags & IORESOURCE_IO))
  510. return -ENXIO;
  511. if (roffset < rp->start || (roffset + size) > rp->end)
  512. return -ENXIO;
  513. offset += hose->io_base_phys;
  514. }
  515. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  516. vma->vm_pgoff = offset >> PAGE_SHIFT;
  517. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  518. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  519. vma->vm_end - vma->vm_start,
  520. vma->vm_page_prot);
  521. }
  522. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  523. const struct resource *rsrc,
  524. resource_size_t *start, resource_size_t *end)
  525. {
  526. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  527. resource_size_t offset = 0;
  528. if (hose == NULL)
  529. return;
  530. if (rsrc->flags & IORESOURCE_IO)
  531. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  532. /* We pass a fully fixed up address to userland for MMIO instead of
  533. * a BAR value because X is lame and expects to be able to use that
  534. * to pass to /dev/mem !
  535. *
  536. * That means that we'll have potentially 64 bits values where some
  537. * userland apps only expect 32 (like X itself since it thinks only
  538. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  539. * 32 bits CHRPs :-(
  540. *
  541. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  542. * has been fixed (and the fix spread enough), we can re-enable the
  543. * 2 lines below and pass down a BAR value to userland. In that case
  544. * we'll also have to re-enable the matching code in
  545. * __pci_mmap_make_offset().
  546. *
  547. * BenH.
  548. */
  549. #if 0
  550. else if (rsrc->flags & IORESOURCE_MEM)
  551. offset = hose->pci_mem_offset;
  552. #endif
  553. *start = rsrc->start - offset;
  554. *end = rsrc->end - offset;
  555. }
  556. /**
  557. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  558. * @hose: newly allocated pci_controller to be setup
  559. * @dev: device node of the host bridge
  560. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  561. *
  562. * This function will parse the "ranges" property of a PCI host bridge device
  563. * node and setup the resource mapping of a pci controller based on its
  564. * content.
  565. *
  566. * Life would be boring if it wasn't for a few issues that we have to deal
  567. * with here:
  568. *
  569. * - We can only cope with one IO space range and up to 3 Memory space
  570. * ranges. However, some machines (thanks Apple !) tend to split their
  571. * space into lots of small contiguous ranges. So we have to coalesce.
  572. *
  573. * - We can only cope with all memory ranges having the same offset
  574. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  575. * are setup for a large 1:1 mapping along with a small "window" which
  576. * maps PCI address 0 to some arbitrary high address of the CPU space in
  577. * order to give access to the ISA memory hole.
  578. * The way out of here that I've chosen for now is to always set the
  579. * offset based on the first resource found, then override it if we
  580. * have a different offset and the previous was set by an ISA hole.
  581. *
  582. * - Some busses have IO space not starting at 0, which causes trouble with
  583. * the way we do our IO resource renumbering. The code somewhat deals with
  584. * it for 64 bits but I would expect problems on 32 bits.
  585. *
  586. * - Some 32 bits platforms such as 4xx can have physical space larger than
  587. * 32 bits so we need to use 64 bits values for the parsing
  588. */
  589. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  590. struct device_node *dev,
  591. int primary)
  592. {
  593. const u32 *ranges;
  594. int rlen;
  595. int pna = of_n_addr_cells(dev);
  596. int np = pna + 5;
  597. int memno = 0, isa_hole = -1;
  598. u32 pci_space;
  599. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  600. unsigned long long isa_mb = 0;
  601. struct resource *res;
  602. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  603. dev->full_name, primary ? "(primary)" : "");
  604. /* Get ranges property */
  605. ranges = of_get_property(dev, "ranges", &rlen);
  606. if (ranges == NULL)
  607. return;
  608. /* Parse it */
  609. pr_debug("Parsing ranges property...\n");
  610. while ((rlen -= np * 4) >= 0) {
  611. /* Read next ranges element */
  612. pci_space = ranges[0];
  613. pci_addr = of_read_number(ranges + 1, 2);
  614. cpu_addr = of_translate_address(dev, ranges + 3);
  615. size = of_read_number(ranges + pna + 3, 2);
  616. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx "
  617. "cpu_addr:0x%016llx size:0x%016llx\n",
  618. pci_space, pci_addr, cpu_addr, size);
  619. ranges += np;
  620. /* If we failed translation or got a zero-sized region
  621. * (some FW try to feed us with non sensical zero sized regions
  622. * such as power3 which look like some kind of attempt
  623. * at exposing the VGA memory hole)
  624. */
  625. if (cpu_addr == OF_BAD_ADDR || size == 0)
  626. continue;
  627. /* Now consume following elements while they are contiguous */
  628. for (; rlen >= np * sizeof(u32);
  629. ranges += np, rlen -= np * 4) {
  630. if (ranges[0] != pci_space)
  631. break;
  632. pci_next = of_read_number(ranges + 1, 2);
  633. cpu_next = of_translate_address(dev, ranges + 3);
  634. if (pci_next != pci_addr + size ||
  635. cpu_next != cpu_addr + size)
  636. break;
  637. size += of_read_number(ranges + pna + 3, 2);
  638. }
  639. /* Act based on address space type */
  640. res = NULL;
  641. switch ((pci_space >> 24) & 0x3) {
  642. case 1: /* PCI IO space */
  643. printk(KERN_INFO
  644. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  645. cpu_addr, cpu_addr + size - 1, pci_addr);
  646. /* We support only one IO range */
  647. if (hose->pci_io_size) {
  648. printk(KERN_INFO
  649. " \\--> Skipped (too many) !\n");
  650. continue;
  651. }
  652. /* On 32 bits, limit I/O space to 16MB */
  653. if (size > 0x01000000)
  654. size = 0x01000000;
  655. /* 32 bits needs to map IOs here */
  656. hose->io_base_virt = ioremap(cpu_addr, size);
  657. /* Expect trouble if pci_addr is not 0 */
  658. if (primary)
  659. isa_io_base =
  660. (unsigned long)hose->io_base_virt;
  661. /* pci_io_size and io_base_phys always represent IO
  662. * space starting at 0 so we factor in pci_addr
  663. */
  664. hose->pci_io_size = pci_addr + size;
  665. hose->io_base_phys = cpu_addr - pci_addr;
  666. /* Build resource */
  667. res = &hose->io_resource;
  668. res->flags = IORESOURCE_IO;
  669. res->start = pci_addr;
  670. break;
  671. case 2: /* PCI Memory space */
  672. case 3: /* PCI 64 bits Memory space */
  673. printk(KERN_INFO
  674. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  675. cpu_addr, cpu_addr + size - 1, pci_addr,
  676. (pci_space & 0x40000000) ? "Prefetch" : "");
  677. /* We support only 3 memory ranges */
  678. if (memno >= 3) {
  679. printk(KERN_INFO
  680. " \\--> Skipped (too many) !\n");
  681. continue;
  682. }
  683. /* Handles ISA memory hole space here */
  684. if (pci_addr == 0) {
  685. isa_mb = cpu_addr;
  686. isa_hole = memno;
  687. if (primary || isa_mem_base == 0)
  688. isa_mem_base = cpu_addr;
  689. hose->isa_mem_phys = cpu_addr;
  690. hose->isa_mem_size = size;
  691. }
  692. /* We get the PCI/Mem offset from the first range or
  693. * the, current one if the offset came from an ISA
  694. * hole. If they don't match, bugger.
  695. */
  696. if (memno == 0 ||
  697. (isa_hole >= 0 && pci_addr != 0 &&
  698. hose->pci_mem_offset == isa_mb))
  699. hose->pci_mem_offset = cpu_addr - pci_addr;
  700. else if (pci_addr != 0 &&
  701. hose->pci_mem_offset != cpu_addr - pci_addr) {
  702. printk(KERN_INFO
  703. " \\--> Skipped (offset mismatch) !\n");
  704. continue;
  705. }
  706. /* Build resource */
  707. res = &hose->mem_resources[memno++];
  708. res->flags = IORESOURCE_MEM;
  709. if (pci_space & 0x40000000)
  710. res->flags |= IORESOURCE_PREFETCH;
  711. res->start = cpu_addr;
  712. break;
  713. }
  714. if (res != NULL) {
  715. res->name = dev->full_name;
  716. res->end = res->start + size - 1;
  717. res->parent = NULL;
  718. res->sibling = NULL;
  719. res->child = NULL;
  720. }
  721. }
  722. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  723. * the ISA hole offset, then we need to remove the ISA hole from
  724. * the resource list for that brige
  725. */
  726. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  727. unsigned int next = isa_hole + 1;
  728. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  729. if (next < memno)
  730. memmove(&hose->mem_resources[isa_hole],
  731. &hose->mem_resources[next],
  732. sizeof(struct resource) * (memno - next));
  733. hose->mem_resources[--memno].flags = 0;
  734. }
  735. }
  736. /* Decide whether to display the domain number in /proc */
  737. int pci_proc_domain(struct pci_bus *bus)
  738. {
  739. struct pci_controller *hose = pci_bus_to_host(bus);
  740. if (!(pci_flags & PCI_ENABLE_PROC_DOMAINS))
  741. return 0;
  742. if (pci_flags & PCI_COMPAT_DOMAIN_0)
  743. return hose->global_number != 0;
  744. return 1;
  745. }
  746. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  747. struct resource *res)
  748. {
  749. resource_size_t offset = 0, mask = (resource_size_t)-1;
  750. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  751. if (!hose)
  752. return;
  753. if (res->flags & IORESOURCE_IO) {
  754. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  755. mask = 0xffffffffu;
  756. } else if (res->flags & IORESOURCE_MEM)
  757. offset = hose->pci_mem_offset;
  758. region->start = (res->start - offset) & mask;
  759. region->end = (res->end - offset) & mask;
  760. }
  761. EXPORT_SYMBOL(pcibios_resource_to_bus);
  762. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  763. struct pci_bus_region *region)
  764. {
  765. resource_size_t offset = 0, mask = (resource_size_t)-1;
  766. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  767. if (!hose)
  768. return;
  769. if (res->flags & IORESOURCE_IO) {
  770. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  771. mask = 0xffffffffu;
  772. } else if (res->flags & IORESOURCE_MEM)
  773. offset = hose->pci_mem_offset;
  774. res->start = (region->start + offset) & mask;
  775. res->end = (region->end + offset) & mask;
  776. }
  777. EXPORT_SYMBOL(pcibios_bus_to_resource);
  778. /* Fixup a bus resource into a linux resource */
  779. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  780. {
  781. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  782. resource_size_t offset = 0, mask = (resource_size_t)-1;
  783. if (res->flags & IORESOURCE_IO) {
  784. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  785. mask = 0xffffffffu;
  786. } else if (res->flags & IORESOURCE_MEM)
  787. offset = hose->pci_mem_offset;
  788. res->start = (res->start + offset) & mask;
  789. res->end = (res->end + offset) & mask;
  790. }
  791. /* This header fixup will do the resource fixup for all devices as they are
  792. * probed, but not for bridge ranges
  793. */
  794. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  795. {
  796. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  797. int i;
  798. if (!hose) {
  799. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  800. pci_name(dev));
  801. return;
  802. }
  803. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  804. struct resource *res = dev->resource + i;
  805. if (!res->flags)
  806. continue;
  807. /* On platforms that have PCI_PROBE_ONLY set, we don't
  808. * consider 0 as an unassigned BAR value. It's technically
  809. * a valid value, but linux doesn't like it... so when we can
  810. * re-assign things, we do so, but if we can't, we keep it
  811. * around and hope for the best...
  812. */
  813. if (res->start == 0 && !(pci_flags & PCI_PROBE_ONLY)) {
  814. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]" \
  815. "is unassigned\n",
  816. pci_name(dev), i,
  817. (unsigned long long)res->start,
  818. (unsigned long long)res->end,
  819. (unsigned int)res->flags);
  820. res->end -= res->start;
  821. res->start = 0;
  822. res->flags |= IORESOURCE_UNSET;
  823. continue;
  824. }
  825. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  826. pci_name(dev), i,
  827. (unsigned long long)res->start,\
  828. (unsigned long long)res->end,
  829. (unsigned int)res->flags);
  830. fixup_resource(res, dev);
  831. pr_debug("PCI:%s %016llx-%016llx\n",
  832. pci_name(dev),
  833. (unsigned long long)res->start,
  834. (unsigned long long)res->end);
  835. }
  836. }
  837. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  838. /* This function tries to figure out if a bridge resource has been initialized
  839. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  840. * things go more smoothly when it gets it right. It should covers cases such
  841. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  842. */
  843. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  844. struct resource *res)
  845. {
  846. struct pci_controller *hose = pci_bus_to_host(bus);
  847. struct pci_dev *dev = bus->self;
  848. resource_size_t offset;
  849. u16 command;
  850. int i;
  851. /* We don't do anything if PCI_PROBE_ONLY is set */
  852. if (pci_flags & PCI_PROBE_ONLY)
  853. return 0;
  854. /* Job is a bit different between memory and IO */
  855. if (res->flags & IORESOURCE_MEM) {
  856. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  857. * probably been initialized by somebody
  858. */
  859. if (res->start != hose->pci_mem_offset)
  860. return 0;
  861. /* The BAR is 0, let's check if memory decoding is enabled on
  862. * the bridge. If not, we consider it unassigned
  863. */
  864. pci_read_config_word(dev, PCI_COMMAND, &command);
  865. if ((command & PCI_COMMAND_MEMORY) == 0)
  866. return 1;
  867. /* Memory decoding is enabled and the BAR is 0. If any of
  868. * the bridge resources covers that starting address (0 then
  869. * it's good enough for us for memory
  870. */
  871. for (i = 0; i < 3; i++) {
  872. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  873. hose->mem_resources[i].start == hose->pci_mem_offset)
  874. return 0;
  875. }
  876. /* Well, it starts at 0 and we know it will collide so we may as
  877. * well consider it as unassigned. That covers the Apple case.
  878. */
  879. return 1;
  880. } else {
  881. /* If the BAR is non-0, then we consider it assigned */
  882. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  883. if (((res->start - offset) & 0xfffffffful) != 0)
  884. return 0;
  885. /* Here, we are a bit different than memory as typically IO
  886. * space starting at low addresses -is- valid. What we do
  887. * instead if that we consider as unassigned anything that
  888. * doesn't have IO enabled in the PCI command register,
  889. * and that's it.
  890. */
  891. pci_read_config_word(dev, PCI_COMMAND, &command);
  892. if (command & PCI_COMMAND_IO)
  893. return 0;
  894. /* It's starting at 0 and IO is disabled in the bridge, consider
  895. * it unassigned
  896. */
  897. return 1;
  898. }
  899. }
  900. /* Fixup resources of a PCI<->PCI bridge */
  901. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  902. {
  903. struct resource *res;
  904. int i;
  905. struct pci_dev *dev = bus->self;
  906. pci_bus_for_each_resource(bus, res, i) {
  907. res = bus->resource[i];
  908. if (!res)
  909. continue;
  910. if (!res->flags)
  911. continue;
  912. if (i >= 3 && bus->self->transparent)
  913. continue;
  914. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  915. pci_name(dev), i,
  916. (unsigned long long)res->start,\
  917. (unsigned long long)res->end,
  918. (unsigned int)res->flags);
  919. /* Perform fixup */
  920. fixup_resource(res, dev);
  921. /* Try to detect uninitialized P2P bridge resources,
  922. * and clear them out so they get re-assigned later
  923. */
  924. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  925. res->flags = 0;
  926. pr_debug("PCI:%s (unassigned)\n",
  927. pci_name(dev));
  928. } else {
  929. pr_debug("PCI:%s %016llx-%016llx\n",
  930. pci_name(dev),
  931. (unsigned long long)res->start,
  932. (unsigned long long)res->end);
  933. }
  934. }
  935. }
  936. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  937. {
  938. /* Fix up the bus resources for P2P bridges */
  939. if (bus->self != NULL)
  940. pcibios_fixup_bridge(bus);
  941. }
  942. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  943. {
  944. struct pci_dev *dev;
  945. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  946. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  947. list_for_each_entry(dev, &bus->devices, bus_list) {
  948. struct dev_archdata *sd = &dev->dev.archdata;
  949. /* Setup OF node pointer in archdata */
  950. dev->dev.of_node = pci_device_to_OF_node(dev);
  951. /* Fixup NUMA node as it may not be setup yet by the generic
  952. * code and is needed by the DMA init
  953. */
  954. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  955. /* Hook up default DMA ops */
  956. sd->dma_ops = pci_dma_ops;
  957. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  958. /* Read default IRQs and fixup if necessary */
  959. pci_read_irq_line(dev);
  960. }
  961. }
  962. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  963. {
  964. /* When called from the generic PCI probe, read PCI<->PCI bridge
  965. * bases. This is -not- called when generating the PCI tree from
  966. * the OF device-tree.
  967. */
  968. if (bus->self != NULL)
  969. pci_read_bridge_bases(bus);
  970. /* Now fixup the bus bus */
  971. pcibios_setup_bus_self(bus);
  972. /* Now fixup devices on that bus */
  973. pcibios_setup_bus_devices(bus);
  974. }
  975. EXPORT_SYMBOL(pcibios_fixup_bus);
  976. static int skip_isa_ioresource_align(struct pci_dev *dev)
  977. {
  978. if ((pci_flags & PCI_CAN_SKIP_ISA_ALIGN) &&
  979. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  980. return 1;
  981. return 0;
  982. }
  983. /*
  984. * We need to avoid collisions with `mirrored' VGA ports
  985. * and other strange ISA hardware, so we always want the
  986. * addresses to be allocated in the 0x000-0x0ff region
  987. * modulo 0x400.
  988. *
  989. * Why? Because some silly external IO cards only decode
  990. * the low 10 bits of the IO address. The 0x00-0xff region
  991. * is reserved for motherboard devices that decode all 16
  992. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  993. * but we want to try to avoid allocating at 0x2900-0x2bff
  994. * which might have be mirrored at 0x0100-0x03ff..
  995. */
  996. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  997. resource_size_t size, resource_size_t align)
  998. {
  999. struct pci_dev *dev = data;
  1000. resource_size_t start = res->start;
  1001. if (res->flags & IORESOURCE_IO) {
  1002. if (skip_isa_ioresource_align(dev))
  1003. return start;
  1004. if (start & 0x300)
  1005. start = (start + 0x3ff) & ~0x3ff;
  1006. }
  1007. return start;
  1008. }
  1009. EXPORT_SYMBOL(pcibios_align_resource);
  1010. /*
  1011. * Reparent resource children of pr that conflict with res
  1012. * under res, and make res replace those children.
  1013. */
  1014. static int __init reparent_resources(struct resource *parent,
  1015. struct resource *res)
  1016. {
  1017. struct resource *p, **pp;
  1018. struct resource **firstpp = NULL;
  1019. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1020. if (p->end < res->start)
  1021. continue;
  1022. if (res->end < p->start)
  1023. break;
  1024. if (p->start < res->start || p->end > res->end)
  1025. return -1; /* not completely contained */
  1026. if (firstpp == NULL)
  1027. firstpp = pp;
  1028. }
  1029. if (firstpp == NULL)
  1030. return -1; /* didn't find any conflicting entries? */
  1031. res->parent = parent;
  1032. res->child = *firstpp;
  1033. res->sibling = *pp;
  1034. *firstpp = res;
  1035. *pp = NULL;
  1036. for (p = res->child; p != NULL; p = p->sibling) {
  1037. p->parent = res;
  1038. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1039. p->name,
  1040. (unsigned long long)p->start,
  1041. (unsigned long long)p->end, res->name);
  1042. }
  1043. return 0;
  1044. }
  1045. /*
  1046. * Handle resources of PCI devices. If the world were perfect, we could
  1047. * just allocate all the resource regions and do nothing more. It isn't.
  1048. * On the other hand, we cannot just re-allocate all devices, as it would
  1049. * require us to know lots of host bridge internals. So we attempt to
  1050. * keep as much of the original configuration as possible, but tweak it
  1051. * when it's found to be wrong.
  1052. *
  1053. * Known BIOS problems we have to work around:
  1054. * - I/O or memory regions not configured
  1055. * - regions configured, but not enabled in the command register
  1056. * - bogus I/O addresses above 64K used
  1057. * - expansion ROMs left enabled (this may sound harmless, but given
  1058. * the fact the PCI specs explicitly allow address decoders to be
  1059. * shared between expansion ROMs and other resource regions, it's
  1060. * at least dangerous)
  1061. *
  1062. * Our solution:
  1063. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1064. * This gives us fixed barriers on where we can allocate.
  1065. * (2) Allocate resources for all enabled devices. If there is
  1066. * a collision, just mark the resource as unallocated. Also
  1067. * disable expansion ROMs during this step.
  1068. * (3) Try to allocate resources for disabled devices. If the
  1069. * resources were assigned correctly, everything goes well,
  1070. * if they weren't, they won't disturb allocation of other
  1071. * resources.
  1072. * (4) Assign new addresses to resources which were either
  1073. * not configured at all or misconfigured. If explicitly
  1074. * requested by the user, configure expansion ROM address
  1075. * as well.
  1076. */
  1077. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1078. {
  1079. struct pci_bus *b;
  1080. int i;
  1081. struct resource *res, *pr;
  1082. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1083. pci_domain_nr(bus), bus->number);
  1084. pci_bus_for_each_resource(bus, res, i) {
  1085. res = bus->resource[i];
  1086. if (!res || !res->flags
  1087. || res->start > res->end || res->parent)
  1088. continue;
  1089. if (bus->parent == NULL)
  1090. pr = (res->flags & IORESOURCE_IO) ?
  1091. &ioport_resource : &iomem_resource;
  1092. else {
  1093. /* Don't bother with non-root busses when
  1094. * re-assigning all resources. We clear the
  1095. * resource flags as if they were colliding
  1096. * and as such ensure proper re-allocation
  1097. * later.
  1098. */
  1099. if (pci_flags & PCI_REASSIGN_ALL_RSRC)
  1100. goto clear_resource;
  1101. pr = pci_find_parent_resource(bus->self, res);
  1102. if (pr == res) {
  1103. /* this happens when the generic PCI
  1104. * code (wrongly) decides that this
  1105. * bridge is transparent -- paulus
  1106. */
  1107. continue;
  1108. }
  1109. }
  1110. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1111. "[0x%x], parent %p (%s)\n",
  1112. bus->self ? pci_name(bus->self) : "PHB",
  1113. bus->number, i,
  1114. (unsigned long long)res->start,
  1115. (unsigned long long)res->end,
  1116. (unsigned int)res->flags,
  1117. pr, (pr && pr->name) ? pr->name : "nil");
  1118. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1119. if (request_resource(pr, res) == 0)
  1120. continue;
  1121. /*
  1122. * Must be a conflict with an existing entry.
  1123. * Move that entry (or entries) under the
  1124. * bridge resource and try again.
  1125. */
  1126. if (reparent_resources(pr, res) == 0)
  1127. continue;
  1128. }
  1129. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1130. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1131. clear_resource:
  1132. res->start = res->end = 0;
  1133. res->flags = 0;
  1134. }
  1135. list_for_each_entry(b, &bus->children, node)
  1136. pcibios_allocate_bus_resources(b);
  1137. }
  1138. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1139. {
  1140. struct resource *pr, *r = &dev->resource[idx];
  1141. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1142. pci_name(dev), idx,
  1143. (unsigned long long)r->start,
  1144. (unsigned long long)r->end,
  1145. (unsigned int)r->flags);
  1146. pr = pci_find_parent_resource(dev, r);
  1147. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1148. request_resource(pr, r) < 0) {
  1149. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1150. " of device %s, will remap\n", idx, pci_name(dev));
  1151. if (pr)
  1152. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1153. pr,
  1154. (unsigned long long)pr->start,
  1155. (unsigned long long)pr->end,
  1156. (unsigned int)pr->flags);
  1157. /* We'll assign a new address later */
  1158. r->flags |= IORESOURCE_UNSET;
  1159. r->end -= r->start;
  1160. r->start = 0;
  1161. }
  1162. }
  1163. static void __init pcibios_allocate_resources(int pass)
  1164. {
  1165. struct pci_dev *dev = NULL;
  1166. int idx, disabled;
  1167. u16 command;
  1168. struct resource *r;
  1169. for_each_pci_dev(dev) {
  1170. pci_read_config_word(dev, PCI_COMMAND, &command);
  1171. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1172. r = &dev->resource[idx];
  1173. if (r->parent) /* Already allocated */
  1174. continue;
  1175. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1176. continue; /* Not assigned at all */
  1177. /* We only allocate ROMs on pass 1 just in case they
  1178. * have been screwed up by firmware
  1179. */
  1180. if (idx == PCI_ROM_RESOURCE)
  1181. disabled = 1;
  1182. if (r->flags & IORESOURCE_IO)
  1183. disabled = !(command & PCI_COMMAND_IO);
  1184. else
  1185. disabled = !(command & PCI_COMMAND_MEMORY);
  1186. if (pass == disabled)
  1187. alloc_resource(dev, idx);
  1188. }
  1189. if (pass)
  1190. continue;
  1191. r = &dev->resource[PCI_ROM_RESOURCE];
  1192. if (r->flags) {
  1193. /* Turn the ROM off, leave the resource region,
  1194. * but keep it unregistered.
  1195. */
  1196. u32 reg;
  1197. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1198. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1199. pr_debug("PCI: Switching off ROM of %s\n",
  1200. pci_name(dev));
  1201. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1202. pci_write_config_dword(dev, dev->rom_base_reg,
  1203. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1204. }
  1205. }
  1206. }
  1207. }
  1208. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1209. {
  1210. struct pci_controller *hose = pci_bus_to_host(bus);
  1211. resource_size_t offset;
  1212. struct resource *res, *pres;
  1213. int i;
  1214. pr_debug("Reserving legacy ranges for domain %04x\n",
  1215. pci_domain_nr(bus));
  1216. /* Check for IO */
  1217. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1218. goto no_io;
  1219. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1220. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1221. BUG_ON(res == NULL);
  1222. res->name = "Legacy IO";
  1223. res->flags = IORESOURCE_IO;
  1224. res->start = offset;
  1225. res->end = (offset + 0xfff) & 0xfffffffful;
  1226. pr_debug("Candidate legacy IO: %pR\n", res);
  1227. if (request_resource(&hose->io_resource, res)) {
  1228. printk(KERN_DEBUG
  1229. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1230. pci_domain_nr(bus), bus->number, res);
  1231. kfree(res);
  1232. }
  1233. no_io:
  1234. /* Check for memory */
  1235. offset = hose->pci_mem_offset;
  1236. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1237. for (i = 0; i < 3; i++) {
  1238. pres = &hose->mem_resources[i];
  1239. if (!(pres->flags & IORESOURCE_MEM))
  1240. continue;
  1241. pr_debug("hose mem res: %pR\n", pres);
  1242. if ((pres->start - offset) <= 0xa0000 &&
  1243. (pres->end - offset) >= 0xbffff)
  1244. break;
  1245. }
  1246. if (i >= 3)
  1247. return;
  1248. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1249. BUG_ON(res == NULL);
  1250. res->name = "Legacy VGA memory";
  1251. res->flags = IORESOURCE_MEM;
  1252. res->start = 0xa0000 + offset;
  1253. res->end = 0xbffff + offset;
  1254. pr_debug("Candidate VGA memory: %pR\n", res);
  1255. if (request_resource(pres, res)) {
  1256. printk(KERN_DEBUG
  1257. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1258. pci_domain_nr(bus), bus->number, res);
  1259. kfree(res);
  1260. }
  1261. }
  1262. void __init pcibios_resource_survey(void)
  1263. {
  1264. struct pci_bus *b;
  1265. /* Allocate and assign resources. If we re-assign everything, then
  1266. * we skip the allocate phase
  1267. */
  1268. list_for_each_entry(b, &pci_root_buses, node)
  1269. pcibios_allocate_bus_resources(b);
  1270. if (!(pci_flags & PCI_REASSIGN_ALL_RSRC)) {
  1271. pcibios_allocate_resources(0);
  1272. pcibios_allocate_resources(1);
  1273. }
  1274. /* Before we start assigning unassigned resource, we try to reserve
  1275. * the low IO area and the VGA memory area if they intersect the
  1276. * bus available resources to avoid allocating things on top of them
  1277. */
  1278. if (!(pci_flags & PCI_PROBE_ONLY)) {
  1279. list_for_each_entry(b, &pci_root_buses, node)
  1280. pcibios_reserve_legacy_regions(b);
  1281. }
  1282. /* Now, if the platform didn't decide to blindly trust the firmware,
  1283. * we proceed to assigning things that were left unassigned
  1284. */
  1285. if (!(pci_flags & PCI_PROBE_ONLY)) {
  1286. pr_debug("PCI: Assigning unassigned resources...\n");
  1287. pci_assign_unassigned_resources();
  1288. }
  1289. }
  1290. #ifdef CONFIG_HOTPLUG
  1291. /* This is used by the PCI hotplug driver to allocate resource
  1292. * of newly plugged busses. We can try to consolidate with the
  1293. * rest of the code later, for now, keep it as-is as our main
  1294. * resource allocation function doesn't deal with sub-trees yet.
  1295. */
  1296. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1297. {
  1298. struct pci_dev *dev;
  1299. struct pci_bus *child_bus;
  1300. list_for_each_entry(dev, &bus->devices, bus_list) {
  1301. int i;
  1302. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1303. struct resource *r = &dev->resource[i];
  1304. if (r->parent || !r->start || !r->flags)
  1305. continue;
  1306. pr_debug("PCI: Claiming %s: "
  1307. "Resource %d: %016llx..%016llx [%x]\n",
  1308. pci_name(dev), i,
  1309. (unsigned long long)r->start,
  1310. (unsigned long long)r->end,
  1311. (unsigned int)r->flags);
  1312. pci_claim_resource(dev, i);
  1313. }
  1314. }
  1315. list_for_each_entry(child_bus, &bus->children, node)
  1316. pcibios_claim_one_bus(child_bus);
  1317. }
  1318. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1319. /* pcibios_finish_adding_to_bus
  1320. *
  1321. * This is to be called by the hotplug code after devices have been
  1322. * added to a bus, this include calling it for a PHB that is just
  1323. * being added
  1324. */
  1325. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1326. {
  1327. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1328. pci_domain_nr(bus), bus->number);
  1329. /* Allocate bus and devices resources */
  1330. pcibios_allocate_bus_resources(bus);
  1331. pcibios_claim_one_bus(bus);
  1332. /* Add new devices to global lists. Register in proc, sysfs. */
  1333. pci_bus_add_devices(bus);
  1334. /* Fixup EEH */
  1335. /* eeh_add_device_tree_late(bus); */
  1336. }
  1337. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1338. #endif /* CONFIG_HOTPLUG */
  1339. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1340. {
  1341. return pci_enable_resources(dev, mask);
  1342. }
  1343. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1344. {
  1345. struct pci_bus *bus = hose->bus;
  1346. struct resource *res;
  1347. int i;
  1348. /* Hookup PHB IO resource */
  1349. bus->resource[0] = res = &hose->io_resource;
  1350. if (!res->flags) {
  1351. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1352. " bridge %s (domain %d)\n",
  1353. hose->dn->full_name, hose->global_number);
  1354. /* Workaround for lack of IO resource only on 32-bit */
  1355. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1356. res->end = res->start + IO_SPACE_LIMIT;
  1357. res->flags = IORESOURCE_IO;
  1358. }
  1359. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1360. (unsigned long long)res->start,
  1361. (unsigned long long)res->end,
  1362. (unsigned long)res->flags);
  1363. /* Hookup PHB Memory resources */
  1364. for (i = 0; i < 3; ++i) {
  1365. res = &hose->mem_resources[i];
  1366. if (!res->flags) {
  1367. if (i > 0)
  1368. continue;
  1369. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1370. "host bridge %s (domain %d)\n",
  1371. hose->dn->full_name, hose->global_number);
  1372. /* Workaround for lack of MEM resource only on 32-bit */
  1373. res->start = hose->pci_mem_offset;
  1374. res->end = (resource_size_t)-1LL;
  1375. res->flags = IORESOURCE_MEM;
  1376. }
  1377. bus->resource[i+1] = res;
  1378. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1379. i, (unsigned long long)res->start,
  1380. (unsigned long long)res->end,
  1381. (unsigned long)res->flags);
  1382. }
  1383. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1384. (unsigned long long)hose->pci_mem_offset);
  1385. pr_debug("PCI: PHB IO offset = %08lx\n",
  1386. (unsigned long)hose->io_base_virt - _IO_BASE);
  1387. }
  1388. /*
  1389. * Null PCI config access functions, for the case when we can't
  1390. * find a hose.
  1391. */
  1392. #define NULL_PCI_OP(rw, size, type) \
  1393. static int \
  1394. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1395. { \
  1396. return PCIBIOS_DEVICE_NOT_FOUND; \
  1397. }
  1398. static int
  1399. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1400. int len, u32 *val)
  1401. {
  1402. return PCIBIOS_DEVICE_NOT_FOUND;
  1403. }
  1404. static int
  1405. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1406. int len, u32 val)
  1407. {
  1408. return PCIBIOS_DEVICE_NOT_FOUND;
  1409. }
  1410. static struct pci_ops null_pci_ops = {
  1411. .read = null_read_config,
  1412. .write = null_write_config,
  1413. };
  1414. /*
  1415. * These functions are used early on before PCI scanning is done
  1416. * and all of the pci_dev and pci_bus structures have been created.
  1417. */
  1418. static struct pci_bus *
  1419. fake_pci_bus(struct pci_controller *hose, int busnr)
  1420. {
  1421. static struct pci_bus bus;
  1422. if (!hose)
  1423. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1424. bus.number = busnr;
  1425. bus.sysdata = hose;
  1426. bus.ops = hose ? hose->ops : &null_pci_ops;
  1427. return &bus;
  1428. }
  1429. #define EARLY_PCI_OP(rw, size, type) \
  1430. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1431. int devfn, int offset, type value) \
  1432. { \
  1433. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1434. devfn, offset, value); \
  1435. }
  1436. EARLY_PCI_OP(read, byte, u8 *)
  1437. EARLY_PCI_OP(read, word, u16 *)
  1438. EARLY_PCI_OP(read, dword, u32 *)
  1439. EARLY_PCI_OP(write, byte, u8)
  1440. EARLY_PCI_OP(write, word, u16)
  1441. EARLY_PCI_OP(write, dword, u32)
  1442. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1443. int cap)
  1444. {
  1445. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1446. }