qlge_main.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507
  1. /*
  2. * QLogic qlge NIC HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. * See LICENSE.qlge for copyright and licensing details.
  5. * Author: Linux qlge network device driver by
  6. * Ron Mercer <ron.mercer@qlogic.com>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/list.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/pagemap.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/kthread.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/in.h>
  26. #include <linux/ip.h>
  27. #include <linux/ipv6.h>
  28. #include <net/ipv6.h>
  29. #include <linux/tcp.h>
  30. #include <linux/udp.h>
  31. #include <linux/if_arp.h>
  32. #include <linux/if_ether.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/delay.h>
  39. #include <linux/mm.h>
  40. #include <linux/vmalloc.h>
  41. #include <net/ip6_checksum.h>
  42. #include "qlge.h"
  43. char qlge_driver_name[] = DRV_NAME;
  44. const char qlge_driver_version[] = DRV_VERSION;
  45. MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
  46. MODULE_DESCRIPTION(DRV_STRING " ");
  47. MODULE_LICENSE("GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. static const u32 default_msg =
  50. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
  51. /* NETIF_MSG_TIMER | */
  52. NETIF_MSG_IFDOWN |
  53. NETIF_MSG_IFUP |
  54. NETIF_MSG_RX_ERR |
  55. NETIF_MSG_TX_ERR |
  56. /* NETIF_MSG_TX_QUEUED | */
  57. /* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
  58. /* NETIF_MSG_PKTDATA | */
  59. NETIF_MSG_HW | NETIF_MSG_WOL | 0;
  60. static int debug = 0x00007fff; /* defaults above */
  61. module_param(debug, int, 0);
  62. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  63. #define MSIX_IRQ 0
  64. #define MSI_IRQ 1
  65. #define LEG_IRQ 2
  66. static int irq_type = MSIX_IRQ;
  67. module_param(irq_type, int, MSIX_IRQ);
  68. MODULE_PARM_DESC(irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
  69. static struct pci_device_id qlge_pci_tbl[] __devinitdata = {
  70. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
  71. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
  72. /* required last entry */
  73. {0,}
  74. };
  75. MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
  76. /* This hardware semaphore causes exclusive access to
  77. * resources shared between the NIC driver, MPI firmware,
  78. * FCOE firmware and the FC driver.
  79. */
  80. static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
  81. {
  82. u32 sem_bits = 0;
  83. switch (sem_mask) {
  84. case SEM_XGMAC0_MASK:
  85. sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
  86. break;
  87. case SEM_XGMAC1_MASK:
  88. sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
  89. break;
  90. case SEM_ICB_MASK:
  91. sem_bits = SEM_SET << SEM_ICB_SHIFT;
  92. break;
  93. case SEM_MAC_ADDR_MASK:
  94. sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
  95. break;
  96. case SEM_FLASH_MASK:
  97. sem_bits = SEM_SET << SEM_FLASH_SHIFT;
  98. break;
  99. case SEM_PROBE_MASK:
  100. sem_bits = SEM_SET << SEM_PROBE_SHIFT;
  101. break;
  102. case SEM_RT_IDX_MASK:
  103. sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
  104. break;
  105. case SEM_PROC_REG_MASK:
  106. sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
  107. break;
  108. default:
  109. QPRINTK(qdev, PROBE, ALERT, "Bad Semaphore mask!.\n");
  110. return -EINVAL;
  111. }
  112. ql_write32(qdev, SEM, sem_bits | sem_mask);
  113. return !(ql_read32(qdev, SEM) & sem_bits);
  114. }
  115. int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
  116. {
  117. unsigned int wait_count = 30;
  118. do {
  119. if (!ql_sem_trylock(qdev, sem_mask))
  120. return 0;
  121. udelay(100);
  122. } while (--wait_count);
  123. return -ETIMEDOUT;
  124. }
  125. void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
  126. {
  127. ql_write32(qdev, SEM, sem_mask);
  128. ql_read32(qdev, SEM); /* flush */
  129. }
  130. /* This function waits for a specific bit to come ready
  131. * in a given register. It is used mostly by the initialize
  132. * process, but is also used in kernel thread API such as
  133. * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
  134. */
  135. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
  136. {
  137. u32 temp;
  138. int count = UDELAY_COUNT;
  139. while (count) {
  140. temp = ql_read32(qdev, reg);
  141. /* check for errors */
  142. if (temp & err_bit) {
  143. QPRINTK(qdev, PROBE, ALERT,
  144. "register 0x%.08x access error, value = 0x%.08x!.\n",
  145. reg, temp);
  146. return -EIO;
  147. } else if (temp & bit)
  148. return 0;
  149. udelay(UDELAY_DELAY);
  150. count--;
  151. }
  152. QPRINTK(qdev, PROBE, ALERT,
  153. "Timed out waiting for reg %x to come ready.\n", reg);
  154. return -ETIMEDOUT;
  155. }
  156. /* The CFG register is used to download TX and RX control blocks
  157. * to the chip. This function waits for an operation to complete.
  158. */
  159. static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
  160. {
  161. int count = UDELAY_COUNT;
  162. u32 temp;
  163. while (count) {
  164. temp = ql_read32(qdev, CFG);
  165. if (temp & CFG_LE)
  166. return -EIO;
  167. if (!(temp & bit))
  168. return 0;
  169. udelay(UDELAY_DELAY);
  170. count--;
  171. }
  172. return -ETIMEDOUT;
  173. }
  174. /* Used to issue init control blocks to hw. Maps control block,
  175. * sets address, triggers download, waits for completion.
  176. */
  177. int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  178. u16 q_id)
  179. {
  180. u64 map;
  181. int status = 0;
  182. int direction;
  183. u32 mask;
  184. u32 value;
  185. direction =
  186. (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
  187. PCI_DMA_FROMDEVICE;
  188. map = pci_map_single(qdev->pdev, ptr, size, direction);
  189. if (pci_dma_mapping_error(qdev->pdev, map)) {
  190. QPRINTK(qdev, IFUP, ERR, "Couldn't map DMA area.\n");
  191. return -ENOMEM;
  192. }
  193. status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
  194. if (status)
  195. return status;
  196. status = ql_wait_cfg(qdev, bit);
  197. if (status) {
  198. QPRINTK(qdev, IFUP, ERR,
  199. "Timed out waiting for CFG to come ready.\n");
  200. goto exit;
  201. }
  202. ql_write32(qdev, ICB_L, (u32) map);
  203. ql_write32(qdev, ICB_H, (u32) (map >> 32));
  204. mask = CFG_Q_MASK | (bit << 16);
  205. value = bit | (q_id << CFG_Q_SHIFT);
  206. ql_write32(qdev, CFG, (mask | value));
  207. /*
  208. * Wait for the bit to clear after signaling hw.
  209. */
  210. status = ql_wait_cfg(qdev, bit);
  211. exit:
  212. ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
  213. pci_unmap_single(qdev->pdev, map, size, direction);
  214. return status;
  215. }
  216. /* Get a specific MAC address from the CAM. Used for debug and reg dump. */
  217. int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  218. u32 *value)
  219. {
  220. u32 offset = 0;
  221. int status;
  222. switch (type) {
  223. case MAC_ADDR_TYPE_MULTI_MAC:
  224. case MAC_ADDR_TYPE_CAM_MAC:
  225. {
  226. status =
  227. ql_wait_reg_rdy(qdev,
  228. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  229. if (status)
  230. goto exit;
  231. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  232. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  233. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  234. status =
  235. ql_wait_reg_rdy(qdev,
  236. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  237. if (status)
  238. goto exit;
  239. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  240. status =
  241. ql_wait_reg_rdy(qdev,
  242. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  243. if (status)
  244. goto exit;
  245. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  246. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  247. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  248. status =
  249. ql_wait_reg_rdy(qdev,
  250. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  251. if (status)
  252. goto exit;
  253. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  254. if (type == MAC_ADDR_TYPE_CAM_MAC) {
  255. status =
  256. ql_wait_reg_rdy(qdev,
  257. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  258. if (status)
  259. goto exit;
  260. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  261. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  262. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  263. status =
  264. ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
  265. MAC_ADDR_MR, 0);
  266. if (status)
  267. goto exit;
  268. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  269. }
  270. break;
  271. }
  272. case MAC_ADDR_TYPE_VLAN:
  273. case MAC_ADDR_TYPE_MULTI_FLTR:
  274. default:
  275. QPRINTK(qdev, IFUP, CRIT,
  276. "Address type %d not yet supported.\n", type);
  277. status = -EPERM;
  278. }
  279. exit:
  280. return status;
  281. }
  282. /* Set up a MAC, multicast or VLAN address for the
  283. * inbound frame matching.
  284. */
  285. static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
  286. u16 index)
  287. {
  288. u32 offset = 0;
  289. int status = 0;
  290. switch (type) {
  291. case MAC_ADDR_TYPE_MULTI_MAC:
  292. {
  293. u32 upper = (addr[0] << 8) | addr[1];
  294. u32 lower = (addr[2] << 24) | (addr[3] << 16) |
  295. (addr[4] << 8) | (addr[5]);
  296. status =
  297. ql_wait_reg_rdy(qdev,
  298. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  299. if (status)
  300. goto exit;
  301. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  302. (index << MAC_ADDR_IDX_SHIFT) |
  303. type | MAC_ADDR_E);
  304. ql_write32(qdev, MAC_ADDR_DATA, lower);
  305. status =
  306. ql_wait_reg_rdy(qdev,
  307. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  308. if (status)
  309. goto exit;
  310. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  311. (index << MAC_ADDR_IDX_SHIFT) |
  312. type | MAC_ADDR_E);
  313. ql_write32(qdev, MAC_ADDR_DATA, upper);
  314. status =
  315. ql_wait_reg_rdy(qdev,
  316. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  317. if (status)
  318. goto exit;
  319. break;
  320. }
  321. case MAC_ADDR_TYPE_CAM_MAC:
  322. {
  323. u32 cam_output;
  324. u32 upper = (addr[0] << 8) | addr[1];
  325. u32 lower =
  326. (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
  327. (addr[5]);
  328. QPRINTK(qdev, IFUP, DEBUG,
  329. "Adding %s address %pM"
  330. " at index %d in the CAM.\n",
  331. ((type ==
  332. MAC_ADDR_TYPE_MULTI_MAC) ? "MULTICAST" :
  333. "UNICAST"), addr, index);
  334. status =
  335. ql_wait_reg_rdy(qdev,
  336. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  337. if (status)
  338. goto exit;
  339. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  340. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  341. type); /* type */
  342. ql_write32(qdev, MAC_ADDR_DATA, lower);
  343. status =
  344. ql_wait_reg_rdy(qdev,
  345. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  346. if (status)
  347. goto exit;
  348. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  349. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  350. type); /* type */
  351. ql_write32(qdev, MAC_ADDR_DATA, upper);
  352. status =
  353. ql_wait_reg_rdy(qdev,
  354. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  355. if (status)
  356. goto exit;
  357. ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
  358. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  359. type); /* type */
  360. /* This field should also include the queue id
  361. and possibly the function id. Right now we hardcode
  362. the route field to NIC core.
  363. */
  364. cam_output = (CAM_OUT_ROUTE_NIC |
  365. (qdev->
  366. func << CAM_OUT_FUNC_SHIFT) |
  367. (0 << CAM_OUT_CQ_ID_SHIFT));
  368. if (qdev->vlgrp)
  369. cam_output |= CAM_OUT_RV;
  370. /* route to NIC core */
  371. ql_write32(qdev, MAC_ADDR_DATA, cam_output);
  372. break;
  373. }
  374. case MAC_ADDR_TYPE_VLAN:
  375. {
  376. u32 enable_bit = *((u32 *) &addr[0]);
  377. /* For VLAN, the addr actually holds a bit that
  378. * either enables or disables the vlan id we are
  379. * addressing. It's either MAC_ADDR_E on or off.
  380. * That's bit-27 we're talking about.
  381. */
  382. QPRINTK(qdev, IFUP, INFO, "%s VLAN ID %d %s the CAM.\n",
  383. (enable_bit ? "Adding" : "Removing"),
  384. index, (enable_bit ? "to" : "from"));
  385. status =
  386. ql_wait_reg_rdy(qdev,
  387. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  388. if (status)
  389. goto exit;
  390. ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
  391. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  392. type | /* type */
  393. enable_bit); /* enable/disable */
  394. break;
  395. }
  396. case MAC_ADDR_TYPE_MULTI_FLTR:
  397. default:
  398. QPRINTK(qdev, IFUP, CRIT,
  399. "Address type %d not yet supported.\n", type);
  400. status = -EPERM;
  401. }
  402. exit:
  403. return status;
  404. }
  405. /* Set or clear MAC address in hardware. We sometimes
  406. * have to clear it to prevent wrong frame routing
  407. * especially in a bonding environment.
  408. */
  409. static int ql_set_mac_addr(struct ql_adapter *qdev, int set)
  410. {
  411. int status;
  412. char zero_mac_addr[ETH_ALEN];
  413. char *addr;
  414. if (set) {
  415. addr = &qdev->ndev->dev_addr[0];
  416. QPRINTK(qdev, IFUP, DEBUG,
  417. "Set Mac addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  418. addr[0], addr[1], addr[2], addr[3],
  419. addr[4], addr[5]);
  420. } else {
  421. memset(zero_mac_addr, 0, ETH_ALEN);
  422. addr = &zero_mac_addr[0];
  423. QPRINTK(qdev, IFUP, DEBUG,
  424. "Clearing MAC address on %s\n",
  425. qdev->ndev->name);
  426. }
  427. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  428. if (status)
  429. return status;
  430. status = ql_set_mac_addr_reg(qdev, (u8 *) addr,
  431. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  432. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  433. if (status)
  434. QPRINTK(qdev, IFUP, ERR, "Failed to init mac "
  435. "address.\n");
  436. return status;
  437. }
  438. void ql_link_on(struct ql_adapter *qdev)
  439. {
  440. QPRINTK(qdev, LINK, ERR, "%s: Link is up.\n",
  441. qdev->ndev->name);
  442. netif_carrier_on(qdev->ndev);
  443. ql_set_mac_addr(qdev, 1);
  444. }
  445. void ql_link_off(struct ql_adapter *qdev)
  446. {
  447. QPRINTK(qdev, LINK, ERR, "%s: Link is down.\n",
  448. qdev->ndev->name);
  449. netif_carrier_off(qdev->ndev);
  450. ql_set_mac_addr(qdev, 0);
  451. }
  452. /* Get a specific frame routing value from the CAM.
  453. * Used for debug and reg dump.
  454. */
  455. int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
  456. {
  457. int status = 0;
  458. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  459. if (status)
  460. goto exit;
  461. ql_write32(qdev, RT_IDX,
  462. RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
  463. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
  464. if (status)
  465. goto exit;
  466. *value = ql_read32(qdev, RT_DATA);
  467. exit:
  468. return status;
  469. }
  470. /* The NIC function for this chip has 16 routing indexes. Each one can be used
  471. * to route different frame types to various inbound queues. We send broadcast/
  472. * multicast/error frames to the default queue for slow handling,
  473. * and CAM hit/RSS frames to the fast handling queues.
  474. */
  475. static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
  476. int enable)
  477. {
  478. int status = -EINVAL; /* Return error if no mask match. */
  479. u32 value = 0;
  480. QPRINTK(qdev, IFUP, DEBUG,
  481. "%s %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s mask %s the routing reg.\n",
  482. (enable ? "Adding" : "Removing"),
  483. ((index == RT_IDX_ALL_ERR_SLOT) ? "MAC ERROR/ALL ERROR" : ""),
  484. ((index == RT_IDX_IP_CSUM_ERR_SLOT) ? "IP CSUM ERROR" : ""),
  485. ((index ==
  486. RT_IDX_TCP_UDP_CSUM_ERR_SLOT) ? "TCP/UDP CSUM ERROR" : ""),
  487. ((index == RT_IDX_BCAST_SLOT) ? "BROADCAST" : ""),
  488. ((index == RT_IDX_MCAST_MATCH_SLOT) ? "MULTICAST MATCH" : ""),
  489. ((index == RT_IDX_ALLMULTI_SLOT) ? "ALL MULTICAST MATCH" : ""),
  490. ((index == RT_IDX_UNUSED6_SLOT) ? "UNUSED6" : ""),
  491. ((index == RT_IDX_UNUSED7_SLOT) ? "UNUSED7" : ""),
  492. ((index == RT_IDX_RSS_MATCH_SLOT) ? "RSS ALL/IPV4 MATCH" : ""),
  493. ((index == RT_IDX_RSS_IPV6_SLOT) ? "RSS IPV6" : ""),
  494. ((index == RT_IDX_RSS_TCP4_SLOT) ? "RSS TCP4" : ""),
  495. ((index == RT_IDX_RSS_TCP6_SLOT) ? "RSS TCP6" : ""),
  496. ((index == RT_IDX_CAM_HIT_SLOT) ? "CAM HIT" : ""),
  497. ((index == RT_IDX_UNUSED013) ? "UNUSED13" : ""),
  498. ((index == RT_IDX_UNUSED014) ? "UNUSED14" : ""),
  499. ((index == RT_IDX_PROMISCUOUS_SLOT) ? "PROMISCUOUS" : ""),
  500. (enable ? "to" : "from"));
  501. switch (mask) {
  502. case RT_IDX_CAM_HIT:
  503. {
  504. value = RT_IDX_DST_CAM_Q | /* dest */
  505. RT_IDX_TYPE_NICQ | /* type */
  506. (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
  507. break;
  508. }
  509. case RT_IDX_VALID: /* Promiscuous Mode frames. */
  510. {
  511. value = RT_IDX_DST_DFLT_Q | /* dest */
  512. RT_IDX_TYPE_NICQ | /* type */
  513. (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
  514. break;
  515. }
  516. case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
  517. {
  518. value = RT_IDX_DST_DFLT_Q | /* dest */
  519. RT_IDX_TYPE_NICQ | /* type */
  520. (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
  521. break;
  522. }
  523. case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
  524. {
  525. value = RT_IDX_DST_DFLT_Q | /* dest */
  526. RT_IDX_TYPE_NICQ | /* type */
  527. (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
  528. break;
  529. }
  530. case RT_IDX_MCAST: /* Pass up All Multicast frames. */
  531. {
  532. value = RT_IDX_DST_DFLT_Q | /* dest */
  533. RT_IDX_TYPE_NICQ | /* type */
  534. (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
  535. break;
  536. }
  537. case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
  538. {
  539. value = RT_IDX_DST_DFLT_Q | /* dest */
  540. RT_IDX_TYPE_NICQ | /* type */
  541. (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  542. break;
  543. }
  544. case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
  545. {
  546. value = RT_IDX_DST_RSS | /* dest */
  547. RT_IDX_TYPE_NICQ | /* type */
  548. (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  549. break;
  550. }
  551. case 0: /* Clear the E-bit on an entry. */
  552. {
  553. value = RT_IDX_DST_DFLT_Q | /* dest */
  554. RT_IDX_TYPE_NICQ | /* type */
  555. (index << RT_IDX_IDX_SHIFT);/* index */
  556. break;
  557. }
  558. default:
  559. QPRINTK(qdev, IFUP, ERR, "Mask type %d not yet supported.\n",
  560. mask);
  561. status = -EPERM;
  562. goto exit;
  563. }
  564. if (value) {
  565. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  566. if (status)
  567. goto exit;
  568. value |= (enable ? RT_IDX_E : 0);
  569. ql_write32(qdev, RT_IDX, value);
  570. ql_write32(qdev, RT_DATA, enable ? mask : 0);
  571. }
  572. exit:
  573. return status;
  574. }
  575. static void ql_enable_interrupts(struct ql_adapter *qdev)
  576. {
  577. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
  578. }
  579. static void ql_disable_interrupts(struct ql_adapter *qdev)
  580. {
  581. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
  582. }
  583. /* If we're running with multiple MSI-X vectors then we enable on the fly.
  584. * Otherwise, we may have multiple outstanding workers and don't want to
  585. * enable until the last one finishes. In this case, the irq_cnt gets
  586. * incremented everytime we queue a worker and decremented everytime
  587. * a worker finishes. Once it hits zero we enable the interrupt.
  588. */
  589. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  590. {
  591. u32 var = 0;
  592. unsigned long hw_flags = 0;
  593. struct intr_context *ctx = qdev->intr_context + intr;
  594. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
  595. /* Always enable if we're MSIX multi interrupts and
  596. * it's not the default (zeroeth) interrupt.
  597. */
  598. ql_write32(qdev, INTR_EN,
  599. ctx->intr_en_mask);
  600. var = ql_read32(qdev, STS);
  601. return var;
  602. }
  603. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  604. if (atomic_dec_and_test(&ctx->irq_cnt)) {
  605. ql_write32(qdev, INTR_EN,
  606. ctx->intr_en_mask);
  607. var = ql_read32(qdev, STS);
  608. }
  609. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  610. return var;
  611. }
  612. static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  613. {
  614. u32 var = 0;
  615. struct intr_context *ctx;
  616. /* HW disables for us if we're MSIX multi interrupts and
  617. * it's not the default (zeroeth) interrupt.
  618. */
  619. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
  620. return 0;
  621. ctx = qdev->intr_context + intr;
  622. spin_lock(&qdev->hw_lock);
  623. if (!atomic_read(&ctx->irq_cnt)) {
  624. ql_write32(qdev, INTR_EN,
  625. ctx->intr_dis_mask);
  626. var = ql_read32(qdev, STS);
  627. }
  628. atomic_inc(&ctx->irq_cnt);
  629. spin_unlock(&qdev->hw_lock);
  630. return var;
  631. }
  632. static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
  633. {
  634. int i;
  635. for (i = 0; i < qdev->intr_count; i++) {
  636. /* The enable call does a atomic_dec_and_test
  637. * and enables only if the result is zero.
  638. * So we precharge it here.
  639. */
  640. if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
  641. i == 0))
  642. atomic_set(&qdev->intr_context[i].irq_cnt, 1);
  643. ql_enable_completion_interrupt(qdev, i);
  644. }
  645. }
  646. static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
  647. {
  648. int status, i;
  649. u16 csum = 0;
  650. __le16 *flash = (__le16 *)&qdev->flash;
  651. status = strncmp((char *)&qdev->flash, str, 4);
  652. if (status) {
  653. QPRINTK(qdev, IFUP, ERR, "Invalid flash signature.\n");
  654. return status;
  655. }
  656. for (i = 0; i < size; i++)
  657. csum += le16_to_cpu(*flash++);
  658. if (csum)
  659. QPRINTK(qdev, IFUP, ERR,
  660. "Invalid flash checksum, csum = 0x%.04x.\n", csum);
  661. return csum;
  662. }
  663. static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
  664. {
  665. int status = 0;
  666. /* wait for reg to come ready */
  667. status = ql_wait_reg_rdy(qdev,
  668. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  669. if (status)
  670. goto exit;
  671. /* set up for reg read */
  672. ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
  673. /* wait for reg to come ready */
  674. status = ql_wait_reg_rdy(qdev,
  675. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  676. if (status)
  677. goto exit;
  678. /* This data is stored on flash as an array of
  679. * __le32. Since ql_read32() returns cpu endian
  680. * we need to swap it back.
  681. */
  682. *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
  683. exit:
  684. return status;
  685. }
  686. static int ql_get_8000_flash_params(struct ql_adapter *qdev)
  687. {
  688. u32 i, size;
  689. int status;
  690. __le32 *p = (__le32 *)&qdev->flash;
  691. u32 offset;
  692. u8 mac_addr[6];
  693. /* Get flash offset for function and adjust
  694. * for dword access.
  695. */
  696. if (!qdev->port)
  697. offset = FUNC0_FLASH_OFFSET / sizeof(u32);
  698. else
  699. offset = FUNC1_FLASH_OFFSET / sizeof(u32);
  700. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  701. return -ETIMEDOUT;
  702. size = sizeof(struct flash_params_8000) / sizeof(u32);
  703. for (i = 0; i < size; i++, p++) {
  704. status = ql_read_flash_word(qdev, i+offset, p);
  705. if (status) {
  706. QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
  707. goto exit;
  708. }
  709. }
  710. status = ql_validate_flash(qdev,
  711. sizeof(struct flash_params_8000) / sizeof(u16),
  712. "8000");
  713. if (status) {
  714. QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
  715. status = -EINVAL;
  716. goto exit;
  717. }
  718. /* Extract either manufacturer or BOFM modified
  719. * MAC address.
  720. */
  721. if (qdev->flash.flash_params_8000.data_type1 == 2)
  722. memcpy(mac_addr,
  723. qdev->flash.flash_params_8000.mac_addr1,
  724. qdev->ndev->addr_len);
  725. else
  726. memcpy(mac_addr,
  727. qdev->flash.flash_params_8000.mac_addr,
  728. qdev->ndev->addr_len);
  729. if (!is_valid_ether_addr(mac_addr)) {
  730. QPRINTK(qdev, IFUP, ERR, "Invalid MAC address.\n");
  731. status = -EINVAL;
  732. goto exit;
  733. }
  734. memcpy(qdev->ndev->dev_addr,
  735. mac_addr,
  736. qdev->ndev->addr_len);
  737. exit:
  738. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  739. return status;
  740. }
  741. static int ql_get_8012_flash_params(struct ql_adapter *qdev)
  742. {
  743. int i;
  744. int status;
  745. __le32 *p = (__le32 *)&qdev->flash;
  746. u32 offset = 0;
  747. u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
  748. /* Second function's parameters follow the first
  749. * function's.
  750. */
  751. if (qdev->port)
  752. offset = size;
  753. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  754. return -ETIMEDOUT;
  755. for (i = 0; i < size; i++, p++) {
  756. status = ql_read_flash_word(qdev, i+offset, p);
  757. if (status) {
  758. QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
  759. goto exit;
  760. }
  761. }
  762. status = ql_validate_flash(qdev,
  763. sizeof(struct flash_params_8012) / sizeof(u16),
  764. "8012");
  765. if (status) {
  766. QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
  767. status = -EINVAL;
  768. goto exit;
  769. }
  770. if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
  771. status = -EINVAL;
  772. goto exit;
  773. }
  774. memcpy(qdev->ndev->dev_addr,
  775. qdev->flash.flash_params_8012.mac_addr,
  776. qdev->ndev->addr_len);
  777. exit:
  778. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  779. return status;
  780. }
  781. /* xgmac register are located behind the xgmac_addr and xgmac_data
  782. * register pair. Each read/write requires us to wait for the ready
  783. * bit before reading/writing the data.
  784. */
  785. static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
  786. {
  787. int status;
  788. /* wait for reg to come ready */
  789. status = ql_wait_reg_rdy(qdev,
  790. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  791. if (status)
  792. return status;
  793. /* write the data to the data reg */
  794. ql_write32(qdev, XGMAC_DATA, data);
  795. /* trigger the write */
  796. ql_write32(qdev, XGMAC_ADDR, reg);
  797. return status;
  798. }
  799. /* xgmac register are located behind the xgmac_addr and xgmac_data
  800. * register pair. Each read/write requires us to wait for the ready
  801. * bit before reading/writing the data.
  802. */
  803. int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
  804. {
  805. int status = 0;
  806. /* wait for reg to come ready */
  807. status = ql_wait_reg_rdy(qdev,
  808. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  809. if (status)
  810. goto exit;
  811. /* set up for reg read */
  812. ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
  813. /* wait for reg to come ready */
  814. status = ql_wait_reg_rdy(qdev,
  815. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  816. if (status)
  817. goto exit;
  818. /* get the data */
  819. *data = ql_read32(qdev, XGMAC_DATA);
  820. exit:
  821. return status;
  822. }
  823. /* This is used for reading the 64-bit statistics regs. */
  824. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
  825. {
  826. int status = 0;
  827. u32 hi = 0;
  828. u32 lo = 0;
  829. status = ql_read_xgmac_reg(qdev, reg, &lo);
  830. if (status)
  831. goto exit;
  832. status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
  833. if (status)
  834. goto exit;
  835. *data = (u64) lo | ((u64) hi << 32);
  836. exit:
  837. return status;
  838. }
  839. static int ql_8000_port_initialize(struct ql_adapter *qdev)
  840. {
  841. int status;
  842. /*
  843. * Get MPI firmware version for driver banner
  844. * and ethool info.
  845. */
  846. status = ql_mb_about_fw(qdev);
  847. if (status)
  848. goto exit;
  849. status = ql_mb_get_fw_state(qdev);
  850. if (status)
  851. goto exit;
  852. /* Wake up a worker to get/set the TX/RX frame sizes. */
  853. queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
  854. exit:
  855. return status;
  856. }
  857. /* Take the MAC Core out of reset.
  858. * Enable statistics counting.
  859. * Take the transmitter/receiver out of reset.
  860. * This functionality may be done in the MPI firmware at a
  861. * later date.
  862. */
  863. static int ql_8012_port_initialize(struct ql_adapter *qdev)
  864. {
  865. int status = 0;
  866. u32 data;
  867. if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
  868. /* Another function has the semaphore, so
  869. * wait for the port init bit to come ready.
  870. */
  871. QPRINTK(qdev, LINK, INFO,
  872. "Another function has the semaphore, so wait for the port init bit to come ready.\n");
  873. status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
  874. if (status) {
  875. QPRINTK(qdev, LINK, CRIT,
  876. "Port initialize timed out.\n");
  877. }
  878. return status;
  879. }
  880. QPRINTK(qdev, LINK, INFO, "Got xgmac semaphore!.\n");
  881. /* Set the core reset. */
  882. status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
  883. if (status)
  884. goto end;
  885. data |= GLOBAL_CFG_RESET;
  886. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  887. if (status)
  888. goto end;
  889. /* Clear the core reset and turn on jumbo for receiver. */
  890. data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
  891. data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
  892. data |= GLOBAL_CFG_TX_STAT_EN;
  893. data |= GLOBAL_CFG_RX_STAT_EN;
  894. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  895. if (status)
  896. goto end;
  897. /* Enable transmitter, and clear it's reset. */
  898. status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
  899. if (status)
  900. goto end;
  901. data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
  902. data |= TX_CFG_EN; /* Enable the transmitter. */
  903. status = ql_write_xgmac_reg(qdev, TX_CFG, data);
  904. if (status)
  905. goto end;
  906. /* Enable receiver and clear it's reset. */
  907. status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
  908. if (status)
  909. goto end;
  910. data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
  911. data |= RX_CFG_EN; /* Enable the receiver. */
  912. status = ql_write_xgmac_reg(qdev, RX_CFG, data);
  913. if (status)
  914. goto end;
  915. /* Turn on jumbo. */
  916. status =
  917. ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
  918. if (status)
  919. goto end;
  920. status =
  921. ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
  922. if (status)
  923. goto end;
  924. /* Signal to the world that the port is enabled. */
  925. ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
  926. end:
  927. ql_sem_unlock(qdev, qdev->xg_sem_mask);
  928. return status;
  929. }
  930. static inline unsigned int ql_lbq_block_size(struct ql_adapter *qdev)
  931. {
  932. return PAGE_SIZE << qdev->lbq_buf_order;
  933. }
  934. /* Get the next large buffer. */
  935. static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
  936. {
  937. struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
  938. rx_ring->lbq_curr_idx++;
  939. if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
  940. rx_ring->lbq_curr_idx = 0;
  941. rx_ring->lbq_free_cnt++;
  942. return lbq_desc;
  943. }
  944. static struct bq_desc *ql_get_curr_lchunk(struct ql_adapter *qdev,
  945. struct rx_ring *rx_ring)
  946. {
  947. struct bq_desc *lbq_desc = ql_get_curr_lbuf(rx_ring);
  948. pci_dma_sync_single_for_cpu(qdev->pdev,
  949. pci_unmap_addr(lbq_desc, mapaddr),
  950. rx_ring->lbq_buf_size,
  951. PCI_DMA_FROMDEVICE);
  952. /* If it's the last chunk of our master page then
  953. * we unmap it.
  954. */
  955. if ((lbq_desc->p.pg_chunk.offset + rx_ring->lbq_buf_size)
  956. == ql_lbq_block_size(qdev))
  957. pci_unmap_page(qdev->pdev,
  958. lbq_desc->p.pg_chunk.map,
  959. ql_lbq_block_size(qdev),
  960. PCI_DMA_FROMDEVICE);
  961. return lbq_desc;
  962. }
  963. /* Get the next small buffer. */
  964. static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
  965. {
  966. struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
  967. rx_ring->sbq_curr_idx++;
  968. if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
  969. rx_ring->sbq_curr_idx = 0;
  970. rx_ring->sbq_free_cnt++;
  971. return sbq_desc;
  972. }
  973. /* Update an rx ring index. */
  974. static void ql_update_cq(struct rx_ring *rx_ring)
  975. {
  976. rx_ring->cnsmr_idx++;
  977. rx_ring->curr_entry++;
  978. if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
  979. rx_ring->cnsmr_idx = 0;
  980. rx_ring->curr_entry = rx_ring->cq_base;
  981. }
  982. }
  983. static void ql_write_cq_idx(struct rx_ring *rx_ring)
  984. {
  985. ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
  986. }
  987. static int ql_get_next_chunk(struct ql_adapter *qdev, struct rx_ring *rx_ring,
  988. struct bq_desc *lbq_desc)
  989. {
  990. if (!rx_ring->pg_chunk.page) {
  991. u64 map;
  992. rx_ring->pg_chunk.page = alloc_pages(__GFP_COLD | __GFP_COMP |
  993. GFP_ATOMIC,
  994. qdev->lbq_buf_order);
  995. if (unlikely(!rx_ring->pg_chunk.page)) {
  996. QPRINTK(qdev, DRV, ERR,
  997. "page allocation failed.\n");
  998. return -ENOMEM;
  999. }
  1000. rx_ring->pg_chunk.offset = 0;
  1001. map = pci_map_page(qdev->pdev, rx_ring->pg_chunk.page,
  1002. 0, ql_lbq_block_size(qdev),
  1003. PCI_DMA_FROMDEVICE);
  1004. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1005. __free_pages(rx_ring->pg_chunk.page,
  1006. qdev->lbq_buf_order);
  1007. QPRINTK(qdev, DRV, ERR,
  1008. "PCI mapping failed.\n");
  1009. return -ENOMEM;
  1010. }
  1011. rx_ring->pg_chunk.map = map;
  1012. rx_ring->pg_chunk.va = page_address(rx_ring->pg_chunk.page);
  1013. }
  1014. /* Copy the current master pg_chunk info
  1015. * to the current descriptor.
  1016. */
  1017. lbq_desc->p.pg_chunk = rx_ring->pg_chunk;
  1018. /* Adjust the master page chunk for next
  1019. * buffer get.
  1020. */
  1021. rx_ring->pg_chunk.offset += rx_ring->lbq_buf_size;
  1022. if (rx_ring->pg_chunk.offset == ql_lbq_block_size(qdev)) {
  1023. rx_ring->pg_chunk.page = NULL;
  1024. lbq_desc->p.pg_chunk.last_flag = 1;
  1025. } else {
  1026. rx_ring->pg_chunk.va += rx_ring->lbq_buf_size;
  1027. get_page(rx_ring->pg_chunk.page);
  1028. lbq_desc->p.pg_chunk.last_flag = 0;
  1029. }
  1030. return 0;
  1031. }
  1032. /* Process (refill) a large buffer queue. */
  1033. static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1034. {
  1035. u32 clean_idx = rx_ring->lbq_clean_idx;
  1036. u32 start_idx = clean_idx;
  1037. struct bq_desc *lbq_desc;
  1038. u64 map;
  1039. int i;
  1040. while (rx_ring->lbq_free_cnt > 32) {
  1041. for (i = 0; i < 16; i++) {
  1042. QPRINTK(qdev, RX_STATUS, DEBUG,
  1043. "lbq: try cleaning clean_idx = %d.\n",
  1044. clean_idx);
  1045. lbq_desc = &rx_ring->lbq[clean_idx];
  1046. if (ql_get_next_chunk(qdev, rx_ring, lbq_desc)) {
  1047. QPRINTK(qdev, IFUP, ERR,
  1048. "Could not get a page chunk.\n");
  1049. return;
  1050. }
  1051. map = lbq_desc->p.pg_chunk.map +
  1052. lbq_desc->p.pg_chunk.offset;
  1053. pci_unmap_addr_set(lbq_desc, mapaddr, map);
  1054. pci_unmap_len_set(lbq_desc, maplen,
  1055. rx_ring->lbq_buf_size);
  1056. *lbq_desc->addr = cpu_to_le64(map);
  1057. pci_dma_sync_single_for_device(qdev->pdev, map,
  1058. rx_ring->lbq_buf_size,
  1059. PCI_DMA_FROMDEVICE);
  1060. clean_idx++;
  1061. if (clean_idx == rx_ring->lbq_len)
  1062. clean_idx = 0;
  1063. }
  1064. rx_ring->lbq_clean_idx = clean_idx;
  1065. rx_ring->lbq_prod_idx += 16;
  1066. if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
  1067. rx_ring->lbq_prod_idx = 0;
  1068. rx_ring->lbq_free_cnt -= 16;
  1069. }
  1070. if (start_idx != clean_idx) {
  1071. QPRINTK(qdev, RX_STATUS, DEBUG,
  1072. "lbq: updating prod idx = %d.\n",
  1073. rx_ring->lbq_prod_idx);
  1074. ql_write_db_reg(rx_ring->lbq_prod_idx,
  1075. rx_ring->lbq_prod_idx_db_reg);
  1076. }
  1077. }
  1078. /* Process (refill) a small buffer queue. */
  1079. static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1080. {
  1081. u32 clean_idx = rx_ring->sbq_clean_idx;
  1082. u32 start_idx = clean_idx;
  1083. struct bq_desc *sbq_desc;
  1084. u64 map;
  1085. int i;
  1086. while (rx_ring->sbq_free_cnt > 16) {
  1087. for (i = 0; i < 16; i++) {
  1088. sbq_desc = &rx_ring->sbq[clean_idx];
  1089. QPRINTK(qdev, RX_STATUS, DEBUG,
  1090. "sbq: try cleaning clean_idx = %d.\n",
  1091. clean_idx);
  1092. if (sbq_desc->p.skb == NULL) {
  1093. QPRINTK(qdev, RX_STATUS, DEBUG,
  1094. "sbq: getting new skb for index %d.\n",
  1095. sbq_desc->index);
  1096. sbq_desc->p.skb =
  1097. netdev_alloc_skb(qdev->ndev,
  1098. SMALL_BUFFER_SIZE);
  1099. if (sbq_desc->p.skb == NULL) {
  1100. QPRINTK(qdev, PROBE, ERR,
  1101. "Couldn't get an skb.\n");
  1102. rx_ring->sbq_clean_idx = clean_idx;
  1103. return;
  1104. }
  1105. skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
  1106. map = pci_map_single(qdev->pdev,
  1107. sbq_desc->p.skb->data,
  1108. rx_ring->sbq_buf_size,
  1109. PCI_DMA_FROMDEVICE);
  1110. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1111. QPRINTK(qdev, IFUP, ERR, "PCI mapping failed.\n");
  1112. rx_ring->sbq_clean_idx = clean_idx;
  1113. dev_kfree_skb_any(sbq_desc->p.skb);
  1114. sbq_desc->p.skb = NULL;
  1115. return;
  1116. }
  1117. pci_unmap_addr_set(sbq_desc, mapaddr, map);
  1118. pci_unmap_len_set(sbq_desc, maplen,
  1119. rx_ring->sbq_buf_size);
  1120. *sbq_desc->addr = cpu_to_le64(map);
  1121. }
  1122. clean_idx++;
  1123. if (clean_idx == rx_ring->sbq_len)
  1124. clean_idx = 0;
  1125. }
  1126. rx_ring->sbq_clean_idx = clean_idx;
  1127. rx_ring->sbq_prod_idx += 16;
  1128. if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
  1129. rx_ring->sbq_prod_idx = 0;
  1130. rx_ring->sbq_free_cnt -= 16;
  1131. }
  1132. if (start_idx != clean_idx) {
  1133. QPRINTK(qdev, RX_STATUS, DEBUG,
  1134. "sbq: updating prod idx = %d.\n",
  1135. rx_ring->sbq_prod_idx);
  1136. ql_write_db_reg(rx_ring->sbq_prod_idx,
  1137. rx_ring->sbq_prod_idx_db_reg);
  1138. }
  1139. }
  1140. static void ql_update_buffer_queues(struct ql_adapter *qdev,
  1141. struct rx_ring *rx_ring)
  1142. {
  1143. ql_update_sbq(qdev, rx_ring);
  1144. ql_update_lbq(qdev, rx_ring);
  1145. }
  1146. /* Unmaps tx buffers. Can be called from send() if a pci mapping
  1147. * fails at some stage, or from the interrupt when a tx completes.
  1148. */
  1149. static void ql_unmap_send(struct ql_adapter *qdev,
  1150. struct tx_ring_desc *tx_ring_desc, int mapped)
  1151. {
  1152. int i;
  1153. for (i = 0; i < mapped; i++) {
  1154. if (i == 0 || (i == 7 && mapped > 7)) {
  1155. /*
  1156. * Unmap the skb->data area, or the
  1157. * external sglist (AKA the Outbound
  1158. * Address List (OAL)).
  1159. * If its the zeroeth element, then it's
  1160. * the skb->data area. If it's the 7th
  1161. * element and there is more than 6 frags,
  1162. * then its an OAL.
  1163. */
  1164. if (i == 7) {
  1165. QPRINTK(qdev, TX_DONE, DEBUG,
  1166. "unmapping OAL area.\n");
  1167. }
  1168. pci_unmap_single(qdev->pdev,
  1169. pci_unmap_addr(&tx_ring_desc->map[i],
  1170. mapaddr),
  1171. pci_unmap_len(&tx_ring_desc->map[i],
  1172. maplen),
  1173. PCI_DMA_TODEVICE);
  1174. } else {
  1175. QPRINTK(qdev, TX_DONE, DEBUG, "unmapping frag %d.\n",
  1176. i);
  1177. pci_unmap_page(qdev->pdev,
  1178. pci_unmap_addr(&tx_ring_desc->map[i],
  1179. mapaddr),
  1180. pci_unmap_len(&tx_ring_desc->map[i],
  1181. maplen), PCI_DMA_TODEVICE);
  1182. }
  1183. }
  1184. }
  1185. /* Map the buffers for this transmit. This will return
  1186. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  1187. */
  1188. static int ql_map_send(struct ql_adapter *qdev,
  1189. struct ob_mac_iocb_req *mac_iocb_ptr,
  1190. struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
  1191. {
  1192. int len = skb_headlen(skb);
  1193. dma_addr_t map;
  1194. int frag_idx, err, map_idx = 0;
  1195. struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
  1196. int frag_cnt = skb_shinfo(skb)->nr_frags;
  1197. if (frag_cnt) {
  1198. QPRINTK(qdev, TX_QUEUED, DEBUG, "frag_cnt = %d.\n", frag_cnt);
  1199. }
  1200. /*
  1201. * Map the skb buffer first.
  1202. */
  1203. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1204. err = pci_dma_mapping_error(qdev->pdev, map);
  1205. if (err) {
  1206. QPRINTK(qdev, TX_QUEUED, ERR,
  1207. "PCI mapping failed with error: %d\n", err);
  1208. return NETDEV_TX_BUSY;
  1209. }
  1210. tbd->len = cpu_to_le32(len);
  1211. tbd->addr = cpu_to_le64(map);
  1212. pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1213. pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
  1214. map_idx++;
  1215. /*
  1216. * This loop fills the remainder of the 8 address descriptors
  1217. * in the IOCB. If there are more than 7 fragments, then the
  1218. * eighth address desc will point to an external list (OAL).
  1219. * When this happens, the remainder of the frags will be stored
  1220. * in this list.
  1221. */
  1222. for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
  1223. skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
  1224. tbd++;
  1225. if (frag_idx == 6 && frag_cnt > 7) {
  1226. /* Let's tack on an sglist.
  1227. * Our control block will now
  1228. * look like this:
  1229. * iocb->seg[0] = skb->data
  1230. * iocb->seg[1] = frag[0]
  1231. * iocb->seg[2] = frag[1]
  1232. * iocb->seg[3] = frag[2]
  1233. * iocb->seg[4] = frag[3]
  1234. * iocb->seg[5] = frag[4]
  1235. * iocb->seg[6] = frag[5]
  1236. * iocb->seg[7] = ptr to OAL (external sglist)
  1237. * oal->seg[0] = frag[6]
  1238. * oal->seg[1] = frag[7]
  1239. * oal->seg[2] = frag[8]
  1240. * oal->seg[3] = frag[9]
  1241. * oal->seg[4] = frag[10]
  1242. * etc...
  1243. */
  1244. /* Tack on the OAL in the eighth segment of IOCB. */
  1245. map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
  1246. sizeof(struct oal),
  1247. PCI_DMA_TODEVICE);
  1248. err = pci_dma_mapping_error(qdev->pdev, map);
  1249. if (err) {
  1250. QPRINTK(qdev, TX_QUEUED, ERR,
  1251. "PCI mapping outbound address list with error: %d\n",
  1252. err);
  1253. goto map_error;
  1254. }
  1255. tbd->addr = cpu_to_le64(map);
  1256. /*
  1257. * The length is the number of fragments
  1258. * that remain to be mapped times the length
  1259. * of our sglist (OAL).
  1260. */
  1261. tbd->len =
  1262. cpu_to_le32((sizeof(struct tx_buf_desc) *
  1263. (frag_cnt - frag_idx)) | TX_DESC_C);
  1264. pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
  1265. map);
  1266. pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1267. sizeof(struct oal));
  1268. tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
  1269. map_idx++;
  1270. }
  1271. map =
  1272. pci_map_page(qdev->pdev, frag->page,
  1273. frag->page_offset, frag->size,
  1274. PCI_DMA_TODEVICE);
  1275. err = pci_dma_mapping_error(qdev->pdev, map);
  1276. if (err) {
  1277. QPRINTK(qdev, TX_QUEUED, ERR,
  1278. "PCI mapping frags failed with error: %d.\n",
  1279. err);
  1280. goto map_error;
  1281. }
  1282. tbd->addr = cpu_to_le64(map);
  1283. tbd->len = cpu_to_le32(frag->size);
  1284. pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1285. pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1286. frag->size);
  1287. }
  1288. /* Save the number of segments we've mapped. */
  1289. tx_ring_desc->map_cnt = map_idx;
  1290. /* Terminate the last segment. */
  1291. tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
  1292. return NETDEV_TX_OK;
  1293. map_error:
  1294. /*
  1295. * If the first frag mapping failed, then i will be zero.
  1296. * This causes the unmap of the skb->data area. Otherwise
  1297. * we pass in the number of frags that mapped successfully
  1298. * so they can be umapped.
  1299. */
  1300. ql_unmap_send(qdev, tx_ring_desc, map_idx);
  1301. return NETDEV_TX_BUSY;
  1302. }
  1303. static void ql_realign_skb(struct sk_buff *skb, int len)
  1304. {
  1305. void *temp_addr = skb->data;
  1306. /* Undo the skb_reserve(skb,32) we did before
  1307. * giving to hardware, and realign data on
  1308. * a 2-byte boundary.
  1309. */
  1310. skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
  1311. skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
  1312. skb_copy_to_linear_data(skb, temp_addr,
  1313. (unsigned int)len);
  1314. }
  1315. /*
  1316. * This function builds an skb for the given inbound
  1317. * completion. It will be rewritten for readability in the near
  1318. * future, but for not it works well.
  1319. */
  1320. static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
  1321. struct rx_ring *rx_ring,
  1322. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1323. {
  1324. struct bq_desc *lbq_desc;
  1325. struct bq_desc *sbq_desc;
  1326. struct sk_buff *skb = NULL;
  1327. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1328. u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
  1329. /*
  1330. * Handle the header buffer if present.
  1331. */
  1332. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
  1333. ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1334. QPRINTK(qdev, RX_STATUS, DEBUG, "Header of %d bytes in small buffer.\n", hdr_len);
  1335. /*
  1336. * Headers fit nicely into a small buffer.
  1337. */
  1338. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1339. pci_unmap_single(qdev->pdev,
  1340. pci_unmap_addr(sbq_desc, mapaddr),
  1341. pci_unmap_len(sbq_desc, maplen),
  1342. PCI_DMA_FROMDEVICE);
  1343. skb = sbq_desc->p.skb;
  1344. ql_realign_skb(skb, hdr_len);
  1345. skb_put(skb, hdr_len);
  1346. sbq_desc->p.skb = NULL;
  1347. }
  1348. /*
  1349. * Handle the data buffer(s).
  1350. */
  1351. if (unlikely(!length)) { /* Is there data too? */
  1352. QPRINTK(qdev, RX_STATUS, DEBUG,
  1353. "No Data buffer in this packet.\n");
  1354. return skb;
  1355. }
  1356. if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1357. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1358. QPRINTK(qdev, RX_STATUS, DEBUG,
  1359. "Headers in small, data of %d bytes in small, combine them.\n", length);
  1360. /*
  1361. * Data is less than small buffer size so it's
  1362. * stuffed in a small buffer.
  1363. * For this case we append the data
  1364. * from the "data" small buffer to the "header" small
  1365. * buffer.
  1366. */
  1367. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1368. pci_dma_sync_single_for_cpu(qdev->pdev,
  1369. pci_unmap_addr
  1370. (sbq_desc, mapaddr),
  1371. pci_unmap_len
  1372. (sbq_desc, maplen),
  1373. PCI_DMA_FROMDEVICE);
  1374. memcpy(skb_put(skb, length),
  1375. sbq_desc->p.skb->data, length);
  1376. pci_dma_sync_single_for_device(qdev->pdev,
  1377. pci_unmap_addr
  1378. (sbq_desc,
  1379. mapaddr),
  1380. pci_unmap_len
  1381. (sbq_desc,
  1382. maplen),
  1383. PCI_DMA_FROMDEVICE);
  1384. } else {
  1385. QPRINTK(qdev, RX_STATUS, DEBUG,
  1386. "%d bytes in a single small buffer.\n", length);
  1387. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1388. skb = sbq_desc->p.skb;
  1389. ql_realign_skb(skb, length);
  1390. skb_put(skb, length);
  1391. pci_unmap_single(qdev->pdev,
  1392. pci_unmap_addr(sbq_desc,
  1393. mapaddr),
  1394. pci_unmap_len(sbq_desc,
  1395. maplen),
  1396. PCI_DMA_FROMDEVICE);
  1397. sbq_desc->p.skb = NULL;
  1398. }
  1399. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1400. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1401. QPRINTK(qdev, RX_STATUS, DEBUG,
  1402. "Header in small, %d bytes in large. Chain large to small!\n", length);
  1403. /*
  1404. * The data is in a single large buffer. We
  1405. * chain it to the header buffer's skb and let
  1406. * it rip.
  1407. */
  1408. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1409. QPRINTK(qdev, RX_STATUS, DEBUG,
  1410. "Chaining page at offset = %d,"
  1411. "for %d bytes to skb.\n",
  1412. lbq_desc->p.pg_chunk.offset, length);
  1413. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1414. lbq_desc->p.pg_chunk.offset,
  1415. length);
  1416. skb->len += length;
  1417. skb->data_len += length;
  1418. skb->truesize += length;
  1419. } else {
  1420. /*
  1421. * The headers and data are in a single large buffer. We
  1422. * copy it to a new skb and let it go. This can happen with
  1423. * jumbo mtu on a non-TCP/UDP frame.
  1424. */
  1425. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1426. skb = netdev_alloc_skb(qdev->ndev, length);
  1427. if (skb == NULL) {
  1428. QPRINTK(qdev, PROBE, DEBUG,
  1429. "No skb available, drop the packet.\n");
  1430. return NULL;
  1431. }
  1432. pci_unmap_page(qdev->pdev,
  1433. pci_unmap_addr(lbq_desc,
  1434. mapaddr),
  1435. pci_unmap_len(lbq_desc, maplen),
  1436. PCI_DMA_FROMDEVICE);
  1437. skb_reserve(skb, NET_IP_ALIGN);
  1438. QPRINTK(qdev, RX_STATUS, DEBUG,
  1439. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", length);
  1440. skb_fill_page_desc(skb, 0,
  1441. lbq_desc->p.pg_chunk.page,
  1442. lbq_desc->p.pg_chunk.offset,
  1443. length);
  1444. skb->len += length;
  1445. skb->data_len += length;
  1446. skb->truesize += length;
  1447. length -= length;
  1448. __pskb_pull_tail(skb,
  1449. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1450. VLAN_ETH_HLEN : ETH_HLEN);
  1451. }
  1452. } else {
  1453. /*
  1454. * The data is in a chain of large buffers
  1455. * pointed to by a small buffer. We loop
  1456. * thru and chain them to the our small header
  1457. * buffer's skb.
  1458. * frags: There are 18 max frags and our small
  1459. * buffer will hold 32 of them. The thing is,
  1460. * we'll use 3 max for our 9000 byte jumbo
  1461. * frames. If the MTU goes up we could
  1462. * eventually be in trouble.
  1463. */
  1464. int size, i = 0;
  1465. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1466. pci_unmap_single(qdev->pdev,
  1467. pci_unmap_addr(sbq_desc, mapaddr),
  1468. pci_unmap_len(sbq_desc, maplen),
  1469. PCI_DMA_FROMDEVICE);
  1470. if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
  1471. /*
  1472. * This is an non TCP/UDP IP frame, so
  1473. * the headers aren't split into a small
  1474. * buffer. We have to use the small buffer
  1475. * that contains our sg list as our skb to
  1476. * send upstairs. Copy the sg list here to
  1477. * a local buffer and use it to find the
  1478. * pages to chain.
  1479. */
  1480. QPRINTK(qdev, RX_STATUS, DEBUG,
  1481. "%d bytes of headers & data in chain of large.\n", length);
  1482. skb = sbq_desc->p.skb;
  1483. sbq_desc->p.skb = NULL;
  1484. skb_reserve(skb, NET_IP_ALIGN);
  1485. }
  1486. while (length > 0) {
  1487. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1488. size = (length < rx_ring->lbq_buf_size) ? length :
  1489. rx_ring->lbq_buf_size;
  1490. QPRINTK(qdev, RX_STATUS, DEBUG,
  1491. "Adding page %d to skb for %d bytes.\n",
  1492. i, size);
  1493. skb_fill_page_desc(skb, i,
  1494. lbq_desc->p.pg_chunk.page,
  1495. lbq_desc->p.pg_chunk.offset,
  1496. size);
  1497. skb->len += size;
  1498. skb->data_len += size;
  1499. skb->truesize += size;
  1500. length -= size;
  1501. i++;
  1502. }
  1503. __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1504. VLAN_ETH_HLEN : ETH_HLEN);
  1505. }
  1506. return skb;
  1507. }
  1508. /* Process an inbound completion from an rx ring. */
  1509. static void ql_process_mac_rx_intr(struct ql_adapter *qdev,
  1510. struct rx_ring *rx_ring,
  1511. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1512. {
  1513. struct net_device *ndev = qdev->ndev;
  1514. struct sk_buff *skb = NULL;
  1515. u16 vlan_id = (le16_to_cpu(ib_mac_rsp->vlan_id) &
  1516. IB_MAC_IOCB_RSP_VLAN_MASK)
  1517. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1518. skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
  1519. if (unlikely(!skb)) {
  1520. QPRINTK(qdev, RX_STATUS, DEBUG,
  1521. "No skb available, drop packet.\n");
  1522. rx_ring->rx_dropped++;
  1523. return;
  1524. }
  1525. /* Frame error, so drop the packet. */
  1526. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1527. QPRINTK(qdev, DRV, ERR, "Receive error, flags2 = 0x%x\n",
  1528. ib_mac_rsp->flags2);
  1529. dev_kfree_skb_any(skb);
  1530. rx_ring->rx_errors++;
  1531. return;
  1532. }
  1533. /* The max framesize filter on this chip is set higher than
  1534. * MTU since FCoE uses 2k frames.
  1535. */
  1536. if (skb->len > ndev->mtu + ETH_HLEN) {
  1537. dev_kfree_skb_any(skb);
  1538. rx_ring->rx_dropped++;
  1539. return;
  1540. }
  1541. /* loopback self test for ethtool */
  1542. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1543. ql_check_lb_frame(qdev, skb);
  1544. dev_kfree_skb_any(skb);
  1545. return;
  1546. }
  1547. prefetch(skb->data);
  1548. skb->dev = ndev;
  1549. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1550. QPRINTK(qdev, RX_STATUS, DEBUG, "%s%s%s Multicast.\n",
  1551. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1552. IB_MAC_IOCB_RSP_M_HASH ? "Hash" : "",
  1553. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1554. IB_MAC_IOCB_RSP_M_REG ? "Registered" : "",
  1555. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1556. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1557. rx_ring->rx_multicast++;
  1558. }
  1559. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
  1560. QPRINTK(qdev, RX_STATUS, DEBUG, "Promiscuous Packet.\n");
  1561. }
  1562. skb->protocol = eth_type_trans(skb, ndev);
  1563. skb->ip_summed = CHECKSUM_NONE;
  1564. /* If rx checksum is on, and there are no
  1565. * csum or frame errors.
  1566. */
  1567. if (qdev->rx_csum &&
  1568. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1569. /* TCP frame. */
  1570. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1571. QPRINTK(qdev, RX_STATUS, DEBUG,
  1572. "TCP checksum done!\n");
  1573. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1574. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1575. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1576. /* Unfragmented ipv4 UDP frame. */
  1577. struct iphdr *iph = (struct iphdr *) skb->data;
  1578. if (!(iph->frag_off &
  1579. cpu_to_be16(IP_MF|IP_OFFSET))) {
  1580. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1581. QPRINTK(qdev, RX_STATUS, DEBUG,
  1582. "TCP checksum done!\n");
  1583. }
  1584. }
  1585. }
  1586. rx_ring->rx_packets++;
  1587. rx_ring->rx_bytes += skb->len;
  1588. skb_record_rx_queue(skb, rx_ring->cq_id);
  1589. if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
  1590. if (qdev->vlgrp &&
  1591. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
  1592. (vlan_id != 0))
  1593. vlan_gro_receive(&rx_ring->napi, qdev->vlgrp,
  1594. vlan_id, skb);
  1595. else
  1596. napi_gro_receive(&rx_ring->napi, skb);
  1597. } else {
  1598. if (qdev->vlgrp &&
  1599. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
  1600. (vlan_id != 0))
  1601. vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
  1602. else
  1603. netif_receive_skb(skb);
  1604. }
  1605. }
  1606. /* Process an outbound completion from an rx ring. */
  1607. static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
  1608. struct ob_mac_iocb_rsp *mac_rsp)
  1609. {
  1610. struct tx_ring *tx_ring;
  1611. struct tx_ring_desc *tx_ring_desc;
  1612. QL_DUMP_OB_MAC_RSP(mac_rsp);
  1613. tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
  1614. tx_ring_desc = &tx_ring->q[mac_rsp->tid];
  1615. ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
  1616. tx_ring->tx_bytes += (tx_ring_desc->skb)->len;
  1617. tx_ring->tx_packets++;
  1618. dev_kfree_skb(tx_ring_desc->skb);
  1619. tx_ring_desc->skb = NULL;
  1620. if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
  1621. OB_MAC_IOCB_RSP_S |
  1622. OB_MAC_IOCB_RSP_L |
  1623. OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
  1624. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
  1625. QPRINTK(qdev, TX_DONE, WARNING,
  1626. "Total descriptor length did not match transfer length.\n");
  1627. }
  1628. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
  1629. QPRINTK(qdev, TX_DONE, WARNING,
  1630. "Frame too short to be legal, not sent.\n");
  1631. }
  1632. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
  1633. QPRINTK(qdev, TX_DONE, WARNING,
  1634. "Frame too long, but sent anyway.\n");
  1635. }
  1636. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
  1637. QPRINTK(qdev, TX_DONE, WARNING,
  1638. "PCI backplane error. Frame not sent.\n");
  1639. }
  1640. }
  1641. atomic_inc(&tx_ring->tx_count);
  1642. }
  1643. /* Fire up a handler to reset the MPI processor. */
  1644. void ql_queue_fw_error(struct ql_adapter *qdev)
  1645. {
  1646. ql_link_off(qdev);
  1647. queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
  1648. }
  1649. void ql_queue_asic_error(struct ql_adapter *qdev)
  1650. {
  1651. ql_link_off(qdev);
  1652. ql_disable_interrupts(qdev);
  1653. /* Clear adapter up bit to signal the recovery
  1654. * process that it shouldn't kill the reset worker
  1655. * thread
  1656. */
  1657. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  1658. queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
  1659. }
  1660. static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
  1661. struct ib_ae_iocb_rsp *ib_ae_rsp)
  1662. {
  1663. switch (ib_ae_rsp->event) {
  1664. case MGMT_ERR_EVENT:
  1665. QPRINTK(qdev, RX_ERR, ERR,
  1666. "Management Processor Fatal Error.\n");
  1667. ql_queue_fw_error(qdev);
  1668. return;
  1669. case CAM_LOOKUP_ERR_EVENT:
  1670. QPRINTK(qdev, LINK, ERR,
  1671. "Multiple CAM hits lookup occurred.\n");
  1672. QPRINTK(qdev, DRV, ERR, "This event shouldn't occur.\n");
  1673. ql_queue_asic_error(qdev);
  1674. return;
  1675. case SOFT_ECC_ERROR_EVENT:
  1676. QPRINTK(qdev, RX_ERR, ERR, "Soft ECC error detected.\n");
  1677. ql_queue_asic_error(qdev);
  1678. break;
  1679. case PCI_ERR_ANON_BUF_RD:
  1680. QPRINTK(qdev, RX_ERR, ERR,
  1681. "PCI error occurred when reading anonymous buffers from rx_ring %d.\n",
  1682. ib_ae_rsp->q_id);
  1683. ql_queue_asic_error(qdev);
  1684. break;
  1685. default:
  1686. QPRINTK(qdev, DRV, ERR, "Unexpected event %d.\n",
  1687. ib_ae_rsp->event);
  1688. ql_queue_asic_error(qdev);
  1689. break;
  1690. }
  1691. }
  1692. static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
  1693. {
  1694. struct ql_adapter *qdev = rx_ring->qdev;
  1695. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1696. struct ob_mac_iocb_rsp *net_rsp = NULL;
  1697. int count = 0;
  1698. struct tx_ring *tx_ring;
  1699. /* While there are entries in the completion queue. */
  1700. while (prod != rx_ring->cnsmr_idx) {
  1701. QPRINTK(qdev, RX_STATUS, DEBUG,
  1702. "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
  1703. prod, rx_ring->cnsmr_idx);
  1704. net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
  1705. rmb();
  1706. switch (net_rsp->opcode) {
  1707. case OPCODE_OB_MAC_TSO_IOCB:
  1708. case OPCODE_OB_MAC_IOCB:
  1709. ql_process_mac_tx_intr(qdev, net_rsp);
  1710. break;
  1711. default:
  1712. QPRINTK(qdev, RX_STATUS, DEBUG,
  1713. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  1714. net_rsp->opcode);
  1715. }
  1716. count++;
  1717. ql_update_cq(rx_ring);
  1718. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1719. }
  1720. ql_write_cq_idx(rx_ring);
  1721. tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
  1722. if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id) &&
  1723. net_rsp != NULL) {
  1724. if (atomic_read(&tx_ring->queue_stopped) &&
  1725. (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  1726. /*
  1727. * The queue got stopped because the tx_ring was full.
  1728. * Wake it up, because it's now at least 25% empty.
  1729. */
  1730. netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
  1731. }
  1732. return count;
  1733. }
  1734. static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
  1735. {
  1736. struct ql_adapter *qdev = rx_ring->qdev;
  1737. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1738. struct ql_net_rsp_iocb *net_rsp;
  1739. int count = 0;
  1740. /* While there are entries in the completion queue. */
  1741. while (prod != rx_ring->cnsmr_idx) {
  1742. QPRINTK(qdev, RX_STATUS, DEBUG,
  1743. "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
  1744. prod, rx_ring->cnsmr_idx);
  1745. net_rsp = rx_ring->curr_entry;
  1746. rmb();
  1747. switch (net_rsp->opcode) {
  1748. case OPCODE_IB_MAC_IOCB:
  1749. ql_process_mac_rx_intr(qdev, rx_ring,
  1750. (struct ib_mac_iocb_rsp *)
  1751. net_rsp);
  1752. break;
  1753. case OPCODE_IB_AE_IOCB:
  1754. ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
  1755. net_rsp);
  1756. break;
  1757. default:
  1758. {
  1759. QPRINTK(qdev, RX_STATUS, DEBUG,
  1760. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  1761. net_rsp->opcode);
  1762. }
  1763. }
  1764. count++;
  1765. ql_update_cq(rx_ring);
  1766. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1767. if (count == budget)
  1768. break;
  1769. }
  1770. ql_update_buffer_queues(qdev, rx_ring);
  1771. ql_write_cq_idx(rx_ring);
  1772. return count;
  1773. }
  1774. static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
  1775. {
  1776. struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
  1777. struct ql_adapter *qdev = rx_ring->qdev;
  1778. struct rx_ring *trx_ring;
  1779. int i, work_done = 0;
  1780. struct intr_context *ctx = &qdev->intr_context[rx_ring->cq_id];
  1781. QPRINTK(qdev, RX_STATUS, DEBUG, "Enter, NAPI POLL cq_id = %d.\n",
  1782. rx_ring->cq_id);
  1783. /* Service the TX rings first. They start
  1784. * right after the RSS rings. */
  1785. for (i = qdev->rss_ring_count; i < qdev->rx_ring_count; i++) {
  1786. trx_ring = &qdev->rx_ring[i];
  1787. /* If this TX completion ring belongs to this vector and
  1788. * it's not empty then service it.
  1789. */
  1790. if ((ctx->irq_mask & (1 << trx_ring->cq_id)) &&
  1791. (ql_read_sh_reg(trx_ring->prod_idx_sh_reg) !=
  1792. trx_ring->cnsmr_idx)) {
  1793. QPRINTK(qdev, INTR, DEBUG,
  1794. "%s: Servicing TX completion ring %d.\n",
  1795. __func__, trx_ring->cq_id);
  1796. ql_clean_outbound_rx_ring(trx_ring);
  1797. }
  1798. }
  1799. /*
  1800. * Now service the RSS ring if it's active.
  1801. */
  1802. if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
  1803. rx_ring->cnsmr_idx) {
  1804. QPRINTK(qdev, INTR, DEBUG,
  1805. "%s: Servicing RX completion ring %d.\n",
  1806. __func__, rx_ring->cq_id);
  1807. work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
  1808. }
  1809. if (work_done < budget) {
  1810. napi_complete(napi);
  1811. ql_enable_completion_interrupt(qdev, rx_ring->irq);
  1812. }
  1813. return work_done;
  1814. }
  1815. static void qlge_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
  1816. {
  1817. struct ql_adapter *qdev = netdev_priv(ndev);
  1818. qdev->vlgrp = grp;
  1819. if (grp) {
  1820. QPRINTK(qdev, IFUP, DEBUG, "Turning on VLAN in NIC_RCV_CFG.\n");
  1821. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
  1822. NIC_RCV_CFG_VLAN_MATCH_AND_NON);
  1823. } else {
  1824. QPRINTK(qdev, IFUP, DEBUG,
  1825. "Turning off VLAN in NIC_RCV_CFG.\n");
  1826. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
  1827. }
  1828. }
  1829. static void qlge_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
  1830. {
  1831. struct ql_adapter *qdev = netdev_priv(ndev);
  1832. u32 enable_bit = MAC_ADDR_E;
  1833. int status;
  1834. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  1835. if (status)
  1836. return;
  1837. if (ql_set_mac_addr_reg
  1838. (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
  1839. QPRINTK(qdev, IFUP, ERR, "Failed to init vlan address.\n");
  1840. }
  1841. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  1842. }
  1843. static void qlge_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
  1844. {
  1845. struct ql_adapter *qdev = netdev_priv(ndev);
  1846. u32 enable_bit = 0;
  1847. int status;
  1848. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  1849. if (status)
  1850. return;
  1851. if (ql_set_mac_addr_reg
  1852. (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
  1853. QPRINTK(qdev, IFUP, ERR, "Failed to clear vlan address.\n");
  1854. }
  1855. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  1856. }
  1857. /* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
  1858. static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
  1859. {
  1860. struct rx_ring *rx_ring = dev_id;
  1861. napi_schedule(&rx_ring->napi);
  1862. return IRQ_HANDLED;
  1863. }
  1864. /* This handles a fatal error, MPI activity, and the default
  1865. * rx_ring in an MSI-X multiple vector environment.
  1866. * In MSI/Legacy environment it also process the rest of
  1867. * the rx_rings.
  1868. */
  1869. static irqreturn_t qlge_isr(int irq, void *dev_id)
  1870. {
  1871. struct rx_ring *rx_ring = dev_id;
  1872. struct ql_adapter *qdev = rx_ring->qdev;
  1873. struct intr_context *intr_context = &qdev->intr_context[0];
  1874. u32 var;
  1875. int work_done = 0;
  1876. spin_lock(&qdev->hw_lock);
  1877. if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
  1878. QPRINTK(qdev, INTR, DEBUG, "Shared Interrupt, Not ours!\n");
  1879. spin_unlock(&qdev->hw_lock);
  1880. return IRQ_NONE;
  1881. }
  1882. spin_unlock(&qdev->hw_lock);
  1883. var = ql_disable_completion_interrupt(qdev, intr_context->intr);
  1884. /*
  1885. * Check for fatal error.
  1886. */
  1887. if (var & STS_FE) {
  1888. ql_queue_asic_error(qdev);
  1889. QPRINTK(qdev, INTR, ERR, "Got fatal error, STS = %x.\n", var);
  1890. var = ql_read32(qdev, ERR_STS);
  1891. QPRINTK(qdev, INTR, ERR,
  1892. "Resetting chip. Error Status Register = 0x%x\n", var);
  1893. return IRQ_HANDLED;
  1894. }
  1895. /*
  1896. * Check MPI processor activity.
  1897. */
  1898. if ((var & STS_PI) &&
  1899. (ql_read32(qdev, INTR_MASK) & INTR_MASK_PI)) {
  1900. /*
  1901. * We've got an async event or mailbox completion.
  1902. * Handle it and clear the source of the interrupt.
  1903. */
  1904. QPRINTK(qdev, INTR, ERR, "Got MPI processor interrupt.\n");
  1905. ql_disable_completion_interrupt(qdev, intr_context->intr);
  1906. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16));
  1907. queue_delayed_work_on(smp_processor_id(),
  1908. qdev->workqueue, &qdev->mpi_work, 0);
  1909. work_done++;
  1910. }
  1911. /*
  1912. * Get the bit-mask that shows the active queues for this
  1913. * pass. Compare it to the queues that this irq services
  1914. * and call napi if there's a match.
  1915. */
  1916. var = ql_read32(qdev, ISR1);
  1917. if (var & intr_context->irq_mask) {
  1918. QPRINTK(qdev, INTR, INFO,
  1919. "Waking handler for rx_ring[0].\n");
  1920. ql_disable_completion_interrupt(qdev, intr_context->intr);
  1921. napi_schedule(&rx_ring->napi);
  1922. work_done++;
  1923. }
  1924. ql_enable_completion_interrupt(qdev, intr_context->intr);
  1925. return work_done ? IRQ_HANDLED : IRQ_NONE;
  1926. }
  1927. static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  1928. {
  1929. if (skb_is_gso(skb)) {
  1930. int err;
  1931. if (skb_header_cloned(skb)) {
  1932. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1933. if (err)
  1934. return err;
  1935. }
  1936. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  1937. mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
  1938. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  1939. mac_iocb_ptr->total_hdrs_len =
  1940. cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
  1941. mac_iocb_ptr->net_trans_offset =
  1942. cpu_to_le16(skb_network_offset(skb) |
  1943. skb_transport_offset(skb)
  1944. << OB_MAC_TRANSPORT_HDR_SHIFT);
  1945. mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
  1946. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
  1947. if (likely(skb->protocol == htons(ETH_P_IP))) {
  1948. struct iphdr *iph = ip_hdr(skb);
  1949. iph->check = 0;
  1950. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  1951. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1952. iph->daddr, 0,
  1953. IPPROTO_TCP,
  1954. 0);
  1955. } else if (skb->protocol == htons(ETH_P_IPV6)) {
  1956. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
  1957. tcp_hdr(skb)->check =
  1958. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  1959. &ipv6_hdr(skb)->daddr,
  1960. 0, IPPROTO_TCP, 0);
  1961. }
  1962. return 1;
  1963. }
  1964. return 0;
  1965. }
  1966. static void ql_hw_csum_setup(struct sk_buff *skb,
  1967. struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  1968. {
  1969. int len;
  1970. struct iphdr *iph = ip_hdr(skb);
  1971. __sum16 *check;
  1972. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  1973. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  1974. mac_iocb_ptr->net_trans_offset =
  1975. cpu_to_le16(skb_network_offset(skb) |
  1976. skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
  1977. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  1978. len = (ntohs(iph->tot_len) - (iph->ihl << 2));
  1979. if (likely(iph->protocol == IPPROTO_TCP)) {
  1980. check = &(tcp_hdr(skb)->check);
  1981. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
  1982. mac_iocb_ptr->total_hdrs_len =
  1983. cpu_to_le16(skb_transport_offset(skb) +
  1984. (tcp_hdr(skb)->doff << 2));
  1985. } else {
  1986. check = &(udp_hdr(skb)->check);
  1987. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
  1988. mac_iocb_ptr->total_hdrs_len =
  1989. cpu_to_le16(skb_transport_offset(skb) +
  1990. sizeof(struct udphdr));
  1991. }
  1992. *check = ~csum_tcpudp_magic(iph->saddr,
  1993. iph->daddr, len, iph->protocol, 0);
  1994. }
  1995. static netdev_tx_t qlge_send(struct sk_buff *skb, struct net_device *ndev)
  1996. {
  1997. struct tx_ring_desc *tx_ring_desc;
  1998. struct ob_mac_iocb_req *mac_iocb_ptr;
  1999. struct ql_adapter *qdev = netdev_priv(ndev);
  2000. int tso;
  2001. struct tx_ring *tx_ring;
  2002. u32 tx_ring_idx = (u32) skb->queue_mapping;
  2003. tx_ring = &qdev->tx_ring[tx_ring_idx];
  2004. if (skb_padto(skb, ETH_ZLEN))
  2005. return NETDEV_TX_OK;
  2006. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  2007. QPRINTK(qdev, TX_QUEUED, INFO,
  2008. "%s: shutting down tx queue %d du to lack of resources.\n",
  2009. __func__, tx_ring_idx);
  2010. netif_stop_subqueue(ndev, tx_ring->wq_id);
  2011. atomic_inc(&tx_ring->queue_stopped);
  2012. tx_ring->tx_errors++;
  2013. return NETDEV_TX_BUSY;
  2014. }
  2015. tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
  2016. mac_iocb_ptr = tx_ring_desc->queue_entry;
  2017. memset((void *)mac_iocb_ptr, 0, sizeof(*mac_iocb_ptr));
  2018. mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
  2019. mac_iocb_ptr->tid = tx_ring_desc->index;
  2020. /* We use the upper 32-bits to store the tx queue for this IO.
  2021. * When we get the completion we can use it to establish the context.
  2022. */
  2023. mac_iocb_ptr->txq_idx = tx_ring_idx;
  2024. tx_ring_desc->skb = skb;
  2025. mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
  2026. if (qdev->vlgrp && vlan_tx_tag_present(skb)) {
  2027. QPRINTK(qdev, TX_QUEUED, DEBUG, "Adding a vlan tag %d.\n",
  2028. vlan_tx_tag_get(skb));
  2029. mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
  2030. mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
  2031. }
  2032. tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2033. if (tso < 0) {
  2034. dev_kfree_skb_any(skb);
  2035. return NETDEV_TX_OK;
  2036. } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
  2037. ql_hw_csum_setup(skb,
  2038. (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2039. }
  2040. if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
  2041. NETDEV_TX_OK) {
  2042. QPRINTK(qdev, TX_QUEUED, ERR,
  2043. "Could not map the segments.\n");
  2044. tx_ring->tx_errors++;
  2045. return NETDEV_TX_BUSY;
  2046. }
  2047. QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
  2048. tx_ring->prod_idx++;
  2049. if (tx_ring->prod_idx == tx_ring->wq_len)
  2050. tx_ring->prod_idx = 0;
  2051. wmb();
  2052. ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
  2053. QPRINTK(qdev, TX_QUEUED, DEBUG, "tx queued, slot %d, len %d\n",
  2054. tx_ring->prod_idx, skb->len);
  2055. atomic_dec(&tx_ring->tx_count);
  2056. return NETDEV_TX_OK;
  2057. }
  2058. static void ql_free_shadow_space(struct ql_adapter *qdev)
  2059. {
  2060. if (qdev->rx_ring_shadow_reg_area) {
  2061. pci_free_consistent(qdev->pdev,
  2062. PAGE_SIZE,
  2063. qdev->rx_ring_shadow_reg_area,
  2064. qdev->rx_ring_shadow_reg_dma);
  2065. qdev->rx_ring_shadow_reg_area = NULL;
  2066. }
  2067. if (qdev->tx_ring_shadow_reg_area) {
  2068. pci_free_consistent(qdev->pdev,
  2069. PAGE_SIZE,
  2070. qdev->tx_ring_shadow_reg_area,
  2071. qdev->tx_ring_shadow_reg_dma);
  2072. qdev->tx_ring_shadow_reg_area = NULL;
  2073. }
  2074. }
  2075. static int ql_alloc_shadow_space(struct ql_adapter *qdev)
  2076. {
  2077. qdev->rx_ring_shadow_reg_area =
  2078. pci_alloc_consistent(qdev->pdev,
  2079. PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma);
  2080. if (qdev->rx_ring_shadow_reg_area == NULL) {
  2081. QPRINTK(qdev, IFUP, ERR,
  2082. "Allocation of RX shadow space failed.\n");
  2083. return -ENOMEM;
  2084. }
  2085. memset(qdev->rx_ring_shadow_reg_area, 0, PAGE_SIZE);
  2086. qdev->tx_ring_shadow_reg_area =
  2087. pci_alloc_consistent(qdev->pdev, PAGE_SIZE,
  2088. &qdev->tx_ring_shadow_reg_dma);
  2089. if (qdev->tx_ring_shadow_reg_area == NULL) {
  2090. QPRINTK(qdev, IFUP, ERR,
  2091. "Allocation of TX shadow space failed.\n");
  2092. goto err_wqp_sh_area;
  2093. }
  2094. memset(qdev->tx_ring_shadow_reg_area, 0, PAGE_SIZE);
  2095. return 0;
  2096. err_wqp_sh_area:
  2097. pci_free_consistent(qdev->pdev,
  2098. PAGE_SIZE,
  2099. qdev->rx_ring_shadow_reg_area,
  2100. qdev->rx_ring_shadow_reg_dma);
  2101. return -ENOMEM;
  2102. }
  2103. static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2104. {
  2105. struct tx_ring_desc *tx_ring_desc;
  2106. int i;
  2107. struct ob_mac_iocb_req *mac_iocb_ptr;
  2108. mac_iocb_ptr = tx_ring->wq_base;
  2109. tx_ring_desc = tx_ring->q;
  2110. for (i = 0; i < tx_ring->wq_len; i++) {
  2111. tx_ring_desc->index = i;
  2112. tx_ring_desc->skb = NULL;
  2113. tx_ring_desc->queue_entry = mac_iocb_ptr;
  2114. mac_iocb_ptr++;
  2115. tx_ring_desc++;
  2116. }
  2117. atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
  2118. atomic_set(&tx_ring->queue_stopped, 0);
  2119. }
  2120. static void ql_free_tx_resources(struct ql_adapter *qdev,
  2121. struct tx_ring *tx_ring)
  2122. {
  2123. if (tx_ring->wq_base) {
  2124. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2125. tx_ring->wq_base, tx_ring->wq_base_dma);
  2126. tx_ring->wq_base = NULL;
  2127. }
  2128. kfree(tx_ring->q);
  2129. tx_ring->q = NULL;
  2130. }
  2131. static int ql_alloc_tx_resources(struct ql_adapter *qdev,
  2132. struct tx_ring *tx_ring)
  2133. {
  2134. tx_ring->wq_base =
  2135. pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
  2136. &tx_ring->wq_base_dma);
  2137. if ((tx_ring->wq_base == NULL)
  2138. || tx_ring->wq_base_dma & WQ_ADDR_ALIGN) {
  2139. QPRINTK(qdev, IFUP, ERR, "tx_ring alloc failed.\n");
  2140. return -ENOMEM;
  2141. }
  2142. tx_ring->q =
  2143. kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
  2144. if (tx_ring->q == NULL)
  2145. goto err;
  2146. return 0;
  2147. err:
  2148. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2149. tx_ring->wq_base, tx_ring->wq_base_dma);
  2150. return -ENOMEM;
  2151. }
  2152. static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2153. {
  2154. struct bq_desc *lbq_desc;
  2155. uint32_t curr_idx, clean_idx;
  2156. curr_idx = rx_ring->lbq_curr_idx;
  2157. clean_idx = rx_ring->lbq_clean_idx;
  2158. while (curr_idx != clean_idx) {
  2159. lbq_desc = &rx_ring->lbq[curr_idx];
  2160. if (lbq_desc->p.pg_chunk.last_flag) {
  2161. pci_unmap_page(qdev->pdev,
  2162. lbq_desc->p.pg_chunk.map,
  2163. ql_lbq_block_size(qdev),
  2164. PCI_DMA_FROMDEVICE);
  2165. lbq_desc->p.pg_chunk.last_flag = 0;
  2166. }
  2167. put_page(lbq_desc->p.pg_chunk.page);
  2168. lbq_desc->p.pg_chunk.page = NULL;
  2169. if (++curr_idx == rx_ring->lbq_len)
  2170. curr_idx = 0;
  2171. }
  2172. }
  2173. static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2174. {
  2175. int i;
  2176. struct bq_desc *sbq_desc;
  2177. for (i = 0; i < rx_ring->sbq_len; i++) {
  2178. sbq_desc = &rx_ring->sbq[i];
  2179. if (sbq_desc == NULL) {
  2180. QPRINTK(qdev, IFUP, ERR, "sbq_desc %d is NULL.\n", i);
  2181. return;
  2182. }
  2183. if (sbq_desc->p.skb) {
  2184. pci_unmap_single(qdev->pdev,
  2185. pci_unmap_addr(sbq_desc, mapaddr),
  2186. pci_unmap_len(sbq_desc, maplen),
  2187. PCI_DMA_FROMDEVICE);
  2188. dev_kfree_skb(sbq_desc->p.skb);
  2189. sbq_desc->p.skb = NULL;
  2190. }
  2191. }
  2192. }
  2193. /* Free all large and small rx buffers associated
  2194. * with the completion queues for this device.
  2195. */
  2196. static void ql_free_rx_buffers(struct ql_adapter *qdev)
  2197. {
  2198. int i;
  2199. struct rx_ring *rx_ring;
  2200. for (i = 0; i < qdev->rx_ring_count; i++) {
  2201. rx_ring = &qdev->rx_ring[i];
  2202. if (rx_ring->lbq)
  2203. ql_free_lbq_buffers(qdev, rx_ring);
  2204. if (rx_ring->sbq)
  2205. ql_free_sbq_buffers(qdev, rx_ring);
  2206. }
  2207. }
  2208. static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
  2209. {
  2210. struct rx_ring *rx_ring;
  2211. int i;
  2212. for (i = 0; i < qdev->rx_ring_count; i++) {
  2213. rx_ring = &qdev->rx_ring[i];
  2214. if (rx_ring->type != TX_Q)
  2215. ql_update_buffer_queues(qdev, rx_ring);
  2216. }
  2217. }
  2218. static void ql_init_lbq_ring(struct ql_adapter *qdev,
  2219. struct rx_ring *rx_ring)
  2220. {
  2221. int i;
  2222. struct bq_desc *lbq_desc;
  2223. __le64 *bq = rx_ring->lbq_base;
  2224. memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
  2225. for (i = 0; i < rx_ring->lbq_len; i++) {
  2226. lbq_desc = &rx_ring->lbq[i];
  2227. memset(lbq_desc, 0, sizeof(*lbq_desc));
  2228. lbq_desc->index = i;
  2229. lbq_desc->addr = bq;
  2230. bq++;
  2231. }
  2232. }
  2233. static void ql_init_sbq_ring(struct ql_adapter *qdev,
  2234. struct rx_ring *rx_ring)
  2235. {
  2236. int i;
  2237. struct bq_desc *sbq_desc;
  2238. __le64 *bq = rx_ring->sbq_base;
  2239. memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
  2240. for (i = 0; i < rx_ring->sbq_len; i++) {
  2241. sbq_desc = &rx_ring->sbq[i];
  2242. memset(sbq_desc, 0, sizeof(*sbq_desc));
  2243. sbq_desc->index = i;
  2244. sbq_desc->addr = bq;
  2245. bq++;
  2246. }
  2247. }
  2248. static void ql_free_rx_resources(struct ql_adapter *qdev,
  2249. struct rx_ring *rx_ring)
  2250. {
  2251. /* Free the small buffer queue. */
  2252. if (rx_ring->sbq_base) {
  2253. pci_free_consistent(qdev->pdev,
  2254. rx_ring->sbq_size,
  2255. rx_ring->sbq_base, rx_ring->sbq_base_dma);
  2256. rx_ring->sbq_base = NULL;
  2257. }
  2258. /* Free the small buffer queue control blocks. */
  2259. kfree(rx_ring->sbq);
  2260. rx_ring->sbq = NULL;
  2261. /* Free the large buffer queue. */
  2262. if (rx_ring->lbq_base) {
  2263. pci_free_consistent(qdev->pdev,
  2264. rx_ring->lbq_size,
  2265. rx_ring->lbq_base, rx_ring->lbq_base_dma);
  2266. rx_ring->lbq_base = NULL;
  2267. }
  2268. /* Free the large buffer queue control blocks. */
  2269. kfree(rx_ring->lbq);
  2270. rx_ring->lbq = NULL;
  2271. /* Free the rx queue. */
  2272. if (rx_ring->cq_base) {
  2273. pci_free_consistent(qdev->pdev,
  2274. rx_ring->cq_size,
  2275. rx_ring->cq_base, rx_ring->cq_base_dma);
  2276. rx_ring->cq_base = NULL;
  2277. }
  2278. }
  2279. /* Allocate queues and buffers for this completions queue based
  2280. * on the values in the parameter structure. */
  2281. static int ql_alloc_rx_resources(struct ql_adapter *qdev,
  2282. struct rx_ring *rx_ring)
  2283. {
  2284. /*
  2285. * Allocate the completion queue for this rx_ring.
  2286. */
  2287. rx_ring->cq_base =
  2288. pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
  2289. &rx_ring->cq_base_dma);
  2290. if (rx_ring->cq_base == NULL) {
  2291. QPRINTK(qdev, IFUP, ERR, "rx_ring alloc failed.\n");
  2292. return -ENOMEM;
  2293. }
  2294. if (rx_ring->sbq_len) {
  2295. /*
  2296. * Allocate small buffer queue.
  2297. */
  2298. rx_ring->sbq_base =
  2299. pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
  2300. &rx_ring->sbq_base_dma);
  2301. if (rx_ring->sbq_base == NULL) {
  2302. QPRINTK(qdev, IFUP, ERR,
  2303. "Small buffer queue allocation failed.\n");
  2304. goto err_mem;
  2305. }
  2306. /*
  2307. * Allocate small buffer queue control blocks.
  2308. */
  2309. rx_ring->sbq =
  2310. kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc),
  2311. GFP_KERNEL);
  2312. if (rx_ring->sbq == NULL) {
  2313. QPRINTK(qdev, IFUP, ERR,
  2314. "Small buffer queue control block allocation failed.\n");
  2315. goto err_mem;
  2316. }
  2317. ql_init_sbq_ring(qdev, rx_ring);
  2318. }
  2319. if (rx_ring->lbq_len) {
  2320. /*
  2321. * Allocate large buffer queue.
  2322. */
  2323. rx_ring->lbq_base =
  2324. pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
  2325. &rx_ring->lbq_base_dma);
  2326. if (rx_ring->lbq_base == NULL) {
  2327. QPRINTK(qdev, IFUP, ERR,
  2328. "Large buffer queue allocation failed.\n");
  2329. goto err_mem;
  2330. }
  2331. /*
  2332. * Allocate large buffer queue control blocks.
  2333. */
  2334. rx_ring->lbq =
  2335. kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc),
  2336. GFP_KERNEL);
  2337. if (rx_ring->lbq == NULL) {
  2338. QPRINTK(qdev, IFUP, ERR,
  2339. "Large buffer queue control block allocation failed.\n");
  2340. goto err_mem;
  2341. }
  2342. ql_init_lbq_ring(qdev, rx_ring);
  2343. }
  2344. return 0;
  2345. err_mem:
  2346. ql_free_rx_resources(qdev, rx_ring);
  2347. return -ENOMEM;
  2348. }
  2349. static void ql_tx_ring_clean(struct ql_adapter *qdev)
  2350. {
  2351. struct tx_ring *tx_ring;
  2352. struct tx_ring_desc *tx_ring_desc;
  2353. int i, j;
  2354. /*
  2355. * Loop through all queues and free
  2356. * any resources.
  2357. */
  2358. for (j = 0; j < qdev->tx_ring_count; j++) {
  2359. tx_ring = &qdev->tx_ring[j];
  2360. for (i = 0; i < tx_ring->wq_len; i++) {
  2361. tx_ring_desc = &tx_ring->q[i];
  2362. if (tx_ring_desc && tx_ring_desc->skb) {
  2363. QPRINTK(qdev, IFDOWN, ERR,
  2364. "Freeing lost SKB %p, from queue %d, index %d.\n",
  2365. tx_ring_desc->skb, j,
  2366. tx_ring_desc->index);
  2367. ql_unmap_send(qdev, tx_ring_desc,
  2368. tx_ring_desc->map_cnt);
  2369. dev_kfree_skb(tx_ring_desc->skb);
  2370. tx_ring_desc->skb = NULL;
  2371. }
  2372. }
  2373. }
  2374. }
  2375. static void ql_free_mem_resources(struct ql_adapter *qdev)
  2376. {
  2377. int i;
  2378. for (i = 0; i < qdev->tx_ring_count; i++)
  2379. ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
  2380. for (i = 0; i < qdev->rx_ring_count; i++)
  2381. ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
  2382. ql_free_shadow_space(qdev);
  2383. }
  2384. static int ql_alloc_mem_resources(struct ql_adapter *qdev)
  2385. {
  2386. int i;
  2387. /* Allocate space for our shadow registers and such. */
  2388. if (ql_alloc_shadow_space(qdev))
  2389. return -ENOMEM;
  2390. for (i = 0; i < qdev->rx_ring_count; i++) {
  2391. if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
  2392. QPRINTK(qdev, IFUP, ERR,
  2393. "RX resource allocation failed.\n");
  2394. goto err_mem;
  2395. }
  2396. }
  2397. /* Allocate tx queue resources */
  2398. for (i = 0; i < qdev->tx_ring_count; i++) {
  2399. if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
  2400. QPRINTK(qdev, IFUP, ERR,
  2401. "TX resource allocation failed.\n");
  2402. goto err_mem;
  2403. }
  2404. }
  2405. return 0;
  2406. err_mem:
  2407. ql_free_mem_resources(qdev);
  2408. return -ENOMEM;
  2409. }
  2410. /* Set up the rx ring control block and pass it to the chip.
  2411. * The control block is defined as
  2412. * "Completion Queue Initialization Control Block", or cqicb.
  2413. */
  2414. static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2415. {
  2416. struct cqicb *cqicb = &rx_ring->cqicb;
  2417. void *shadow_reg = qdev->rx_ring_shadow_reg_area +
  2418. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2419. u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
  2420. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2421. void __iomem *doorbell_area =
  2422. qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
  2423. int err = 0;
  2424. u16 bq_len;
  2425. u64 tmp;
  2426. __le64 *base_indirect_ptr;
  2427. int page_entries;
  2428. /* Set up the shadow registers for this ring. */
  2429. rx_ring->prod_idx_sh_reg = shadow_reg;
  2430. rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
  2431. *rx_ring->prod_idx_sh_reg = 0;
  2432. shadow_reg += sizeof(u64);
  2433. shadow_reg_dma += sizeof(u64);
  2434. rx_ring->lbq_base_indirect = shadow_reg;
  2435. rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
  2436. shadow_reg += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2437. shadow_reg_dma += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2438. rx_ring->sbq_base_indirect = shadow_reg;
  2439. rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
  2440. /* PCI doorbell mem area + 0x00 for consumer index register */
  2441. rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
  2442. rx_ring->cnsmr_idx = 0;
  2443. rx_ring->curr_entry = rx_ring->cq_base;
  2444. /* PCI doorbell mem area + 0x04 for valid register */
  2445. rx_ring->valid_db_reg = doorbell_area + 0x04;
  2446. /* PCI doorbell mem area + 0x18 for large buffer consumer */
  2447. rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
  2448. /* PCI doorbell mem area + 0x1c */
  2449. rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
  2450. memset((void *)cqicb, 0, sizeof(struct cqicb));
  2451. cqicb->msix_vect = rx_ring->irq;
  2452. bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
  2453. cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
  2454. cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
  2455. cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
  2456. /*
  2457. * Set up the control block load flags.
  2458. */
  2459. cqicb->flags = FLAGS_LC | /* Load queue base address */
  2460. FLAGS_LV | /* Load MSI-X vector */
  2461. FLAGS_LI; /* Load irq delay values */
  2462. if (rx_ring->lbq_len) {
  2463. cqicb->flags |= FLAGS_LL; /* Load lbq values */
  2464. tmp = (u64)rx_ring->lbq_base_dma;
  2465. base_indirect_ptr = (__le64 *) rx_ring->lbq_base_indirect;
  2466. page_entries = 0;
  2467. do {
  2468. *base_indirect_ptr = cpu_to_le64(tmp);
  2469. tmp += DB_PAGE_SIZE;
  2470. base_indirect_ptr++;
  2471. page_entries++;
  2472. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2473. cqicb->lbq_addr =
  2474. cpu_to_le64(rx_ring->lbq_base_indirect_dma);
  2475. bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
  2476. (u16) rx_ring->lbq_buf_size;
  2477. cqicb->lbq_buf_size = cpu_to_le16(bq_len);
  2478. bq_len = (rx_ring->lbq_len == 65536) ? 0 :
  2479. (u16) rx_ring->lbq_len;
  2480. cqicb->lbq_len = cpu_to_le16(bq_len);
  2481. rx_ring->lbq_prod_idx = 0;
  2482. rx_ring->lbq_curr_idx = 0;
  2483. rx_ring->lbq_clean_idx = 0;
  2484. rx_ring->lbq_free_cnt = rx_ring->lbq_len;
  2485. }
  2486. if (rx_ring->sbq_len) {
  2487. cqicb->flags |= FLAGS_LS; /* Load sbq values */
  2488. tmp = (u64)rx_ring->sbq_base_dma;
  2489. base_indirect_ptr = (__le64 *) rx_ring->sbq_base_indirect;
  2490. page_entries = 0;
  2491. do {
  2492. *base_indirect_ptr = cpu_to_le64(tmp);
  2493. tmp += DB_PAGE_SIZE;
  2494. base_indirect_ptr++;
  2495. page_entries++;
  2496. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->sbq_len));
  2497. cqicb->sbq_addr =
  2498. cpu_to_le64(rx_ring->sbq_base_indirect_dma);
  2499. cqicb->sbq_buf_size =
  2500. cpu_to_le16((u16)(rx_ring->sbq_buf_size));
  2501. bq_len = (rx_ring->sbq_len == 65536) ? 0 :
  2502. (u16) rx_ring->sbq_len;
  2503. cqicb->sbq_len = cpu_to_le16(bq_len);
  2504. rx_ring->sbq_prod_idx = 0;
  2505. rx_ring->sbq_curr_idx = 0;
  2506. rx_ring->sbq_clean_idx = 0;
  2507. rx_ring->sbq_free_cnt = rx_ring->sbq_len;
  2508. }
  2509. switch (rx_ring->type) {
  2510. case TX_Q:
  2511. cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
  2512. cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
  2513. break;
  2514. case RX_Q:
  2515. /* Inbound completion handling rx_rings run in
  2516. * separate NAPI contexts.
  2517. */
  2518. netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
  2519. 64);
  2520. cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
  2521. cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
  2522. break;
  2523. default:
  2524. QPRINTK(qdev, IFUP, DEBUG, "Invalid rx_ring->type = %d.\n",
  2525. rx_ring->type);
  2526. }
  2527. QPRINTK(qdev, IFUP, DEBUG, "Initializing rx work queue.\n");
  2528. err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
  2529. CFG_LCQ, rx_ring->cq_id);
  2530. if (err) {
  2531. QPRINTK(qdev, IFUP, ERR, "Failed to load CQICB.\n");
  2532. return err;
  2533. }
  2534. return err;
  2535. }
  2536. static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2537. {
  2538. struct wqicb *wqicb = (struct wqicb *)tx_ring;
  2539. void __iomem *doorbell_area =
  2540. qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
  2541. void *shadow_reg = qdev->tx_ring_shadow_reg_area +
  2542. (tx_ring->wq_id * sizeof(u64));
  2543. u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
  2544. (tx_ring->wq_id * sizeof(u64));
  2545. int err = 0;
  2546. /*
  2547. * Assign doorbell registers for this tx_ring.
  2548. */
  2549. /* TX PCI doorbell mem area for tx producer index */
  2550. tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
  2551. tx_ring->prod_idx = 0;
  2552. /* TX PCI doorbell mem area + 0x04 */
  2553. tx_ring->valid_db_reg = doorbell_area + 0x04;
  2554. /*
  2555. * Assign shadow registers for this tx_ring.
  2556. */
  2557. tx_ring->cnsmr_idx_sh_reg = shadow_reg;
  2558. tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
  2559. wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
  2560. wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
  2561. Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
  2562. wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
  2563. wqicb->rid = 0;
  2564. wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
  2565. wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
  2566. ql_init_tx_ring(qdev, tx_ring);
  2567. err = ql_write_cfg(qdev, wqicb, sizeof(*wqicb), CFG_LRQ,
  2568. (u16) tx_ring->wq_id);
  2569. if (err) {
  2570. QPRINTK(qdev, IFUP, ERR, "Failed to load tx_ring.\n");
  2571. return err;
  2572. }
  2573. QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded WQICB.\n");
  2574. return err;
  2575. }
  2576. static void ql_disable_msix(struct ql_adapter *qdev)
  2577. {
  2578. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2579. pci_disable_msix(qdev->pdev);
  2580. clear_bit(QL_MSIX_ENABLED, &qdev->flags);
  2581. kfree(qdev->msi_x_entry);
  2582. qdev->msi_x_entry = NULL;
  2583. } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2584. pci_disable_msi(qdev->pdev);
  2585. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2586. }
  2587. }
  2588. /* We start by trying to get the number of vectors
  2589. * stored in qdev->intr_count. If we don't get that
  2590. * many then we reduce the count and try again.
  2591. */
  2592. static void ql_enable_msix(struct ql_adapter *qdev)
  2593. {
  2594. int i, err;
  2595. /* Get the MSIX vectors. */
  2596. if (irq_type == MSIX_IRQ) {
  2597. /* Try to alloc space for the msix struct,
  2598. * if it fails then go to MSI/legacy.
  2599. */
  2600. qdev->msi_x_entry = kcalloc(qdev->intr_count,
  2601. sizeof(struct msix_entry),
  2602. GFP_KERNEL);
  2603. if (!qdev->msi_x_entry) {
  2604. irq_type = MSI_IRQ;
  2605. goto msi;
  2606. }
  2607. for (i = 0; i < qdev->intr_count; i++)
  2608. qdev->msi_x_entry[i].entry = i;
  2609. /* Loop to get our vectors. We start with
  2610. * what we want and settle for what we get.
  2611. */
  2612. do {
  2613. err = pci_enable_msix(qdev->pdev,
  2614. qdev->msi_x_entry, qdev->intr_count);
  2615. if (err > 0)
  2616. qdev->intr_count = err;
  2617. } while (err > 0);
  2618. if (err < 0) {
  2619. kfree(qdev->msi_x_entry);
  2620. qdev->msi_x_entry = NULL;
  2621. QPRINTK(qdev, IFUP, WARNING,
  2622. "MSI-X Enable failed, trying MSI.\n");
  2623. qdev->intr_count = 1;
  2624. irq_type = MSI_IRQ;
  2625. } else if (err == 0) {
  2626. set_bit(QL_MSIX_ENABLED, &qdev->flags);
  2627. QPRINTK(qdev, IFUP, INFO,
  2628. "MSI-X Enabled, got %d vectors.\n",
  2629. qdev->intr_count);
  2630. return;
  2631. }
  2632. }
  2633. msi:
  2634. qdev->intr_count = 1;
  2635. if (irq_type == MSI_IRQ) {
  2636. if (!pci_enable_msi(qdev->pdev)) {
  2637. set_bit(QL_MSI_ENABLED, &qdev->flags);
  2638. QPRINTK(qdev, IFUP, INFO,
  2639. "Running with MSI interrupts.\n");
  2640. return;
  2641. }
  2642. }
  2643. irq_type = LEG_IRQ;
  2644. QPRINTK(qdev, IFUP, DEBUG, "Running with legacy interrupts.\n");
  2645. }
  2646. /* Each vector services 1 RSS ring and and 1 or more
  2647. * TX completion rings. This function loops through
  2648. * the TX completion rings and assigns the vector that
  2649. * will service it. An example would be if there are
  2650. * 2 vectors (so 2 RSS rings) and 8 TX completion rings.
  2651. * This would mean that vector 0 would service RSS ring 0
  2652. * and TX competion rings 0,1,2 and 3. Vector 1 would
  2653. * service RSS ring 1 and TX completion rings 4,5,6 and 7.
  2654. */
  2655. static void ql_set_tx_vect(struct ql_adapter *qdev)
  2656. {
  2657. int i, j, vect;
  2658. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  2659. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  2660. /* Assign irq vectors to TX rx_rings.*/
  2661. for (vect = 0, j = 0, i = qdev->rss_ring_count;
  2662. i < qdev->rx_ring_count; i++) {
  2663. if (j == tx_rings_per_vector) {
  2664. vect++;
  2665. j = 0;
  2666. }
  2667. qdev->rx_ring[i].irq = vect;
  2668. j++;
  2669. }
  2670. } else {
  2671. /* For single vector all rings have an irq
  2672. * of zero.
  2673. */
  2674. for (i = 0; i < qdev->rx_ring_count; i++)
  2675. qdev->rx_ring[i].irq = 0;
  2676. }
  2677. }
  2678. /* Set the interrupt mask for this vector. Each vector
  2679. * will service 1 RSS ring and 1 or more TX completion
  2680. * rings. This function sets up a bit mask per vector
  2681. * that indicates which rings it services.
  2682. */
  2683. static void ql_set_irq_mask(struct ql_adapter *qdev, struct intr_context *ctx)
  2684. {
  2685. int j, vect = ctx->intr;
  2686. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  2687. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  2688. /* Add the RSS ring serviced by this vector
  2689. * to the mask.
  2690. */
  2691. ctx->irq_mask = (1 << qdev->rx_ring[vect].cq_id);
  2692. /* Add the TX ring(s) serviced by this vector
  2693. * to the mask. */
  2694. for (j = 0; j < tx_rings_per_vector; j++) {
  2695. ctx->irq_mask |=
  2696. (1 << qdev->rx_ring[qdev->rss_ring_count +
  2697. (vect * tx_rings_per_vector) + j].cq_id);
  2698. }
  2699. } else {
  2700. /* For single vector we just shift each queue's
  2701. * ID into the mask.
  2702. */
  2703. for (j = 0; j < qdev->rx_ring_count; j++)
  2704. ctx->irq_mask |= (1 << qdev->rx_ring[j].cq_id);
  2705. }
  2706. }
  2707. /*
  2708. * Here we build the intr_context structures based on
  2709. * our rx_ring count and intr vector count.
  2710. * The intr_context structure is used to hook each vector
  2711. * to possibly different handlers.
  2712. */
  2713. static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
  2714. {
  2715. int i = 0;
  2716. struct intr_context *intr_context = &qdev->intr_context[0];
  2717. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  2718. /* Each rx_ring has it's
  2719. * own intr_context since we have separate
  2720. * vectors for each queue.
  2721. */
  2722. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  2723. qdev->rx_ring[i].irq = i;
  2724. intr_context->intr = i;
  2725. intr_context->qdev = qdev;
  2726. /* Set up this vector's bit-mask that indicates
  2727. * which queues it services.
  2728. */
  2729. ql_set_irq_mask(qdev, intr_context);
  2730. /*
  2731. * We set up each vectors enable/disable/read bits so
  2732. * there's no bit/mask calculations in the critical path.
  2733. */
  2734. intr_context->intr_en_mask =
  2735. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2736. INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
  2737. | i;
  2738. intr_context->intr_dis_mask =
  2739. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2740. INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
  2741. INTR_EN_IHD | i;
  2742. intr_context->intr_read_mask =
  2743. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2744. INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
  2745. i;
  2746. if (i == 0) {
  2747. /* The first vector/queue handles
  2748. * broadcast/multicast, fatal errors,
  2749. * and firmware events. This in addition
  2750. * to normal inbound NAPI processing.
  2751. */
  2752. intr_context->handler = qlge_isr;
  2753. sprintf(intr_context->name, "%s-rx-%d",
  2754. qdev->ndev->name, i);
  2755. } else {
  2756. /*
  2757. * Inbound queues handle unicast frames only.
  2758. */
  2759. intr_context->handler = qlge_msix_rx_isr;
  2760. sprintf(intr_context->name, "%s-rx-%d",
  2761. qdev->ndev->name, i);
  2762. }
  2763. }
  2764. } else {
  2765. /*
  2766. * All rx_rings use the same intr_context since
  2767. * there is only one vector.
  2768. */
  2769. intr_context->intr = 0;
  2770. intr_context->qdev = qdev;
  2771. /*
  2772. * We set up each vectors enable/disable/read bits so
  2773. * there's no bit/mask calculations in the critical path.
  2774. */
  2775. intr_context->intr_en_mask =
  2776. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
  2777. intr_context->intr_dis_mask =
  2778. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2779. INTR_EN_TYPE_DISABLE;
  2780. intr_context->intr_read_mask =
  2781. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
  2782. /*
  2783. * Single interrupt means one handler for all rings.
  2784. */
  2785. intr_context->handler = qlge_isr;
  2786. sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
  2787. /* Set up this vector's bit-mask that indicates
  2788. * which queues it services. In this case there is
  2789. * a single vector so it will service all RSS and
  2790. * TX completion rings.
  2791. */
  2792. ql_set_irq_mask(qdev, intr_context);
  2793. }
  2794. /* Tell the TX completion rings which MSIx vector
  2795. * they will be using.
  2796. */
  2797. ql_set_tx_vect(qdev);
  2798. }
  2799. static void ql_free_irq(struct ql_adapter *qdev)
  2800. {
  2801. int i;
  2802. struct intr_context *intr_context = &qdev->intr_context[0];
  2803. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  2804. if (intr_context->hooked) {
  2805. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2806. free_irq(qdev->msi_x_entry[i].vector,
  2807. &qdev->rx_ring[i]);
  2808. QPRINTK(qdev, IFDOWN, DEBUG,
  2809. "freeing msix interrupt %d.\n", i);
  2810. } else {
  2811. free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
  2812. QPRINTK(qdev, IFDOWN, DEBUG,
  2813. "freeing msi interrupt %d.\n", i);
  2814. }
  2815. }
  2816. }
  2817. ql_disable_msix(qdev);
  2818. }
  2819. static int ql_request_irq(struct ql_adapter *qdev)
  2820. {
  2821. int i;
  2822. int status = 0;
  2823. struct pci_dev *pdev = qdev->pdev;
  2824. struct intr_context *intr_context = &qdev->intr_context[0];
  2825. ql_resolve_queues_to_irqs(qdev);
  2826. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  2827. atomic_set(&intr_context->irq_cnt, 0);
  2828. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2829. status = request_irq(qdev->msi_x_entry[i].vector,
  2830. intr_context->handler,
  2831. 0,
  2832. intr_context->name,
  2833. &qdev->rx_ring[i]);
  2834. if (status) {
  2835. QPRINTK(qdev, IFUP, ERR,
  2836. "Failed request for MSIX interrupt %d.\n",
  2837. i);
  2838. goto err_irq;
  2839. } else {
  2840. QPRINTK(qdev, IFUP, DEBUG,
  2841. "Hooked intr %d, queue type %s%s%s, with name %s.\n",
  2842. i,
  2843. qdev->rx_ring[i].type ==
  2844. DEFAULT_Q ? "DEFAULT_Q" : "",
  2845. qdev->rx_ring[i].type ==
  2846. TX_Q ? "TX_Q" : "",
  2847. qdev->rx_ring[i].type ==
  2848. RX_Q ? "RX_Q" : "", intr_context->name);
  2849. }
  2850. } else {
  2851. QPRINTK(qdev, IFUP, DEBUG,
  2852. "trying msi or legacy interrupts.\n");
  2853. QPRINTK(qdev, IFUP, DEBUG,
  2854. "%s: irq = %d.\n", __func__, pdev->irq);
  2855. QPRINTK(qdev, IFUP, DEBUG,
  2856. "%s: context->name = %s.\n", __func__,
  2857. intr_context->name);
  2858. QPRINTK(qdev, IFUP, DEBUG,
  2859. "%s: dev_id = 0x%p.\n", __func__,
  2860. &qdev->rx_ring[0]);
  2861. status =
  2862. request_irq(pdev->irq, qlge_isr,
  2863. test_bit(QL_MSI_ENABLED,
  2864. &qdev->
  2865. flags) ? 0 : IRQF_SHARED,
  2866. intr_context->name, &qdev->rx_ring[0]);
  2867. if (status)
  2868. goto err_irq;
  2869. QPRINTK(qdev, IFUP, ERR,
  2870. "Hooked intr %d, queue type %s%s%s, with name %s.\n",
  2871. i,
  2872. qdev->rx_ring[0].type ==
  2873. DEFAULT_Q ? "DEFAULT_Q" : "",
  2874. qdev->rx_ring[0].type == TX_Q ? "TX_Q" : "",
  2875. qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
  2876. intr_context->name);
  2877. }
  2878. intr_context->hooked = 1;
  2879. }
  2880. return status;
  2881. err_irq:
  2882. QPRINTK(qdev, IFUP, ERR, "Failed to get the interrupts!!!/n");
  2883. ql_free_irq(qdev);
  2884. return status;
  2885. }
  2886. static int ql_start_rss(struct ql_adapter *qdev)
  2887. {
  2888. u8 init_hash_seed[] = {0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
  2889. 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f,
  2890. 0xb0, 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b,
  2891. 0x30, 0xb4, 0x77, 0xcb, 0x2d, 0xa3, 0x80,
  2892. 0x30, 0xf2, 0x0c, 0x6a, 0x42, 0xb7, 0x3b,
  2893. 0xbe, 0xac, 0x01, 0xfa};
  2894. struct ricb *ricb = &qdev->ricb;
  2895. int status = 0;
  2896. int i;
  2897. u8 *hash_id = (u8 *) ricb->hash_cq_id;
  2898. memset((void *)ricb, 0, sizeof(*ricb));
  2899. ricb->base_cq = RSS_L4K;
  2900. ricb->flags =
  2901. (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RT4 | RSS_RT6);
  2902. ricb->mask = cpu_to_le16((u16)(0x3ff));
  2903. /*
  2904. * Fill out the Indirection Table.
  2905. */
  2906. for (i = 0; i < 1024; i++)
  2907. hash_id[i] = (i & (qdev->rss_ring_count - 1));
  2908. memcpy((void *)&ricb->ipv6_hash_key[0], init_hash_seed, 40);
  2909. memcpy((void *)&ricb->ipv4_hash_key[0], init_hash_seed, 16);
  2910. QPRINTK(qdev, IFUP, DEBUG, "Initializing RSS.\n");
  2911. status = ql_write_cfg(qdev, ricb, sizeof(*ricb), CFG_LR, 0);
  2912. if (status) {
  2913. QPRINTK(qdev, IFUP, ERR, "Failed to load RICB.\n");
  2914. return status;
  2915. }
  2916. QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded RICB.\n");
  2917. return status;
  2918. }
  2919. static int ql_clear_routing_entries(struct ql_adapter *qdev)
  2920. {
  2921. int i, status = 0;
  2922. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  2923. if (status)
  2924. return status;
  2925. /* Clear all the entries in the routing table. */
  2926. for (i = 0; i < 16; i++) {
  2927. status = ql_set_routing_reg(qdev, i, 0, 0);
  2928. if (status) {
  2929. QPRINTK(qdev, IFUP, ERR,
  2930. "Failed to init routing register for CAM "
  2931. "packets.\n");
  2932. break;
  2933. }
  2934. }
  2935. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  2936. return status;
  2937. }
  2938. /* Initialize the frame-to-queue routing. */
  2939. static int ql_route_initialize(struct ql_adapter *qdev)
  2940. {
  2941. int status = 0;
  2942. /* Clear all the entries in the routing table. */
  2943. status = ql_clear_routing_entries(qdev);
  2944. if (status)
  2945. return status;
  2946. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  2947. if (status)
  2948. return status;
  2949. status = ql_set_routing_reg(qdev, RT_IDX_ALL_ERR_SLOT, RT_IDX_ERR, 1);
  2950. if (status) {
  2951. QPRINTK(qdev, IFUP, ERR,
  2952. "Failed to init routing register for error packets.\n");
  2953. goto exit;
  2954. }
  2955. status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
  2956. if (status) {
  2957. QPRINTK(qdev, IFUP, ERR,
  2958. "Failed to init routing register for broadcast packets.\n");
  2959. goto exit;
  2960. }
  2961. /* If we have more than one inbound queue, then turn on RSS in the
  2962. * routing block.
  2963. */
  2964. if (qdev->rss_ring_count > 1) {
  2965. status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
  2966. RT_IDX_RSS_MATCH, 1);
  2967. if (status) {
  2968. QPRINTK(qdev, IFUP, ERR,
  2969. "Failed to init routing register for MATCH RSS packets.\n");
  2970. goto exit;
  2971. }
  2972. }
  2973. status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
  2974. RT_IDX_CAM_HIT, 1);
  2975. if (status)
  2976. QPRINTK(qdev, IFUP, ERR,
  2977. "Failed to init routing register for CAM packets.\n");
  2978. exit:
  2979. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  2980. return status;
  2981. }
  2982. int ql_cam_route_initialize(struct ql_adapter *qdev)
  2983. {
  2984. int status, set;
  2985. /* If check if the link is up and use to
  2986. * determine if we are setting or clearing
  2987. * the MAC address in the CAM.
  2988. */
  2989. set = ql_read32(qdev, STS);
  2990. set &= qdev->port_link_up;
  2991. status = ql_set_mac_addr(qdev, set);
  2992. if (status) {
  2993. QPRINTK(qdev, IFUP, ERR, "Failed to init mac address.\n");
  2994. return status;
  2995. }
  2996. status = ql_route_initialize(qdev);
  2997. if (status)
  2998. QPRINTK(qdev, IFUP, ERR, "Failed to init routing table.\n");
  2999. return status;
  3000. }
  3001. static int ql_adapter_initialize(struct ql_adapter *qdev)
  3002. {
  3003. u32 value, mask;
  3004. int i;
  3005. int status = 0;
  3006. /*
  3007. * Set up the System register to halt on errors.
  3008. */
  3009. value = SYS_EFE | SYS_FAE;
  3010. mask = value << 16;
  3011. ql_write32(qdev, SYS, mask | value);
  3012. /* Set the default queue, and VLAN behavior. */
  3013. value = NIC_RCV_CFG_DFQ | NIC_RCV_CFG_RV;
  3014. mask = NIC_RCV_CFG_DFQ_MASK | (NIC_RCV_CFG_RV << 16);
  3015. ql_write32(qdev, NIC_RCV_CFG, (mask | value));
  3016. /* Set the MPI interrupt to enabled. */
  3017. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
  3018. /* Enable the function, set pagesize, enable error checking. */
  3019. value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
  3020. FSC_EC | FSC_VM_PAGE_4K | FSC_SH;
  3021. /* Set/clear header splitting. */
  3022. mask = FSC_VM_PAGESIZE_MASK |
  3023. FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
  3024. ql_write32(qdev, FSC, mask | value);
  3025. ql_write32(qdev, SPLT_HDR, SPLT_HDR_EP |
  3026. min(SMALL_BUF_MAP_SIZE, MAX_SPLIT_SIZE));
  3027. /* Set RX packet routing to use port/pci function on which the
  3028. * packet arrived on in addition to usual frame routing.
  3029. * This is helpful on bonding where both interfaces can have
  3030. * the same MAC address.
  3031. */
  3032. ql_write32(qdev, RST_FO, RST_FO_RR_MASK | RST_FO_RR_RCV_FUNC_CQ);
  3033. /* Reroute all packets to our Interface.
  3034. * They may have been routed to MPI firmware
  3035. * due to WOL.
  3036. */
  3037. value = ql_read32(qdev, MGMT_RCV_CFG);
  3038. value &= ~MGMT_RCV_CFG_RM;
  3039. mask = 0xffff0000;
  3040. /* Sticky reg needs clearing due to WOL. */
  3041. ql_write32(qdev, MGMT_RCV_CFG, mask);
  3042. ql_write32(qdev, MGMT_RCV_CFG, mask | value);
  3043. /* Default WOL is enable on Mezz cards */
  3044. if (qdev->pdev->subsystem_device == 0x0068 ||
  3045. qdev->pdev->subsystem_device == 0x0180)
  3046. qdev->wol = WAKE_MAGIC;
  3047. /* Start up the rx queues. */
  3048. for (i = 0; i < qdev->rx_ring_count; i++) {
  3049. status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
  3050. if (status) {
  3051. QPRINTK(qdev, IFUP, ERR,
  3052. "Failed to start rx ring[%d].\n", i);
  3053. return status;
  3054. }
  3055. }
  3056. /* If there is more than one inbound completion queue
  3057. * then download a RICB to configure RSS.
  3058. */
  3059. if (qdev->rss_ring_count > 1) {
  3060. status = ql_start_rss(qdev);
  3061. if (status) {
  3062. QPRINTK(qdev, IFUP, ERR, "Failed to start RSS.\n");
  3063. return status;
  3064. }
  3065. }
  3066. /* Start up the tx queues. */
  3067. for (i = 0; i < qdev->tx_ring_count; i++) {
  3068. status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
  3069. if (status) {
  3070. QPRINTK(qdev, IFUP, ERR,
  3071. "Failed to start tx ring[%d].\n", i);
  3072. return status;
  3073. }
  3074. }
  3075. /* Initialize the port and set the max framesize. */
  3076. status = qdev->nic_ops->port_initialize(qdev);
  3077. if (status)
  3078. QPRINTK(qdev, IFUP, ERR, "Failed to start port.\n");
  3079. /* Set up the MAC address and frame routing filter. */
  3080. status = ql_cam_route_initialize(qdev);
  3081. if (status) {
  3082. QPRINTK(qdev, IFUP, ERR,
  3083. "Failed to init CAM/Routing tables.\n");
  3084. return status;
  3085. }
  3086. /* Start NAPI for the RSS queues. */
  3087. for (i = 0; i < qdev->rss_ring_count; i++) {
  3088. QPRINTK(qdev, IFUP, DEBUG, "Enabling NAPI for rx_ring[%d].\n",
  3089. i);
  3090. napi_enable(&qdev->rx_ring[i].napi);
  3091. }
  3092. return status;
  3093. }
  3094. /* Issue soft reset to chip. */
  3095. static int ql_adapter_reset(struct ql_adapter *qdev)
  3096. {
  3097. u32 value;
  3098. int status = 0;
  3099. unsigned long end_jiffies;
  3100. /* Clear all the entries in the routing table. */
  3101. status = ql_clear_routing_entries(qdev);
  3102. if (status) {
  3103. QPRINTK(qdev, IFUP, ERR, "Failed to clear routing bits.\n");
  3104. return status;
  3105. }
  3106. end_jiffies = jiffies +
  3107. max((unsigned long)1, usecs_to_jiffies(30));
  3108. /* Stop management traffic. */
  3109. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_STOP);
  3110. /* Wait for the NIC and MGMNT FIFOs to empty. */
  3111. ql_wait_fifo_empty(qdev);
  3112. ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
  3113. do {
  3114. value = ql_read32(qdev, RST_FO);
  3115. if ((value & RST_FO_FR) == 0)
  3116. break;
  3117. cpu_relax();
  3118. } while (time_before(jiffies, end_jiffies));
  3119. if (value & RST_FO_FR) {
  3120. QPRINTK(qdev, IFDOWN, ERR,
  3121. "ETIMEDOUT!!! errored out of resetting the chip!\n");
  3122. status = -ETIMEDOUT;
  3123. }
  3124. /* Resume management traffic. */
  3125. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_RESUME);
  3126. return status;
  3127. }
  3128. static void ql_display_dev_info(struct net_device *ndev)
  3129. {
  3130. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3131. QPRINTK(qdev, PROBE, INFO,
  3132. "Function #%d, Port %d, NIC Roll %d, NIC Rev = %d, "
  3133. "XG Roll = %d, XG Rev = %d.\n",
  3134. qdev->func,
  3135. qdev->port,
  3136. qdev->chip_rev_id & 0x0000000f,
  3137. qdev->chip_rev_id >> 4 & 0x0000000f,
  3138. qdev->chip_rev_id >> 8 & 0x0000000f,
  3139. qdev->chip_rev_id >> 12 & 0x0000000f);
  3140. QPRINTK(qdev, PROBE, INFO, "MAC address %pM\n", ndev->dev_addr);
  3141. }
  3142. int ql_wol(struct ql_adapter *qdev)
  3143. {
  3144. int status = 0;
  3145. u32 wol = MB_WOL_DISABLE;
  3146. /* The CAM is still intact after a reset, but if we
  3147. * are doing WOL, then we may need to program the
  3148. * routing regs. We would also need to issue the mailbox
  3149. * commands to instruct the MPI what to do per the ethtool
  3150. * settings.
  3151. */
  3152. if (qdev->wol & (WAKE_ARP | WAKE_MAGICSECURE | WAKE_PHY | WAKE_UCAST |
  3153. WAKE_MCAST | WAKE_BCAST)) {
  3154. QPRINTK(qdev, IFDOWN, ERR,
  3155. "Unsupported WOL paramter. qdev->wol = 0x%x.\n",
  3156. qdev->wol);
  3157. return -EINVAL;
  3158. }
  3159. if (qdev->wol & WAKE_MAGIC) {
  3160. status = ql_mb_wol_set_magic(qdev, 1);
  3161. if (status) {
  3162. QPRINTK(qdev, IFDOWN, ERR,
  3163. "Failed to set magic packet on %s.\n",
  3164. qdev->ndev->name);
  3165. return status;
  3166. } else
  3167. QPRINTK(qdev, DRV, INFO,
  3168. "Enabled magic packet successfully on %s.\n",
  3169. qdev->ndev->name);
  3170. wol |= MB_WOL_MAGIC_PKT;
  3171. }
  3172. if (qdev->wol) {
  3173. /* Reroute all packets to Management Interface */
  3174. ql_write32(qdev, MGMT_RCV_CFG, (MGMT_RCV_CFG_RM |
  3175. (MGMT_RCV_CFG_RM << 16)));
  3176. wol |= MB_WOL_MODE_ON;
  3177. status = ql_mb_wol_mode(qdev, wol);
  3178. QPRINTK(qdev, DRV, ERR, "WOL %s (wol code 0x%x) on %s\n",
  3179. (status == 0) ? "Sucessfully set" : "Failed", wol,
  3180. qdev->ndev->name);
  3181. }
  3182. return status;
  3183. }
  3184. static int ql_adapter_down(struct ql_adapter *qdev)
  3185. {
  3186. int i, status = 0;
  3187. ql_link_off(qdev);
  3188. /* Don't kill the reset worker thread if we
  3189. * are in the process of recovery.
  3190. */
  3191. if (test_bit(QL_ADAPTER_UP, &qdev->flags))
  3192. cancel_delayed_work_sync(&qdev->asic_reset_work);
  3193. cancel_delayed_work_sync(&qdev->mpi_reset_work);
  3194. cancel_delayed_work_sync(&qdev->mpi_work);
  3195. cancel_delayed_work_sync(&qdev->mpi_idc_work);
  3196. cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
  3197. for (i = 0; i < qdev->rss_ring_count; i++)
  3198. napi_disable(&qdev->rx_ring[i].napi);
  3199. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  3200. ql_disable_interrupts(qdev);
  3201. ql_tx_ring_clean(qdev);
  3202. /* Call netif_napi_del() from common point.
  3203. */
  3204. for (i = 0; i < qdev->rss_ring_count; i++)
  3205. netif_napi_del(&qdev->rx_ring[i].napi);
  3206. ql_free_rx_buffers(qdev);
  3207. status = ql_adapter_reset(qdev);
  3208. if (status)
  3209. QPRINTK(qdev, IFDOWN, ERR, "reset(func #%d) FAILED!\n",
  3210. qdev->func);
  3211. return status;
  3212. }
  3213. static int ql_adapter_up(struct ql_adapter *qdev)
  3214. {
  3215. int err = 0;
  3216. err = ql_adapter_initialize(qdev);
  3217. if (err) {
  3218. QPRINTK(qdev, IFUP, INFO, "Unable to initialize adapter.\n");
  3219. goto err_init;
  3220. }
  3221. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3222. ql_alloc_rx_buffers(qdev);
  3223. /* If the port is initialized and the
  3224. * link is up the turn on the carrier.
  3225. */
  3226. if ((ql_read32(qdev, STS) & qdev->port_init) &&
  3227. (ql_read32(qdev, STS) & qdev->port_link_up))
  3228. ql_link_on(qdev);
  3229. ql_enable_interrupts(qdev);
  3230. ql_enable_all_completion_interrupts(qdev);
  3231. netif_tx_start_all_queues(qdev->ndev);
  3232. return 0;
  3233. err_init:
  3234. ql_adapter_reset(qdev);
  3235. return err;
  3236. }
  3237. static void ql_release_adapter_resources(struct ql_adapter *qdev)
  3238. {
  3239. ql_free_mem_resources(qdev);
  3240. ql_free_irq(qdev);
  3241. }
  3242. static int ql_get_adapter_resources(struct ql_adapter *qdev)
  3243. {
  3244. int status = 0;
  3245. if (ql_alloc_mem_resources(qdev)) {
  3246. QPRINTK(qdev, IFUP, ERR, "Unable to allocate memory.\n");
  3247. return -ENOMEM;
  3248. }
  3249. status = ql_request_irq(qdev);
  3250. return status;
  3251. }
  3252. static int qlge_close(struct net_device *ndev)
  3253. {
  3254. struct ql_adapter *qdev = netdev_priv(ndev);
  3255. /*
  3256. * Wait for device to recover from a reset.
  3257. * (Rarely happens, but possible.)
  3258. */
  3259. while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
  3260. msleep(1);
  3261. ql_adapter_down(qdev);
  3262. ql_release_adapter_resources(qdev);
  3263. return 0;
  3264. }
  3265. static int ql_configure_rings(struct ql_adapter *qdev)
  3266. {
  3267. int i;
  3268. struct rx_ring *rx_ring;
  3269. struct tx_ring *tx_ring;
  3270. int cpu_cnt = min(MAX_CPUS, (int)num_online_cpus());
  3271. unsigned int lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3272. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3273. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3274. /* In a perfect world we have one RSS ring for each CPU
  3275. * and each has it's own vector. To do that we ask for
  3276. * cpu_cnt vectors. ql_enable_msix() will adjust the
  3277. * vector count to what we actually get. We then
  3278. * allocate an RSS ring for each.
  3279. * Essentially, we are doing min(cpu_count, msix_vector_count).
  3280. */
  3281. qdev->intr_count = cpu_cnt;
  3282. ql_enable_msix(qdev);
  3283. /* Adjust the RSS ring count to the actual vector count. */
  3284. qdev->rss_ring_count = qdev->intr_count;
  3285. qdev->tx_ring_count = cpu_cnt;
  3286. qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count;
  3287. for (i = 0; i < qdev->tx_ring_count; i++) {
  3288. tx_ring = &qdev->tx_ring[i];
  3289. memset((void *)tx_ring, 0, sizeof(*tx_ring));
  3290. tx_ring->qdev = qdev;
  3291. tx_ring->wq_id = i;
  3292. tx_ring->wq_len = qdev->tx_ring_size;
  3293. tx_ring->wq_size =
  3294. tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
  3295. /*
  3296. * The completion queue ID for the tx rings start
  3297. * immediately after the rss rings.
  3298. */
  3299. tx_ring->cq_id = qdev->rss_ring_count + i;
  3300. }
  3301. for (i = 0; i < qdev->rx_ring_count; i++) {
  3302. rx_ring = &qdev->rx_ring[i];
  3303. memset((void *)rx_ring, 0, sizeof(*rx_ring));
  3304. rx_ring->qdev = qdev;
  3305. rx_ring->cq_id = i;
  3306. rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
  3307. if (i < qdev->rss_ring_count) {
  3308. /*
  3309. * Inbound (RSS) queues.
  3310. */
  3311. rx_ring->cq_len = qdev->rx_ring_size;
  3312. rx_ring->cq_size =
  3313. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3314. rx_ring->lbq_len = NUM_LARGE_BUFFERS;
  3315. rx_ring->lbq_size =
  3316. rx_ring->lbq_len * sizeof(__le64);
  3317. rx_ring->lbq_buf_size = (u16)lbq_buf_len;
  3318. QPRINTK(qdev, IFUP, DEBUG,
  3319. "lbq_buf_size %d, order = %d\n",
  3320. rx_ring->lbq_buf_size, qdev->lbq_buf_order);
  3321. rx_ring->sbq_len = NUM_SMALL_BUFFERS;
  3322. rx_ring->sbq_size =
  3323. rx_ring->sbq_len * sizeof(__le64);
  3324. rx_ring->sbq_buf_size = SMALL_BUF_MAP_SIZE;
  3325. rx_ring->type = RX_Q;
  3326. } else {
  3327. /*
  3328. * Outbound queue handles outbound completions only.
  3329. */
  3330. /* outbound cq is same size as tx_ring it services. */
  3331. rx_ring->cq_len = qdev->tx_ring_size;
  3332. rx_ring->cq_size =
  3333. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3334. rx_ring->lbq_len = 0;
  3335. rx_ring->lbq_size = 0;
  3336. rx_ring->lbq_buf_size = 0;
  3337. rx_ring->sbq_len = 0;
  3338. rx_ring->sbq_size = 0;
  3339. rx_ring->sbq_buf_size = 0;
  3340. rx_ring->type = TX_Q;
  3341. }
  3342. }
  3343. return 0;
  3344. }
  3345. static int qlge_open(struct net_device *ndev)
  3346. {
  3347. int err = 0;
  3348. struct ql_adapter *qdev = netdev_priv(ndev);
  3349. err = ql_configure_rings(qdev);
  3350. if (err)
  3351. return err;
  3352. err = ql_get_adapter_resources(qdev);
  3353. if (err)
  3354. goto error_up;
  3355. err = ql_adapter_up(qdev);
  3356. if (err)
  3357. goto error_up;
  3358. return err;
  3359. error_up:
  3360. ql_release_adapter_resources(qdev);
  3361. return err;
  3362. }
  3363. static int ql_change_rx_buffers(struct ql_adapter *qdev)
  3364. {
  3365. struct rx_ring *rx_ring;
  3366. int i, status;
  3367. u32 lbq_buf_len;
  3368. /* Wait for an oustanding reset to complete. */
  3369. if (!test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3370. int i = 3;
  3371. while (i-- && !test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3372. QPRINTK(qdev, IFUP, ERR,
  3373. "Waiting for adapter UP...\n");
  3374. ssleep(1);
  3375. }
  3376. if (!i) {
  3377. QPRINTK(qdev, IFUP, ERR,
  3378. "Timed out waiting for adapter UP\n");
  3379. return -ETIMEDOUT;
  3380. }
  3381. }
  3382. status = ql_adapter_down(qdev);
  3383. if (status)
  3384. goto error;
  3385. /* Get the new rx buffer size. */
  3386. lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3387. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3388. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3389. for (i = 0; i < qdev->rss_ring_count; i++) {
  3390. rx_ring = &qdev->rx_ring[i];
  3391. /* Set the new size. */
  3392. rx_ring->lbq_buf_size = lbq_buf_len;
  3393. }
  3394. status = ql_adapter_up(qdev);
  3395. if (status)
  3396. goto error;
  3397. return status;
  3398. error:
  3399. QPRINTK(qdev, IFUP, ALERT,
  3400. "Driver up/down cycle failed, closing device.\n");
  3401. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3402. dev_close(qdev->ndev);
  3403. return status;
  3404. }
  3405. static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
  3406. {
  3407. struct ql_adapter *qdev = netdev_priv(ndev);
  3408. int status;
  3409. if (ndev->mtu == 1500 && new_mtu == 9000) {
  3410. QPRINTK(qdev, IFUP, ERR, "Changing to jumbo MTU.\n");
  3411. } else if (ndev->mtu == 9000 && new_mtu == 1500) {
  3412. QPRINTK(qdev, IFUP, ERR, "Changing to normal MTU.\n");
  3413. } else if ((ndev->mtu == 1500 && new_mtu == 1500) ||
  3414. (ndev->mtu == 9000 && new_mtu == 9000)) {
  3415. return 0;
  3416. } else
  3417. return -EINVAL;
  3418. queue_delayed_work(qdev->workqueue,
  3419. &qdev->mpi_port_cfg_work, 3*HZ);
  3420. if (!netif_running(qdev->ndev)) {
  3421. ndev->mtu = new_mtu;
  3422. return 0;
  3423. }
  3424. ndev->mtu = new_mtu;
  3425. status = ql_change_rx_buffers(qdev);
  3426. if (status) {
  3427. QPRINTK(qdev, IFUP, ERR,
  3428. "Changing MTU failed.\n");
  3429. }
  3430. return status;
  3431. }
  3432. static struct net_device_stats *qlge_get_stats(struct net_device
  3433. *ndev)
  3434. {
  3435. struct ql_adapter *qdev = netdev_priv(ndev);
  3436. struct rx_ring *rx_ring = &qdev->rx_ring[0];
  3437. struct tx_ring *tx_ring = &qdev->tx_ring[0];
  3438. unsigned long pkts, mcast, dropped, errors, bytes;
  3439. int i;
  3440. /* Get RX stats. */
  3441. pkts = mcast = dropped = errors = bytes = 0;
  3442. for (i = 0; i < qdev->rss_ring_count; i++, rx_ring++) {
  3443. pkts += rx_ring->rx_packets;
  3444. bytes += rx_ring->rx_bytes;
  3445. dropped += rx_ring->rx_dropped;
  3446. errors += rx_ring->rx_errors;
  3447. mcast += rx_ring->rx_multicast;
  3448. }
  3449. ndev->stats.rx_packets = pkts;
  3450. ndev->stats.rx_bytes = bytes;
  3451. ndev->stats.rx_dropped = dropped;
  3452. ndev->stats.rx_errors = errors;
  3453. ndev->stats.multicast = mcast;
  3454. /* Get TX stats. */
  3455. pkts = errors = bytes = 0;
  3456. for (i = 0; i < qdev->tx_ring_count; i++, tx_ring++) {
  3457. pkts += tx_ring->tx_packets;
  3458. bytes += tx_ring->tx_bytes;
  3459. errors += tx_ring->tx_errors;
  3460. }
  3461. ndev->stats.tx_packets = pkts;
  3462. ndev->stats.tx_bytes = bytes;
  3463. ndev->stats.tx_errors = errors;
  3464. return &ndev->stats;
  3465. }
  3466. static void qlge_set_multicast_list(struct net_device *ndev)
  3467. {
  3468. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3469. struct dev_mc_list *mc_ptr;
  3470. int i, status;
  3471. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3472. if (status)
  3473. return;
  3474. /*
  3475. * Set or clear promiscuous mode if a
  3476. * transition is taking place.
  3477. */
  3478. if (ndev->flags & IFF_PROMISC) {
  3479. if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3480. if (ql_set_routing_reg
  3481. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
  3482. QPRINTK(qdev, HW, ERR,
  3483. "Failed to set promiscous mode.\n");
  3484. } else {
  3485. set_bit(QL_PROMISCUOUS, &qdev->flags);
  3486. }
  3487. }
  3488. } else {
  3489. if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3490. if (ql_set_routing_reg
  3491. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
  3492. QPRINTK(qdev, HW, ERR,
  3493. "Failed to clear promiscous mode.\n");
  3494. } else {
  3495. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3496. }
  3497. }
  3498. }
  3499. /*
  3500. * Set or clear all multicast mode if a
  3501. * transition is taking place.
  3502. */
  3503. if ((ndev->flags & IFF_ALLMULTI) ||
  3504. (ndev->mc_count > MAX_MULTICAST_ENTRIES)) {
  3505. if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
  3506. if (ql_set_routing_reg
  3507. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
  3508. QPRINTK(qdev, HW, ERR,
  3509. "Failed to set all-multi mode.\n");
  3510. } else {
  3511. set_bit(QL_ALLMULTI, &qdev->flags);
  3512. }
  3513. }
  3514. } else {
  3515. if (test_bit(QL_ALLMULTI, &qdev->flags)) {
  3516. if (ql_set_routing_reg
  3517. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
  3518. QPRINTK(qdev, HW, ERR,
  3519. "Failed to clear all-multi mode.\n");
  3520. } else {
  3521. clear_bit(QL_ALLMULTI, &qdev->flags);
  3522. }
  3523. }
  3524. }
  3525. if (ndev->mc_count) {
  3526. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3527. if (status)
  3528. goto exit;
  3529. for (i = 0, mc_ptr = ndev->mc_list; mc_ptr;
  3530. i++, mc_ptr = mc_ptr->next)
  3531. if (ql_set_mac_addr_reg(qdev, (u8 *) mc_ptr->dmi_addr,
  3532. MAC_ADDR_TYPE_MULTI_MAC, i)) {
  3533. QPRINTK(qdev, HW, ERR,
  3534. "Failed to loadmulticast address.\n");
  3535. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3536. goto exit;
  3537. }
  3538. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3539. if (ql_set_routing_reg
  3540. (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
  3541. QPRINTK(qdev, HW, ERR,
  3542. "Failed to set multicast match mode.\n");
  3543. } else {
  3544. set_bit(QL_ALLMULTI, &qdev->flags);
  3545. }
  3546. }
  3547. exit:
  3548. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3549. }
  3550. static int qlge_set_mac_address(struct net_device *ndev, void *p)
  3551. {
  3552. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3553. struct sockaddr *addr = p;
  3554. int status;
  3555. if (netif_running(ndev))
  3556. return -EBUSY;
  3557. if (!is_valid_ether_addr(addr->sa_data))
  3558. return -EADDRNOTAVAIL;
  3559. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3560. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3561. if (status)
  3562. return status;
  3563. status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
  3564. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  3565. if (status)
  3566. QPRINTK(qdev, HW, ERR, "Failed to load MAC address.\n");
  3567. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3568. return status;
  3569. }
  3570. static void qlge_tx_timeout(struct net_device *ndev)
  3571. {
  3572. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3573. ql_queue_asic_error(qdev);
  3574. }
  3575. static void ql_asic_reset_work(struct work_struct *work)
  3576. {
  3577. struct ql_adapter *qdev =
  3578. container_of(work, struct ql_adapter, asic_reset_work.work);
  3579. int status;
  3580. rtnl_lock();
  3581. status = ql_adapter_down(qdev);
  3582. if (status)
  3583. goto error;
  3584. status = ql_adapter_up(qdev);
  3585. if (status)
  3586. goto error;
  3587. /* Restore rx mode. */
  3588. clear_bit(QL_ALLMULTI, &qdev->flags);
  3589. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3590. qlge_set_multicast_list(qdev->ndev);
  3591. rtnl_unlock();
  3592. return;
  3593. error:
  3594. QPRINTK(qdev, IFUP, ALERT,
  3595. "Driver up/down cycle failed, closing device\n");
  3596. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3597. dev_close(qdev->ndev);
  3598. rtnl_unlock();
  3599. }
  3600. static struct nic_operations qla8012_nic_ops = {
  3601. .get_flash = ql_get_8012_flash_params,
  3602. .port_initialize = ql_8012_port_initialize,
  3603. };
  3604. static struct nic_operations qla8000_nic_ops = {
  3605. .get_flash = ql_get_8000_flash_params,
  3606. .port_initialize = ql_8000_port_initialize,
  3607. };
  3608. /* Find the pcie function number for the other NIC
  3609. * on this chip. Since both NIC functions share a
  3610. * common firmware we have the lowest enabled function
  3611. * do any common work. Examples would be resetting
  3612. * after a fatal firmware error, or doing a firmware
  3613. * coredump.
  3614. */
  3615. static int ql_get_alt_pcie_func(struct ql_adapter *qdev)
  3616. {
  3617. int status = 0;
  3618. u32 temp;
  3619. u32 nic_func1, nic_func2;
  3620. status = ql_read_mpi_reg(qdev, MPI_TEST_FUNC_PORT_CFG,
  3621. &temp);
  3622. if (status)
  3623. return status;
  3624. nic_func1 = ((temp >> MPI_TEST_NIC1_FUNC_SHIFT) &
  3625. MPI_TEST_NIC_FUNC_MASK);
  3626. nic_func2 = ((temp >> MPI_TEST_NIC2_FUNC_SHIFT) &
  3627. MPI_TEST_NIC_FUNC_MASK);
  3628. if (qdev->func == nic_func1)
  3629. qdev->alt_func = nic_func2;
  3630. else if (qdev->func == nic_func2)
  3631. qdev->alt_func = nic_func1;
  3632. else
  3633. status = -EIO;
  3634. return status;
  3635. }
  3636. static int ql_get_board_info(struct ql_adapter *qdev)
  3637. {
  3638. int status;
  3639. qdev->func =
  3640. (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
  3641. if (qdev->func > 3)
  3642. return -EIO;
  3643. status = ql_get_alt_pcie_func(qdev);
  3644. if (status)
  3645. return status;
  3646. qdev->port = (qdev->func < qdev->alt_func) ? 0 : 1;
  3647. if (qdev->port) {
  3648. qdev->xg_sem_mask = SEM_XGMAC1_MASK;
  3649. qdev->port_link_up = STS_PL1;
  3650. qdev->port_init = STS_PI1;
  3651. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
  3652. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
  3653. } else {
  3654. qdev->xg_sem_mask = SEM_XGMAC0_MASK;
  3655. qdev->port_link_up = STS_PL0;
  3656. qdev->port_init = STS_PI0;
  3657. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
  3658. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
  3659. }
  3660. qdev->chip_rev_id = ql_read32(qdev, REV_ID);
  3661. qdev->device_id = qdev->pdev->device;
  3662. if (qdev->device_id == QLGE_DEVICE_ID_8012)
  3663. qdev->nic_ops = &qla8012_nic_ops;
  3664. else if (qdev->device_id == QLGE_DEVICE_ID_8000)
  3665. qdev->nic_ops = &qla8000_nic_ops;
  3666. return status;
  3667. }
  3668. static void ql_release_all(struct pci_dev *pdev)
  3669. {
  3670. struct net_device *ndev = pci_get_drvdata(pdev);
  3671. struct ql_adapter *qdev = netdev_priv(ndev);
  3672. if (qdev->workqueue) {
  3673. destroy_workqueue(qdev->workqueue);
  3674. qdev->workqueue = NULL;
  3675. }
  3676. if (qdev->reg_base)
  3677. iounmap(qdev->reg_base);
  3678. if (qdev->doorbell_area)
  3679. iounmap(qdev->doorbell_area);
  3680. pci_release_regions(pdev);
  3681. pci_set_drvdata(pdev, NULL);
  3682. }
  3683. static int __devinit ql_init_device(struct pci_dev *pdev,
  3684. struct net_device *ndev, int cards_found)
  3685. {
  3686. struct ql_adapter *qdev = netdev_priv(ndev);
  3687. int err = 0;
  3688. memset((void *)qdev, 0, sizeof(*qdev));
  3689. err = pci_enable_device(pdev);
  3690. if (err) {
  3691. dev_err(&pdev->dev, "PCI device enable failed.\n");
  3692. return err;
  3693. }
  3694. qdev->ndev = ndev;
  3695. qdev->pdev = pdev;
  3696. pci_set_drvdata(pdev, ndev);
  3697. /* Set PCIe read request size */
  3698. err = pcie_set_readrq(pdev, 4096);
  3699. if (err) {
  3700. dev_err(&pdev->dev, "Set readrq failed.\n");
  3701. goto err_out;
  3702. }
  3703. err = pci_request_regions(pdev, DRV_NAME);
  3704. if (err) {
  3705. dev_err(&pdev->dev, "PCI region request failed.\n");
  3706. return err;
  3707. }
  3708. pci_set_master(pdev);
  3709. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3710. set_bit(QL_DMA64, &qdev->flags);
  3711. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3712. } else {
  3713. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3714. if (!err)
  3715. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3716. }
  3717. if (err) {
  3718. dev_err(&pdev->dev, "No usable DMA configuration.\n");
  3719. goto err_out;
  3720. }
  3721. /* Set PCIe reset type for EEH to fundamental. */
  3722. pdev->needs_freset = 1;
  3723. pci_save_state(pdev);
  3724. qdev->reg_base =
  3725. ioremap_nocache(pci_resource_start(pdev, 1),
  3726. pci_resource_len(pdev, 1));
  3727. if (!qdev->reg_base) {
  3728. dev_err(&pdev->dev, "Register mapping failed.\n");
  3729. err = -ENOMEM;
  3730. goto err_out;
  3731. }
  3732. qdev->doorbell_area_size = pci_resource_len(pdev, 3);
  3733. qdev->doorbell_area =
  3734. ioremap_nocache(pci_resource_start(pdev, 3),
  3735. pci_resource_len(pdev, 3));
  3736. if (!qdev->doorbell_area) {
  3737. dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
  3738. err = -ENOMEM;
  3739. goto err_out;
  3740. }
  3741. err = ql_get_board_info(qdev);
  3742. if (err) {
  3743. dev_err(&pdev->dev, "Register access failed.\n");
  3744. err = -EIO;
  3745. goto err_out;
  3746. }
  3747. qdev->msg_enable = netif_msg_init(debug, default_msg);
  3748. spin_lock_init(&qdev->hw_lock);
  3749. spin_lock_init(&qdev->stats_lock);
  3750. /* make sure the EEPROM is good */
  3751. err = qdev->nic_ops->get_flash(qdev);
  3752. if (err) {
  3753. dev_err(&pdev->dev, "Invalid FLASH.\n");
  3754. goto err_out;
  3755. }
  3756. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  3757. /* Set up the default ring sizes. */
  3758. qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
  3759. qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
  3760. /* Set up the coalescing parameters. */
  3761. qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
  3762. qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
  3763. qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  3764. qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  3765. /*
  3766. * Set up the operating parameters.
  3767. */
  3768. qdev->rx_csum = 1;
  3769. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  3770. INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
  3771. INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
  3772. INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
  3773. INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
  3774. INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
  3775. init_completion(&qdev->ide_completion);
  3776. if (!cards_found) {
  3777. dev_info(&pdev->dev, "%s\n", DRV_STRING);
  3778. dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
  3779. DRV_NAME, DRV_VERSION);
  3780. }
  3781. return 0;
  3782. err_out:
  3783. ql_release_all(pdev);
  3784. pci_disable_device(pdev);
  3785. return err;
  3786. }
  3787. static const struct net_device_ops qlge_netdev_ops = {
  3788. .ndo_open = qlge_open,
  3789. .ndo_stop = qlge_close,
  3790. .ndo_start_xmit = qlge_send,
  3791. .ndo_change_mtu = qlge_change_mtu,
  3792. .ndo_get_stats = qlge_get_stats,
  3793. .ndo_set_multicast_list = qlge_set_multicast_list,
  3794. .ndo_set_mac_address = qlge_set_mac_address,
  3795. .ndo_validate_addr = eth_validate_addr,
  3796. .ndo_tx_timeout = qlge_tx_timeout,
  3797. .ndo_vlan_rx_register = qlge_vlan_rx_register,
  3798. .ndo_vlan_rx_add_vid = qlge_vlan_rx_add_vid,
  3799. .ndo_vlan_rx_kill_vid = qlge_vlan_rx_kill_vid,
  3800. };
  3801. static int __devinit qlge_probe(struct pci_dev *pdev,
  3802. const struct pci_device_id *pci_entry)
  3803. {
  3804. struct net_device *ndev = NULL;
  3805. struct ql_adapter *qdev = NULL;
  3806. static int cards_found = 0;
  3807. int err = 0;
  3808. ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
  3809. min(MAX_CPUS, (int)num_online_cpus()));
  3810. if (!ndev)
  3811. return -ENOMEM;
  3812. err = ql_init_device(pdev, ndev, cards_found);
  3813. if (err < 0) {
  3814. free_netdev(ndev);
  3815. return err;
  3816. }
  3817. qdev = netdev_priv(ndev);
  3818. SET_NETDEV_DEV(ndev, &pdev->dev);
  3819. ndev->features = (0
  3820. | NETIF_F_IP_CSUM
  3821. | NETIF_F_SG
  3822. | NETIF_F_TSO
  3823. | NETIF_F_TSO6
  3824. | NETIF_F_TSO_ECN
  3825. | NETIF_F_HW_VLAN_TX
  3826. | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER);
  3827. ndev->features |= NETIF_F_GRO;
  3828. if (test_bit(QL_DMA64, &qdev->flags))
  3829. ndev->features |= NETIF_F_HIGHDMA;
  3830. /*
  3831. * Set up net_device structure.
  3832. */
  3833. ndev->tx_queue_len = qdev->tx_ring_size;
  3834. ndev->irq = pdev->irq;
  3835. ndev->netdev_ops = &qlge_netdev_ops;
  3836. SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops);
  3837. ndev->watchdog_timeo = 10 * HZ;
  3838. err = register_netdev(ndev);
  3839. if (err) {
  3840. dev_err(&pdev->dev, "net device registration failed.\n");
  3841. ql_release_all(pdev);
  3842. pci_disable_device(pdev);
  3843. return err;
  3844. }
  3845. ql_link_off(qdev);
  3846. ql_display_dev_info(ndev);
  3847. atomic_set(&qdev->lb_count, 0);
  3848. cards_found++;
  3849. return 0;
  3850. }
  3851. netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev)
  3852. {
  3853. return qlge_send(skb, ndev);
  3854. }
  3855. int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget)
  3856. {
  3857. return ql_clean_inbound_rx_ring(rx_ring, budget);
  3858. }
  3859. static void __devexit qlge_remove(struct pci_dev *pdev)
  3860. {
  3861. struct net_device *ndev = pci_get_drvdata(pdev);
  3862. unregister_netdev(ndev);
  3863. ql_release_all(pdev);
  3864. pci_disable_device(pdev);
  3865. free_netdev(ndev);
  3866. }
  3867. /* Clean up resources without touching hardware. */
  3868. static void ql_eeh_close(struct net_device *ndev)
  3869. {
  3870. int i;
  3871. struct ql_adapter *qdev = netdev_priv(ndev);
  3872. if (netif_carrier_ok(ndev)) {
  3873. netif_carrier_off(ndev);
  3874. netif_stop_queue(ndev);
  3875. }
  3876. if (test_bit(QL_ADAPTER_UP, &qdev->flags))
  3877. cancel_delayed_work_sync(&qdev->asic_reset_work);
  3878. cancel_delayed_work_sync(&qdev->mpi_reset_work);
  3879. cancel_delayed_work_sync(&qdev->mpi_work);
  3880. cancel_delayed_work_sync(&qdev->mpi_idc_work);
  3881. cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
  3882. for (i = 0; i < qdev->rss_ring_count; i++)
  3883. netif_napi_del(&qdev->rx_ring[i].napi);
  3884. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  3885. ql_tx_ring_clean(qdev);
  3886. ql_free_rx_buffers(qdev);
  3887. ql_release_adapter_resources(qdev);
  3888. }
  3889. /*
  3890. * This callback is called by the PCI subsystem whenever
  3891. * a PCI bus error is detected.
  3892. */
  3893. static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
  3894. enum pci_channel_state state)
  3895. {
  3896. struct net_device *ndev = pci_get_drvdata(pdev);
  3897. switch (state) {
  3898. case pci_channel_io_normal:
  3899. return PCI_ERS_RESULT_CAN_RECOVER;
  3900. case pci_channel_io_frozen:
  3901. netif_device_detach(ndev);
  3902. if (netif_running(ndev))
  3903. ql_eeh_close(ndev);
  3904. pci_disable_device(pdev);
  3905. return PCI_ERS_RESULT_NEED_RESET;
  3906. case pci_channel_io_perm_failure:
  3907. dev_err(&pdev->dev,
  3908. "%s: pci_channel_io_perm_failure.\n", __func__);
  3909. return PCI_ERS_RESULT_DISCONNECT;
  3910. }
  3911. /* Request a slot reset. */
  3912. return PCI_ERS_RESULT_NEED_RESET;
  3913. }
  3914. /*
  3915. * This callback is called after the PCI buss has been reset.
  3916. * Basically, this tries to restart the card from scratch.
  3917. * This is a shortened version of the device probe/discovery code,
  3918. * it resembles the first-half of the () routine.
  3919. */
  3920. static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
  3921. {
  3922. struct net_device *ndev = pci_get_drvdata(pdev);
  3923. struct ql_adapter *qdev = netdev_priv(ndev);
  3924. pdev->error_state = pci_channel_io_normal;
  3925. pci_restore_state(pdev);
  3926. if (pci_enable_device(pdev)) {
  3927. QPRINTK(qdev, IFUP, ERR,
  3928. "Cannot re-enable PCI device after reset.\n");
  3929. return PCI_ERS_RESULT_DISCONNECT;
  3930. }
  3931. pci_set_master(pdev);
  3932. return PCI_ERS_RESULT_RECOVERED;
  3933. }
  3934. static void qlge_io_resume(struct pci_dev *pdev)
  3935. {
  3936. struct net_device *ndev = pci_get_drvdata(pdev);
  3937. struct ql_adapter *qdev = netdev_priv(ndev);
  3938. int err = 0;
  3939. if (ql_adapter_reset(qdev))
  3940. QPRINTK(qdev, DRV, ERR, "reset FAILED!\n");
  3941. if (netif_running(ndev)) {
  3942. err = qlge_open(ndev);
  3943. if (err) {
  3944. QPRINTK(qdev, IFUP, ERR,
  3945. "Device initialization failed after reset.\n");
  3946. return;
  3947. }
  3948. } else {
  3949. QPRINTK(qdev, IFUP, ERR,
  3950. "Device was not running prior to EEH.\n");
  3951. }
  3952. netif_device_attach(ndev);
  3953. }
  3954. static struct pci_error_handlers qlge_err_handler = {
  3955. .error_detected = qlge_io_error_detected,
  3956. .slot_reset = qlge_io_slot_reset,
  3957. .resume = qlge_io_resume,
  3958. };
  3959. static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
  3960. {
  3961. struct net_device *ndev = pci_get_drvdata(pdev);
  3962. struct ql_adapter *qdev = netdev_priv(ndev);
  3963. int err;
  3964. netif_device_detach(ndev);
  3965. if (netif_running(ndev)) {
  3966. err = ql_adapter_down(qdev);
  3967. if (!err)
  3968. return err;
  3969. }
  3970. ql_wol(qdev);
  3971. err = pci_save_state(pdev);
  3972. if (err)
  3973. return err;
  3974. pci_disable_device(pdev);
  3975. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3976. return 0;
  3977. }
  3978. #ifdef CONFIG_PM
  3979. static int qlge_resume(struct pci_dev *pdev)
  3980. {
  3981. struct net_device *ndev = pci_get_drvdata(pdev);
  3982. struct ql_adapter *qdev = netdev_priv(ndev);
  3983. int err;
  3984. pci_set_power_state(pdev, PCI_D0);
  3985. pci_restore_state(pdev);
  3986. err = pci_enable_device(pdev);
  3987. if (err) {
  3988. QPRINTK(qdev, IFUP, ERR, "Cannot enable PCI device from suspend\n");
  3989. return err;
  3990. }
  3991. pci_set_master(pdev);
  3992. pci_enable_wake(pdev, PCI_D3hot, 0);
  3993. pci_enable_wake(pdev, PCI_D3cold, 0);
  3994. if (netif_running(ndev)) {
  3995. err = ql_adapter_up(qdev);
  3996. if (err)
  3997. return err;
  3998. }
  3999. netif_device_attach(ndev);
  4000. return 0;
  4001. }
  4002. #endif /* CONFIG_PM */
  4003. static void qlge_shutdown(struct pci_dev *pdev)
  4004. {
  4005. qlge_suspend(pdev, PMSG_SUSPEND);
  4006. }
  4007. static struct pci_driver qlge_driver = {
  4008. .name = DRV_NAME,
  4009. .id_table = qlge_pci_tbl,
  4010. .probe = qlge_probe,
  4011. .remove = __devexit_p(qlge_remove),
  4012. #ifdef CONFIG_PM
  4013. .suspend = qlge_suspend,
  4014. .resume = qlge_resume,
  4015. #endif
  4016. .shutdown = qlge_shutdown,
  4017. .err_handler = &qlge_err_handler
  4018. };
  4019. static int __init qlge_init_module(void)
  4020. {
  4021. return pci_register_driver(&qlge_driver);
  4022. }
  4023. static void __exit qlge_exit(void)
  4024. {
  4025. pci_unregister_driver(&qlge_driver);
  4026. }
  4027. module_init(qlge_init_module);
  4028. module_exit(qlge_exit);