dispc.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/sizes.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. #include "dispc.h"
  41. /* DISPC */
  42. #define DISPC_SZ_REGS SZ_4K
  43. enum omap_burst_size {
  44. BURST_SIZE_X2 = 0,
  45. BURST_SIZE_X4 = 1,
  46. BURST_SIZE_X8 = 2,
  47. };
  48. #define REG_GET(idx, start, end) \
  49. FLD_GET(dispc_read_reg(idx), start, end)
  50. #define REG_FLD_MOD(idx, val, start, end) \
  51. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  52. struct dispc_features {
  53. u8 sw_start;
  54. u8 fp_start;
  55. u8 bp_start;
  56. u16 sw_max;
  57. u16 vp_max;
  58. u16 hp_max;
  59. u8 mgr_width_start;
  60. u8 mgr_height_start;
  61. u16 mgr_width_max;
  62. u16 mgr_height_max;
  63. unsigned long max_lcd_pclk;
  64. unsigned long max_tv_pclk;
  65. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  66. const struct omap_video_timings *mgr_timings,
  67. u16 width, u16 height, u16 out_width, u16 out_height,
  68. enum omap_color_mode color_mode, bool *five_taps,
  69. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  70. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  71. unsigned long (*calc_core_clk) (unsigned long pclk,
  72. u16 width, u16 height, u16 out_width, u16 out_height,
  73. bool mem_to_mem);
  74. u8 num_fifos;
  75. /* swap GFX & WB fifos */
  76. bool gfx_fifo_workaround:1;
  77. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  78. bool no_framedone_tv:1;
  79. /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
  80. bool mstandby_workaround:1;
  81. };
  82. #define DISPC_MAX_NR_FIFOS 5
  83. static struct {
  84. struct platform_device *pdev;
  85. void __iomem *base;
  86. int ctx_loss_cnt;
  87. int irq;
  88. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  89. /* maps which plane is using a fifo. fifo-id -> plane-id */
  90. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  91. bool ctx_valid;
  92. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  93. const struct dispc_features *feat;
  94. } dispc;
  95. enum omap_color_component {
  96. /* used for all color formats for OMAP3 and earlier
  97. * and for RGB and Y color component on OMAP4
  98. */
  99. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  100. /* used for UV component for
  101. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  102. * color formats on OMAP4
  103. */
  104. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  105. };
  106. enum mgr_reg_fields {
  107. DISPC_MGR_FLD_ENABLE,
  108. DISPC_MGR_FLD_STNTFT,
  109. DISPC_MGR_FLD_GO,
  110. DISPC_MGR_FLD_TFTDATALINES,
  111. DISPC_MGR_FLD_STALLMODE,
  112. DISPC_MGR_FLD_TCKENABLE,
  113. DISPC_MGR_FLD_TCKSELECTION,
  114. DISPC_MGR_FLD_CPR,
  115. DISPC_MGR_FLD_FIFOHANDCHECK,
  116. /* used to maintain a count of the above fields */
  117. DISPC_MGR_FLD_NUM,
  118. };
  119. static const struct {
  120. const char *name;
  121. u32 vsync_irq;
  122. u32 framedone_irq;
  123. u32 sync_lost_irq;
  124. struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
  125. } mgr_desc[] = {
  126. [OMAP_DSS_CHANNEL_LCD] = {
  127. .name = "LCD",
  128. .vsync_irq = DISPC_IRQ_VSYNC,
  129. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  130. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  131. .reg_desc = {
  132. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  133. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  134. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  135. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  136. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  137. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  138. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  139. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  140. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  141. },
  142. },
  143. [OMAP_DSS_CHANNEL_DIGIT] = {
  144. .name = "DIGIT",
  145. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  146. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  147. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  148. .reg_desc = {
  149. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  150. [DISPC_MGR_FLD_STNTFT] = { },
  151. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  152. [DISPC_MGR_FLD_TFTDATALINES] = { },
  153. [DISPC_MGR_FLD_STALLMODE] = { },
  154. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  155. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  156. [DISPC_MGR_FLD_CPR] = { },
  157. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  158. },
  159. },
  160. [OMAP_DSS_CHANNEL_LCD2] = {
  161. .name = "LCD2",
  162. .vsync_irq = DISPC_IRQ_VSYNC2,
  163. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  164. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  165. .reg_desc = {
  166. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  167. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  168. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  169. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  170. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  171. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  172. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  173. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  174. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  175. },
  176. },
  177. [OMAP_DSS_CHANNEL_LCD3] = {
  178. .name = "LCD3",
  179. .vsync_irq = DISPC_IRQ_VSYNC3,
  180. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  181. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  182. .reg_desc = {
  183. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  184. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  185. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  186. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  187. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  188. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  189. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  190. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  191. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  192. },
  193. },
  194. };
  195. struct color_conv_coef {
  196. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  197. int full_range;
  198. };
  199. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
  200. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
  201. static inline void dispc_write_reg(const u16 idx, u32 val)
  202. {
  203. __raw_writel(val, dispc.base + idx);
  204. }
  205. static inline u32 dispc_read_reg(const u16 idx)
  206. {
  207. return __raw_readl(dispc.base + idx);
  208. }
  209. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  210. {
  211. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  212. return REG_GET(rfld.reg, rfld.high, rfld.low);
  213. }
  214. static void mgr_fld_write(enum omap_channel channel,
  215. enum mgr_reg_fields regfld, int val) {
  216. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  217. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  218. }
  219. #define SR(reg) \
  220. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  221. #define RR(reg) \
  222. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  223. static void dispc_save_context(void)
  224. {
  225. int i, j;
  226. DSSDBG("dispc_save_context\n");
  227. SR(IRQENABLE);
  228. SR(CONTROL);
  229. SR(CONFIG);
  230. SR(LINE_NUMBER);
  231. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  232. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  233. SR(GLOBAL_ALPHA);
  234. if (dss_has_feature(FEAT_MGR_LCD2)) {
  235. SR(CONTROL2);
  236. SR(CONFIG2);
  237. }
  238. if (dss_has_feature(FEAT_MGR_LCD3)) {
  239. SR(CONTROL3);
  240. SR(CONFIG3);
  241. }
  242. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  243. SR(DEFAULT_COLOR(i));
  244. SR(TRANS_COLOR(i));
  245. SR(SIZE_MGR(i));
  246. if (i == OMAP_DSS_CHANNEL_DIGIT)
  247. continue;
  248. SR(TIMING_H(i));
  249. SR(TIMING_V(i));
  250. SR(POL_FREQ(i));
  251. SR(DIVISORo(i));
  252. SR(DATA_CYCLE1(i));
  253. SR(DATA_CYCLE2(i));
  254. SR(DATA_CYCLE3(i));
  255. if (dss_has_feature(FEAT_CPR)) {
  256. SR(CPR_COEF_R(i));
  257. SR(CPR_COEF_G(i));
  258. SR(CPR_COEF_B(i));
  259. }
  260. }
  261. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  262. SR(OVL_BA0(i));
  263. SR(OVL_BA1(i));
  264. SR(OVL_POSITION(i));
  265. SR(OVL_SIZE(i));
  266. SR(OVL_ATTRIBUTES(i));
  267. SR(OVL_FIFO_THRESHOLD(i));
  268. SR(OVL_ROW_INC(i));
  269. SR(OVL_PIXEL_INC(i));
  270. if (dss_has_feature(FEAT_PRELOAD))
  271. SR(OVL_PRELOAD(i));
  272. if (i == OMAP_DSS_GFX) {
  273. SR(OVL_WINDOW_SKIP(i));
  274. SR(OVL_TABLE_BA(i));
  275. continue;
  276. }
  277. SR(OVL_FIR(i));
  278. SR(OVL_PICTURE_SIZE(i));
  279. SR(OVL_ACCU0(i));
  280. SR(OVL_ACCU1(i));
  281. for (j = 0; j < 8; j++)
  282. SR(OVL_FIR_COEF_H(i, j));
  283. for (j = 0; j < 8; j++)
  284. SR(OVL_FIR_COEF_HV(i, j));
  285. for (j = 0; j < 5; j++)
  286. SR(OVL_CONV_COEF(i, j));
  287. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  288. for (j = 0; j < 8; j++)
  289. SR(OVL_FIR_COEF_V(i, j));
  290. }
  291. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  292. SR(OVL_BA0_UV(i));
  293. SR(OVL_BA1_UV(i));
  294. SR(OVL_FIR2(i));
  295. SR(OVL_ACCU2_0(i));
  296. SR(OVL_ACCU2_1(i));
  297. for (j = 0; j < 8; j++)
  298. SR(OVL_FIR_COEF_H2(i, j));
  299. for (j = 0; j < 8; j++)
  300. SR(OVL_FIR_COEF_HV2(i, j));
  301. for (j = 0; j < 8; j++)
  302. SR(OVL_FIR_COEF_V2(i, j));
  303. }
  304. if (dss_has_feature(FEAT_ATTR2))
  305. SR(OVL_ATTRIBUTES2(i));
  306. }
  307. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  308. SR(DIVISOR);
  309. dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
  310. dispc.ctx_valid = true;
  311. DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
  312. }
  313. static void dispc_restore_context(void)
  314. {
  315. int i, j, ctx;
  316. DSSDBG("dispc_restore_context\n");
  317. if (!dispc.ctx_valid)
  318. return;
  319. ctx = dss_get_ctx_loss_count();
  320. if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
  321. return;
  322. DSSDBG("ctx_loss_count: saved %d, current %d\n",
  323. dispc.ctx_loss_cnt, ctx);
  324. /*RR(IRQENABLE);*/
  325. /*RR(CONTROL);*/
  326. RR(CONFIG);
  327. RR(LINE_NUMBER);
  328. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  329. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  330. RR(GLOBAL_ALPHA);
  331. if (dss_has_feature(FEAT_MGR_LCD2))
  332. RR(CONFIG2);
  333. if (dss_has_feature(FEAT_MGR_LCD3))
  334. RR(CONFIG3);
  335. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  336. RR(DEFAULT_COLOR(i));
  337. RR(TRANS_COLOR(i));
  338. RR(SIZE_MGR(i));
  339. if (i == OMAP_DSS_CHANNEL_DIGIT)
  340. continue;
  341. RR(TIMING_H(i));
  342. RR(TIMING_V(i));
  343. RR(POL_FREQ(i));
  344. RR(DIVISORo(i));
  345. RR(DATA_CYCLE1(i));
  346. RR(DATA_CYCLE2(i));
  347. RR(DATA_CYCLE3(i));
  348. if (dss_has_feature(FEAT_CPR)) {
  349. RR(CPR_COEF_R(i));
  350. RR(CPR_COEF_G(i));
  351. RR(CPR_COEF_B(i));
  352. }
  353. }
  354. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  355. RR(OVL_BA0(i));
  356. RR(OVL_BA1(i));
  357. RR(OVL_POSITION(i));
  358. RR(OVL_SIZE(i));
  359. RR(OVL_ATTRIBUTES(i));
  360. RR(OVL_FIFO_THRESHOLD(i));
  361. RR(OVL_ROW_INC(i));
  362. RR(OVL_PIXEL_INC(i));
  363. if (dss_has_feature(FEAT_PRELOAD))
  364. RR(OVL_PRELOAD(i));
  365. if (i == OMAP_DSS_GFX) {
  366. RR(OVL_WINDOW_SKIP(i));
  367. RR(OVL_TABLE_BA(i));
  368. continue;
  369. }
  370. RR(OVL_FIR(i));
  371. RR(OVL_PICTURE_SIZE(i));
  372. RR(OVL_ACCU0(i));
  373. RR(OVL_ACCU1(i));
  374. for (j = 0; j < 8; j++)
  375. RR(OVL_FIR_COEF_H(i, j));
  376. for (j = 0; j < 8; j++)
  377. RR(OVL_FIR_COEF_HV(i, j));
  378. for (j = 0; j < 5; j++)
  379. RR(OVL_CONV_COEF(i, j));
  380. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  381. for (j = 0; j < 8; j++)
  382. RR(OVL_FIR_COEF_V(i, j));
  383. }
  384. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  385. RR(OVL_BA0_UV(i));
  386. RR(OVL_BA1_UV(i));
  387. RR(OVL_FIR2(i));
  388. RR(OVL_ACCU2_0(i));
  389. RR(OVL_ACCU2_1(i));
  390. for (j = 0; j < 8; j++)
  391. RR(OVL_FIR_COEF_H2(i, j));
  392. for (j = 0; j < 8; j++)
  393. RR(OVL_FIR_COEF_HV2(i, j));
  394. for (j = 0; j < 8; j++)
  395. RR(OVL_FIR_COEF_V2(i, j));
  396. }
  397. if (dss_has_feature(FEAT_ATTR2))
  398. RR(OVL_ATTRIBUTES2(i));
  399. }
  400. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  401. RR(DIVISOR);
  402. /* enable last, because LCD & DIGIT enable are here */
  403. RR(CONTROL);
  404. if (dss_has_feature(FEAT_MGR_LCD2))
  405. RR(CONTROL2);
  406. if (dss_has_feature(FEAT_MGR_LCD3))
  407. RR(CONTROL3);
  408. /* clear spurious SYNC_LOST_DIGIT interrupts */
  409. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  410. /*
  411. * enable last so IRQs won't trigger before
  412. * the context is fully restored
  413. */
  414. RR(IRQENABLE);
  415. DSSDBG("context restored\n");
  416. }
  417. #undef SR
  418. #undef RR
  419. int dispc_runtime_get(void)
  420. {
  421. int r;
  422. DSSDBG("dispc_runtime_get\n");
  423. r = pm_runtime_get_sync(&dispc.pdev->dev);
  424. WARN_ON(r < 0);
  425. return r < 0 ? r : 0;
  426. }
  427. EXPORT_SYMBOL(dispc_runtime_get);
  428. void dispc_runtime_put(void)
  429. {
  430. int r;
  431. DSSDBG("dispc_runtime_put\n");
  432. r = pm_runtime_put_sync(&dispc.pdev->dev);
  433. WARN_ON(r < 0 && r != -ENOSYS);
  434. }
  435. EXPORT_SYMBOL(dispc_runtime_put);
  436. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  437. {
  438. return mgr_desc[channel].vsync_irq;
  439. }
  440. EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
  441. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  442. {
  443. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  444. return 0;
  445. return mgr_desc[channel].framedone_irq;
  446. }
  447. EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
  448. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  449. {
  450. return mgr_desc[channel].sync_lost_irq;
  451. }
  452. EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
  453. u32 dispc_wb_get_framedone_irq(void)
  454. {
  455. return DISPC_IRQ_FRAMEDONEWB;
  456. }
  457. bool dispc_mgr_go_busy(enum omap_channel channel)
  458. {
  459. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  460. }
  461. EXPORT_SYMBOL(dispc_mgr_go_busy);
  462. void dispc_mgr_go(enum omap_channel channel)
  463. {
  464. WARN_ON(dispc_mgr_is_enabled(channel) == false);
  465. WARN_ON(dispc_mgr_go_busy(channel));
  466. DSSDBG("GO %s\n", mgr_desc[channel].name);
  467. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  468. }
  469. EXPORT_SYMBOL(dispc_mgr_go);
  470. bool dispc_wb_go_busy(void)
  471. {
  472. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  473. }
  474. void dispc_wb_go(void)
  475. {
  476. enum omap_plane plane = OMAP_DSS_WB;
  477. bool enable, go;
  478. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  479. if (!enable)
  480. return;
  481. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  482. if (go) {
  483. DSSERR("GO bit not down for WB\n");
  484. return;
  485. }
  486. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  487. }
  488. static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  489. {
  490. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  491. }
  492. static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  493. {
  494. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  495. }
  496. static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  497. {
  498. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  499. }
  500. static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  501. {
  502. BUG_ON(plane == OMAP_DSS_GFX);
  503. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  504. }
  505. static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
  506. u32 value)
  507. {
  508. BUG_ON(plane == OMAP_DSS_GFX);
  509. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  510. }
  511. static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  512. {
  513. BUG_ON(plane == OMAP_DSS_GFX);
  514. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  515. }
  516. static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
  517. int fir_vinc, int five_taps,
  518. enum omap_color_component color_comp)
  519. {
  520. const struct dispc_coef *h_coef, *v_coef;
  521. int i;
  522. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  523. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  524. for (i = 0; i < 8; i++) {
  525. u32 h, hv;
  526. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  527. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  528. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  529. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  530. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  531. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  532. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  533. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  534. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  535. dispc_ovl_write_firh_reg(plane, i, h);
  536. dispc_ovl_write_firhv_reg(plane, i, hv);
  537. } else {
  538. dispc_ovl_write_firh2_reg(plane, i, h);
  539. dispc_ovl_write_firhv2_reg(plane, i, hv);
  540. }
  541. }
  542. if (five_taps) {
  543. for (i = 0; i < 8; i++) {
  544. u32 v;
  545. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  546. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  547. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  548. dispc_ovl_write_firv_reg(plane, i, v);
  549. else
  550. dispc_ovl_write_firv2_reg(plane, i, v);
  551. }
  552. }
  553. }
  554. static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
  555. const struct color_conv_coef *ct)
  556. {
  557. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  558. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  559. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  560. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  561. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  562. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  563. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  564. #undef CVAL
  565. }
  566. static void dispc_setup_color_conv_coef(void)
  567. {
  568. int i;
  569. int num_ovl = dss_feat_get_num_ovls();
  570. int num_wb = dss_feat_get_num_wbs();
  571. const struct color_conv_coef ctbl_bt601_5_ovl = {
  572. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  573. };
  574. const struct color_conv_coef ctbl_bt601_5_wb = {
  575. 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
  576. };
  577. for (i = 1; i < num_ovl; i++)
  578. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  579. for (; i < num_wb; i++)
  580. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
  581. }
  582. static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
  583. {
  584. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  585. }
  586. static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
  587. {
  588. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  589. }
  590. static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
  591. {
  592. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  593. }
  594. static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
  595. {
  596. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  597. }
  598. static void dispc_ovl_set_pos(enum omap_plane plane,
  599. enum omap_overlay_caps caps, int x, int y)
  600. {
  601. u32 val;
  602. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  603. return;
  604. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  605. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  606. }
  607. static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
  608. int height)
  609. {
  610. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  611. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  612. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  613. else
  614. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  615. }
  616. static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
  617. int height)
  618. {
  619. u32 val;
  620. BUG_ON(plane == OMAP_DSS_GFX);
  621. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  622. if (plane == OMAP_DSS_WB)
  623. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  624. else
  625. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  626. }
  627. static void dispc_ovl_set_zorder(enum omap_plane plane,
  628. enum omap_overlay_caps caps, u8 zorder)
  629. {
  630. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  631. return;
  632. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  633. }
  634. static void dispc_ovl_enable_zorder_planes(void)
  635. {
  636. int i;
  637. if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  638. return;
  639. for (i = 0; i < dss_feat_get_num_ovls(); i++)
  640. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  641. }
  642. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
  643. enum omap_overlay_caps caps, bool enable)
  644. {
  645. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  646. return;
  647. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  648. }
  649. static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
  650. enum omap_overlay_caps caps, u8 global_alpha)
  651. {
  652. static const unsigned shifts[] = { 0, 8, 16, 24, };
  653. int shift;
  654. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  655. return;
  656. shift = shifts[plane];
  657. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  658. }
  659. static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
  660. {
  661. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  662. }
  663. static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
  664. {
  665. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  666. }
  667. static void dispc_ovl_set_color_mode(enum omap_plane plane,
  668. enum omap_color_mode color_mode)
  669. {
  670. u32 m = 0;
  671. if (plane != OMAP_DSS_GFX) {
  672. switch (color_mode) {
  673. case OMAP_DSS_COLOR_NV12:
  674. m = 0x0; break;
  675. case OMAP_DSS_COLOR_RGBX16:
  676. m = 0x1; break;
  677. case OMAP_DSS_COLOR_RGBA16:
  678. m = 0x2; break;
  679. case OMAP_DSS_COLOR_RGB12U:
  680. m = 0x4; break;
  681. case OMAP_DSS_COLOR_ARGB16:
  682. m = 0x5; break;
  683. case OMAP_DSS_COLOR_RGB16:
  684. m = 0x6; break;
  685. case OMAP_DSS_COLOR_ARGB16_1555:
  686. m = 0x7; break;
  687. case OMAP_DSS_COLOR_RGB24U:
  688. m = 0x8; break;
  689. case OMAP_DSS_COLOR_RGB24P:
  690. m = 0x9; break;
  691. case OMAP_DSS_COLOR_YUV2:
  692. m = 0xa; break;
  693. case OMAP_DSS_COLOR_UYVY:
  694. m = 0xb; break;
  695. case OMAP_DSS_COLOR_ARGB32:
  696. m = 0xc; break;
  697. case OMAP_DSS_COLOR_RGBA32:
  698. m = 0xd; break;
  699. case OMAP_DSS_COLOR_RGBX32:
  700. m = 0xe; break;
  701. case OMAP_DSS_COLOR_XRGB16_1555:
  702. m = 0xf; break;
  703. default:
  704. BUG(); return;
  705. }
  706. } else {
  707. switch (color_mode) {
  708. case OMAP_DSS_COLOR_CLUT1:
  709. m = 0x0; break;
  710. case OMAP_DSS_COLOR_CLUT2:
  711. m = 0x1; break;
  712. case OMAP_DSS_COLOR_CLUT4:
  713. m = 0x2; break;
  714. case OMAP_DSS_COLOR_CLUT8:
  715. m = 0x3; break;
  716. case OMAP_DSS_COLOR_RGB12U:
  717. m = 0x4; break;
  718. case OMAP_DSS_COLOR_ARGB16:
  719. m = 0x5; break;
  720. case OMAP_DSS_COLOR_RGB16:
  721. m = 0x6; break;
  722. case OMAP_DSS_COLOR_ARGB16_1555:
  723. m = 0x7; break;
  724. case OMAP_DSS_COLOR_RGB24U:
  725. m = 0x8; break;
  726. case OMAP_DSS_COLOR_RGB24P:
  727. m = 0x9; break;
  728. case OMAP_DSS_COLOR_RGBX16:
  729. m = 0xa; break;
  730. case OMAP_DSS_COLOR_RGBA16:
  731. m = 0xb; break;
  732. case OMAP_DSS_COLOR_ARGB32:
  733. m = 0xc; break;
  734. case OMAP_DSS_COLOR_RGBA32:
  735. m = 0xd; break;
  736. case OMAP_DSS_COLOR_RGBX32:
  737. m = 0xe; break;
  738. case OMAP_DSS_COLOR_XRGB16_1555:
  739. m = 0xf; break;
  740. default:
  741. BUG(); return;
  742. }
  743. }
  744. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  745. }
  746. static void dispc_ovl_configure_burst_type(enum omap_plane plane,
  747. enum omap_dss_rotation_type rotation_type)
  748. {
  749. if (dss_has_feature(FEAT_BURST_2D) == 0)
  750. return;
  751. if (rotation_type == OMAP_DSS_ROT_TILER)
  752. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  753. else
  754. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  755. }
  756. void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
  757. {
  758. int shift;
  759. u32 val;
  760. int chan = 0, chan2 = 0;
  761. switch (plane) {
  762. case OMAP_DSS_GFX:
  763. shift = 8;
  764. break;
  765. case OMAP_DSS_VIDEO1:
  766. case OMAP_DSS_VIDEO2:
  767. case OMAP_DSS_VIDEO3:
  768. shift = 16;
  769. break;
  770. default:
  771. BUG();
  772. return;
  773. }
  774. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  775. if (dss_has_feature(FEAT_MGR_LCD2)) {
  776. switch (channel) {
  777. case OMAP_DSS_CHANNEL_LCD:
  778. chan = 0;
  779. chan2 = 0;
  780. break;
  781. case OMAP_DSS_CHANNEL_DIGIT:
  782. chan = 1;
  783. chan2 = 0;
  784. break;
  785. case OMAP_DSS_CHANNEL_LCD2:
  786. chan = 0;
  787. chan2 = 1;
  788. break;
  789. case OMAP_DSS_CHANNEL_LCD3:
  790. if (dss_has_feature(FEAT_MGR_LCD3)) {
  791. chan = 0;
  792. chan2 = 2;
  793. } else {
  794. BUG();
  795. return;
  796. }
  797. break;
  798. default:
  799. BUG();
  800. return;
  801. }
  802. val = FLD_MOD(val, chan, shift, shift);
  803. val = FLD_MOD(val, chan2, 31, 30);
  804. } else {
  805. val = FLD_MOD(val, channel, shift, shift);
  806. }
  807. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  808. }
  809. EXPORT_SYMBOL(dispc_ovl_set_channel_out);
  810. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
  811. {
  812. int shift;
  813. u32 val;
  814. enum omap_channel channel;
  815. switch (plane) {
  816. case OMAP_DSS_GFX:
  817. shift = 8;
  818. break;
  819. case OMAP_DSS_VIDEO1:
  820. case OMAP_DSS_VIDEO2:
  821. case OMAP_DSS_VIDEO3:
  822. shift = 16;
  823. break;
  824. default:
  825. BUG();
  826. return 0;
  827. }
  828. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  829. if (dss_has_feature(FEAT_MGR_LCD3)) {
  830. if (FLD_GET(val, 31, 30) == 0)
  831. channel = FLD_GET(val, shift, shift);
  832. else if (FLD_GET(val, 31, 30) == 1)
  833. channel = OMAP_DSS_CHANNEL_LCD2;
  834. else
  835. channel = OMAP_DSS_CHANNEL_LCD3;
  836. } else if (dss_has_feature(FEAT_MGR_LCD2)) {
  837. if (FLD_GET(val, 31, 30) == 0)
  838. channel = FLD_GET(val, shift, shift);
  839. else
  840. channel = OMAP_DSS_CHANNEL_LCD2;
  841. } else {
  842. channel = FLD_GET(val, shift, shift);
  843. }
  844. return channel;
  845. }
  846. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  847. {
  848. enum omap_plane plane = OMAP_DSS_WB;
  849. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  850. }
  851. static void dispc_ovl_set_burst_size(enum omap_plane plane,
  852. enum omap_burst_size burst_size)
  853. {
  854. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  855. int shift;
  856. shift = shifts[plane];
  857. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  858. }
  859. static void dispc_configure_burst_sizes(void)
  860. {
  861. int i;
  862. const int burst_size = BURST_SIZE_X8;
  863. /* Configure burst size always to maximum size */
  864. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  865. dispc_ovl_set_burst_size(i, burst_size);
  866. }
  867. static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
  868. {
  869. unsigned unit = dss_feat_get_burst_size_unit();
  870. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  871. return unit * 8;
  872. }
  873. void dispc_enable_gamma_table(bool enable)
  874. {
  875. /*
  876. * This is partially implemented to support only disabling of
  877. * the gamma table.
  878. */
  879. if (enable) {
  880. DSSWARN("Gamma table enabling for TV not yet supported");
  881. return;
  882. }
  883. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  884. }
  885. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  886. {
  887. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  888. return;
  889. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  890. }
  891. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  892. const struct omap_dss_cpr_coefs *coefs)
  893. {
  894. u32 coef_r, coef_g, coef_b;
  895. if (!dss_mgr_is_lcd(channel))
  896. return;
  897. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  898. FLD_VAL(coefs->rb, 9, 0);
  899. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  900. FLD_VAL(coefs->gb, 9, 0);
  901. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  902. FLD_VAL(coefs->bb, 9, 0);
  903. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  904. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  905. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  906. }
  907. static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
  908. {
  909. u32 val;
  910. BUG_ON(plane == OMAP_DSS_GFX);
  911. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  912. val = FLD_MOD(val, enable, 9, 9);
  913. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  914. }
  915. static void dispc_ovl_enable_replication(enum omap_plane plane,
  916. enum omap_overlay_caps caps, bool enable)
  917. {
  918. static const unsigned shifts[] = { 5, 10, 10, 10 };
  919. int shift;
  920. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  921. return;
  922. shift = shifts[plane];
  923. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  924. }
  925. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  926. u16 height)
  927. {
  928. u32 val;
  929. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  930. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  931. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  932. }
  933. static void dispc_init_fifos(void)
  934. {
  935. u32 size;
  936. int fifo;
  937. u8 start, end;
  938. u32 unit;
  939. unit = dss_feat_get_buffer_size_unit();
  940. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  941. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  942. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  943. size *= unit;
  944. dispc.fifo_size[fifo] = size;
  945. /*
  946. * By default fifos are mapped directly to overlays, fifo 0 to
  947. * ovl 0, fifo 1 to ovl 1, etc.
  948. */
  949. dispc.fifo_assignment[fifo] = fifo;
  950. }
  951. /*
  952. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  953. * causes problems with certain use cases, like using the tiler in 2D
  954. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  955. * giving GFX plane a larger fifo. WB but should work fine with a
  956. * smaller fifo.
  957. */
  958. if (dispc.feat->gfx_fifo_workaround) {
  959. u32 v;
  960. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  961. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  962. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  963. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  964. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  965. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  966. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  967. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  968. }
  969. }
  970. static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
  971. {
  972. int fifo;
  973. u32 size = 0;
  974. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  975. if (dispc.fifo_assignment[fifo] == plane)
  976. size += dispc.fifo_size[fifo];
  977. }
  978. return size;
  979. }
  980. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  981. {
  982. u8 hi_start, hi_end, lo_start, lo_end;
  983. u32 unit;
  984. unit = dss_feat_get_buffer_size_unit();
  985. WARN_ON(low % unit != 0);
  986. WARN_ON(high % unit != 0);
  987. low /= unit;
  988. high /= unit;
  989. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  990. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  991. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  992. plane,
  993. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  994. lo_start, lo_end) * unit,
  995. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  996. hi_start, hi_end) * unit,
  997. low * unit, high * unit);
  998. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  999. FLD_VAL(high, hi_start, hi_end) |
  1000. FLD_VAL(low, lo_start, lo_end));
  1001. }
  1002. void dispc_enable_fifomerge(bool enable)
  1003. {
  1004. if (!dss_has_feature(FEAT_FIFO_MERGE)) {
  1005. WARN_ON(enable);
  1006. return;
  1007. }
  1008. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1009. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1010. }
  1011. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  1012. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1013. bool manual_update)
  1014. {
  1015. /*
  1016. * All sizes are in bytes. Both the buffer and burst are made of
  1017. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1018. */
  1019. unsigned buf_unit = dss_feat_get_buffer_size_unit();
  1020. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1021. int i;
  1022. burst_size = dispc_ovl_get_burst_size(plane);
  1023. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1024. if (use_fifomerge) {
  1025. total_fifo_size = 0;
  1026. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  1027. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1028. } else {
  1029. total_fifo_size = ovl_fifo_size;
  1030. }
  1031. /*
  1032. * We use the same low threshold for both fifomerge and non-fifomerge
  1033. * cases, but for fifomerge we calculate the high threshold using the
  1034. * combined fifo size
  1035. */
  1036. if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1037. *fifo_low = ovl_fifo_size - burst_size * 2;
  1038. *fifo_high = total_fifo_size - burst_size;
  1039. } else if (plane == OMAP_DSS_WB) {
  1040. /*
  1041. * Most optimal configuration for writeback is to push out data
  1042. * to the interconnect the moment writeback pushes enough pixels
  1043. * in the FIFO to form a burst
  1044. */
  1045. *fifo_low = 0;
  1046. *fifo_high = burst_size;
  1047. } else {
  1048. *fifo_low = ovl_fifo_size - burst_size;
  1049. *fifo_high = total_fifo_size - buf_unit;
  1050. }
  1051. }
  1052. static void dispc_ovl_set_fir(enum omap_plane plane,
  1053. int hinc, int vinc,
  1054. enum omap_color_component color_comp)
  1055. {
  1056. u32 val;
  1057. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1058. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1059. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  1060. &hinc_start, &hinc_end);
  1061. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  1062. &vinc_start, &vinc_end);
  1063. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1064. FLD_VAL(hinc, hinc_start, hinc_end);
  1065. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1066. } else {
  1067. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1068. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1069. }
  1070. }
  1071. static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  1072. {
  1073. u32 val;
  1074. u8 hor_start, hor_end, vert_start, vert_end;
  1075. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1076. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1077. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1078. FLD_VAL(haccu, hor_start, hor_end);
  1079. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1080. }
  1081. static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  1082. {
  1083. u32 val;
  1084. u8 hor_start, hor_end, vert_start, vert_end;
  1085. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1086. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1087. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1088. FLD_VAL(haccu, hor_start, hor_end);
  1089. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1090. }
  1091. static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
  1092. int vaccu)
  1093. {
  1094. u32 val;
  1095. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1096. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1097. }
  1098. static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
  1099. int vaccu)
  1100. {
  1101. u32 val;
  1102. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1103. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1104. }
  1105. static void dispc_ovl_set_scale_param(enum omap_plane plane,
  1106. u16 orig_width, u16 orig_height,
  1107. u16 out_width, u16 out_height,
  1108. bool five_taps, u8 rotation,
  1109. enum omap_color_component color_comp)
  1110. {
  1111. int fir_hinc, fir_vinc;
  1112. fir_hinc = 1024 * orig_width / out_width;
  1113. fir_vinc = 1024 * orig_height / out_height;
  1114. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1115. color_comp);
  1116. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1117. }
  1118. static void dispc_ovl_set_accu_uv(enum omap_plane plane,
  1119. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1120. bool ilace, enum omap_color_mode color_mode, u8 rotation)
  1121. {
  1122. int h_accu2_0, h_accu2_1;
  1123. int v_accu2_0, v_accu2_1;
  1124. int chroma_hinc, chroma_vinc;
  1125. int idx;
  1126. struct accu {
  1127. s8 h0_m, h0_n;
  1128. s8 h1_m, h1_n;
  1129. s8 v0_m, v0_n;
  1130. s8 v1_m, v1_n;
  1131. };
  1132. const struct accu *accu_table;
  1133. const struct accu *accu_val;
  1134. static const struct accu accu_nv12[4] = {
  1135. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1136. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1137. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1138. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1139. };
  1140. static const struct accu accu_nv12_ilace[4] = {
  1141. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1142. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1143. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1144. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1145. };
  1146. static const struct accu accu_yuv[4] = {
  1147. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1148. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1149. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1150. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1151. };
  1152. switch (rotation) {
  1153. case OMAP_DSS_ROT_0:
  1154. idx = 0;
  1155. break;
  1156. case OMAP_DSS_ROT_90:
  1157. idx = 1;
  1158. break;
  1159. case OMAP_DSS_ROT_180:
  1160. idx = 2;
  1161. break;
  1162. case OMAP_DSS_ROT_270:
  1163. idx = 3;
  1164. break;
  1165. default:
  1166. BUG();
  1167. return;
  1168. }
  1169. switch (color_mode) {
  1170. case OMAP_DSS_COLOR_NV12:
  1171. if (ilace)
  1172. accu_table = accu_nv12_ilace;
  1173. else
  1174. accu_table = accu_nv12;
  1175. break;
  1176. case OMAP_DSS_COLOR_YUV2:
  1177. case OMAP_DSS_COLOR_UYVY:
  1178. accu_table = accu_yuv;
  1179. break;
  1180. default:
  1181. BUG();
  1182. return;
  1183. }
  1184. accu_val = &accu_table[idx];
  1185. chroma_hinc = 1024 * orig_width / out_width;
  1186. chroma_vinc = 1024 * orig_height / out_height;
  1187. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1188. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1189. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1190. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1191. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1192. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1193. }
  1194. static void dispc_ovl_set_scaling_common(enum omap_plane plane,
  1195. u16 orig_width, u16 orig_height,
  1196. u16 out_width, u16 out_height,
  1197. bool ilace, bool five_taps,
  1198. bool fieldmode, enum omap_color_mode color_mode,
  1199. u8 rotation)
  1200. {
  1201. int accu0 = 0;
  1202. int accu1 = 0;
  1203. u32 l;
  1204. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1205. out_width, out_height, five_taps,
  1206. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1207. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1208. /* RESIZEENABLE and VERTICALTAPS */
  1209. l &= ~((0x3 << 5) | (0x1 << 21));
  1210. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1211. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1212. l |= five_taps ? (1 << 21) : 0;
  1213. /* VRESIZECONF and HRESIZECONF */
  1214. if (dss_has_feature(FEAT_RESIZECONF)) {
  1215. l &= ~(0x3 << 7);
  1216. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1217. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1218. }
  1219. /* LINEBUFFERSPLIT */
  1220. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1221. l &= ~(0x1 << 22);
  1222. l |= five_taps ? (1 << 22) : 0;
  1223. }
  1224. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1225. /*
  1226. * field 0 = even field = bottom field
  1227. * field 1 = odd field = top field
  1228. */
  1229. if (ilace && !fieldmode) {
  1230. accu1 = 0;
  1231. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1232. if (accu0 >= 1024/2) {
  1233. accu1 = 1024/2;
  1234. accu0 -= accu1;
  1235. }
  1236. }
  1237. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1238. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1239. }
  1240. static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
  1241. u16 orig_width, u16 orig_height,
  1242. u16 out_width, u16 out_height,
  1243. bool ilace, bool five_taps,
  1244. bool fieldmode, enum omap_color_mode color_mode,
  1245. u8 rotation)
  1246. {
  1247. int scale_x = out_width != orig_width;
  1248. int scale_y = out_height != orig_height;
  1249. bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
  1250. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1251. return;
  1252. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1253. color_mode != OMAP_DSS_COLOR_UYVY &&
  1254. color_mode != OMAP_DSS_COLOR_NV12)) {
  1255. /* reset chroma resampling for RGB formats */
  1256. if (plane != OMAP_DSS_WB)
  1257. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1258. return;
  1259. }
  1260. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1261. out_height, ilace, color_mode, rotation);
  1262. switch (color_mode) {
  1263. case OMAP_DSS_COLOR_NV12:
  1264. if (chroma_upscale) {
  1265. /* UV is subsampled by 2 horizontally and vertically */
  1266. orig_height >>= 1;
  1267. orig_width >>= 1;
  1268. } else {
  1269. /* UV is downsampled by 2 horizontally and vertically */
  1270. orig_height <<= 1;
  1271. orig_width <<= 1;
  1272. }
  1273. break;
  1274. case OMAP_DSS_COLOR_YUV2:
  1275. case OMAP_DSS_COLOR_UYVY:
  1276. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1277. if (rotation == OMAP_DSS_ROT_0 ||
  1278. rotation == OMAP_DSS_ROT_180) {
  1279. if (chroma_upscale)
  1280. /* UV is subsampled by 2 horizontally */
  1281. orig_width >>= 1;
  1282. else
  1283. /* UV is downsampled by 2 horizontally */
  1284. orig_width <<= 1;
  1285. }
  1286. /* must use FIR for YUV422 if rotated */
  1287. if (rotation != OMAP_DSS_ROT_0)
  1288. scale_x = scale_y = true;
  1289. break;
  1290. default:
  1291. BUG();
  1292. return;
  1293. }
  1294. if (out_width != orig_width)
  1295. scale_x = true;
  1296. if (out_height != orig_height)
  1297. scale_y = true;
  1298. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1299. out_width, out_height, five_taps,
  1300. rotation, DISPC_COLOR_COMPONENT_UV);
  1301. if (plane != OMAP_DSS_WB)
  1302. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1303. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1304. /* set H scaling */
  1305. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1306. /* set V scaling */
  1307. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1308. }
  1309. static void dispc_ovl_set_scaling(enum omap_plane plane,
  1310. u16 orig_width, u16 orig_height,
  1311. u16 out_width, u16 out_height,
  1312. bool ilace, bool five_taps,
  1313. bool fieldmode, enum omap_color_mode color_mode,
  1314. u8 rotation)
  1315. {
  1316. BUG_ON(plane == OMAP_DSS_GFX);
  1317. dispc_ovl_set_scaling_common(plane,
  1318. orig_width, orig_height,
  1319. out_width, out_height,
  1320. ilace, five_taps,
  1321. fieldmode, color_mode,
  1322. rotation);
  1323. dispc_ovl_set_scaling_uv(plane,
  1324. orig_width, orig_height,
  1325. out_width, out_height,
  1326. ilace, five_taps,
  1327. fieldmode, color_mode,
  1328. rotation);
  1329. }
  1330. static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1331. enum omap_dss_rotation_type rotation_type,
  1332. bool mirroring, enum omap_color_mode color_mode)
  1333. {
  1334. bool row_repeat = false;
  1335. int vidrot = 0;
  1336. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1337. color_mode == OMAP_DSS_COLOR_UYVY) {
  1338. if (mirroring) {
  1339. switch (rotation) {
  1340. case OMAP_DSS_ROT_0:
  1341. vidrot = 2;
  1342. break;
  1343. case OMAP_DSS_ROT_90:
  1344. vidrot = 1;
  1345. break;
  1346. case OMAP_DSS_ROT_180:
  1347. vidrot = 0;
  1348. break;
  1349. case OMAP_DSS_ROT_270:
  1350. vidrot = 3;
  1351. break;
  1352. }
  1353. } else {
  1354. switch (rotation) {
  1355. case OMAP_DSS_ROT_0:
  1356. vidrot = 0;
  1357. break;
  1358. case OMAP_DSS_ROT_90:
  1359. vidrot = 1;
  1360. break;
  1361. case OMAP_DSS_ROT_180:
  1362. vidrot = 2;
  1363. break;
  1364. case OMAP_DSS_ROT_270:
  1365. vidrot = 3;
  1366. break;
  1367. }
  1368. }
  1369. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1370. row_repeat = true;
  1371. else
  1372. row_repeat = false;
  1373. }
  1374. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1375. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1376. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1377. row_repeat ? 1 : 0, 18, 18);
  1378. if (color_mode == OMAP_DSS_COLOR_NV12) {
  1379. bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
  1380. (rotation == OMAP_DSS_ROT_0 ||
  1381. rotation == OMAP_DSS_ROT_180);
  1382. /* DOUBLESTRIDE */
  1383. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
  1384. }
  1385. }
  1386. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1387. {
  1388. switch (color_mode) {
  1389. case OMAP_DSS_COLOR_CLUT1:
  1390. return 1;
  1391. case OMAP_DSS_COLOR_CLUT2:
  1392. return 2;
  1393. case OMAP_DSS_COLOR_CLUT4:
  1394. return 4;
  1395. case OMAP_DSS_COLOR_CLUT8:
  1396. case OMAP_DSS_COLOR_NV12:
  1397. return 8;
  1398. case OMAP_DSS_COLOR_RGB12U:
  1399. case OMAP_DSS_COLOR_RGB16:
  1400. case OMAP_DSS_COLOR_ARGB16:
  1401. case OMAP_DSS_COLOR_YUV2:
  1402. case OMAP_DSS_COLOR_UYVY:
  1403. case OMAP_DSS_COLOR_RGBA16:
  1404. case OMAP_DSS_COLOR_RGBX16:
  1405. case OMAP_DSS_COLOR_ARGB16_1555:
  1406. case OMAP_DSS_COLOR_XRGB16_1555:
  1407. return 16;
  1408. case OMAP_DSS_COLOR_RGB24P:
  1409. return 24;
  1410. case OMAP_DSS_COLOR_RGB24U:
  1411. case OMAP_DSS_COLOR_ARGB32:
  1412. case OMAP_DSS_COLOR_RGBA32:
  1413. case OMAP_DSS_COLOR_RGBX32:
  1414. return 32;
  1415. default:
  1416. BUG();
  1417. return 0;
  1418. }
  1419. }
  1420. static s32 pixinc(int pixels, u8 ps)
  1421. {
  1422. if (pixels == 1)
  1423. return 1;
  1424. else if (pixels > 1)
  1425. return 1 + (pixels - 1) * ps;
  1426. else if (pixels < 0)
  1427. return 1 - (-pixels + 1) * ps;
  1428. else
  1429. BUG();
  1430. return 0;
  1431. }
  1432. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1433. u16 screen_width,
  1434. u16 width, u16 height,
  1435. enum omap_color_mode color_mode, bool fieldmode,
  1436. unsigned int field_offset,
  1437. unsigned *offset0, unsigned *offset1,
  1438. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1439. {
  1440. u8 ps;
  1441. /* FIXME CLUT formats */
  1442. switch (color_mode) {
  1443. case OMAP_DSS_COLOR_CLUT1:
  1444. case OMAP_DSS_COLOR_CLUT2:
  1445. case OMAP_DSS_COLOR_CLUT4:
  1446. case OMAP_DSS_COLOR_CLUT8:
  1447. BUG();
  1448. return;
  1449. case OMAP_DSS_COLOR_YUV2:
  1450. case OMAP_DSS_COLOR_UYVY:
  1451. ps = 4;
  1452. break;
  1453. default:
  1454. ps = color_mode_to_bpp(color_mode) / 8;
  1455. break;
  1456. }
  1457. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1458. width, height);
  1459. /*
  1460. * field 0 = even field = bottom field
  1461. * field 1 = odd field = top field
  1462. */
  1463. switch (rotation + mirror * 4) {
  1464. case OMAP_DSS_ROT_0:
  1465. case OMAP_DSS_ROT_180:
  1466. /*
  1467. * If the pixel format is YUV or UYVY divide the width
  1468. * of the image by 2 for 0 and 180 degree rotation.
  1469. */
  1470. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1471. color_mode == OMAP_DSS_COLOR_UYVY)
  1472. width = width >> 1;
  1473. case OMAP_DSS_ROT_90:
  1474. case OMAP_DSS_ROT_270:
  1475. *offset1 = 0;
  1476. if (field_offset)
  1477. *offset0 = field_offset * screen_width * ps;
  1478. else
  1479. *offset0 = 0;
  1480. *row_inc = pixinc(1 +
  1481. (y_predecim * screen_width - x_predecim * width) +
  1482. (fieldmode ? screen_width : 0), ps);
  1483. *pix_inc = pixinc(x_predecim, ps);
  1484. break;
  1485. case OMAP_DSS_ROT_0 + 4:
  1486. case OMAP_DSS_ROT_180 + 4:
  1487. /* If the pixel format is YUV or UYVY divide the width
  1488. * of the image by 2 for 0 degree and 180 degree
  1489. */
  1490. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1491. color_mode == OMAP_DSS_COLOR_UYVY)
  1492. width = width >> 1;
  1493. case OMAP_DSS_ROT_90 + 4:
  1494. case OMAP_DSS_ROT_270 + 4:
  1495. *offset1 = 0;
  1496. if (field_offset)
  1497. *offset0 = field_offset * screen_width * ps;
  1498. else
  1499. *offset0 = 0;
  1500. *row_inc = pixinc(1 -
  1501. (y_predecim * screen_width + x_predecim * width) -
  1502. (fieldmode ? screen_width : 0), ps);
  1503. *pix_inc = pixinc(x_predecim, ps);
  1504. break;
  1505. default:
  1506. BUG();
  1507. return;
  1508. }
  1509. }
  1510. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1511. u16 screen_width,
  1512. u16 width, u16 height,
  1513. enum omap_color_mode color_mode, bool fieldmode,
  1514. unsigned int field_offset,
  1515. unsigned *offset0, unsigned *offset1,
  1516. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1517. {
  1518. u8 ps;
  1519. u16 fbw, fbh;
  1520. /* FIXME CLUT formats */
  1521. switch (color_mode) {
  1522. case OMAP_DSS_COLOR_CLUT1:
  1523. case OMAP_DSS_COLOR_CLUT2:
  1524. case OMAP_DSS_COLOR_CLUT4:
  1525. case OMAP_DSS_COLOR_CLUT8:
  1526. BUG();
  1527. return;
  1528. default:
  1529. ps = color_mode_to_bpp(color_mode) / 8;
  1530. break;
  1531. }
  1532. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1533. width, height);
  1534. /* width & height are overlay sizes, convert to fb sizes */
  1535. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1536. fbw = width;
  1537. fbh = height;
  1538. } else {
  1539. fbw = height;
  1540. fbh = width;
  1541. }
  1542. /*
  1543. * field 0 = even field = bottom field
  1544. * field 1 = odd field = top field
  1545. */
  1546. switch (rotation + mirror * 4) {
  1547. case OMAP_DSS_ROT_0:
  1548. *offset1 = 0;
  1549. if (field_offset)
  1550. *offset0 = *offset1 + field_offset * screen_width * ps;
  1551. else
  1552. *offset0 = *offset1;
  1553. *row_inc = pixinc(1 +
  1554. (y_predecim * screen_width - fbw * x_predecim) +
  1555. (fieldmode ? screen_width : 0), ps);
  1556. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1557. color_mode == OMAP_DSS_COLOR_UYVY)
  1558. *pix_inc = pixinc(x_predecim, 2 * ps);
  1559. else
  1560. *pix_inc = pixinc(x_predecim, ps);
  1561. break;
  1562. case OMAP_DSS_ROT_90:
  1563. *offset1 = screen_width * (fbh - 1) * ps;
  1564. if (field_offset)
  1565. *offset0 = *offset1 + field_offset * ps;
  1566. else
  1567. *offset0 = *offset1;
  1568. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
  1569. y_predecim + (fieldmode ? 1 : 0), ps);
  1570. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1571. break;
  1572. case OMAP_DSS_ROT_180:
  1573. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1574. if (field_offset)
  1575. *offset0 = *offset1 - field_offset * screen_width * ps;
  1576. else
  1577. *offset0 = *offset1;
  1578. *row_inc = pixinc(-1 -
  1579. (y_predecim * screen_width - fbw * x_predecim) -
  1580. (fieldmode ? screen_width : 0), ps);
  1581. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1582. color_mode == OMAP_DSS_COLOR_UYVY)
  1583. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1584. else
  1585. *pix_inc = pixinc(-x_predecim, ps);
  1586. break;
  1587. case OMAP_DSS_ROT_270:
  1588. *offset1 = (fbw - 1) * ps;
  1589. if (field_offset)
  1590. *offset0 = *offset1 - field_offset * ps;
  1591. else
  1592. *offset0 = *offset1;
  1593. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
  1594. y_predecim - (fieldmode ? 1 : 0), ps);
  1595. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1596. break;
  1597. /* mirroring */
  1598. case OMAP_DSS_ROT_0 + 4:
  1599. *offset1 = (fbw - 1) * ps;
  1600. if (field_offset)
  1601. *offset0 = *offset1 + field_offset * screen_width * ps;
  1602. else
  1603. *offset0 = *offset1;
  1604. *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
  1605. (fieldmode ? screen_width : 0),
  1606. ps);
  1607. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1608. color_mode == OMAP_DSS_COLOR_UYVY)
  1609. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1610. else
  1611. *pix_inc = pixinc(-x_predecim, ps);
  1612. break;
  1613. case OMAP_DSS_ROT_90 + 4:
  1614. *offset1 = 0;
  1615. if (field_offset)
  1616. *offset0 = *offset1 + field_offset * ps;
  1617. else
  1618. *offset0 = *offset1;
  1619. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
  1620. y_predecim + (fieldmode ? 1 : 0),
  1621. ps);
  1622. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1623. break;
  1624. case OMAP_DSS_ROT_180 + 4:
  1625. *offset1 = screen_width * (fbh - 1) * ps;
  1626. if (field_offset)
  1627. *offset0 = *offset1 - field_offset * screen_width * ps;
  1628. else
  1629. *offset0 = *offset1;
  1630. *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
  1631. (fieldmode ? screen_width : 0),
  1632. ps);
  1633. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1634. color_mode == OMAP_DSS_COLOR_UYVY)
  1635. *pix_inc = pixinc(x_predecim, 2 * ps);
  1636. else
  1637. *pix_inc = pixinc(x_predecim, ps);
  1638. break;
  1639. case OMAP_DSS_ROT_270 + 4:
  1640. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1641. if (field_offset)
  1642. *offset0 = *offset1 - field_offset * ps;
  1643. else
  1644. *offset0 = *offset1;
  1645. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
  1646. y_predecim - (fieldmode ? 1 : 0),
  1647. ps);
  1648. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1649. break;
  1650. default:
  1651. BUG();
  1652. return;
  1653. }
  1654. }
  1655. static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
  1656. enum omap_color_mode color_mode, bool fieldmode,
  1657. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1658. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1659. {
  1660. u8 ps;
  1661. switch (color_mode) {
  1662. case OMAP_DSS_COLOR_CLUT1:
  1663. case OMAP_DSS_COLOR_CLUT2:
  1664. case OMAP_DSS_COLOR_CLUT4:
  1665. case OMAP_DSS_COLOR_CLUT8:
  1666. BUG();
  1667. return;
  1668. default:
  1669. ps = color_mode_to_bpp(color_mode) / 8;
  1670. break;
  1671. }
  1672. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1673. /*
  1674. * field 0 = even field = bottom field
  1675. * field 1 = odd field = top field
  1676. */
  1677. *offset1 = 0;
  1678. if (field_offset)
  1679. *offset0 = *offset1 + field_offset * screen_width * ps;
  1680. else
  1681. *offset0 = *offset1;
  1682. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1683. (fieldmode ? screen_width : 0), ps);
  1684. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1685. color_mode == OMAP_DSS_COLOR_UYVY)
  1686. *pix_inc = pixinc(x_predecim, 2 * ps);
  1687. else
  1688. *pix_inc = pixinc(x_predecim, ps);
  1689. }
  1690. /*
  1691. * This function is used to avoid synclosts in OMAP3, because of some
  1692. * undocumented horizontal position and timing related limitations.
  1693. */
  1694. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1695. const struct omap_video_timings *t, u16 pos_x,
  1696. u16 width, u16 height, u16 out_width, u16 out_height)
  1697. {
  1698. const int ds = DIV_ROUND_UP(height, out_height);
  1699. unsigned long nonactive;
  1700. static const u8 limits[3] = { 8, 10, 20 };
  1701. u64 val, blank;
  1702. int i;
  1703. nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
  1704. i = 0;
  1705. if (out_height < height)
  1706. i++;
  1707. if (out_width < width)
  1708. i++;
  1709. blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
  1710. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1711. if (blank <= limits[i])
  1712. return -EINVAL;
  1713. /*
  1714. * Pixel data should be prepared before visible display point starts.
  1715. * So, atleast DS-2 lines must have already been fetched by DISPC
  1716. * during nonactive - pos_x period.
  1717. */
  1718. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1719. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1720. val, max(0, ds - 2) * width);
  1721. if (val < max(0, ds - 2) * width)
  1722. return -EINVAL;
  1723. /*
  1724. * All lines need to be refilled during the nonactive period of which
  1725. * only one line can be loaded during the active period. So, atleast
  1726. * DS - 1 lines should be loaded during nonactive period.
  1727. */
  1728. val = div_u64((u64)nonactive * lclk, pclk);
  1729. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1730. val, max(0, ds - 1) * width);
  1731. if (val < max(0, ds - 1) * width)
  1732. return -EINVAL;
  1733. return 0;
  1734. }
  1735. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1736. const struct omap_video_timings *mgr_timings, u16 width,
  1737. u16 height, u16 out_width, u16 out_height,
  1738. enum omap_color_mode color_mode)
  1739. {
  1740. u32 core_clk = 0;
  1741. u64 tmp;
  1742. if (height <= out_height && width <= out_width)
  1743. return (unsigned long) pclk;
  1744. if (height > out_height) {
  1745. unsigned int ppl = mgr_timings->x_res;
  1746. tmp = pclk * height * out_width;
  1747. do_div(tmp, 2 * out_height * ppl);
  1748. core_clk = tmp;
  1749. if (height > 2 * out_height) {
  1750. if (ppl == out_width)
  1751. return 0;
  1752. tmp = pclk * (height - 2 * out_height) * out_width;
  1753. do_div(tmp, 2 * out_height * (ppl - out_width));
  1754. core_clk = max_t(u32, core_clk, tmp);
  1755. }
  1756. }
  1757. if (width > out_width) {
  1758. tmp = pclk * width;
  1759. do_div(tmp, out_width);
  1760. core_clk = max_t(u32, core_clk, tmp);
  1761. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1762. core_clk <<= 1;
  1763. }
  1764. return core_clk;
  1765. }
  1766. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1767. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1768. {
  1769. if (height > out_height && width > out_width)
  1770. return pclk * 4;
  1771. else
  1772. return pclk * 2;
  1773. }
  1774. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1775. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1776. {
  1777. unsigned int hf, vf;
  1778. /*
  1779. * FIXME how to determine the 'A' factor
  1780. * for the no downscaling case ?
  1781. */
  1782. if (width > 3 * out_width)
  1783. hf = 4;
  1784. else if (width > 2 * out_width)
  1785. hf = 3;
  1786. else if (width > out_width)
  1787. hf = 2;
  1788. else
  1789. hf = 1;
  1790. if (height > out_height)
  1791. vf = 2;
  1792. else
  1793. vf = 1;
  1794. return pclk * vf * hf;
  1795. }
  1796. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1797. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1798. {
  1799. /*
  1800. * If the overlay/writeback is in mem to mem mode, there are no
  1801. * downscaling limitations with respect to pixel clock, return 1 as
  1802. * required core clock to represent that we have sufficient enough
  1803. * core clock to do maximum downscaling
  1804. */
  1805. if (mem_to_mem)
  1806. return 1;
  1807. if (width > out_width)
  1808. return DIV_ROUND_UP(pclk, out_width) * width;
  1809. else
  1810. return pclk;
  1811. }
  1812. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1813. const struct omap_video_timings *mgr_timings,
  1814. u16 width, u16 height, u16 out_width, u16 out_height,
  1815. enum omap_color_mode color_mode, bool *five_taps,
  1816. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1817. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1818. {
  1819. int error;
  1820. u16 in_width, in_height;
  1821. int min_factor = min(*decim_x, *decim_y);
  1822. const int maxsinglelinewidth =
  1823. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1824. *five_taps = false;
  1825. do {
  1826. in_height = DIV_ROUND_UP(height, *decim_y);
  1827. in_width = DIV_ROUND_UP(width, *decim_x);
  1828. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1829. in_height, out_width, out_height, mem_to_mem);
  1830. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1831. *core_clk > dispc_core_clk_rate());
  1832. if (error) {
  1833. if (*decim_x == *decim_y) {
  1834. *decim_x = min_factor;
  1835. ++*decim_y;
  1836. } else {
  1837. swap(*decim_x, *decim_y);
  1838. if (*decim_x < *decim_y)
  1839. ++*decim_x;
  1840. }
  1841. }
  1842. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1843. if (in_width > maxsinglelinewidth) {
  1844. DSSERR("Cannot scale max input width exceeded");
  1845. return -EINVAL;
  1846. }
  1847. return 0;
  1848. }
  1849. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1850. const struct omap_video_timings *mgr_timings,
  1851. u16 width, u16 height, u16 out_width, u16 out_height,
  1852. enum omap_color_mode color_mode, bool *five_taps,
  1853. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1854. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1855. {
  1856. int error;
  1857. u16 in_width, in_height;
  1858. int min_factor = min(*decim_x, *decim_y);
  1859. const int maxsinglelinewidth =
  1860. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1861. do {
  1862. in_height = DIV_ROUND_UP(height, *decim_y);
  1863. in_width = DIV_ROUND_UP(width, *decim_x);
  1864. *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
  1865. in_width, in_height, out_width, out_height, color_mode);
  1866. error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
  1867. pos_x, in_width, in_height, out_width,
  1868. out_height);
  1869. if (in_width > maxsinglelinewidth)
  1870. if (in_height > out_height &&
  1871. in_height < out_height * 2)
  1872. *five_taps = false;
  1873. if (!*five_taps)
  1874. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1875. in_height, out_width, out_height,
  1876. mem_to_mem);
  1877. error = (error || in_width > maxsinglelinewidth * 2 ||
  1878. (in_width > maxsinglelinewidth && *five_taps) ||
  1879. !*core_clk || *core_clk > dispc_core_clk_rate());
  1880. if (error) {
  1881. if (*decim_x == *decim_y) {
  1882. *decim_x = min_factor;
  1883. ++*decim_y;
  1884. } else {
  1885. swap(*decim_x, *decim_y);
  1886. if (*decim_x < *decim_y)
  1887. ++*decim_x;
  1888. }
  1889. }
  1890. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1891. if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
  1892. height, out_width, out_height)){
  1893. DSSERR("horizontal timing too tight\n");
  1894. return -EINVAL;
  1895. }
  1896. if (in_width > (maxsinglelinewidth * 2)) {
  1897. DSSERR("Cannot setup scaling");
  1898. DSSERR("width exceeds maximum width possible");
  1899. return -EINVAL;
  1900. }
  1901. if (in_width > maxsinglelinewidth && *five_taps) {
  1902. DSSERR("cannot setup scaling with five taps");
  1903. return -EINVAL;
  1904. }
  1905. return 0;
  1906. }
  1907. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1908. const struct omap_video_timings *mgr_timings,
  1909. u16 width, u16 height, u16 out_width, u16 out_height,
  1910. enum omap_color_mode color_mode, bool *five_taps,
  1911. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1912. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1913. {
  1914. u16 in_width, in_width_max;
  1915. int decim_x_min = *decim_x;
  1916. u16 in_height = DIV_ROUND_UP(height, *decim_y);
  1917. const int maxsinglelinewidth =
  1918. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1919. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1920. if (mem_to_mem) {
  1921. in_width_max = out_width * maxdownscale;
  1922. } else {
  1923. in_width_max = dispc_core_clk_rate() /
  1924. DIV_ROUND_UP(pclk, out_width);
  1925. }
  1926. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1927. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1928. if (*decim_x > *x_predecim)
  1929. return -EINVAL;
  1930. do {
  1931. in_width = DIV_ROUND_UP(width, *decim_x);
  1932. } while (*decim_x <= *x_predecim &&
  1933. in_width > maxsinglelinewidth && ++*decim_x);
  1934. if (in_width > maxsinglelinewidth) {
  1935. DSSERR("Cannot scale width exceeds max line width");
  1936. return -EINVAL;
  1937. }
  1938. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  1939. out_width, out_height, mem_to_mem);
  1940. return 0;
  1941. }
  1942. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  1943. enum omap_overlay_caps caps,
  1944. const struct omap_video_timings *mgr_timings,
  1945. u16 width, u16 height, u16 out_width, u16 out_height,
  1946. enum omap_color_mode color_mode, bool *five_taps,
  1947. int *x_predecim, int *y_predecim, u16 pos_x,
  1948. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  1949. {
  1950. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1951. const int max_decim_limit = 16;
  1952. unsigned long core_clk = 0;
  1953. int decim_x, decim_y, ret;
  1954. if (width == out_width && height == out_height)
  1955. return 0;
  1956. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  1957. return -EINVAL;
  1958. if (mem_to_mem) {
  1959. *x_predecim = *y_predecim = 1;
  1960. } else {
  1961. *x_predecim = max_decim_limit;
  1962. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  1963. dss_has_feature(FEAT_BURST_2D)) ?
  1964. 2 : max_decim_limit;
  1965. }
  1966. if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
  1967. color_mode == OMAP_DSS_COLOR_CLUT2 ||
  1968. color_mode == OMAP_DSS_COLOR_CLUT4 ||
  1969. color_mode == OMAP_DSS_COLOR_CLUT8) {
  1970. *x_predecim = 1;
  1971. *y_predecim = 1;
  1972. *five_taps = false;
  1973. return 0;
  1974. }
  1975. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  1976. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  1977. if (decim_x > *x_predecim || out_width > width * 8)
  1978. return -EINVAL;
  1979. if (decim_y > *y_predecim || out_height > height * 8)
  1980. return -EINVAL;
  1981. ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
  1982. out_width, out_height, color_mode, five_taps,
  1983. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  1984. mem_to_mem);
  1985. if (ret)
  1986. return ret;
  1987. DSSDBG("required core clk rate = %lu Hz\n", core_clk);
  1988. DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
  1989. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  1990. DSSERR("failed to set up scaling, "
  1991. "required core clk rate = %lu Hz, "
  1992. "current core clk rate = %lu Hz\n",
  1993. core_clk, dispc_core_clk_rate());
  1994. return -EINVAL;
  1995. }
  1996. *x_predecim = decim_x;
  1997. *y_predecim = decim_y;
  1998. return 0;
  1999. }
  2000. int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
  2001. const struct omap_overlay_info *oi,
  2002. const struct omap_video_timings *timings,
  2003. int *x_predecim, int *y_predecim)
  2004. {
  2005. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2006. bool five_taps = true;
  2007. bool fieldmode = 0;
  2008. u16 in_height = oi->height;
  2009. u16 in_width = oi->width;
  2010. bool ilace = timings->interlace;
  2011. u16 out_width, out_height;
  2012. int pos_x = oi->pos_x;
  2013. unsigned long pclk = dispc_mgr_pclk_rate(channel);
  2014. unsigned long lclk = dispc_mgr_lclk_rate(channel);
  2015. out_width = oi->out_width == 0 ? oi->width : oi->out_width;
  2016. out_height = oi->out_height == 0 ? oi->height : oi->out_height;
  2017. if (ilace && oi->height == out_height)
  2018. fieldmode = 1;
  2019. if (ilace) {
  2020. if (fieldmode)
  2021. in_height /= 2;
  2022. out_height /= 2;
  2023. DSSDBG("adjusting for ilace: height %d, out_height %d\n",
  2024. in_height, out_height);
  2025. }
  2026. if (!dss_feat_color_mode_supported(plane, oi->color_mode))
  2027. return -EINVAL;
  2028. return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
  2029. in_height, out_width, out_height, oi->color_mode,
  2030. &five_taps, x_predecim, y_predecim, pos_x,
  2031. oi->rotation_type, false);
  2032. }
  2033. EXPORT_SYMBOL(dispc_ovl_check);
  2034. static int dispc_ovl_setup_common(enum omap_plane plane,
  2035. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2036. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2037. u16 out_width, u16 out_height, enum omap_color_mode color_mode,
  2038. u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
  2039. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2040. bool replication, const struct omap_video_timings *mgr_timings,
  2041. bool mem_to_mem)
  2042. {
  2043. bool five_taps = true;
  2044. bool fieldmode = 0;
  2045. int r, cconv = 0;
  2046. unsigned offset0, offset1;
  2047. s32 row_inc;
  2048. s32 pix_inc;
  2049. u16 frame_width, frame_height;
  2050. unsigned int field_offset = 0;
  2051. u16 in_height = height;
  2052. u16 in_width = width;
  2053. int x_predecim = 1, y_predecim = 1;
  2054. bool ilace = mgr_timings->interlace;
  2055. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2056. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2057. if (paddr == 0)
  2058. return -EINVAL;
  2059. out_width = out_width == 0 ? width : out_width;
  2060. out_height = out_height == 0 ? height : out_height;
  2061. if (ilace && height == out_height)
  2062. fieldmode = 1;
  2063. if (ilace) {
  2064. if (fieldmode)
  2065. in_height /= 2;
  2066. pos_y /= 2;
  2067. out_height /= 2;
  2068. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2069. "out_height %d\n", in_height, pos_y,
  2070. out_height);
  2071. }
  2072. if (!dss_feat_color_mode_supported(plane, color_mode))
  2073. return -EINVAL;
  2074. r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
  2075. in_height, out_width, out_height, color_mode,
  2076. &five_taps, &x_predecim, &y_predecim, pos_x,
  2077. rotation_type, mem_to_mem);
  2078. if (r)
  2079. return r;
  2080. in_width = DIV_ROUND_UP(in_width, x_predecim);
  2081. in_height = DIV_ROUND_UP(in_height, y_predecim);
  2082. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  2083. color_mode == OMAP_DSS_COLOR_UYVY ||
  2084. color_mode == OMAP_DSS_COLOR_NV12)
  2085. cconv = 1;
  2086. if (ilace && !fieldmode) {
  2087. /*
  2088. * when downscaling the bottom field may have to start several
  2089. * source lines below the top field. Unfortunately ACCUI
  2090. * registers will only hold the fractional part of the offset
  2091. * so the integer part must be added to the base address of the
  2092. * bottom field.
  2093. */
  2094. if (!in_height || in_height == out_height)
  2095. field_offset = 0;
  2096. else
  2097. field_offset = in_height / out_height / 2;
  2098. }
  2099. /* Fields are independent but interleaved in memory. */
  2100. if (fieldmode)
  2101. field_offset = 1;
  2102. offset0 = 0;
  2103. offset1 = 0;
  2104. row_inc = 0;
  2105. pix_inc = 0;
  2106. if (plane == OMAP_DSS_WB) {
  2107. frame_width = out_width;
  2108. frame_height = out_height;
  2109. } else {
  2110. frame_width = in_width;
  2111. frame_height = height;
  2112. }
  2113. if (rotation_type == OMAP_DSS_ROT_TILER)
  2114. calc_tiler_rotation_offset(screen_width, frame_width,
  2115. color_mode, fieldmode, field_offset,
  2116. &offset0, &offset1, &row_inc, &pix_inc,
  2117. x_predecim, y_predecim);
  2118. else if (rotation_type == OMAP_DSS_ROT_DMA)
  2119. calc_dma_rotation_offset(rotation, mirror, screen_width,
  2120. frame_width, frame_height,
  2121. color_mode, fieldmode, field_offset,
  2122. &offset0, &offset1, &row_inc, &pix_inc,
  2123. x_predecim, y_predecim);
  2124. else
  2125. calc_vrfb_rotation_offset(rotation, mirror,
  2126. screen_width, frame_width, frame_height,
  2127. color_mode, fieldmode, field_offset,
  2128. &offset0, &offset1, &row_inc, &pix_inc,
  2129. x_predecim, y_predecim);
  2130. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2131. offset0, offset1, row_inc, pix_inc);
  2132. dispc_ovl_set_color_mode(plane, color_mode);
  2133. dispc_ovl_configure_burst_type(plane, rotation_type);
  2134. dispc_ovl_set_ba0(plane, paddr + offset0);
  2135. dispc_ovl_set_ba1(plane, paddr + offset1);
  2136. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  2137. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2138. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2139. }
  2140. dispc_ovl_set_row_inc(plane, row_inc);
  2141. dispc_ovl_set_pix_inc(plane, pix_inc);
  2142. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2143. in_height, out_width, out_height);
  2144. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2145. dispc_ovl_set_input_size(plane, in_width, in_height);
  2146. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2147. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2148. out_height, ilace, five_taps, fieldmode,
  2149. color_mode, rotation);
  2150. dispc_ovl_set_output_size(plane, out_width, out_height);
  2151. dispc_ovl_set_vid_color_conv(plane, cconv);
  2152. }
  2153. dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
  2154. color_mode);
  2155. dispc_ovl_set_zorder(plane, caps, zorder);
  2156. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2157. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2158. dispc_ovl_enable_replication(plane, caps, replication);
  2159. return 0;
  2160. }
  2161. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  2162. bool replication, const struct omap_video_timings *mgr_timings,
  2163. bool mem_to_mem)
  2164. {
  2165. int r;
  2166. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2167. enum omap_channel channel;
  2168. channel = dispc_ovl_get_channel_out(plane);
  2169. DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
  2170. "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
  2171. plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2172. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2173. oi->color_mode, oi->rotation, oi->mirror, channel, replication);
  2174. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2175. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2176. oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
  2177. oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2178. oi->rotation_type, replication, mgr_timings, mem_to_mem);
  2179. return r;
  2180. }
  2181. EXPORT_SYMBOL(dispc_ovl_setup);
  2182. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2183. bool mem_to_mem, const struct omap_video_timings *mgr_timings)
  2184. {
  2185. int r;
  2186. u32 l;
  2187. enum omap_plane plane = OMAP_DSS_WB;
  2188. const int pos_x = 0, pos_y = 0;
  2189. const u8 zorder = 0, global_alpha = 0;
  2190. const bool replication = false;
  2191. bool truncation;
  2192. int in_width = mgr_timings->x_res;
  2193. int in_height = mgr_timings->y_res;
  2194. enum omap_overlay_caps caps =
  2195. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2196. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2197. "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2198. in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
  2199. wi->mirror);
  2200. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2201. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2202. wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
  2203. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2204. replication, mgr_timings, mem_to_mem);
  2205. switch (wi->color_mode) {
  2206. case OMAP_DSS_COLOR_RGB16:
  2207. case OMAP_DSS_COLOR_RGB24P:
  2208. case OMAP_DSS_COLOR_ARGB16:
  2209. case OMAP_DSS_COLOR_RGBA16:
  2210. case OMAP_DSS_COLOR_RGB12U:
  2211. case OMAP_DSS_COLOR_ARGB16_1555:
  2212. case OMAP_DSS_COLOR_XRGB16_1555:
  2213. case OMAP_DSS_COLOR_RGBX16:
  2214. truncation = true;
  2215. break;
  2216. default:
  2217. truncation = false;
  2218. break;
  2219. }
  2220. /* setup extra DISPC_WB_ATTRIBUTES */
  2221. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2222. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2223. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2224. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2225. return r;
  2226. }
  2227. int dispc_ovl_enable(enum omap_plane plane, bool enable)
  2228. {
  2229. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2230. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2231. return 0;
  2232. }
  2233. EXPORT_SYMBOL(dispc_ovl_enable);
  2234. bool dispc_ovl_enabled(enum omap_plane plane)
  2235. {
  2236. return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
  2237. }
  2238. EXPORT_SYMBOL(dispc_ovl_enabled);
  2239. void dispc_mgr_enable(enum omap_channel channel, bool enable)
  2240. {
  2241. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  2242. /* flush posted write */
  2243. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2244. }
  2245. EXPORT_SYMBOL(dispc_mgr_enable);
  2246. bool dispc_mgr_is_enabled(enum omap_channel channel)
  2247. {
  2248. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2249. }
  2250. EXPORT_SYMBOL(dispc_mgr_is_enabled);
  2251. void dispc_wb_enable(bool enable)
  2252. {
  2253. dispc_ovl_enable(OMAP_DSS_WB, enable);
  2254. }
  2255. bool dispc_wb_is_enabled(void)
  2256. {
  2257. return dispc_ovl_enabled(OMAP_DSS_WB);
  2258. }
  2259. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2260. {
  2261. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  2262. return;
  2263. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2264. }
  2265. void dispc_lcd_enable_signal(bool enable)
  2266. {
  2267. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  2268. return;
  2269. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2270. }
  2271. void dispc_pck_free_enable(bool enable)
  2272. {
  2273. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  2274. return;
  2275. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2276. }
  2277. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2278. {
  2279. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2280. }
  2281. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2282. {
  2283. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2284. }
  2285. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2286. {
  2287. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2288. }
  2289. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2290. {
  2291. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2292. }
  2293. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2294. enum omap_dss_trans_key_type type,
  2295. u32 trans_key)
  2296. {
  2297. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2298. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2299. }
  2300. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2301. {
  2302. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2303. }
  2304. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2305. bool enable)
  2306. {
  2307. if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2308. return;
  2309. if (ch == OMAP_DSS_CHANNEL_LCD)
  2310. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2311. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2312. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2313. }
  2314. void dispc_mgr_setup(enum omap_channel channel,
  2315. const struct omap_overlay_manager_info *info)
  2316. {
  2317. dispc_mgr_set_default_color(channel, info->default_color);
  2318. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2319. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2320. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2321. info->partial_alpha_enabled);
  2322. if (dss_has_feature(FEAT_CPR)) {
  2323. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2324. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2325. }
  2326. }
  2327. EXPORT_SYMBOL(dispc_mgr_setup);
  2328. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2329. {
  2330. int code;
  2331. switch (data_lines) {
  2332. case 12:
  2333. code = 0;
  2334. break;
  2335. case 16:
  2336. code = 1;
  2337. break;
  2338. case 18:
  2339. code = 2;
  2340. break;
  2341. case 24:
  2342. code = 3;
  2343. break;
  2344. default:
  2345. BUG();
  2346. return;
  2347. }
  2348. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2349. }
  2350. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2351. {
  2352. u32 l;
  2353. int gpout0, gpout1;
  2354. switch (mode) {
  2355. case DSS_IO_PAD_MODE_RESET:
  2356. gpout0 = 0;
  2357. gpout1 = 0;
  2358. break;
  2359. case DSS_IO_PAD_MODE_RFBI:
  2360. gpout0 = 1;
  2361. gpout1 = 0;
  2362. break;
  2363. case DSS_IO_PAD_MODE_BYPASS:
  2364. gpout0 = 1;
  2365. gpout1 = 1;
  2366. break;
  2367. default:
  2368. BUG();
  2369. return;
  2370. }
  2371. l = dispc_read_reg(DISPC_CONTROL);
  2372. l = FLD_MOD(l, gpout0, 15, 15);
  2373. l = FLD_MOD(l, gpout1, 16, 16);
  2374. dispc_write_reg(DISPC_CONTROL, l);
  2375. }
  2376. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2377. {
  2378. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2379. }
  2380. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2381. const struct dss_lcd_mgr_config *config)
  2382. {
  2383. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2384. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2385. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2386. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2387. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2388. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2389. dispc_mgr_set_lcd_type_tft(channel);
  2390. }
  2391. EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
  2392. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2393. {
  2394. return width <= dispc.feat->mgr_width_max &&
  2395. height <= dispc.feat->mgr_height_max;
  2396. }
  2397. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  2398. int vsw, int vfp, int vbp)
  2399. {
  2400. if (hsw < 1 || hsw > dispc.feat->sw_max ||
  2401. hfp < 1 || hfp > dispc.feat->hp_max ||
  2402. hbp < 1 || hbp > dispc.feat->hp_max ||
  2403. vsw < 1 || vsw > dispc.feat->sw_max ||
  2404. vfp < 0 || vfp > dispc.feat->vp_max ||
  2405. vbp < 0 || vbp > dispc.feat->vp_max)
  2406. return false;
  2407. return true;
  2408. }
  2409. static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
  2410. unsigned long pclk)
  2411. {
  2412. if (dss_mgr_is_lcd(channel))
  2413. return pclk <= dispc.feat->max_lcd_pclk ? true : false;
  2414. else
  2415. return pclk <= dispc.feat->max_tv_pclk ? true : false;
  2416. }
  2417. bool dispc_mgr_timings_ok(enum omap_channel channel,
  2418. const struct omap_video_timings *timings)
  2419. {
  2420. bool timings_ok;
  2421. timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
  2422. timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
  2423. if (dss_mgr_is_lcd(channel)) {
  2424. timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2425. timings->hbp, timings->vsw, timings->vfp,
  2426. timings->vbp);
  2427. }
  2428. return timings_ok;
  2429. }
  2430. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
  2431. int hfp, int hbp, int vsw, int vfp, int vbp,
  2432. enum omap_dss_signal_level vsync_level,
  2433. enum omap_dss_signal_level hsync_level,
  2434. enum omap_dss_signal_edge data_pclk_edge,
  2435. enum omap_dss_signal_level de_level,
  2436. enum omap_dss_signal_edge sync_pclk_edge)
  2437. {
  2438. u32 timing_h, timing_v, l;
  2439. bool onoff, rf, ipc;
  2440. timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
  2441. FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
  2442. FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
  2443. timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
  2444. FLD_VAL(vfp, dispc.feat->fp_start, 8) |
  2445. FLD_VAL(vbp, dispc.feat->bp_start, 20);
  2446. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2447. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2448. switch (data_pclk_edge) {
  2449. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2450. ipc = false;
  2451. break;
  2452. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2453. ipc = true;
  2454. break;
  2455. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2456. default:
  2457. BUG();
  2458. }
  2459. switch (sync_pclk_edge) {
  2460. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2461. onoff = false;
  2462. rf = false;
  2463. break;
  2464. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2465. onoff = true;
  2466. rf = false;
  2467. break;
  2468. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2469. onoff = true;
  2470. rf = true;
  2471. break;
  2472. default:
  2473. BUG();
  2474. };
  2475. l = dispc_read_reg(DISPC_POL_FREQ(channel));
  2476. l |= FLD_VAL(onoff, 17, 17);
  2477. l |= FLD_VAL(rf, 16, 16);
  2478. l |= FLD_VAL(de_level, 15, 15);
  2479. l |= FLD_VAL(ipc, 14, 14);
  2480. l |= FLD_VAL(hsync_level, 13, 13);
  2481. l |= FLD_VAL(vsync_level, 12, 12);
  2482. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2483. }
  2484. /* change name to mode? */
  2485. void dispc_mgr_set_timings(enum omap_channel channel,
  2486. const struct omap_video_timings *timings)
  2487. {
  2488. unsigned xtot, ytot;
  2489. unsigned long ht, vt;
  2490. struct omap_video_timings t = *timings;
  2491. DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
  2492. if (!dispc_mgr_timings_ok(channel, &t)) {
  2493. BUG();
  2494. return;
  2495. }
  2496. if (dss_mgr_is_lcd(channel)) {
  2497. _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
  2498. t.vfp, t.vbp, t.vsync_level, t.hsync_level,
  2499. t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
  2500. xtot = t.x_res + t.hfp + t.hsw + t.hbp;
  2501. ytot = t.y_res + t.vfp + t.vsw + t.vbp;
  2502. ht = (timings->pixel_clock * 1000) / xtot;
  2503. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2504. DSSDBG("pck %u\n", timings->pixel_clock);
  2505. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2506. t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
  2507. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2508. t.vsync_level, t.hsync_level, t.data_pclk_edge,
  2509. t.de_level, t.sync_pclk_edge);
  2510. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2511. } else {
  2512. if (t.interlace == true)
  2513. t.y_res /= 2;
  2514. }
  2515. dispc_mgr_set_size(channel, t.x_res, t.y_res);
  2516. }
  2517. EXPORT_SYMBOL(dispc_mgr_set_timings);
  2518. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2519. u16 pck_div)
  2520. {
  2521. BUG_ON(lck_div < 1);
  2522. BUG_ON(pck_div < 1);
  2523. dispc_write_reg(DISPC_DIVISORo(channel),
  2524. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2525. }
  2526. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2527. int *pck_div)
  2528. {
  2529. u32 l;
  2530. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2531. *lck_div = FLD_GET(l, 23, 16);
  2532. *pck_div = FLD_GET(l, 7, 0);
  2533. }
  2534. unsigned long dispc_fclk_rate(void)
  2535. {
  2536. struct platform_device *dsidev;
  2537. unsigned long r = 0;
  2538. switch (dss_get_dispc_clk_source()) {
  2539. case OMAP_DSS_CLK_SRC_FCK:
  2540. r = dss_get_dispc_clk_rate();
  2541. break;
  2542. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2543. dsidev = dsi_get_dsidev_from_id(0);
  2544. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2545. break;
  2546. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2547. dsidev = dsi_get_dsidev_from_id(1);
  2548. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2549. break;
  2550. default:
  2551. BUG();
  2552. return 0;
  2553. }
  2554. return r;
  2555. }
  2556. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2557. {
  2558. struct platform_device *dsidev;
  2559. int lcd;
  2560. unsigned long r;
  2561. u32 l;
  2562. if (dss_mgr_is_lcd(channel)) {
  2563. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2564. lcd = FLD_GET(l, 23, 16);
  2565. switch (dss_get_lcd_clk_source(channel)) {
  2566. case OMAP_DSS_CLK_SRC_FCK:
  2567. r = dss_get_dispc_clk_rate();
  2568. break;
  2569. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2570. dsidev = dsi_get_dsidev_from_id(0);
  2571. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2572. break;
  2573. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2574. dsidev = dsi_get_dsidev_from_id(1);
  2575. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2576. break;
  2577. default:
  2578. BUG();
  2579. return 0;
  2580. }
  2581. return r / lcd;
  2582. } else {
  2583. return dispc_fclk_rate();
  2584. }
  2585. }
  2586. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2587. {
  2588. unsigned long r;
  2589. if (dss_mgr_is_lcd(channel)) {
  2590. int pcd;
  2591. u32 l;
  2592. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2593. pcd = FLD_GET(l, 7, 0);
  2594. r = dispc_mgr_lclk_rate(channel);
  2595. return r / pcd;
  2596. } else {
  2597. enum dss_hdmi_venc_clk_source_select source;
  2598. source = dss_get_hdmi_venc_clk_source();
  2599. switch (source) {
  2600. case DSS_VENC_TV_CLK:
  2601. return venc_get_pixel_clock();
  2602. case DSS_HDMI_M_PCLK:
  2603. return hdmi_get_pixel_clock();
  2604. default:
  2605. BUG();
  2606. return 0;
  2607. }
  2608. }
  2609. }
  2610. unsigned long dispc_core_clk_rate(void)
  2611. {
  2612. int lcd;
  2613. unsigned long fclk = dispc_fclk_rate();
  2614. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  2615. lcd = REG_GET(DISPC_DIVISOR, 23, 16);
  2616. else
  2617. lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
  2618. return fclk / lcd;
  2619. }
  2620. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
  2621. {
  2622. enum omap_channel channel;
  2623. if (plane == OMAP_DSS_WB)
  2624. return 0;
  2625. channel = dispc_ovl_get_channel_out(plane);
  2626. return dispc_mgr_pclk_rate(channel);
  2627. }
  2628. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
  2629. {
  2630. enum omap_channel channel;
  2631. if (plane == OMAP_DSS_WB)
  2632. return 0;
  2633. channel = dispc_ovl_get_channel_out(plane);
  2634. return dispc_mgr_lclk_rate(channel);
  2635. }
  2636. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2637. {
  2638. int lcd, pcd;
  2639. enum omap_dss_clk_source lcd_clk_src;
  2640. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2641. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2642. seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
  2643. dss_get_generic_clk_source_name(lcd_clk_src),
  2644. dss_feat_get_clk_source_name(lcd_clk_src));
  2645. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2646. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2647. dispc_mgr_lclk_rate(channel), lcd);
  2648. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2649. dispc_mgr_pclk_rate(channel), pcd);
  2650. }
  2651. void dispc_dump_clocks(struct seq_file *s)
  2652. {
  2653. int lcd;
  2654. u32 l;
  2655. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2656. if (dispc_runtime_get())
  2657. return;
  2658. seq_printf(s, "- DISPC -\n");
  2659. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2660. dss_get_generic_clk_source_name(dispc_clk_src),
  2661. dss_feat_get_clk_source_name(dispc_clk_src));
  2662. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2663. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2664. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2665. l = dispc_read_reg(DISPC_DIVISOR);
  2666. lcd = FLD_GET(l, 23, 16);
  2667. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2668. (dispc_fclk_rate()/lcd), lcd);
  2669. }
  2670. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2671. if (dss_has_feature(FEAT_MGR_LCD2))
  2672. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2673. if (dss_has_feature(FEAT_MGR_LCD3))
  2674. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2675. dispc_runtime_put();
  2676. }
  2677. static void dispc_dump_regs(struct seq_file *s)
  2678. {
  2679. int i, j;
  2680. const char *mgr_names[] = {
  2681. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2682. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2683. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2684. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2685. };
  2686. const char *ovl_names[] = {
  2687. [OMAP_DSS_GFX] = "GFX",
  2688. [OMAP_DSS_VIDEO1] = "VID1",
  2689. [OMAP_DSS_VIDEO2] = "VID2",
  2690. [OMAP_DSS_VIDEO3] = "VID3",
  2691. };
  2692. const char **p_names;
  2693. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2694. if (dispc_runtime_get())
  2695. return;
  2696. /* DISPC common registers */
  2697. DUMPREG(DISPC_REVISION);
  2698. DUMPREG(DISPC_SYSCONFIG);
  2699. DUMPREG(DISPC_SYSSTATUS);
  2700. DUMPREG(DISPC_IRQSTATUS);
  2701. DUMPREG(DISPC_IRQENABLE);
  2702. DUMPREG(DISPC_CONTROL);
  2703. DUMPREG(DISPC_CONFIG);
  2704. DUMPREG(DISPC_CAPABLE);
  2705. DUMPREG(DISPC_LINE_STATUS);
  2706. DUMPREG(DISPC_LINE_NUMBER);
  2707. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2708. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2709. DUMPREG(DISPC_GLOBAL_ALPHA);
  2710. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2711. DUMPREG(DISPC_CONTROL2);
  2712. DUMPREG(DISPC_CONFIG2);
  2713. }
  2714. if (dss_has_feature(FEAT_MGR_LCD3)) {
  2715. DUMPREG(DISPC_CONTROL3);
  2716. DUMPREG(DISPC_CONFIG3);
  2717. }
  2718. #undef DUMPREG
  2719. #define DISPC_REG(i, name) name(i)
  2720. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2721. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2722. dispc_read_reg(DISPC_REG(i, r)))
  2723. p_names = mgr_names;
  2724. /* DISPC channel specific registers */
  2725. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  2726. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2727. DUMPREG(i, DISPC_TRANS_COLOR);
  2728. DUMPREG(i, DISPC_SIZE_MGR);
  2729. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2730. continue;
  2731. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2732. DUMPREG(i, DISPC_TRANS_COLOR);
  2733. DUMPREG(i, DISPC_TIMING_H);
  2734. DUMPREG(i, DISPC_TIMING_V);
  2735. DUMPREG(i, DISPC_POL_FREQ);
  2736. DUMPREG(i, DISPC_DIVISORo);
  2737. DUMPREG(i, DISPC_SIZE_MGR);
  2738. DUMPREG(i, DISPC_DATA_CYCLE1);
  2739. DUMPREG(i, DISPC_DATA_CYCLE2);
  2740. DUMPREG(i, DISPC_DATA_CYCLE3);
  2741. if (dss_has_feature(FEAT_CPR)) {
  2742. DUMPREG(i, DISPC_CPR_COEF_R);
  2743. DUMPREG(i, DISPC_CPR_COEF_G);
  2744. DUMPREG(i, DISPC_CPR_COEF_B);
  2745. }
  2746. }
  2747. p_names = ovl_names;
  2748. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  2749. DUMPREG(i, DISPC_OVL_BA0);
  2750. DUMPREG(i, DISPC_OVL_BA1);
  2751. DUMPREG(i, DISPC_OVL_POSITION);
  2752. DUMPREG(i, DISPC_OVL_SIZE);
  2753. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2754. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2755. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2756. DUMPREG(i, DISPC_OVL_ROW_INC);
  2757. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2758. if (dss_has_feature(FEAT_PRELOAD))
  2759. DUMPREG(i, DISPC_OVL_PRELOAD);
  2760. if (i == OMAP_DSS_GFX) {
  2761. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2762. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2763. continue;
  2764. }
  2765. DUMPREG(i, DISPC_OVL_FIR);
  2766. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2767. DUMPREG(i, DISPC_OVL_ACCU0);
  2768. DUMPREG(i, DISPC_OVL_ACCU1);
  2769. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2770. DUMPREG(i, DISPC_OVL_BA0_UV);
  2771. DUMPREG(i, DISPC_OVL_BA1_UV);
  2772. DUMPREG(i, DISPC_OVL_FIR2);
  2773. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2774. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2775. }
  2776. if (dss_has_feature(FEAT_ATTR2))
  2777. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2778. if (dss_has_feature(FEAT_PRELOAD))
  2779. DUMPREG(i, DISPC_OVL_PRELOAD);
  2780. }
  2781. #undef DISPC_REG
  2782. #undef DUMPREG
  2783. #define DISPC_REG(plane, name, i) name(plane, i)
  2784. #define DUMPREG(plane, name, i) \
  2785. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2786. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2787. dispc_read_reg(DISPC_REG(plane, name, i)))
  2788. /* Video pipeline coefficient registers */
  2789. /* start from OMAP_DSS_VIDEO1 */
  2790. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  2791. for (j = 0; j < 8; j++)
  2792. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2793. for (j = 0; j < 8; j++)
  2794. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2795. for (j = 0; j < 5; j++)
  2796. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2797. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2798. for (j = 0; j < 8; j++)
  2799. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2800. }
  2801. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2802. for (j = 0; j < 8; j++)
  2803. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2804. for (j = 0; j < 8; j++)
  2805. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2806. for (j = 0; j < 8; j++)
  2807. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2808. }
  2809. }
  2810. dispc_runtime_put();
  2811. #undef DISPC_REG
  2812. #undef DUMPREG
  2813. }
  2814. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2815. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  2816. struct dispc_clock_info *cinfo)
  2817. {
  2818. u16 pcd_min, pcd_max;
  2819. unsigned long best_pck;
  2820. u16 best_ld, cur_ld;
  2821. u16 best_pd, cur_pd;
  2822. pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
  2823. pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
  2824. best_pck = 0;
  2825. best_ld = 0;
  2826. best_pd = 0;
  2827. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2828. unsigned long lck = fck / cur_ld;
  2829. for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
  2830. unsigned long pck = lck / cur_pd;
  2831. long old_delta = abs(best_pck - req_pck);
  2832. long new_delta = abs(pck - req_pck);
  2833. if (best_pck == 0 || new_delta < old_delta) {
  2834. best_pck = pck;
  2835. best_ld = cur_ld;
  2836. best_pd = cur_pd;
  2837. if (pck == req_pck)
  2838. goto found;
  2839. }
  2840. if (pck < req_pck)
  2841. break;
  2842. }
  2843. if (lck / pcd_min < req_pck)
  2844. break;
  2845. }
  2846. found:
  2847. cinfo->lck_div = best_ld;
  2848. cinfo->pck_div = best_pd;
  2849. cinfo->lck = fck / cinfo->lck_div;
  2850. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2851. }
  2852. /* calculate clock rates using dividers in cinfo */
  2853. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2854. struct dispc_clock_info *cinfo)
  2855. {
  2856. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2857. return -EINVAL;
  2858. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2859. return -EINVAL;
  2860. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2861. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2862. return 0;
  2863. }
  2864. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2865. const struct dispc_clock_info *cinfo)
  2866. {
  2867. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2868. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2869. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2870. }
  2871. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2872. struct dispc_clock_info *cinfo)
  2873. {
  2874. unsigned long fck;
  2875. fck = dispc_fclk_rate();
  2876. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2877. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2878. cinfo->lck = fck / cinfo->lck_div;
  2879. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2880. return 0;
  2881. }
  2882. u32 dispc_read_irqstatus(void)
  2883. {
  2884. return dispc_read_reg(DISPC_IRQSTATUS);
  2885. }
  2886. EXPORT_SYMBOL(dispc_read_irqstatus);
  2887. void dispc_clear_irqstatus(u32 mask)
  2888. {
  2889. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2890. }
  2891. EXPORT_SYMBOL(dispc_clear_irqstatus);
  2892. u32 dispc_read_irqenable(void)
  2893. {
  2894. return dispc_read_reg(DISPC_IRQENABLE);
  2895. }
  2896. EXPORT_SYMBOL(dispc_read_irqenable);
  2897. void dispc_write_irqenable(u32 mask)
  2898. {
  2899. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2900. /* clear the irqstatus for newly enabled irqs */
  2901. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2902. dispc_write_reg(DISPC_IRQENABLE, mask);
  2903. }
  2904. EXPORT_SYMBOL(dispc_write_irqenable);
  2905. void dispc_enable_sidle(void)
  2906. {
  2907. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2908. }
  2909. void dispc_disable_sidle(void)
  2910. {
  2911. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2912. }
  2913. static void _omap_dispc_initial_config(void)
  2914. {
  2915. u32 l;
  2916. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2917. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2918. l = dispc_read_reg(DISPC_DIVISOR);
  2919. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2920. l = FLD_MOD(l, 1, 0, 0);
  2921. l = FLD_MOD(l, 1, 23, 16);
  2922. dispc_write_reg(DISPC_DIVISOR, l);
  2923. }
  2924. /* FUNCGATED */
  2925. if (dss_has_feature(FEAT_FUNCGATED))
  2926. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2927. dispc_setup_color_conv_coef();
  2928. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2929. dispc_init_fifos();
  2930. dispc_configure_burst_sizes();
  2931. dispc_ovl_enable_zorder_planes();
  2932. if (dispc.feat->mstandby_workaround)
  2933. REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
  2934. }
  2935. static const struct dispc_features omap24xx_dispc_feats __initconst = {
  2936. .sw_start = 5,
  2937. .fp_start = 15,
  2938. .bp_start = 27,
  2939. .sw_max = 64,
  2940. .vp_max = 255,
  2941. .hp_max = 256,
  2942. .mgr_width_start = 10,
  2943. .mgr_height_start = 26,
  2944. .mgr_width_max = 2048,
  2945. .mgr_height_max = 2048,
  2946. .max_lcd_pclk = 66500000,
  2947. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  2948. .calc_core_clk = calc_core_clk_24xx,
  2949. .num_fifos = 3,
  2950. .no_framedone_tv = true,
  2951. };
  2952. static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
  2953. .sw_start = 5,
  2954. .fp_start = 15,
  2955. .bp_start = 27,
  2956. .sw_max = 64,
  2957. .vp_max = 255,
  2958. .hp_max = 256,
  2959. .mgr_width_start = 10,
  2960. .mgr_height_start = 26,
  2961. .mgr_width_max = 2048,
  2962. .mgr_height_max = 2048,
  2963. .max_lcd_pclk = 173000000,
  2964. .max_tv_pclk = 59000000,
  2965. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2966. .calc_core_clk = calc_core_clk_34xx,
  2967. .num_fifos = 3,
  2968. .no_framedone_tv = true,
  2969. };
  2970. static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
  2971. .sw_start = 7,
  2972. .fp_start = 19,
  2973. .bp_start = 31,
  2974. .sw_max = 256,
  2975. .vp_max = 4095,
  2976. .hp_max = 4096,
  2977. .mgr_width_start = 10,
  2978. .mgr_height_start = 26,
  2979. .mgr_width_max = 2048,
  2980. .mgr_height_max = 2048,
  2981. .max_lcd_pclk = 173000000,
  2982. .max_tv_pclk = 59000000,
  2983. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2984. .calc_core_clk = calc_core_clk_34xx,
  2985. .num_fifos = 3,
  2986. .no_framedone_tv = true,
  2987. };
  2988. static const struct dispc_features omap44xx_dispc_feats __initconst = {
  2989. .sw_start = 7,
  2990. .fp_start = 19,
  2991. .bp_start = 31,
  2992. .sw_max = 256,
  2993. .vp_max = 4095,
  2994. .hp_max = 4096,
  2995. .mgr_width_start = 10,
  2996. .mgr_height_start = 26,
  2997. .mgr_width_max = 2048,
  2998. .mgr_height_max = 2048,
  2999. .max_lcd_pclk = 170000000,
  3000. .max_tv_pclk = 185625000,
  3001. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3002. .calc_core_clk = calc_core_clk_44xx,
  3003. .num_fifos = 5,
  3004. .gfx_fifo_workaround = true,
  3005. };
  3006. static const struct dispc_features omap54xx_dispc_feats __initconst = {
  3007. .sw_start = 7,
  3008. .fp_start = 19,
  3009. .bp_start = 31,
  3010. .sw_max = 256,
  3011. .vp_max = 4095,
  3012. .hp_max = 4096,
  3013. .mgr_width_start = 11,
  3014. .mgr_height_start = 27,
  3015. .mgr_width_max = 4096,
  3016. .mgr_height_max = 4096,
  3017. .max_lcd_pclk = 170000000,
  3018. .max_tv_pclk = 186000000,
  3019. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3020. .calc_core_clk = calc_core_clk_44xx,
  3021. .num_fifos = 5,
  3022. .gfx_fifo_workaround = true,
  3023. .mstandby_workaround = true,
  3024. };
  3025. static int __init dispc_init_features(struct platform_device *pdev)
  3026. {
  3027. const struct dispc_features *src;
  3028. struct dispc_features *dst;
  3029. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  3030. if (!dst) {
  3031. dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
  3032. return -ENOMEM;
  3033. }
  3034. switch (omapdss_get_version()) {
  3035. case OMAPDSS_VER_OMAP24xx:
  3036. src = &omap24xx_dispc_feats;
  3037. break;
  3038. case OMAPDSS_VER_OMAP34xx_ES1:
  3039. src = &omap34xx_rev1_0_dispc_feats;
  3040. break;
  3041. case OMAPDSS_VER_OMAP34xx_ES3:
  3042. case OMAPDSS_VER_OMAP3630:
  3043. case OMAPDSS_VER_AM35xx:
  3044. src = &omap34xx_rev3_0_dispc_feats;
  3045. break;
  3046. case OMAPDSS_VER_OMAP4430_ES1:
  3047. case OMAPDSS_VER_OMAP4430_ES2:
  3048. case OMAPDSS_VER_OMAP4:
  3049. src = &omap44xx_dispc_feats;
  3050. break;
  3051. case OMAPDSS_VER_OMAP5:
  3052. src = &omap54xx_dispc_feats;
  3053. break;
  3054. default:
  3055. return -ENODEV;
  3056. }
  3057. memcpy(dst, src, sizeof(*dst));
  3058. dispc.feat = dst;
  3059. return 0;
  3060. }
  3061. int dispc_request_irq(irq_handler_t handler, void *dev_id)
  3062. {
  3063. return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
  3064. IRQF_SHARED, "OMAP DISPC", dev_id);
  3065. }
  3066. EXPORT_SYMBOL(dispc_request_irq);
  3067. void dispc_free_irq(void *dev_id)
  3068. {
  3069. devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
  3070. }
  3071. EXPORT_SYMBOL(dispc_free_irq);
  3072. /* DISPC HW IP initialisation */
  3073. static int __init omap_dispchw_probe(struct platform_device *pdev)
  3074. {
  3075. u32 rev;
  3076. int r = 0;
  3077. struct resource *dispc_mem;
  3078. dispc.pdev = pdev;
  3079. r = dispc_init_features(dispc.pdev);
  3080. if (r)
  3081. return r;
  3082. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3083. if (!dispc_mem) {
  3084. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3085. return -EINVAL;
  3086. }
  3087. dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
  3088. resource_size(dispc_mem));
  3089. if (!dispc.base) {
  3090. DSSERR("can't ioremap DISPC\n");
  3091. return -ENOMEM;
  3092. }
  3093. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3094. if (dispc.irq < 0) {
  3095. DSSERR("platform_get_irq failed\n");
  3096. return -ENODEV;
  3097. }
  3098. pm_runtime_enable(&pdev->dev);
  3099. r = dispc_runtime_get();
  3100. if (r)
  3101. goto err_runtime_get;
  3102. _omap_dispc_initial_config();
  3103. rev = dispc_read_reg(DISPC_REVISION);
  3104. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3105. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3106. dispc_runtime_put();
  3107. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3108. return 0;
  3109. err_runtime_get:
  3110. pm_runtime_disable(&pdev->dev);
  3111. return r;
  3112. }
  3113. static int __exit omap_dispchw_remove(struct platform_device *pdev)
  3114. {
  3115. pm_runtime_disable(&pdev->dev);
  3116. return 0;
  3117. }
  3118. static int dispc_runtime_suspend(struct device *dev)
  3119. {
  3120. dispc_save_context();
  3121. return 0;
  3122. }
  3123. static int dispc_runtime_resume(struct device *dev)
  3124. {
  3125. dispc_restore_context();
  3126. return 0;
  3127. }
  3128. static const struct dev_pm_ops dispc_pm_ops = {
  3129. .runtime_suspend = dispc_runtime_suspend,
  3130. .runtime_resume = dispc_runtime_resume,
  3131. };
  3132. static struct platform_driver omap_dispchw_driver = {
  3133. .remove = __exit_p(omap_dispchw_remove),
  3134. .driver = {
  3135. .name = "omapdss_dispc",
  3136. .owner = THIS_MODULE,
  3137. .pm = &dispc_pm_ops,
  3138. },
  3139. };
  3140. int __init dispc_init_platform_driver(void)
  3141. {
  3142. return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
  3143. }
  3144. void __exit dispc_uninit_platform_driver(void)
  3145. {
  3146. platform_driver_unregister(&omap_dispchw_driver);
  3147. }