i915_irq.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. /* For display hotplug interrupt */
  37. static void
  38. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  39. {
  40. if ((dev_priv->irq_mask & mask) != 0) {
  41. dev_priv->irq_mask &= ~mask;
  42. I915_WRITE(DEIMR, dev_priv->irq_mask);
  43. POSTING_READ(DEIMR);
  44. }
  45. }
  46. static inline void
  47. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  48. {
  49. if ((dev_priv->irq_mask & mask) != mask) {
  50. dev_priv->irq_mask |= mask;
  51. I915_WRITE(DEIMR, dev_priv->irq_mask);
  52. POSTING_READ(DEIMR);
  53. }
  54. }
  55. void
  56. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  57. {
  58. u32 reg = PIPESTAT(pipe);
  59. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  60. if ((pipestat & mask) == mask)
  61. return;
  62. /* Enable the interrupt, clear any pending status */
  63. pipestat |= mask | (mask >> 16);
  64. I915_WRITE(reg, pipestat);
  65. POSTING_READ(reg);
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. u32 reg = PIPESTAT(pipe);
  71. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  72. if ((pipestat & mask) == 0)
  73. return;
  74. pipestat &= ~mask;
  75. I915_WRITE(reg, pipestat);
  76. POSTING_READ(reg);
  77. }
  78. /**
  79. * intel_enable_asle - enable ASLE interrupt for OpRegion
  80. */
  81. void intel_enable_asle(struct drm_device *dev)
  82. {
  83. drm_i915_private_t *dev_priv = dev->dev_private;
  84. unsigned long irqflags;
  85. /* FIXME: opregion/asle for VLV */
  86. if (IS_VALLEYVIEW(dev))
  87. return;
  88. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  89. if (HAS_PCH_SPLIT(dev))
  90. ironlake_enable_display_irq(dev_priv, DE_GSE);
  91. else {
  92. i915_enable_pipestat(dev_priv, 1,
  93. PIPE_LEGACY_BLC_EVENT_ENABLE);
  94. if (INTEL_INFO(dev)->gen >= 4)
  95. i915_enable_pipestat(dev_priv, 0,
  96. PIPE_LEGACY_BLC_EVENT_ENABLE);
  97. }
  98. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  99. }
  100. /**
  101. * i915_pipe_enabled - check if a pipe is enabled
  102. * @dev: DRM device
  103. * @pipe: pipe to check
  104. *
  105. * Reading certain registers when the pipe is disabled can hang the chip.
  106. * Use this routine to make sure the PLL is running and the pipe is active
  107. * before reading such registers if unsure.
  108. */
  109. static int
  110. i915_pipe_enabled(struct drm_device *dev, int pipe)
  111. {
  112. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  113. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  114. pipe);
  115. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  116. }
  117. /* Called from drm generic code, passed a 'crtc', which
  118. * we use as a pipe index
  119. */
  120. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  121. {
  122. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  123. unsigned long high_frame;
  124. unsigned long low_frame;
  125. u32 high1, high2, low;
  126. if (!i915_pipe_enabled(dev, pipe)) {
  127. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  128. "pipe %c\n", pipe_name(pipe));
  129. return 0;
  130. }
  131. high_frame = PIPEFRAME(pipe);
  132. low_frame = PIPEFRAMEPIXEL(pipe);
  133. /*
  134. * High & low register fields aren't synchronized, so make sure
  135. * we get a low value that's stable across two reads of the high
  136. * register.
  137. */
  138. do {
  139. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  140. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  141. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  142. } while (high1 != high2);
  143. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  144. low >>= PIPE_FRAME_LOW_SHIFT;
  145. return (high1 << 8) | low;
  146. }
  147. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. int reg = PIPE_FRMCOUNT_GM45(pipe);
  151. if (!i915_pipe_enabled(dev, pipe)) {
  152. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  153. "pipe %c\n", pipe_name(pipe));
  154. return 0;
  155. }
  156. return I915_READ(reg);
  157. }
  158. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  159. int *vpos, int *hpos)
  160. {
  161. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  162. u32 vbl = 0, position = 0;
  163. int vbl_start, vbl_end, htotal, vtotal;
  164. bool in_vbl = true;
  165. int ret = 0;
  166. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  167. pipe);
  168. if (!i915_pipe_enabled(dev, pipe)) {
  169. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  170. "pipe %c\n", pipe_name(pipe));
  171. return 0;
  172. }
  173. /* Get vtotal. */
  174. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  175. if (INTEL_INFO(dev)->gen >= 4) {
  176. /* No obvious pixelcount register. Only query vertical
  177. * scanout position from Display scan line register.
  178. */
  179. position = I915_READ(PIPEDSL(pipe));
  180. /* Decode into vertical scanout position. Don't have
  181. * horizontal scanout position.
  182. */
  183. *vpos = position & 0x1fff;
  184. *hpos = 0;
  185. } else {
  186. /* Have access to pixelcount since start of frame.
  187. * We can split this into vertical and horizontal
  188. * scanout position.
  189. */
  190. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  191. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  192. *vpos = position / htotal;
  193. *hpos = position - (*vpos * htotal);
  194. }
  195. /* Query vblank area. */
  196. vbl = I915_READ(VBLANK(cpu_transcoder));
  197. /* Test position against vblank region. */
  198. vbl_start = vbl & 0x1fff;
  199. vbl_end = (vbl >> 16) & 0x1fff;
  200. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  201. in_vbl = false;
  202. /* Inside "upper part" of vblank area? Apply corrective offset: */
  203. if (in_vbl && (*vpos >= vbl_start))
  204. *vpos = *vpos - vtotal;
  205. /* Readouts valid? */
  206. if (vbl > 0)
  207. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  208. /* In vblank? */
  209. if (in_vbl)
  210. ret |= DRM_SCANOUTPOS_INVBL;
  211. return ret;
  212. }
  213. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  214. int *max_error,
  215. struct timeval *vblank_time,
  216. unsigned flags)
  217. {
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. struct drm_crtc *crtc;
  220. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  221. DRM_ERROR("Invalid crtc %d\n", pipe);
  222. return -EINVAL;
  223. }
  224. /* Get drm_crtc to timestamp: */
  225. crtc = intel_get_crtc_for_pipe(dev, pipe);
  226. if (crtc == NULL) {
  227. DRM_ERROR("Invalid crtc %d\n", pipe);
  228. return -EINVAL;
  229. }
  230. if (!crtc->enabled) {
  231. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  232. return -EBUSY;
  233. }
  234. /* Helper routine in DRM core does all the work: */
  235. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  236. vblank_time, flags,
  237. crtc);
  238. }
  239. /*
  240. * Handle hotplug events outside the interrupt handler proper.
  241. */
  242. static void i915_hotplug_work_func(struct work_struct *work)
  243. {
  244. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  245. hotplug_work);
  246. struct drm_device *dev = dev_priv->dev;
  247. struct drm_mode_config *mode_config = &dev->mode_config;
  248. struct intel_encoder *encoder;
  249. /* HPD irq before everything is fully set up. */
  250. if (!dev_priv->enable_hotplug_processing)
  251. return;
  252. mutex_lock(&mode_config->mutex);
  253. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  254. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  255. if (encoder->hot_plug)
  256. encoder->hot_plug(encoder);
  257. mutex_unlock(&mode_config->mutex);
  258. /* Just fire off a uevent and let userspace tell us what to do */
  259. drm_helper_hpd_irq_event(dev);
  260. }
  261. static void ironlake_handle_rps_change(struct drm_device *dev)
  262. {
  263. drm_i915_private_t *dev_priv = dev->dev_private;
  264. u32 busy_up, busy_down, max_avg, min_avg;
  265. u8 new_delay;
  266. unsigned long flags;
  267. spin_lock_irqsave(&mchdev_lock, flags);
  268. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  269. new_delay = dev_priv->ips.cur_delay;
  270. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  271. busy_up = I915_READ(RCPREVBSYTUPAVG);
  272. busy_down = I915_READ(RCPREVBSYTDNAVG);
  273. max_avg = I915_READ(RCBMAXAVG);
  274. min_avg = I915_READ(RCBMINAVG);
  275. /* Handle RCS change request from hw */
  276. if (busy_up > max_avg) {
  277. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  278. new_delay = dev_priv->ips.cur_delay - 1;
  279. if (new_delay < dev_priv->ips.max_delay)
  280. new_delay = dev_priv->ips.max_delay;
  281. } else if (busy_down < min_avg) {
  282. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  283. new_delay = dev_priv->ips.cur_delay + 1;
  284. if (new_delay > dev_priv->ips.min_delay)
  285. new_delay = dev_priv->ips.min_delay;
  286. }
  287. if (ironlake_set_drps(dev, new_delay))
  288. dev_priv->ips.cur_delay = new_delay;
  289. spin_unlock_irqrestore(&mchdev_lock, flags);
  290. return;
  291. }
  292. static void notify_ring(struct drm_device *dev,
  293. struct intel_ring_buffer *ring)
  294. {
  295. struct drm_i915_private *dev_priv = dev->dev_private;
  296. if (ring->obj == NULL)
  297. return;
  298. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  299. wake_up_all(&ring->irq_queue);
  300. if (i915_enable_hangcheck) {
  301. dev_priv->gpu_error.hangcheck_count = 0;
  302. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  303. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  304. }
  305. }
  306. static void gen6_pm_rps_work(struct work_struct *work)
  307. {
  308. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  309. rps.work);
  310. u32 pm_iir, pm_imr;
  311. u8 new_delay;
  312. spin_lock_irq(&dev_priv->rps.lock);
  313. pm_iir = dev_priv->rps.pm_iir;
  314. dev_priv->rps.pm_iir = 0;
  315. pm_imr = I915_READ(GEN6_PMIMR);
  316. I915_WRITE(GEN6_PMIMR, 0);
  317. spin_unlock_irq(&dev_priv->rps.lock);
  318. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  319. return;
  320. mutex_lock(&dev_priv->rps.hw_lock);
  321. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  322. new_delay = dev_priv->rps.cur_delay + 1;
  323. else
  324. new_delay = dev_priv->rps.cur_delay - 1;
  325. /* sysfs frequency interfaces may have snuck in while servicing the
  326. * interrupt
  327. */
  328. if (!(new_delay > dev_priv->rps.max_delay ||
  329. new_delay < dev_priv->rps.min_delay)) {
  330. gen6_set_rps(dev_priv->dev, new_delay);
  331. }
  332. mutex_unlock(&dev_priv->rps.hw_lock);
  333. }
  334. /**
  335. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  336. * occurred.
  337. * @work: workqueue struct
  338. *
  339. * Doesn't actually do anything except notify userspace. As a consequence of
  340. * this event, userspace should try to remap the bad rows since statistically
  341. * it is likely the same row is more likely to go bad again.
  342. */
  343. static void ivybridge_parity_work(struct work_struct *work)
  344. {
  345. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  346. l3_parity.error_work);
  347. u32 error_status, row, bank, subbank;
  348. char *parity_event[5];
  349. uint32_t misccpctl;
  350. unsigned long flags;
  351. /* We must turn off DOP level clock gating to access the L3 registers.
  352. * In order to prevent a get/put style interface, acquire struct mutex
  353. * any time we access those registers.
  354. */
  355. mutex_lock(&dev_priv->dev->struct_mutex);
  356. misccpctl = I915_READ(GEN7_MISCCPCTL);
  357. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  358. POSTING_READ(GEN7_MISCCPCTL);
  359. error_status = I915_READ(GEN7_L3CDERRST1);
  360. row = GEN7_PARITY_ERROR_ROW(error_status);
  361. bank = GEN7_PARITY_ERROR_BANK(error_status);
  362. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  363. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  364. GEN7_L3CDERRST1_ENABLE);
  365. POSTING_READ(GEN7_L3CDERRST1);
  366. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  367. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  368. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  369. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  370. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  371. mutex_unlock(&dev_priv->dev->struct_mutex);
  372. parity_event[0] = "L3_PARITY_ERROR=1";
  373. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  374. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  375. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  376. parity_event[4] = NULL;
  377. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  378. KOBJ_CHANGE, parity_event);
  379. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  380. row, bank, subbank);
  381. kfree(parity_event[3]);
  382. kfree(parity_event[2]);
  383. kfree(parity_event[1]);
  384. }
  385. static void ivybridge_handle_parity_error(struct drm_device *dev)
  386. {
  387. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  388. unsigned long flags;
  389. if (!HAS_L3_GPU_CACHE(dev))
  390. return;
  391. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  392. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  393. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  394. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  395. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  396. }
  397. static void snb_gt_irq_handler(struct drm_device *dev,
  398. struct drm_i915_private *dev_priv,
  399. u32 gt_iir)
  400. {
  401. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  402. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  403. notify_ring(dev, &dev_priv->ring[RCS]);
  404. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  405. notify_ring(dev, &dev_priv->ring[VCS]);
  406. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  407. notify_ring(dev, &dev_priv->ring[BCS]);
  408. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  409. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  410. GT_RENDER_CS_ERROR_INTERRUPT)) {
  411. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  412. i915_handle_error(dev, false);
  413. }
  414. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  415. ivybridge_handle_parity_error(dev);
  416. }
  417. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  418. u32 pm_iir)
  419. {
  420. unsigned long flags;
  421. /*
  422. * IIR bits should never already be set because IMR should
  423. * prevent an interrupt from being shown in IIR. The warning
  424. * displays a case where we've unsafely cleared
  425. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  426. * type is not a problem, it displays a problem in the logic.
  427. *
  428. * The mask bit in IMR is cleared by dev_priv->rps.work.
  429. */
  430. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  431. dev_priv->rps.pm_iir |= pm_iir;
  432. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  433. POSTING_READ(GEN6_PMIMR);
  434. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  435. queue_work(dev_priv->wq, &dev_priv->rps.work);
  436. }
  437. static void gmbus_irq_handler(struct drm_device *dev)
  438. {
  439. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  440. wake_up_all(&dev_priv->gmbus_wait_queue);
  441. }
  442. static void dp_aux_irq_handler(struct drm_device *dev)
  443. {
  444. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  445. wake_up_all(&dev_priv->gmbus_wait_queue);
  446. }
  447. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  448. {
  449. struct drm_device *dev = (struct drm_device *) arg;
  450. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  451. u32 iir, gt_iir, pm_iir;
  452. irqreturn_t ret = IRQ_NONE;
  453. unsigned long irqflags;
  454. int pipe;
  455. u32 pipe_stats[I915_MAX_PIPES];
  456. atomic_inc(&dev_priv->irq_received);
  457. while (true) {
  458. iir = I915_READ(VLV_IIR);
  459. gt_iir = I915_READ(GTIIR);
  460. pm_iir = I915_READ(GEN6_PMIIR);
  461. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  462. goto out;
  463. ret = IRQ_HANDLED;
  464. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  465. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  466. for_each_pipe(pipe) {
  467. int reg = PIPESTAT(pipe);
  468. pipe_stats[pipe] = I915_READ(reg);
  469. /*
  470. * Clear the PIPE*STAT regs before the IIR
  471. */
  472. if (pipe_stats[pipe] & 0x8000ffff) {
  473. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  474. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  475. pipe_name(pipe));
  476. I915_WRITE(reg, pipe_stats[pipe]);
  477. }
  478. }
  479. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  480. for_each_pipe(pipe) {
  481. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  482. drm_handle_vblank(dev, pipe);
  483. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  484. intel_prepare_page_flip(dev, pipe);
  485. intel_finish_page_flip(dev, pipe);
  486. }
  487. }
  488. /* Consume port. Then clear IIR or we'll miss events */
  489. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  490. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  491. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  492. hotplug_status);
  493. if (hotplug_status & dev_priv->hotplug_supported_mask)
  494. queue_work(dev_priv->wq,
  495. &dev_priv->hotplug_work);
  496. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  497. I915_READ(PORT_HOTPLUG_STAT);
  498. }
  499. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  500. gmbus_irq_handler(dev);
  501. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  502. gen6_queue_rps_work(dev_priv, pm_iir);
  503. I915_WRITE(GTIIR, gt_iir);
  504. I915_WRITE(GEN6_PMIIR, pm_iir);
  505. I915_WRITE(VLV_IIR, iir);
  506. }
  507. out:
  508. return ret;
  509. }
  510. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  511. {
  512. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  513. int pipe;
  514. if (pch_iir & SDE_HOTPLUG_MASK)
  515. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  516. if (pch_iir & SDE_AUDIO_POWER_MASK)
  517. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  518. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  519. SDE_AUDIO_POWER_SHIFT);
  520. if (pch_iir & SDE_AUX_MASK)
  521. dp_aux_irq_handler(dev);
  522. if (pch_iir & SDE_GMBUS)
  523. gmbus_irq_handler(dev);
  524. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  525. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  526. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  527. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  528. if (pch_iir & SDE_POISON)
  529. DRM_ERROR("PCH poison interrupt\n");
  530. if (pch_iir & SDE_FDI_MASK)
  531. for_each_pipe(pipe)
  532. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  533. pipe_name(pipe),
  534. I915_READ(FDI_RX_IIR(pipe)));
  535. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  536. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  537. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  538. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  539. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  540. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  541. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  542. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  543. }
  544. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  545. {
  546. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  547. int pipe;
  548. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  549. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  550. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  551. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  552. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  553. SDE_AUDIO_POWER_SHIFT_CPT);
  554. if (pch_iir & SDE_AUX_MASK_CPT)
  555. dp_aux_irq_handler(dev);
  556. if (pch_iir & SDE_GMBUS_CPT)
  557. gmbus_irq_handler(dev);
  558. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  559. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  560. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  561. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  562. if (pch_iir & SDE_FDI_MASK_CPT)
  563. for_each_pipe(pipe)
  564. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  565. pipe_name(pipe),
  566. I915_READ(FDI_RX_IIR(pipe)));
  567. }
  568. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  569. {
  570. struct drm_device *dev = (struct drm_device *) arg;
  571. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  572. u32 de_iir, gt_iir, de_ier, pm_iir;
  573. irqreturn_t ret = IRQ_NONE;
  574. int i;
  575. atomic_inc(&dev_priv->irq_received);
  576. /* disable master interrupt before clearing iir */
  577. de_ier = I915_READ(DEIER);
  578. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  579. gt_iir = I915_READ(GTIIR);
  580. if (gt_iir) {
  581. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  582. I915_WRITE(GTIIR, gt_iir);
  583. ret = IRQ_HANDLED;
  584. }
  585. de_iir = I915_READ(DEIIR);
  586. if (de_iir) {
  587. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  588. dp_aux_irq_handler(dev);
  589. if (de_iir & DE_GSE_IVB)
  590. intel_opregion_gse_intr(dev);
  591. for (i = 0; i < 3; i++) {
  592. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  593. drm_handle_vblank(dev, i);
  594. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  595. intel_prepare_page_flip(dev, i);
  596. intel_finish_page_flip_plane(dev, i);
  597. }
  598. }
  599. /* check event from PCH */
  600. if (de_iir & DE_PCH_EVENT_IVB) {
  601. u32 pch_iir = I915_READ(SDEIIR);
  602. cpt_irq_handler(dev, pch_iir);
  603. /* clear PCH hotplug event before clear CPU irq */
  604. I915_WRITE(SDEIIR, pch_iir);
  605. }
  606. I915_WRITE(DEIIR, de_iir);
  607. ret = IRQ_HANDLED;
  608. }
  609. pm_iir = I915_READ(GEN6_PMIIR);
  610. if (pm_iir) {
  611. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  612. gen6_queue_rps_work(dev_priv, pm_iir);
  613. I915_WRITE(GEN6_PMIIR, pm_iir);
  614. ret = IRQ_HANDLED;
  615. }
  616. I915_WRITE(DEIER, de_ier);
  617. POSTING_READ(DEIER);
  618. return ret;
  619. }
  620. static void ilk_gt_irq_handler(struct drm_device *dev,
  621. struct drm_i915_private *dev_priv,
  622. u32 gt_iir)
  623. {
  624. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  625. notify_ring(dev, &dev_priv->ring[RCS]);
  626. if (gt_iir & GT_BSD_USER_INTERRUPT)
  627. notify_ring(dev, &dev_priv->ring[VCS]);
  628. }
  629. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  630. {
  631. struct drm_device *dev = (struct drm_device *) arg;
  632. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  633. int ret = IRQ_NONE;
  634. u32 de_iir, gt_iir, de_ier, pm_iir;
  635. atomic_inc(&dev_priv->irq_received);
  636. /* disable master interrupt before clearing iir */
  637. de_ier = I915_READ(DEIER);
  638. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  639. POSTING_READ(DEIER);
  640. de_iir = I915_READ(DEIIR);
  641. gt_iir = I915_READ(GTIIR);
  642. pm_iir = I915_READ(GEN6_PMIIR);
  643. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  644. goto done;
  645. ret = IRQ_HANDLED;
  646. if (IS_GEN5(dev))
  647. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  648. else
  649. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  650. if (de_iir & DE_AUX_CHANNEL_A)
  651. dp_aux_irq_handler(dev);
  652. if (de_iir & DE_GSE)
  653. intel_opregion_gse_intr(dev);
  654. if (de_iir & DE_PIPEA_VBLANK)
  655. drm_handle_vblank(dev, 0);
  656. if (de_iir & DE_PIPEB_VBLANK)
  657. drm_handle_vblank(dev, 1);
  658. if (de_iir & DE_PLANEA_FLIP_DONE) {
  659. intel_prepare_page_flip(dev, 0);
  660. intel_finish_page_flip_plane(dev, 0);
  661. }
  662. if (de_iir & DE_PLANEB_FLIP_DONE) {
  663. intel_prepare_page_flip(dev, 1);
  664. intel_finish_page_flip_plane(dev, 1);
  665. }
  666. /* check event from PCH */
  667. if (de_iir & DE_PCH_EVENT) {
  668. u32 pch_iir = I915_READ(SDEIIR);
  669. if (HAS_PCH_CPT(dev))
  670. cpt_irq_handler(dev, pch_iir);
  671. else
  672. ibx_irq_handler(dev, pch_iir);
  673. /* should clear PCH hotplug event before clear CPU irq */
  674. I915_WRITE(SDEIIR, pch_iir);
  675. }
  676. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  677. ironlake_handle_rps_change(dev);
  678. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  679. gen6_queue_rps_work(dev_priv, pm_iir);
  680. I915_WRITE(GTIIR, gt_iir);
  681. I915_WRITE(DEIIR, de_iir);
  682. I915_WRITE(GEN6_PMIIR, pm_iir);
  683. done:
  684. I915_WRITE(DEIER, de_ier);
  685. POSTING_READ(DEIER);
  686. return ret;
  687. }
  688. /**
  689. * i915_error_work_func - do process context error handling work
  690. * @work: work struct
  691. *
  692. * Fire an error uevent so userspace can see that a hang or error
  693. * was detected.
  694. */
  695. static void i915_error_work_func(struct work_struct *work)
  696. {
  697. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  698. work);
  699. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  700. gpu_error);
  701. struct drm_device *dev = dev_priv->dev;
  702. struct intel_ring_buffer *ring;
  703. char *error_event[] = { "ERROR=1", NULL };
  704. char *reset_event[] = { "RESET=1", NULL };
  705. char *reset_done_event[] = { "ERROR=0", NULL };
  706. int i, ret;
  707. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  708. /*
  709. * Note that there's only one work item which does gpu resets, so we
  710. * need not worry about concurrent gpu resets potentially incrementing
  711. * error->reset_counter twice. We only need to take care of another
  712. * racing irq/hangcheck declaring the gpu dead for a second time. A
  713. * quick check for that is good enough: schedule_work ensures the
  714. * correct ordering between hang detection and this work item, and since
  715. * the reset in-progress bit is only ever set by code outside of this
  716. * work we don't need to worry about any other races.
  717. */
  718. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  719. DRM_DEBUG_DRIVER("resetting chip\n");
  720. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  721. reset_event);
  722. ret = i915_reset(dev);
  723. if (ret == 0) {
  724. /*
  725. * After all the gem state is reset, increment the reset
  726. * counter and wake up everyone waiting for the reset to
  727. * complete.
  728. *
  729. * Since unlock operations are a one-sided barrier only,
  730. * we need to insert a barrier here to order any seqno
  731. * updates before
  732. * the counter increment.
  733. */
  734. smp_mb__before_atomic_inc();
  735. atomic_inc(&dev_priv->gpu_error.reset_counter);
  736. kobject_uevent_env(&dev->primary->kdev.kobj,
  737. KOBJ_CHANGE, reset_done_event);
  738. } else {
  739. atomic_set(&error->reset_counter, I915_WEDGED);
  740. }
  741. for_each_ring(ring, dev_priv, i)
  742. wake_up_all(&ring->irq_queue);
  743. intel_display_handle_reset(dev);
  744. wake_up_all(&dev_priv->gpu_error.reset_queue);
  745. }
  746. }
  747. /* NB: please notice the memset */
  748. static void i915_get_extra_instdone(struct drm_device *dev,
  749. uint32_t *instdone)
  750. {
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  753. switch(INTEL_INFO(dev)->gen) {
  754. case 2:
  755. case 3:
  756. instdone[0] = I915_READ(INSTDONE);
  757. break;
  758. case 4:
  759. case 5:
  760. case 6:
  761. instdone[0] = I915_READ(INSTDONE_I965);
  762. instdone[1] = I915_READ(INSTDONE1);
  763. break;
  764. default:
  765. WARN_ONCE(1, "Unsupported platform\n");
  766. case 7:
  767. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  768. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  769. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  770. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  771. break;
  772. }
  773. }
  774. #ifdef CONFIG_DEBUG_FS
  775. static struct drm_i915_error_object *
  776. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  777. struct drm_i915_gem_object *src,
  778. const int num_pages)
  779. {
  780. struct drm_i915_error_object *dst;
  781. int i;
  782. u32 reloc_offset;
  783. if (src == NULL || src->pages == NULL)
  784. return NULL;
  785. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  786. if (dst == NULL)
  787. return NULL;
  788. reloc_offset = src->gtt_offset;
  789. for (i = 0; i < num_pages; i++) {
  790. unsigned long flags;
  791. void *d;
  792. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  793. if (d == NULL)
  794. goto unwind;
  795. local_irq_save(flags);
  796. if (reloc_offset < dev_priv->gtt.mappable_end &&
  797. src->has_global_gtt_mapping) {
  798. void __iomem *s;
  799. /* Simply ignore tiling or any overlapping fence.
  800. * It's part of the error state, and this hopefully
  801. * captures what the GPU read.
  802. */
  803. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  804. reloc_offset);
  805. memcpy_fromio(d, s, PAGE_SIZE);
  806. io_mapping_unmap_atomic(s);
  807. } else if (src->stolen) {
  808. unsigned long offset;
  809. offset = dev_priv->mm.stolen_base;
  810. offset += src->stolen->start;
  811. offset += i << PAGE_SHIFT;
  812. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  813. } else {
  814. struct page *page;
  815. void *s;
  816. page = i915_gem_object_get_page(src, i);
  817. drm_clflush_pages(&page, 1);
  818. s = kmap_atomic(page);
  819. memcpy(d, s, PAGE_SIZE);
  820. kunmap_atomic(s);
  821. drm_clflush_pages(&page, 1);
  822. }
  823. local_irq_restore(flags);
  824. dst->pages[i] = d;
  825. reloc_offset += PAGE_SIZE;
  826. }
  827. dst->page_count = num_pages;
  828. dst->gtt_offset = src->gtt_offset;
  829. return dst;
  830. unwind:
  831. while (i--)
  832. kfree(dst->pages[i]);
  833. kfree(dst);
  834. return NULL;
  835. }
  836. #define i915_error_object_create(dev_priv, src) \
  837. i915_error_object_create_sized((dev_priv), (src), \
  838. (src)->base.size>>PAGE_SHIFT)
  839. static void
  840. i915_error_object_free(struct drm_i915_error_object *obj)
  841. {
  842. int page;
  843. if (obj == NULL)
  844. return;
  845. for (page = 0; page < obj->page_count; page++)
  846. kfree(obj->pages[page]);
  847. kfree(obj);
  848. }
  849. void
  850. i915_error_state_free(struct kref *error_ref)
  851. {
  852. struct drm_i915_error_state *error = container_of(error_ref,
  853. typeof(*error), ref);
  854. int i;
  855. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  856. i915_error_object_free(error->ring[i].batchbuffer);
  857. i915_error_object_free(error->ring[i].ringbuffer);
  858. kfree(error->ring[i].requests);
  859. }
  860. kfree(error->active_bo);
  861. kfree(error->overlay);
  862. kfree(error);
  863. }
  864. static void capture_bo(struct drm_i915_error_buffer *err,
  865. struct drm_i915_gem_object *obj)
  866. {
  867. err->size = obj->base.size;
  868. err->name = obj->base.name;
  869. err->rseqno = obj->last_read_seqno;
  870. err->wseqno = obj->last_write_seqno;
  871. err->gtt_offset = obj->gtt_offset;
  872. err->read_domains = obj->base.read_domains;
  873. err->write_domain = obj->base.write_domain;
  874. err->fence_reg = obj->fence_reg;
  875. err->pinned = 0;
  876. if (obj->pin_count > 0)
  877. err->pinned = 1;
  878. if (obj->user_pin_count > 0)
  879. err->pinned = -1;
  880. err->tiling = obj->tiling_mode;
  881. err->dirty = obj->dirty;
  882. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  883. err->ring = obj->ring ? obj->ring->id : -1;
  884. err->cache_level = obj->cache_level;
  885. }
  886. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  887. int count, struct list_head *head)
  888. {
  889. struct drm_i915_gem_object *obj;
  890. int i = 0;
  891. list_for_each_entry(obj, head, mm_list) {
  892. capture_bo(err++, obj);
  893. if (++i == count)
  894. break;
  895. }
  896. return i;
  897. }
  898. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  899. int count, struct list_head *head)
  900. {
  901. struct drm_i915_gem_object *obj;
  902. int i = 0;
  903. list_for_each_entry(obj, head, gtt_list) {
  904. if (obj->pin_count == 0)
  905. continue;
  906. capture_bo(err++, obj);
  907. if (++i == count)
  908. break;
  909. }
  910. return i;
  911. }
  912. static void i915_gem_record_fences(struct drm_device *dev,
  913. struct drm_i915_error_state *error)
  914. {
  915. struct drm_i915_private *dev_priv = dev->dev_private;
  916. int i;
  917. /* Fences */
  918. switch (INTEL_INFO(dev)->gen) {
  919. case 7:
  920. case 6:
  921. for (i = 0; i < 16; i++)
  922. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  923. break;
  924. case 5:
  925. case 4:
  926. for (i = 0; i < 16; i++)
  927. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  928. break;
  929. case 3:
  930. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  931. for (i = 0; i < 8; i++)
  932. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  933. case 2:
  934. for (i = 0; i < 8; i++)
  935. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  936. break;
  937. default:
  938. BUG();
  939. }
  940. }
  941. static struct drm_i915_error_object *
  942. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  943. struct intel_ring_buffer *ring)
  944. {
  945. struct drm_i915_gem_object *obj;
  946. u32 seqno;
  947. if (!ring->get_seqno)
  948. return NULL;
  949. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  950. u32 acthd = I915_READ(ACTHD);
  951. if (WARN_ON(ring->id != RCS))
  952. return NULL;
  953. obj = ring->private;
  954. if (acthd >= obj->gtt_offset &&
  955. acthd < obj->gtt_offset + obj->base.size)
  956. return i915_error_object_create(dev_priv, obj);
  957. }
  958. seqno = ring->get_seqno(ring, false);
  959. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  960. if (obj->ring != ring)
  961. continue;
  962. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  963. continue;
  964. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  965. continue;
  966. /* We need to copy these to an anonymous buffer as the simplest
  967. * method to avoid being overwritten by userspace.
  968. */
  969. return i915_error_object_create(dev_priv, obj);
  970. }
  971. return NULL;
  972. }
  973. static void i915_record_ring_state(struct drm_device *dev,
  974. struct drm_i915_error_state *error,
  975. struct intel_ring_buffer *ring)
  976. {
  977. struct drm_i915_private *dev_priv = dev->dev_private;
  978. if (INTEL_INFO(dev)->gen >= 6) {
  979. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  980. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  981. error->semaphore_mboxes[ring->id][0]
  982. = I915_READ(RING_SYNC_0(ring->mmio_base));
  983. error->semaphore_mboxes[ring->id][1]
  984. = I915_READ(RING_SYNC_1(ring->mmio_base));
  985. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  986. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  987. }
  988. if (INTEL_INFO(dev)->gen >= 4) {
  989. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  990. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  991. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  992. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  993. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  994. if (ring->id == RCS)
  995. error->bbaddr = I915_READ64(BB_ADDR);
  996. } else {
  997. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  998. error->ipeir[ring->id] = I915_READ(IPEIR);
  999. error->ipehr[ring->id] = I915_READ(IPEHR);
  1000. error->instdone[ring->id] = I915_READ(INSTDONE);
  1001. }
  1002. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1003. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1004. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1005. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1006. error->head[ring->id] = I915_READ_HEAD(ring);
  1007. error->tail[ring->id] = I915_READ_TAIL(ring);
  1008. error->ctl[ring->id] = I915_READ_CTL(ring);
  1009. error->cpu_ring_head[ring->id] = ring->head;
  1010. error->cpu_ring_tail[ring->id] = ring->tail;
  1011. }
  1012. static void i915_gem_record_rings(struct drm_device *dev,
  1013. struct drm_i915_error_state *error)
  1014. {
  1015. struct drm_i915_private *dev_priv = dev->dev_private;
  1016. struct intel_ring_buffer *ring;
  1017. struct drm_i915_gem_request *request;
  1018. int i, count;
  1019. for_each_ring(ring, dev_priv, i) {
  1020. i915_record_ring_state(dev, error, ring);
  1021. error->ring[i].batchbuffer =
  1022. i915_error_first_batchbuffer(dev_priv, ring);
  1023. error->ring[i].ringbuffer =
  1024. i915_error_object_create(dev_priv, ring->obj);
  1025. count = 0;
  1026. list_for_each_entry(request, &ring->request_list, list)
  1027. count++;
  1028. error->ring[i].num_requests = count;
  1029. error->ring[i].requests =
  1030. kmalloc(count*sizeof(struct drm_i915_error_request),
  1031. GFP_ATOMIC);
  1032. if (error->ring[i].requests == NULL) {
  1033. error->ring[i].num_requests = 0;
  1034. continue;
  1035. }
  1036. count = 0;
  1037. list_for_each_entry(request, &ring->request_list, list) {
  1038. struct drm_i915_error_request *erq;
  1039. erq = &error->ring[i].requests[count++];
  1040. erq->seqno = request->seqno;
  1041. erq->jiffies = request->emitted_jiffies;
  1042. erq->tail = request->tail;
  1043. }
  1044. }
  1045. }
  1046. /**
  1047. * i915_capture_error_state - capture an error record for later analysis
  1048. * @dev: drm device
  1049. *
  1050. * Should be called when an error is detected (either a hang or an error
  1051. * interrupt) to capture error state from the time of the error. Fills
  1052. * out a structure which becomes available in debugfs for user level tools
  1053. * to pick up.
  1054. */
  1055. static void i915_capture_error_state(struct drm_device *dev)
  1056. {
  1057. struct drm_i915_private *dev_priv = dev->dev_private;
  1058. struct drm_i915_gem_object *obj;
  1059. struct drm_i915_error_state *error;
  1060. unsigned long flags;
  1061. int i, pipe;
  1062. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1063. error = dev_priv->gpu_error.first_error;
  1064. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1065. if (error)
  1066. return;
  1067. /* Account for pipe specific data like PIPE*STAT */
  1068. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1069. if (!error) {
  1070. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1071. return;
  1072. }
  1073. DRM_INFO("capturing error event; look for more information in"
  1074. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1075. dev->primary->index);
  1076. kref_init(&error->ref);
  1077. error->eir = I915_READ(EIR);
  1078. error->pgtbl_er = I915_READ(PGTBL_ER);
  1079. error->ccid = I915_READ(CCID);
  1080. if (HAS_PCH_SPLIT(dev))
  1081. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1082. else if (IS_VALLEYVIEW(dev))
  1083. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1084. else if (IS_GEN2(dev))
  1085. error->ier = I915_READ16(IER);
  1086. else
  1087. error->ier = I915_READ(IER);
  1088. if (INTEL_INFO(dev)->gen >= 6)
  1089. error->derrmr = I915_READ(DERRMR);
  1090. if (IS_VALLEYVIEW(dev))
  1091. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1092. else if (INTEL_INFO(dev)->gen >= 7)
  1093. error->forcewake = I915_READ(FORCEWAKE_MT);
  1094. else if (INTEL_INFO(dev)->gen == 6)
  1095. error->forcewake = I915_READ(FORCEWAKE);
  1096. for_each_pipe(pipe)
  1097. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1098. if (INTEL_INFO(dev)->gen >= 6) {
  1099. error->error = I915_READ(ERROR_GEN6);
  1100. error->done_reg = I915_READ(DONE_REG);
  1101. }
  1102. if (INTEL_INFO(dev)->gen == 7)
  1103. error->err_int = I915_READ(GEN7_ERR_INT);
  1104. i915_get_extra_instdone(dev, error->extra_instdone);
  1105. i915_gem_record_fences(dev, error);
  1106. i915_gem_record_rings(dev, error);
  1107. /* Record buffers on the active and pinned lists. */
  1108. error->active_bo = NULL;
  1109. error->pinned_bo = NULL;
  1110. i = 0;
  1111. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1112. i++;
  1113. error->active_bo_count = i;
  1114. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1115. if (obj->pin_count)
  1116. i++;
  1117. error->pinned_bo_count = i - error->active_bo_count;
  1118. error->active_bo = NULL;
  1119. error->pinned_bo = NULL;
  1120. if (i) {
  1121. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1122. GFP_ATOMIC);
  1123. if (error->active_bo)
  1124. error->pinned_bo =
  1125. error->active_bo + error->active_bo_count;
  1126. }
  1127. if (error->active_bo)
  1128. error->active_bo_count =
  1129. capture_active_bo(error->active_bo,
  1130. error->active_bo_count,
  1131. &dev_priv->mm.active_list);
  1132. if (error->pinned_bo)
  1133. error->pinned_bo_count =
  1134. capture_pinned_bo(error->pinned_bo,
  1135. error->pinned_bo_count,
  1136. &dev_priv->mm.bound_list);
  1137. do_gettimeofday(&error->time);
  1138. error->overlay = intel_overlay_capture_error_state(dev);
  1139. error->display = intel_display_capture_error_state(dev);
  1140. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1141. if (dev_priv->gpu_error.first_error == NULL) {
  1142. dev_priv->gpu_error.first_error = error;
  1143. error = NULL;
  1144. }
  1145. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1146. if (error)
  1147. i915_error_state_free(&error->ref);
  1148. }
  1149. void i915_destroy_error_state(struct drm_device *dev)
  1150. {
  1151. struct drm_i915_private *dev_priv = dev->dev_private;
  1152. struct drm_i915_error_state *error;
  1153. unsigned long flags;
  1154. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1155. error = dev_priv->gpu_error.first_error;
  1156. dev_priv->gpu_error.first_error = NULL;
  1157. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1158. if (error)
  1159. kref_put(&error->ref, i915_error_state_free);
  1160. }
  1161. #else
  1162. #define i915_capture_error_state(x)
  1163. #endif
  1164. static void i915_report_and_clear_eir(struct drm_device *dev)
  1165. {
  1166. struct drm_i915_private *dev_priv = dev->dev_private;
  1167. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1168. u32 eir = I915_READ(EIR);
  1169. int pipe, i;
  1170. if (!eir)
  1171. return;
  1172. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1173. i915_get_extra_instdone(dev, instdone);
  1174. if (IS_G4X(dev)) {
  1175. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1176. u32 ipeir = I915_READ(IPEIR_I965);
  1177. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1178. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1179. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1180. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1181. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1182. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1183. I915_WRITE(IPEIR_I965, ipeir);
  1184. POSTING_READ(IPEIR_I965);
  1185. }
  1186. if (eir & GM45_ERROR_PAGE_TABLE) {
  1187. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1188. pr_err("page table error\n");
  1189. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1190. I915_WRITE(PGTBL_ER, pgtbl_err);
  1191. POSTING_READ(PGTBL_ER);
  1192. }
  1193. }
  1194. if (!IS_GEN2(dev)) {
  1195. if (eir & I915_ERROR_PAGE_TABLE) {
  1196. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1197. pr_err("page table error\n");
  1198. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1199. I915_WRITE(PGTBL_ER, pgtbl_err);
  1200. POSTING_READ(PGTBL_ER);
  1201. }
  1202. }
  1203. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1204. pr_err("memory refresh error:\n");
  1205. for_each_pipe(pipe)
  1206. pr_err("pipe %c stat: 0x%08x\n",
  1207. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1208. /* pipestat has already been acked */
  1209. }
  1210. if (eir & I915_ERROR_INSTRUCTION) {
  1211. pr_err("instruction error\n");
  1212. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1213. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1214. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1215. if (INTEL_INFO(dev)->gen < 4) {
  1216. u32 ipeir = I915_READ(IPEIR);
  1217. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1218. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1219. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1220. I915_WRITE(IPEIR, ipeir);
  1221. POSTING_READ(IPEIR);
  1222. } else {
  1223. u32 ipeir = I915_READ(IPEIR_I965);
  1224. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1225. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1226. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1227. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1228. I915_WRITE(IPEIR_I965, ipeir);
  1229. POSTING_READ(IPEIR_I965);
  1230. }
  1231. }
  1232. I915_WRITE(EIR, eir);
  1233. POSTING_READ(EIR);
  1234. eir = I915_READ(EIR);
  1235. if (eir) {
  1236. /*
  1237. * some errors might have become stuck,
  1238. * mask them.
  1239. */
  1240. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1241. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1242. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1243. }
  1244. }
  1245. /**
  1246. * i915_handle_error - handle an error interrupt
  1247. * @dev: drm device
  1248. *
  1249. * Do some basic checking of regsiter state at error interrupt time and
  1250. * dump it to the syslog. Also call i915_capture_error_state() to make
  1251. * sure we get a record and make it available in debugfs. Fire a uevent
  1252. * so userspace knows something bad happened (should trigger collection
  1253. * of a ring dump etc.).
  1254. */
  1255. void i915_handle_error(struct drm_device *dev, bool wedged)
  1256. {
  1257. struct drm_i915_private *dev_priv = dev->dev_private;
  1258. struct intel_ring_buffer *ring;
  1259. int i;
  1260. i915_capture_error_state(dev);
  1261. i915_report_and_clear_eir(dev);
  1262. if (wedged) {
  1263. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1264. &dev_priv->gpu_error.reset_counter);
  1265. /*
  1266. * Wakeup waiting processes so that the reset work item
  1267. * doesn't deadlock trying to grab various locks.
  1268. */
  1269. for_each_ring(ring, dev_priv, i)
  1270. wake_up_all(&ring->irq_queue);
  1271. }
  1272. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1273. }
  1274. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1275. {
  1276. drm_i915_private_t *dev_priv = dev->dev_private;
  1277. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1278. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1279. struct drm_i915_gem_object *obj;
  1280. struct intel_unpin_work *work;
  1281. unsigned long flags;
  1282. bool stall_detected;
  1283. /* Ignore early vblank irqs */
  1284. if (intel_crtc == NULL)
  1285. return;
  1286. spin_lock_irqsave(&dev->event_lock, flags);
  1287. work = intel_crtc->unpin_work;
  1288. if (work == NULL ||
  1289. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1290. !work->enable_stall_check) {
  1291. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1292. spin_unlock_irqrestore(&dev->event_lock, flags);
  1293. return;
  1294. }
  1295. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1296. obj = work->pending_flip_obj;
  1297. if (INTEL_INFO(dev)->gen >= 4) {
  1298. int dspsurf = DSPSURF(intel_crtc->plane);
  1299. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1300. obj->gtt_offset;
  1301. } else {
  1302. int dspaddr = DSPADDR(intel_crtc->plane);
  1303. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1304. crtc->y * crtc->fb->pitches[0] +
  1305. crtc->x * crtc->fb->bits_per_pixel/8);
  1306. }
  1307. spin_unlock_irqrestore(&dev->event_lock, flags);
  1308. if (stall_detected) {
  1309. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1310. intel_prepare_page_flip(dev, intel_crtc->plane);
  1311. }
  1312. }
  1313. /* Called from drm generic code, passed 'crtc' which
  1314. * we use as a pipe index
  1315. */
  1316. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1317. {
  1318. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1319. unsigned long irqflags;
  1320. if (!i915_pipe_enabled(dev, pipe))
  1321. return -EINVAL;
  1322. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1323. if (INTEL_INFO(dev)->gen >= 4)
  1324. i915_enable_pipestat(dev_priv, pipe,
  1325. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1326. else
  1327. i915_enable_pipestat(dev_priv, pipe,
  1328. PIPE_VBLANK_INTERRUPT_ENABLE);
  1329. /* maintain vblank delivery even in deep C-states */
  1330. if (dev_priv->info->gen == 3)
  1331. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1332. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1333. return 0;
  1334. }
  1335. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1336. {
  1337. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1338. unsigned long irqflags;
  1339. if (!i915_pipe_enabled(dev, pipe))
  1340. return -EINVAL;
  1341. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1342. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1343. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1344. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1345. return 0;
  1346. }
  1347. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1348. {
  1349. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1350. unsigned long irqflags;
  1351. if (!i915_pipe_enabled(dev, pipe))
  1352. return -EINVAL;
  1353. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1354. ironlake_enable_display_irq(dev_priv,
  1355. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1356. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1357. return 0;
  1358. }
  1359. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1360. {
  1361. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1362. unsigned long irqflags;
  1363. u32 imr;
  1364. if (!i915_pipe_enabled(dev, pipe))
  1365. return -EINVAL;
  1366. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1367. imr = I915_READ(VLV_IMR);
  1368. if (pipe == 0)
  1369. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1370. else
  1371. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1372. I915_WRITE(VLV_IMR, imr);
  1373. i915_enable_pipestat(dev_priv, pipe,
  1374. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1375. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1376. return 0;
  1377. }
  1378. /* Called from drm generic code, passed 'crtc' which
  1379. * we use as a pipe index
  1380. */
  1381. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1382. {
  1383. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1384. unsigned long irqflags;
  1385. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1386. if (dev_priv->info->gen == 3)
  1387. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1388. i915_disable_pipestat(dev_priv, pipe,
  1389. PIPE_VBLANK_INTERRUPT_ENABLE |
  1390. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1391. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1392. }
  1393. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1394. {
  1395. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1396. unsigned long irqflags;
  1397. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1398. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1399. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1400. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1401. }
  1402. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1403. {
  1404. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1405. unsigned long irqflags;
  1406. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1407. ironlake_disable_display_irq(dev_priv,
  1408. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1409. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1410. }
  1411. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1412. {
  1413. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1414. unsigned long irqflags;
  1415. u32 imr;
  1416. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1417. i915_disable_pipestat(dev_priv, pipe,
  1418. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1419. imr = I915_READ(VLV_IMR);
  1420. if (pipe == 0)
  1421. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1422. else
  1423. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1424. I915_WRITE(VLV_IMR, imr);
  1425. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1426. }
  1427. static u32
  1428. ring_last_seqno(struct intel_ring_buffer *ring)
  1429. {
  1430. return list_entry(ring->request_list.prev,
  1431. struct drm_i915_gem_request, list)->seqno;
  1432. }
  1433. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1434. {
  1435. if (list_empty(&ring->request_list) ||
  1436. i915_seqno_passed(ring->get_seqno(ring, false),
  1437. ring_last_seqno(ring))) {
  1438. /* Issue a wake-up to catch stuck h/w. */
  1439. if (waitqueue_active(&ring->irq_queue)) {
  1440. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1441. ring->name);
  1442. wake_up_all(&ring->irq_queue);
  1443. *err = true;
  1444. }
  1445. return true;
  1446. }
  1447. return false;
  1448. }
  1449. static bool kick_ring(struct intel_ring_buffer *ring)
  1450. {
  1451. struct drm_device *dev = ring->dev;
  1452. struct drm_i915_private *dev_priv = dev->dev_private;
  1453. u32 tmp = I915_READ_CTL(ring);
  1454. if (tmp & RING_WAIT) {
  1455. DRM_ERROR("Kicking stuck wait on %s\n",
  1456. ring->name);
  1457. I915_WRITE_CTL(ring, tmp);
  1458. return true;
  1459. }
  1460. return false;
  1461. }
  1462. static bool i915_hangcheck_hung(struct drm_device *dev)
  1463. {
  1464. drm_i915_private_t *dev_priv = dev->dev_private;
  1465. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1466. bool hung = true;
  1467. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1468. i915_handle_error(dev, true);
  1469. if (!IS_GEN2(dev)) {
  1470. struct intel_ring_buffer *ring;
  1471. int i;
  1472. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1473. * If so we can simply poke the RB_WAIT bit
  1474. * and break the hang. This should work on
  1475. * all but the second generation chipsets.
  1476. */
  1477. for_each_ring(ring, dev_priv, i)
  1478. hung &= !kick_ring(ring);
  1479. }
  1480. return hung;
  1481. }
  1482. return false;
  1483. }
  1484. /**
  1485. * This is called when the chip hasn't reported back with completed
  1486. * batchbuffers in a long time. The first time this is called we simply record
  1487. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1488. * again, we assume the chip is wedged and try to fix it.
  1489. */
  1490. void i915_hangcheck_elapsed(unsigned long data)
  1491. {
  1492. struct drm_device *dev = (struct drm_device *)data;
  1493. drm_i915_private_t *dev_priv = dev->dev_private;
  1494. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1495. struct intel_ring_buffer *ring;
  1496. bool err = false, idle;
  1497. int i;
  1498. if (!i915_enable_hangcheck)
  1499. return;
  1500. memset(acthd, 0, sizeof(acthd));
  1501. idle = true;
  1502. for_each_ring(ring, dev_priv, i) {
  1503. idle &= i915_hangcheck_ring_idle(ring, &err);
  1504. acthd[i] = intel_ring_get_active_head(ring);
  1505. }
  1506. /* If all work is done then ACTHD clearly hasn't advanced. */
  1507. if (idle) {
  1508. if (err) {
  1509. if (i915_hangcheck_hung(dev))
  1510. return;
  1511. goto repeat;
  1512. }
  1513. dev_priv->gpu_error.hangcheck_count = 0;
  1514. return;
  1515. }
  1516. i915_get_extra_instdone(dev, instdone);
  1517. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1518. sizeof(acthd)) == 0 &&
  1519. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1520. sizeof(instdone)) == 0) {
  1521. if (i915_hangcheck_hung(dev))
  1522. return;
  1523. } else {
  1524. dev_priv->gpu_error.hangcheck_count = 0;
  1525. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1526. sizeof(acthd));
  1527. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1528. sizeof(instdone));
  1529. }
  1530. repeat:
  1531. /* Reset timer case chip hangs without another request being added */
  1532. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1533. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1534. }
  1535. /* drm_dma.h hooks
  1536. */
  1537. static void ironlake_irq_preinstall(struct drm_device *dev)
  1538. {
  1539. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1540. atomic_set(&dev_priv->irq_received, 0);
  1541. I915_WRITE(HWSTAM, 0xeffe);
  1542. /* XXX hotplug from PCH */
  1543. I915_WRITE(DEIMR, 0xffffffff);
  1544. I915_WRITE(DEIER, 0x0);
  1545. POSTING_READ(DEIER);
  1546. /* and GT */
  1547. I915_WRITE(GTIMR, 0xffffffff);
  1548. I915_WRITE(GTIER, 0x0);
  1549. POSTING_READ(GTIER);
  1550. /* south display irq */
  1551. I915_WRITE(SDEIMR, 0xffffffff);
  1552. I915_WRITE(SDEIER, 0x0);
  1553. POSTING_READ(SDEIER);
  1554. }
  1555. static void valleyview_irq_preinstall(struct drm_device *dev)
  1556. {
  1557. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1558. int pipe;
  1559. atomic_set(&dev_priv->irq_received, 0);
  1560. /* VLV magic */
  1561. I915_WRITE(VLV_IMR, 0);
  1562. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1563. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1564. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1565. /* and GT */
  1566. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1567. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1568. I915_WRITE(GTIMR, 0xffffffff);
  1569. I915_WRITE(GTIER, 0x0);
  1570. POSTING_READ(GTIER);
  1571. I915_WRITE(DPINVGTT, 0xff);
  1572. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1573. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1574. for_each_pipe(pipe)
  1575. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1576. I915_WRITE(VLV_IIR, 0xffffffff);
  1577. I915_WRITE(VLV_IMR, 0xffffffff);
  1578. I915_WRITE(VLV_IER, 0x0);
  1579. POSTING_READ(VLV_IER);
  1580. }
  1581. /*
  1582. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1583. * duration to 2ms (which is the minimum in the Display Port spec)
  1584. *
  1585. * This register is the same on all known PCH chips.
  1586. */
  1587. static void ibx_enable_hotplug(struct drm_device *dev)
  1588. {
  1589. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1590. u32 hotplug;
  1591. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1592. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1593. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1594. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1595. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1596. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1597. }
  1598. static void ibx_irq_postinstall(struct drm_device *dev)
  1599. {
  1600. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1601. u32 mask;
  1602. if (HAS_PCH_IBX(dev))
  1603. mask = SDE_HOTPLUG_MASK |
  1604. SDE_GMBUS |
  1605. SDE_AUX_MASK;
  1606. else
  1607. mask = SDE_HOTPLUG_MASK_CPT |
  1608. SDE_GMBUS_CPT |
  1609. SDE_AUX_MASK_CPT;
  1610. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1611. I915_WRITE(SDEIMR, ~mask);
  1612. I915_WRITE(SDEIER, mask);
  1613. POSTING_READ(SDEIER);
  1614. ibx_enable_hotplug(dev);
  1615. }
  1616. static int ironlake_irq_postinstall(struct drm_device *dev)
  1617. {
  1618. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1619. /* enable kind of interrupts always enabled */
  1620. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1621. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1622. DE_AUX_CHANNEL_A;
  1623. u32 render_irqs;
  1624. dev_priv->irq_mask = ~display_mask;
  1625. /* should always can generate irq */
  1626. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1627. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1628. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1629. POSTING_READ(DEIER);
  1630. dev_priv->gt_irq_mask = ~0;
  1631. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1632. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1633. if (IS_GEN6(dev))
  1634. render_irqs =
  1635. GT_USER_INTERRUPT |
  1636. GEN6_BSD_USER_INTERRUPT |
  1637. GEN6_BLITTER_USER_INTERRUPT;
  1638. else
  1639. render_irqs =
  1640. GT_USER_INTERRUPT |
  1641. GT_PIPE_NOTIFY |
  1642. GT_BSD_USER_INTERRUPT;
  1643. I915_WRITE(GTIER, render_irqs);
  1644. POSTING_READ(GTIER);
  1645. ibx_irq_postinstall(dev);
  1646. if (IS_IRONLAKE_M(dev)) {
  1647. /* Clear & enable PCU event interrupts */
  1648. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1649. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1650. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1651. }
  1652. return 0;
  1653. }
  1654. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1655. {
  1656. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1657. /* enable kind of interrupts always enabled */
  1658. u32 display_mask =
  1659. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1660. DE_PLANEC_FLIP_DONE_IVB |
  1661. DE_PLANEB_FLIP_DONE_IVB |
  1662. DE_PLANEA_FLIP_DONE_IVB |
  1663. DE_AUX_CHANNEL_A_IVB;
  1664. u32 render_irqs;
  1665. dev_priv->irq_mask = ~display_mask;
  1666. /* should always can generate irq */
  1667. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1668. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1669. I915_WRITE(DEIER,
  1670. display_mask |
  1671. DE_PIPEC_VBLANK_IVB |
  1672. DE_PIPEB_VBLANK_IVB |
  1673. DE_PIPEA_VBLANK_IVB);
  1674. POSTING_READ(DEIER);
  1675. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1676. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1677. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1678. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1679. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1680. I915_WRITE(GTIER, render_irqs);
  1681. POSTING_READ(GTIER);
  1682. ibx_irq_postinstall(dev);
  1683. return 0;
  1684. }
  1685. static int valleyview_irq_postinstall(struct drm_device *dev)
  1686. {
  1687. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1688. u32 enable_mask;
  1689. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1690. u32 render_irqs;
  1691. u16 msid;
  1692. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1693. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1694. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1695. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1696. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1697. /*
  1698. *Leave vblank interrupts masked initially. enable/disable will
  1699. * toggle them based on usage.
  1700. */
  1701. dev_priv->irq_mask = (~enable_mask) |
  1702. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1703. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1704. /* Hack for broken MSIs on VLV */
  1705. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1706. pci_read_config_word(dev->pdev, 0x98, &msid);
  1707. msid &= 0xff; /* mask out delivery bits */
  1708. msid |= (1<<14);
  1709. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1710. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1711. POSTING_READ(PORT_HOTPLUG_EN);
  1712. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1713. I915_WRITE(VLV_IER, enable_mask);
  1714. I915_WRITE(VLV_IIR, 0xffffffff);
  1715. I915_WRITE(PIPESTAT(0), 0xffff);
  1716. I915_WRITE(PIPESTAT(1), 0xffff);
  1717. POSTING_READ(VLV_IER);
  1718. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1719. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1720. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1721. I915_WRITE(VLV_IIR, 0xffffffff);
  1722. I915_WRITE(VLV_IIR, 0xffffffff);
  1723. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1724. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1725. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1726. GEN6_BLITTER_USER_INTERRUPT;
  1727. I915_WRITE(GTIER, render_irqs);
  1728. POSTING_READ(GTIER);
  1729. /* ack & enable invalid PTE error interrupts */
  1730. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1731. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1732. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1733. #endif
  1734. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1735. return 0;
  1736. }
  1737. static void valleyview_hpd_irq_setup(struct drm_device *dev)
  1738. {
  1739. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1740. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1741. /* Note HDMI and DP share bits */
  1742. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1743. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1744. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1745. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1746. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1747. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1748. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1749. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1750. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1751. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1752. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1753. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1754. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1755. }
  1756. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1757. }
  1758. static void valleyview_irq_uninstall(struct drm_device *dev)
  1759. {
  1760. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1761. int pipe;
  1762. if (!dev_priv)
  1763. return;
  1764. for_each_pipe(pipe)
  1765. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1766. I915_WRITE(HWSTAM, 0xffffffff);
  1767. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1768. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1769. for_each_pipe(pipe)
  1770. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1771. I915_WRITE(VLV_IIR, 0xffffffff);
  1772. I915_WRITE(VLV_IMR, 0xffffffff);
  1773. I915_WRITE(VLV_IER, 0x0);
  1774. POSTING_READ(VLV_IER);
  1775. }
  1776. static void ironlake_irq_uninstall(struct drm_device *dev)
  1777. {
  1778. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1779. if (!dev_priv)
  1780. return;
  1781. I915_WRITE(HWSTAM, 0xffffffff);
  1782. I915_WRITE(DEIMR, 0xffffffff);
  1783. I915_WRITE(DEIER, 0x0);
  1784. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1785. I915_WRITE(GTIMR, 0xffffffff);
  1786. I915_WRITE(GTIER, 0x0);
  1787. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1788. I915_WRITE(SDEIMR, 0xffffffff);
  1789. I915_WRITE(SDEIER, 0x0);
  1790. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1791. }
  1792. static void i8xx_irq_preinstall(struct drm_device * dev)
  1793. {
  1794. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1795. int pipe;
  1796. atomic_set(&dev_priv->irq_received, 0);
  1797. for_each_pipe(pipe)
  1798. I915_WRITE(PIPESTAT(pipe), 0);
  1799. I915_WRITE16(IMR, 0xffff);
  1800. I915_WRITE16(IER, 0x0);
  1801. POSTING_READ16(IER);
  1802. }
  1803. static int i8xx_irq_postinstall(struct drm_device *dev)
  1804. {
  1805. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1806. I915_WRITE16(EMR,
  1807. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1808. /* Unmask the interrupts that we always want on. */
  1809. dev_priv->irq_mask =
  1810. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1811. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1812. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1813. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1814. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1815. I915_WRITE16(IMR, dev_priv->irq_mask);
  1816. I915_WRITE16(IER,
  1817. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1818. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1819. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1820. I915_USER_INTERRUPT);
  1821. POSTING_READ16(IER);
  1822. return 0;
  1823. }
  1824. /*
  1825. * Returns true when a page flip has completed.
  1826. */
  1827. static bool i8xx_handle_vblank(struct drm_device *dev,
  1828. int pipe, u16 iir)
  1829. {
  1830. drm_i915_private_t *dev_priv = dev->dev_private;
  1831. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  1832. if (!drm_handle_vblank(dev, pipe))
  1833. return false;
  1834. if ((iir & flip_pending) == 0)
  1835. return false;
  1836. intel_prepare_page_flip(dev, pipe);
  1837. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  1838. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  1839. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  1840. * the flip is completed (no longer pending). Since this doesn't raise
  1841. * an interrupt per se, we watch for the change at vblank.
  1842. */
  1843. if (I915_READ16(ISR) & flip_pending)
  1844. return false;
  1845. intel_finish_page_flip(dev, pipe);
  1846. return true;
  1847. }
  1848. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  1849. {
  1850. struct drm_device *dev = (struct drm_device *) arg;
  1851. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1852. u16 iir, new_iir;
  1853. u32 pipe_stats[2];
  1854. unsigned long irqflags;
  1855. int irq_received;
  1856. int pipe;
  1857. u16 flip_mask =
  1858. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1859. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1860. atomic_inc(&dev_priv->irq_received);
  1861. iir = I915_READ16(IIR);
  1862. if (iir == 0)
  1863. return IRQ_NONE;
  1864. while (iir & ~flip_mask) {
  1865. /* Can't rely on pipestat interrupt bit in iir as it might
  1866. * have been cleared after the pipestat interrupt was received.
  1867. * It doesn't set the bit in iir again, but it still produces
  1868. * interrupts (for non-MSI).
  1869. */
  1870. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1871. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1872. i915_handle_error(dev, false);
  1873. for_each_pipe(pipe) {
  1874. int reg = PIPESTAT(pipe);
  1875. pipe_stats[pipe] = I915_READ(reg);
  1876. /*
  1877. * Clear the PIPE*STAT regs before the IIR
  1878. */
  1879. if (pipe_stats[pipe] & 0x8000ffff) {
  1880. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1881. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1882. pipe_name(pipe));
  1883. I915_WRITE(reg, pipe_stats[pipe]);
  1884. irq_received = 1;
  1885. }
  1886. }
  1887. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1888. I915_WRITE16(IIR, iir & ~flip_mask);
  1889. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1890. i915_update_dri1_breadcrumb(dev);
  1891. if (iir & I915_USER_INTERRUPT)
  1892. notify_ring(dev, &dev_priv->ring[RCS]);
  1893. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1894. i8xx_handle_vblank(dev, 0, iir))
  1895. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  1896. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1897. i8xx_handle_vblank(dev, 1, iir))
  1898. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  1899. iir = new_iir;
  1900. }
  1901. return IRQ_HANDLED;
  1902. }
  1903. static void i8xx_irq_uninstall(struct drm_device * dev)
  1904. {
  1905. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1906. int pipe;
  1907. for_each_pipe(pipe) {
  1908. /* Clear enable bits; then clear status bits */
  1909. I915_WRITE(PIPESTAT(pipe), 0);
  1910. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1911. }
  1912. I915_WRITE16(IMR, 0xffff);
  1913. I915_WRITE16(IER, 0x0);
  1914. I915_WRITE16(IIR, I915_READ16(IIR));
  1915. }
  1916. static void i915_irq_preinstall(struct drm_device * dev)
  1917. {
  1918. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1919. int pipe;
  1920. atomic_set(&dev_priv->irq_received, 0);
  1921. if (I915_HAS_HOTPLUG(dev)) {
  1922. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1923. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1924. }
  1925. I915_WRITE16(HWSTAM, 0xeffe);
  1926. for_each_pipe(pipe)
  1927. I915_WRITE(PIPESTAT(pipe), 0);
  1928. I915_WRITE(IMR, 0xffffffff);
  1929. I915_WRITE(IER, 0x0);
  1930. POSTING_READ(IER);
  1931. }
  1932. static int i915_irq_postinstall(struct drm_device *dev)
  1933. {
  1934. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1935. u32 enable_mask;
  1936. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1937. /* Unmask the interrupts that we always want on. */
  1938. dev_priv->irq_mask =
  1939. ~(I915_ASLE_INTERRUPT |
  1940. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1941. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1942. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1943. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1944. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1945. enable_mask =
  1946. I915_ASLE_INTERRUPT |
  1947. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1948. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1949. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1950. I915_USER_INTERRUPT;
  1951. if (I915_HAS_HOTPLUG(dev)) {
  1952. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1953. POSTING_READ(PORT_HOTPLUG_EN);
  1954. /* Enable in IER... */
  1955. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1956. /* and unmask in IMR */
  1957. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1958. }
  1959. I915_WRITE(IMR, dev_priv->irq_mask);
  1960. I915_WRITE(IER, enable_mask);
  1961. POSTING_READ(IER);
  1962. intel_opregion_enable_asle(dev);
  1963. return 0;
  1964. }
  1965. static void i915_hpd_irq_setup(struct drm_device *dev)
  1966. {
  1967. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1968. u32 hotplug_en;
  1969. if (I915_HAS_HOTPLUG(dev)) {
  1970. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1971. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1972. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1973. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1974. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1975. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1976. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1977. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1978. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1979. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1980. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1981. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1982. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1983. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1984. }
  1985. /* Ignore TV since it's buggy */
  1986. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1987. }
  1988. }
  1989. /*
  1990. * Returns true when a page flip has completed.
  1991. */
  1992. static bool i915_handle_vblank(struct drm_device *dev,
  1993. int plane, int pipe, u32 iir)
  1994. {
  1995. drm_i915_private_t *dev_priv = dev->dev_private;
  1996. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  1997. if (!drm_handle_vblank(dev, pipe))
  1998. return false;
  1999. if ((iir & flip_pending) == 0)
  2000. return false;
  2001. intel_prepare_page_flip(dev, plane);
  2002. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2003. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2004. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2005. * the flip is completed (no longer pending). Since this doesn't raise
  2006. * an interrupt per se, we watch for the change at vblank.
  2007. */
  2008. if (I915_READ(ISR) & flip_pending)
  2009. return false;
  2010. intel_finish_page_flip(dev, pipe);
  2011. return true;
  2012. }
  2013. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2014. {
  2015. struct drm_device *dev = (struct drm_device *) arg;
  2016. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2017. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2018. unsigned long irqflags;
  2019. u32 flip_mask =
  2020. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2021. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2022. int pipe, ret = IRQ_NONE;
  2023. atomic_inc(&dev_priv->irq_received);
  2024. iir = I915_READ(IIR);
  2025. do {
  2026. bool irq_received = (iir & ~flip_mask) != 0;
  2027. bool blc_event = false;
  2028. /* Can't rely on pipestat interrupt bit in iir as it might
  2029. * have been cleared after the pipestat interrupt was received.
  2030. * It doesn't set the bit in iir again, but it still produces
  2031. * interrupts (for non-MSI).
  2032. */
  2033. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2034. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2035. i915_handle_error(dev, false);
  2036. for_each_pipe(pipe) {
  2037. int reg = PIPESTAT(pipe);
  2038. pipe_stats[pipe] = I915_READ(reg);
  2039. /* Clear the PIPE*STAT regs before the IIR */
  2040. if (pipe_stats[pipe] & 0x8000ffff) {
  2041. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2042. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2043. pipe_name(pipe));
  2044. I915_WRITE(reg, pipe_stats[pipe]);
  2045. irq_received = true;
  2046. }
  2047. }
  2048. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2049. if (!irq_received)
  2050. break;
  2051. /* Consume port. Then clear IIR or we'll miss events */
  2052. if ((I915_HAS_HOTPLUG(dev)) &&
  2053. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2054. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2055. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2056. hotplug_status);
  2057. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2058. queue_work(dev_priv->wq,
  2059. &dev_priv->hotplug_work);
  2060. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2061. POSTING_READ(PORT_HOTPLUG_STAT);
  2062. }
  2063. I915_WRITE(IIR, iir & ~flip_mask);
  2064. new_iir = I915_READ(IIR); /* Flush posted writes */
  2065. if (iir & I915_USER_INTERRUPT)
  2066. notify_ring(dev, &dev_priv->ring[RCS]);
  2067. for_each_pipe(pipe) {
  2068. int plane = pipe;
  2069. if (IS_MOBILE(dev))
  2070. plane = !plane;
  2071. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2072. i915_handle_vblank(dev, plane, pipe, iir))
  2073. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2074. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2075. blc_event = true;
  2076. }
  2077. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2078. intel_opregion_asle_intr(dev);
  2079. /* With MSI, interrupts are only generated when iir
  2080. * transitions from zero to nonzero. If another bit got
  2081. * set while we were handling the existing iir bits, then
  2082. * we would never get another interrupt.
  2083. *
  2084. * This is fine on non-MSI as well, as if we hit this path
  2085. * we avoid exiting the interrupt handler only to generate
  2086. * another one.
  2087. *
  2088. * Note that for MSI this could cause a stray interrupt report
  2089. * if an interrupt landed in the time between writing IIR and
  2090. * the posting read. This should be rare enough to never
  2091. * trigger the 99% of 100,000 interrupts test for disabling
  2092. * stray interrupts.
  2093. */
  2094. ret = IRQ_HANDLED;
  2095. iir = new_iir;
  2096. } while (iir & ~flip_mask);
  2097. i915_update_dri1_breadcrumb(dev);
  2098. return ret;
  2099. }
  2100. static void i915_irq_uninstall(struct drm_device * dev)
  2101. {
  2102. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2103. int pipe;
  2104. if (I915_HAS_HOTPLUG(dev)) {
  2105. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2106. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2107. }
  2108. I915_WRITE16(HWSTAM, 0xffff);
  2109. for_each_pipe(pipe) {
  2110. /* Clear enable bits; then clear status bits */
  2111. I915_WRITE(PIPESTAT(pipe), 0);
  2112. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2113. }
  2114. I915_WRITE(IMR, 0xffffffff);
  2115. I915_WRITE(IER, 0x0);
  2116. I915_WRITE(IIR, I915_READ(IIR));
  2117. }
  2118. static void i965_irq_preinstall(struct drm_device * dev)
  2119. {
  2120. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2121. int pipe;
  2122. atomic_set(&dev_priv->irq_received, 0);
  2123. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2124. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2125. I915_WRITE(HWSTAM, 0xeffe);
  2126. for_each_pipe(pipe)
  2127. I915_WRITE(PIPESTAT(pipe), 0);
  2128. I915_WRITE(IMR, 0xffffffff);
  2129. I915_WRITE(IER, 0x0);
  2130. POSTING_READ(IER);
  2131. }
  2132. static int i965_irq_postinstall(struct drm_device *dev)
  2133. {
  2134. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2135. u32 enable_mask;
  2136. u32 error_mask;
  2137. /* Unmask the interrupts that we always want on. */
  2138. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2139. I915_DISPLAY_PORT_INTERRUPT |
  2140. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2141. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2142. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2143. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2144. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2145. enable_mask = ~dev_priv->irq_mask;
  2146. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2147. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2148. enable_mask |= I915_USER_INTERRUPT;
  2149. if (IS_G4X(dev))
  2150. enable_mask |= I915_BSD_USER_INTERRUPT;
  2151. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2152. /*
  2153. * Enable some error detection, note the instruction error mask
  2154. * bit is reserved, so we leave it masked.
  2155. */
  2156. if (IS_G4X(dev)) {
  2157. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2158. GM45_ERROR_MEM_PRIV |
  2159. GM45_ERROR_CP_PRIV |
  2160. I915_ERROR_MEMORY_REFRESH);
  2161. } else {
  2162. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2163. I915_ERROR_MEMORY_REFRESH);
  2164. }
  2165. I915_WRITE(EMR, error_mask);
  2166. I915_WRITE(IMR, dev_priv->irq_mask);
  2167. I915_WRITE(IER, enable_mask);
  2168. POSTING_READ(IER);
  2169. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2170. POSTING_READ(PORT_HOTPLUG_EN);
  2171. intel_opregion_enable_asle(dev);
  2172. return 0;
  2173. }
  2174. static void i965_hpd_irq_setup(struct drm_device *dev)
  2175. {
  2176. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2177. u32 hotplug_en;
  2178. /* Note HDMI and DP share hotplug bits */
  2179. hotplug_en = 0;
  2180. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  2181. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  2182. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  2183. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  2184. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  2185. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  2186. if (IS_G4X(dev)) {
  2187. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2188. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2189. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2190. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2191. } else {
  2192. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2193. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2194. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2195. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2196. }
  2197. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2198. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2199. /* Programming the CRT detection parameters tends
  2200. to generate a spurious hotplug event about three
  2201. seconds later. So just do it once.
  2202. */
  2203. if (IS_G4X(dev))
  2204. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2205. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2206. }
  2207. /* Ignore TV since it's buggy */
  2208. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2209. }
  2210. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2211. {
  2212. struct drm_device *dev = (struct drm_device *) arg;
  2213. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2214. u32 iir, new_iir;
  2215. u32 pipe_stats[I915_MAX_PIPES];
  2216. unsigned long irqflags;
  2217. int irq_received;
  2218. int ret = IRQ_NONE, pipe;
  2219. u32 flip_mask =
  2220. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2221. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2222. atomic_inc(&dev_priv->irq_received);
  2223. iir = I915_READ(IIR);
  2224. for (;;) {
  2225. bool blc_event = false;
  2226. irq_received = (iir & ~flip_mask) != 0;
  2227. /* Can't rely on pipestat interrupt bit in iir as it might
  2228. * have been cleared after the pipestat interrupt was received.
  2229. * It doesn't set the bit in iir again, but it still produces
  2230. * interrupts (for non-MSI).
  2231. */
  2232. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2233. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2234. i915_handle_error(dev, false);
  2235. for_each_pipe(pipe) {
  2236. int reg = PIPESTAT(pipe);
  2237. pipe_stats[pipe] = I915_READ(reg);
  2238. /*
  2239. * Clear the PIPE*STAT regs before the IIR
  2240. */
  2241. if (pipe_stats[pipe] & 0x8000ffff) {
  2242. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2243. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2244. pipe_name(pipe));
  2245. I915_WRITE(reg, pipe_stats[pipe]);
  2246. irq_received = 1;
  2247. }
  2248. }
  2249. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2250. if (!irq_received)
  2251. break;
  2252. ret = IRQ_HANDLED;
  2253. /* Consume port. Then clear IIR or we'll miss events */
  2254. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2255. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2256. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2257. hotplug_status);
  2258. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2259. queue_work(dev_priv->wq,
  2260. &dev_priv->hotplug_work);
  2261. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2262. I915_READ(PORT_HOTPLUG_STAT);
  2263. }
  2264. I915_WRITE(IIR, iir & ~flip_mask);
  2265. new_iir = I915_READ(IIR); /* Flush posted writes */
  2266. if (iir & I915_USER_INTERRUPT)
  2267. notify_ring(dev, &dev_priv->ring[RCS]);
  2268. if (iir & I915_BSD_USER_INTERRUPT)
  2269. notify_ring(dev, &dev_priv->ring[VCS]);
  2270. for_each_pipe(pipe) {
  2271. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2272. i915_handle_vblank(dev, pipe, pipe, iir))
  2273. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2274. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2275. blc_event = true;
  2276. }
  2277. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2278. intel_opregion_asle_intr(dev);
  2279. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2280. gmbus_irq_handler(dev);
  2281. /* With MSI, interrupts are only generated when iir
  2282. * transitions from zero to nonzero. If another bit got
  2283. * set while we were handling the existing iir bits, then
  2284. * we would never get another interrupt.
  2285. *
  2286. * This is fine on non-MSI as well, as if we hit this path
  2287. * we avoid exiting the interrupt handler only to generate
  2288. * another one.
  2289. *
  2290. * Note that for MSI this could cause a stray interrupt report
  2291. * if an interrupt landed in the time between writing IIR and
  2292. * the posting read. This should be rare enough to never
  2293. * trigger the 99% of 100,000 interrupts test for disabling
  2294. * stray interrupts.
  2295. */
  2296. iir = new_iir;
  2297. }
  2298. i915_update_dri1_breadcrumb(dev);
  2299. return ret;
  2300. }
  2301. static void i965_irq_uninstall(struct drm_device * dev)
  2302. {
  2303. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2304. int pipe;
  2305. if (!dev_priv)
  2306. return;
  2307. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2308. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2309. I915_WRITE(HWSTAM, 0xffffffff);
  2310. for_each_pipe(pipe)
  2311. I915_WRITE(PIPESTAT(pipe), 0);
  2312. I915_WRITE(IMR, 0xffffffff);
  2313. I915_WRITE(IER, 0x0);
  2314. for_each_pipe(pipe)
  2315. I915_WRITE(PIPESTAT(pipe),
  2316. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2317. I915_WRITE(IIR, I915_READ(IIR));
  2318. }
  2319. void intel_irq_init(struct drm_device *dev)
  2320. {
  2321. struct drm_i915_private *dev_priv = dev->dev_private;
  2322. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2323. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2324. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2325. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2326. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2327. i915_hangcheck_elapsed,
  2328. (unsigned long) dev);
  2329. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2330. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2331. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2332. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2333. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2334. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2335. }
  2336. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2337. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2338. else
  2339. dev->driver->get_vblank_timestamp = NULL;
  2340. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2341. if (IS_VALLEYVIEW(dev)) {
  2342. dev->driver->irq_handler = valleyview_irq_handler;
  2343. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2344. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2345. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2346. dev->driver->enable_vblank = valleyview_enable_vblank;
  2347. dev->driver->disable_vblank = valleyview_disable_vblank;
  2348. dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
  2349. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2350. /* Share pre & uninstall handlers with ILK/SNB */
  2351. dev->driver->irq_handler = ivybridge_irq_handler;
  2352. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2353. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2354. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2355. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2356. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2357. } else if (HAS_PCH_SPLIT(dev)) {
  2358. dev->driver->irq_handler = ironlake_irq_handler;
  2359. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2360. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2361. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2362. dev->driver->enable_vblank = ironlake_enable_vblank;
  2363. dev->driver->disable_vblank = ironlake_disable_vblank;
  2364. } else {
  2365. if (INTEL_INFO(dev)->gen == 2) {
  2366. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2367. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2368. dev->driver->irq_handler = i8xx_irq_handler;
  2369. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2370. } else if (INTEL_INFO(dev)->gen == 3) {
  2371. dev->driver->irq_preinstall = i915_irq_preinstall;
  2372. dev->driver->irq_postinstall = i915_irq_postinstall;
  2373. dev->driver->irq_uninstall = i915_irq_uninstall;
  2374. dev->driver->irq_handler = i915_irq_handler;
  2375. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2376. } else {
  2377. dev->driver->irq_preinstall = i965_irq_preinstall;
  2378. dev->driver->irq_postinstall = i965_irq_postinstall;
  2379. dev->driver->irq_uninstall = i965_irq_uninstall;
  2380. dev->driver->irq_handler = i965_irq_handler;
  2381. dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
  2382. }
  2383. dev->driver->enable_vblank = i915_enable_vblank;
  2384. dev->driver->disable_vblank = i915_disable_vblank;
  2385. }
  2386. }
  2387. void intel_hpd_init(struct drm_device *dev)
  2388. {
  2389. struct drm_i915_private *dev_priv = dev->dev_private;
  2390. if (dev_priv->display.hpd_irq_setup)
  2391. dev_priv->display.hpd_irq_setup(dev);
  2392. }