davinci-mcasp.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/of_device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include "davinci-pcm.h"
  33. #include "davinci-mcasp.h"
  34. /*
  35. * McASP register definitions
  36. */
  37. #define DAVINCI_MCASP_PID_REG 0x00
  38. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  39. #define DAVINCI_MCASP_PFUNC_REG 0x10
  40. #define DAVINCI_MCASP_PDIR_REG 0x14
  41. #define DAVINCI_MCASP_PDOUT_REG 0x18
  42. #define DAVINCI_MCASP_PDSET_REG 0x1c
  43. #define DAVINCI_MCASP_PDCLR_REG 0x20
  44. #define DAVINCI_MCASP_TLGC_REG 0x30
  45. #define DAVINCI_MCASP_TLMR_REG 0x34
  46. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  47. #define DAVINCI_MCASP_AMUTE_REG 0x48
  48. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  49. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  50. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  51. #define DAVINCI_MCASP_RXMASK_REG 0x64
  52. #define DAVINCI_MCASP_RXFMT_REG 0x68
  53. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  54. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  55. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  56. #define DAVINCI_MCASP_RXTDM_REG 0x78
  57. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  58. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  59. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  60. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  61. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  62. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  63. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  64. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  65. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  66. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  67. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  68. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  69. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  70. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  71. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  72. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  73. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  74. /* Left(even TDM Slot) Channel Status Register File */
  75. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  76. /* Right(odd TDM slot) Channel Status Register File */
  77. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  78. /* Left(even TDM slot) User Data Register File */
  79. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  80. /* Right(odd TDM Slot) User Data Register File */
  81. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  82. /* Serializer n Control Register */
  83. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  84. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  85. (n << 2))
  86. /* Transmit Buffer for Serializer n */
  87. #define DAVINCI_MCASP_TXBUF_REG 0x200
  88. /* Receive Buffer for Serializer n */
  89. #define DAVINCI_MCASP_RXBUF_REG 0x280
  90. /* McASP FIFO Registers */
  91. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  92. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  93. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  94. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  95. #define MCASP_VER3_WFIFOCTL (0x1000)
  96. #define MCASP_VER3_WFIFOSTS (0x1004)
  97. #define MCASP_VER3_RFIFOCTL (0x1008)
  98. #define MCASP_VER3_RFIFOSTS (0x100C)
  99. /*
  100. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  101. * Register Bits
  102. */
  103. #define MCASP_FREE BIT(0)
  104. #define MCASP_SOFT BIT(1)
  105. /*
  106. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  107. */
  108. #define AXR(n) (1<<n)
  109. #define PFUNC_AMUTE BIT(25)
  110. #define ACLKX BIT(26)
  111. #define AHCLKX BIT(27)
  112. #define AFSX BIT(28)
  113. #define ACLKR BIT(29)
  114. #define AHCLKR BIT(30)
  115. #define AFSR BIT(31)
  116. /*
  117. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  118. */
  119. #define AXR(n) (1<<n)
  120. #define PDIR_AMUTE BIT(25)
  121. #define ACLKX BIT(26)
  122. #define AHCLKX BIT(27)
  123. #define AFSX BIT(28)
  124. #define ACLKR BIT(29)
  125. #define AHCLKR BIT(30)
  126. #define AFSR BIT(31)
  127. /*
  128. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  129. */
  130. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  131. #define VA BIT(2)
  132. #define VB BIT(3)
  133. /*
  134. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  135. */
  136. #define TXROT(val) (val)
  137. #define TXSEL BIT(3)
  138. #define TXSSZ(val) (val<<4)
  139. #define TXPBIT(val) (val<<8)
  140. #define TXPAD(val) (val<<13)
  141. #define TXORD BIT(15)
  142. #define FSXDLY(val) (val<<16)
  143. /*
  144. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  145. */
  146. #define RXROT(val) (val)
  147. #define RXSEL BIT(3)
  148. #define RXSSZ(val) (val<<4)
  149. #define RXPBIT(val) (val<<8)
  150. #define RXPAD(val) (val<<13)
  151. #define RXORD BIT(15)
  152. #define FSRDLY(val) (val<<16)
  153. /*
  154. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  155. */
  156. #define FSXPOL BIT(0)
  157. #define AFSXE BIT(1)
  158. #define FSXDUR BIT(4)
  159. #define FSXMOD(val) (val<<7)
  160. /*
  161. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  162. */
  163. #define FSRPOL BIT(0)
  164. #define AFSRE BIT(1)
  165. #define FSRDUR BIT(4)
  166. #define FSRMOD(val) (val<<7)
  167. /*
  168. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  169. */
  170. #define ACLKXDIV(val) (val)
  171. #define ACLKXE BIT(5)
  172. #define TX_ASYNC BIT(6)
  173. #define ACLKXPOL BIT(7)
  174. #define ACLKXDIV_MASK 0x1f
  175. /*
  176. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  177. */
  178. #define ACLKRDIV(val) (val)
  179. #define ACLKRE BIT(5)
  180. #define RX_ASYNC BIT(6)
  181. #define ACLKRPOL BIT(7)
  182. #define ACLKRDIV_MASK 0x1f
  183. /*
  184. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  185. * Register Bits
  186. */
  187. #define AHCLKXDIV(val) (val)
  188. #define AHCLKXPOL BIT(14)
  189. #define AHCLKXE BIT(15)
  190. #define AHCLKXDIV_MASK 0xfff
  191. /*
  192. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  193. * Register Bits
  194. */
  195. #define AHCLKRDIV(val) (val)
  196. #define AHCLKRPOL BIT(14)
  197. #define AHCLKRE BIT(15)
  198. #define AHCLKRDIV_MASK 0xfff
  199. /*
  200. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  201. */
  202. #define MODE(val) (val)
  203. #define DISMOD (val)(val<<2)
  204. #define TXSTATE BIT(4)
  205. #define RXSTATE BIT(5)
  206. /*
  207. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  208. */
  209. #define LBEN BIT(0)
  210. #define LBORD BIT(1)
  211. #define LBGENMODE(val) (val<<2)
  212. /*
  213. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  214. */
  215. #define TXTDMS(n) (1<<n)
  216. /*
  217. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  218. */
  219. #define RXTDMS(n) (1<<n)
  220. /*
  221. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  222. */
  223. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  224. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  225. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  226. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  227. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  228. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  229. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  230. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  231. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  232. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  233. /*
  234. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  235. */
  236. #define MUTENA(val) (val)
  237. #define MUTEINPOL BIT(2)
  238. #define MUTEINENA BIT(3)
  239. #define MUTEIN BIT(4)
  240. #define MUTER BIT(5)
  241. #define MUTEX BIT(6)
  242. #define MUTEFSR BIT(7)
  243. #define MUTEFSX BIT(8)
  244. #define MUTEBADCLKR BIT(9)
  245. #define MUTEBADCLKX BIT(10)
  246. #define MUTERXDMAERR BIT(11)
  247. #define MUTETXDMAERR BIT(12)
  248. /*
  249. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  250. */
  251. #define RXDATADMADIS BIT(0)
  252. /*
  253. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  254. */
  255. #define TXDATADMADIS BIT(0)
  256. /*
  257. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  258. */
  259. #define FIFO_ENABLE BIT(16)
  260. #define NUMEVT_MASK (0xFF << 8)
  261. #define NUMDMA_MASK (0xFF)
  262. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  263. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  264. {
  265. __raw_writel(__raw_readl(reg) | val, reg);
  266. }
  267. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  268. {
  269. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  270. }
  271. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  272. {
  273. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  274. }
  275. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  276. {
  277. __raw_writel(val, reg);
  278. }
  279. static inline u32 mcasp_get_reg(void __iomem *reg)
  280. {
  281. return (unsigned int)__raw_readl(reg);
  282. }
  283. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  284. {
  285. int i = 0;
  286. mcasp_set_bits(regs, val);
  287. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  288. /* loop count is to avoid the lock-up */
  289. for (i = 0; i < 1000; i++) {
  290. if ((mcasp_get_reg(regs) & val) == val)
  291. break;
  292. }
  293. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  294. printk(KERN_ERR "GBLCTL write error\n");
  295. }
  296. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  297. {
  298. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  299. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  301. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  303. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  304. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  306. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  307. }
  308. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  309. {
  310. u8 offset = 0, i;
  311. u32 cnt;
  312. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  313. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  314. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  315. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  316. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  317. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  318. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  319. for (i = 0; i < dev->num_serializer; i++) {
  320. if (dev->serial_dir[i] == TX_MODE) {
  321. offset = i;
  322. break;
  323. }
  324. }
  325. /* wait for TX ready */
  326. cnt = 0;
  327. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  328. TXSTATE) && (cnt < 100000))
  329. cnt++;
  330. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  331. }
  332. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  333. {
  334. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  335. if (dev->txnumevt) { /* enable FIFO */
  336. switch (dev->version) {
  337. case MCASP_VERSION_3:
  338. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  339. FIFO_ENABLE);
  340. mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
  341. FIFO_ENABLE);
  342. break;
  343. default:
  344. mcasp_clr_bits(dev->base +
  345. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  346. mcasp_set_bits(dev->base +
  347. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  348. }
  349. }
  350. mcasp_start_tx(dev);
  351. } else {
  352. if (dev->rxnumevt) { /* enable FIFO */
  353. switch (dev->version) {
  354. case MCASP_VERSION_3:
  355. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  356. FIFO_ENABLE);
  357. mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
  358. FIFO_ENABLE);
  359. break;
  360. default:
  361. mcasp_clr_bits(dev->base +
  362. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  363. mcasp_set_bits(dev->base +
  364. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  365. }
  366. }
  367. mcasp_start_rx(dev);
  368. }
  369. }
  370. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  371. {
  372. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  373. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  374. }
  375. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  376. {
  377. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  378. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  379. }
  380. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  381. {
  382. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  383. if (dev->txnumevt) { /* disable FIFO */
  384. switch (dev->version) {
  385. case MCASP_VERSION_3:
  386. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  387. FIFO_ENABLE);
  388. break;
  389. default:
  390. mcasp_clr_bits(dev->base +
  391. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  392. }
  393. }
  394. mcasp_stop_tx(dev);
  395. } else {
  396. if (dev->rxnumevt) { /* disable FIFO */
  397. switch (dev->version) {
  398. case MCASP_VERSION_3:
  399. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  400. FIFO_ENABLE);
  401. break;
  402. default:
  403. mcasp_clr_bits(dev->base +
  404. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  405. }
  406. }
  407. mcasp_stop_rx(dev);
  408. }
  409. }
  410. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  411. unsigned int fmt)
  412. {
  413. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  414. void __iomem *base = dev->base;
  415. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  416. case SND_SOC_DAIFMT_DSP_B:
  417. case SND_SOC_DAIFMT_AC97:
  418. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  419. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  420. break;
  421. default:
  422. /* configure a full-word SYNC pulse (LRCLK) */
  423. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  424. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  425. /* make 1st data bit occur one ACLK cycle after the frame sync */
  426. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
  427. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
  428. break;
  429. }
  430. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  431. case SND_SOC_DAIFMT_CBS_CFS:
  432. /* codec is clock and frame slave */
  433. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  434. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  435. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  436. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  437. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, ACLKX | AFSX);
  438. break;
  439. case SND_SOC_DAIFMT_CBM_CFS:
  440. /* codec is clock master and frame slave */
  441. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  442. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  443. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  444. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  445. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  446. ACLKX | ACLKR);
  447. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  448. AFSX | AFSR);
  449. break;
  450. case SND_SOC_DAIFMT_CBM_CFM:
  451. /* codec is clock and frame master */
  452. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  453. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  454. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  455. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  456. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  457. ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
  458. break;
  459. default:
  460. return -EINVAL;
  461. }
  462. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  463. case SND_SOC_DAIFMT_IB_NF:
  464. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  465. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  466. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  467. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  468. break;
  469. case SND_SOC_DAIFMT_NB_IF:
  470. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  471. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  472. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  473. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  474. break;
  475. case SND_SOC_DAIFMT_IB_IF:
  476. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  477. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  478. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  479. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  480. break;
  481. case SND_SOC_DAIFMT_NB_NF:
  482. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  483. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  484. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  485. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  486. break;
  487. default:
  488. return -EINVAL;
  489. }
  490. return 0;
  491. }
  492. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
  493. {
  494. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  495. switch (div_id) {
  496. case 0: /* MCLK divider */
  497. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  498. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  499. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  500. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  501. break;
  502. case 1: /* BCLK divider */
  503. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  504. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  505. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
  506. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  507. break;
  508. default:
  509. return -EINVAL;
  510. }
  511. return 0;
  512. }
  513. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  514. unsigned int freq, int dir)
  515. {
  516. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  517. if (dir == SND_SOC_CLOCK_OUT) {
  518. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  519. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  520. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  521. } else {
  522. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  523. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  524. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  525. }
  526. return 0;
  527. }
  528. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  529. int channel_size)
  530. {
  531. u32 fmt = 0;
  532. u32 mask, rotate;
  533. switch (channel_size) {
  534. case DAVINCI_AUDIO_WORD_8:
  535. fmt = 0x03;
  536. rotate = 6;
  537. mask = 0x000000ff;
  538. break;
  539. case DAVINCI_AUDIO_WORD_12:
  540. fmt = 0x05;
  541. rotate = 5;
  542. mask = 0x00000fff;
  543. break;
  544. case DAVINCI_AUDIO_WORD_16:
  545. fmt = 0x07;
  546. rotate = 4;
  547. mask = 0x0000ffff;
  548. break;
  549. case DAVINCI_AUDIO_WORD_20:
  550. fmt = 0x09;
  551. rotate = 3;
  552. mask = 0x000fffff;
  553. break;
  554. case DAVINCI_AUDIO_WORD_24:
  555. fmt = 0x0B;
  556. rotate = 2;
  557. mask = 0x00ffffff;
  558. break;
  559. case DAVINCI_AUDIO_WORD_28:
  560. fmt = 0x0D;
  561. rotate = 1;
  562. mask = 0x0fffffff;
  563. break;
  564. case DAVINCI_AUDIO_WORD_32:
  565. fmt = 0x0F;
  566. rotate = 0;
  567. mask = 0xffffffff;
  568. break;
  569. default:
  570. return -EINVAL;
  571. }
  572. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  573. RXSSZ(fmt), RXSSZ(0x0F));
  574. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  575. TXSSZ(fmt), TXSSZ(0x0F));
  576. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  577. TXROT(7));
  578. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  579. RXROT(7));
  580. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  581. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  582. return 0;
  583. }
  584. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  585. {
  586. int i;
  587. u8 tx_ser = 0;
  588. u8 rx_ser = 0;
  589. /* Default configuration */
  590. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  591. /* All PINS as McASP */
  592. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  593. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  594. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  595. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  596. TXDATADMADIS);
  597. } else {
  598. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  599. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  600. RXDATADMADIS);
  601. }
  602. for (i = 0; i < dev->num_serializer; i++) {
  603. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  604. dev->serial_dir[i]);
  605. if (dev->serial_dir[i] == TX_MODE) {
  606. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  607. AXR(i));
  608. tx_ser++;
  609. } else if (dev->serial_dir[i] == RX_MODE) {
  610. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  611. AXR(i));
  612. rx_ser++;
  613. }
  614. }
  615. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  616. if (dev->txnumevt * tx_ser > 64)
  617. dev->txnumevt = 1;
  618. switch (dev->version) {
  619. case MCASP_VERSION_3:
  620. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
  621. NUMDMA_MASK);
  622. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
  623. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  624. break;
  625. default:
  626. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  627. tx_ser, NUMDMA_MASK);
  628. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  629. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  630. }
  631. }
  632. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  633. if (dev->rxnumevt * rx_ser > 64)
  634. dev->rxnumevt = 1;
  635. switch (dev->version) {
  636. case MCASP_VERSION_3:
  637. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
  638. NUMDMA_MASK);
  639. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
  640. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  641. break;
  642. default:
  643. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  644. rx_ser, NUMDMA_MASK);
  645. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  646. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  647. }
  648. }
  649. }
  650. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  651. {
  652. int i, active_slots;
  653. u32 mask = 0;
  654. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  655. for (i = 0; i < active_slots; i++)
  656. mask |= (1 << i);
  657. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  658. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  659. /* bit stream is MSB first with no delay */
  660. /* DSP_B mode */
  661. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  662. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  663. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  664. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  665. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  666. else
  667. printk(KERN_ERR "playback tdm slot %d not supported\n",
  668. dev->tdm_slots);
  669. } else {
  670. /* bit stream is MSB first with no delay */
  671. /* DSP_B mode */
  672. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  673. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  674. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  675. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  676. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  677. else
  678. printk(KERN_ERR "capture tdm slot %d not supported\n",
  679. dev->tdm_slots);
  680. }
  681. }
  682. /* S/PDIF */
  683. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  684. {
  685. /* Set the PDIR for Serialiser as output */
  686. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  687. /* TXMASK for 24 bits */
  688. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  689. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  690. and LSB first */
  691. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  692. TXROT(6) | TXSSZ(15));
  693. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  694. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  695. AFSXE | FSXMOD(0x180));
  696. /* Set the TX tdm : for all the slots */
  697. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  698. /* Set the TX clock controls : div = 1 and internal */
  699. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  700. ACLKXE | TX_ASYNC);
  701. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  702. /* Only 44100 and 48000 are valid, both have the same setting */
  703. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  704. /* Enable the DIT */
  705. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  706. }
  707. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  708. struct snd_pcm_hw_params *params,
  709. struct snd_soc_dai *cpu_dai)
  710. {
  711. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  712. struct davinci_pcm_dma_params *dma_params =
  713. &dev->dma_params[substream->stream];
  714. int word_length;
  715. u8 fifo_level;
  716. davinci_hw_common_param(dev, substream->stream);
  717. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  718. fifo_level = dev->txnumevt;
  719. else
  720. fifo_level = dev->rxnumevt;
  721. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  722. davinci_hw_dit_param(dev);
  723. else
  724. davinci_hw_param(dev, substream->stream);
  725. switch (params_format(params)) {
  726. case SNDRV_PCM_FORMAT_U8:
  727. case SNDRV_PCM_FORMAT_S8:
  728. dma_params->data_type = 1;
  729. word_length = DAVINCI_AUDIO_WORD_8;
  730. break;
  731. case SNDRV_PCM_FORMAT_U16_LE:
  732. case SNDRV_PCM_FORMAT_S16_LE:
  733. dma_params->data_type = 2;
  734. word_length = DAVINCI_AUDIO_WORD_16;
  735. break;
  736. case SNDRV_PCM_FORMAT_U24_3LE:
  737. case SNDRV_PCM_FORMAT_S24_3LE:
  738. dma_params->data_type = 3;
  739. word_length = DAVINCI_AUDIO_WORD_24;
  740. break;
  741. case SNDRV_PCM_FORMAT_U24_LE:
  742. case SNDRV_PCM_FORMAT_S24_LE:
  743. case SNDRV_PCM_FORMAT_U32_LE:
  744. case SNDRV_PCM_FORMAT_S32_LE:
  745. dma_params->data_type = 4;
  746. word_length = DAVINCI_AUDIO_WORD_32;
  747. break;
  748. default:
  749. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  750. return -EINVAL;
  751. }
  752. if (dev->version == MCASP_VERSION_2 && !fifo_level)
  753. dma_params->acnt = 4;
  754. else
  755. dma_params->acnt = dma_params->data_type;
  756. dma_params->fifo_level = fifo_level;
  757. davinci_config_channel_size(dev, word_length);
  758. return 0;
  759. }
  760. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  761. int cmd, struct snd_soc_dai *cpu_dai)
  762. {
  763. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  764. int ret = 0;
  765. switch (cmd) {
  766. case SNDRV_PCM_TRIGGER_RESUME:
  767. case SNDRV_PCM_TRIGGER_START:
  768. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  769. ret = pm_runtime_get_sync(dev->dev);
  770. if (IS_ERR_VALUE(ret))
  771. dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
  772. davinci_mcasp_start(dev, substream->stream);
  773. break;
  774. case SNDRV_PCM_TRIGGER_SUSPEND:
  775. davinci_mcasp_stop(dev, substream->stream);
  776. ret = pm_runtime_put_sync(dev->dev);
  777. if (IS_ERR_VALUE(ret))
  778. dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
  779. break;
  780. case SNDRV_PCM_TRIGGER_STOP:
  781. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  782. davinci_mcasp_stop(dev, substream->stream);
  783. break;
  784. default:
  785. ret = -EINVAL;
  786. }
  787. return ret;
  788. }
  789. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  790. struct snd_soc_dai *dai)
  791. {
  792. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  793. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  794. return 0;
  795. }
  796. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  797. .startup = davinci_mcasp_startup,
  798. .trigger = davinci_mcasp_trigger,
  799. .hw_params = davinci_mcasp_hw_params,
  800. .set_fmt = davinci_mcasp_set_dai_fmt,
  801. .set_clkdiv = davinci_mcasp_set_clkdiv,
  802. .set_sysclk = davinci_mcasp_set_sysclk,
  803. };
  804. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  805. SNDRV_PCM_FMTBIT_U8 | \
  806. SNDRV_PCM_FMTBIT_S16_LE | \
  807. SNDRV_PCM_FMTBIT_U16_LE | \
  808. SNDRV_PCM_FMTBIT_S24_LE | \
  809. SNDRV_PCM_FMTBIT_U24_LE | \
  810. SNDRV_PCM_FMTBIT_S24_3LE | \
  811. SNDRV_PCM_FMTBIT_U24_3LE | \
  812. SNDRV_PCM_FMTBIT_S32_LE | \
  813. SNDRV_PCM_FMTBIT_U32_LE)
  814. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  815. {
  816. .name = "davinci-mcasp.0",
  817. .playback = {
  818. .channels_min = 2,
  819. .channels_max = 2,
  820. .rates = DAVINCI_MCASP_RATES,
  821. .formats = DAVINCI_MCASP_PCM_FMTS,
  822. },
  823. .capture = {
  824. .channels_min = 2,
  825. .channels_max = 2,
  826. .rates = DAVINCI_MCASP_RATES,
  827. .formats = DAVINCI_MCASP_PCM_FMTS,
  828. },
  829. .ops = &davinci_mcasp_dai_ops,
  830. },
  831. {
  832. "davinci-mcasp.1",
  833. .playback = {
  834. .channels_min = 1,
  835. .channels_max = 384,
  836. .rates = DAVINCI_MCASP_RATES,
  837. .formats = DAVINCI_MCASP_PCM_FMTS,
  838. },
  839. .ops = &davinci_mcasp_dai_ops,
  840. },
  841. };
  842. static const struct of_device_id mcasp_dt_ids[] = {
  843. {
  844. .compatible = "ti,dm646x-mcasp-audio",
  845. .data = (void *)MCASP_VERSION_1,
  846. },
  847. {
  848. .compatible = "ti,da830-mcasp-audio",
  849. .data = (void *)MCASP_VERSION_2,
  850. },
  851. {
  852. .compatible = "ti,omap2-mcasp-audio",
  853. .data = (void *)MCASP_VERSION_3,
  854. },
  855. { /* sentinel */ }
  856. };
  857. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  858. static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
  859. struct platform_device *pdev)
  860. {
  861. struct device_node *np = pdev->dev.of_node;
  862. struct snd_platform_data *pdata = NULL;
  863. const struct of_device_id *match =
  864. of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
  865. const u32 *of_serial_dir32;
  866. u8 *of_serial_dir;
  867. u32 val;
  868. int i, ret = 0;
  869. if (pdev->dev.platform_data) {
  870. pdata = pdev->dev.platform_data;
  871. return pdata;
  872. } else if (match) {
  873. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  874. if (!pdata) {
  875. ret = -ENOMEM;
  876. goto nodata;
  877. }
  878. } else {
  879. /* control shouldn't reach here. something is wrong */
  880. ret = -EINVAL;
  881. goto nodata;
  882. }
  883. if (match->data)
  884. pdata->version = (u8)((int)match->data);
  885. ret = of_property_read_u32(np, "op-mode", &val);
  886. if (ret >= 0)
  887. pdata->op_mode = val;
  888. ret = of_property_read_u32(np, "tdm-slots", &val);
  889. if (ret >= 0)
  890. pdata->tdm_slots = val;
  891. ret = of_property_read_u32(np, "num-serializer", &val);
  892. if (ret >= 0)
  893. pdata->num_serializer = val;
  894. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  895. val /= sizeof(u32);
  896. if (val != pdata->num_serializer) {
  897. dev_err(&pdev->dev,
  898. "num-serializer(%d) != serial-dir size(%d)\n",
  899. pdata->num_serializer, val);
  900. ret = -EINVAL;
  901. goto nodata;
  902. }
  903. if (of_serial_dir32) {
  904. of_serial_dir = devm_kzalloc(&pdev->dev,
  905. (sizeof(*of_serial_dir) * val),
  906. GFP_KERNEL);
  907. if (!of_serial_dir) {
  908. ret = -ENOMEM;
  909. goto nodata;
  910. }
  911. for (i = 0; i < pdata->num_serializer; i++)
  912. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  913. pdata->serial_dir = of_serial_dir;
  914. }
  915. ret = of_property_read_u32(np, "tx-num-evt", &val);
  916. if (ret >= 0)
  917. pdata->txnumevt = val;
  918. ret = of_property_read_u32(np, "rx-num-evt", &val);
  919. if (ret >= 0)
  920. pdata->rxnumevt = val;
  921. ret = of_property_read_u32(np, "sram-size-playback", &val);
  922. if (ret >= 0)
  923. pdata->sram_size_playback = val;
  924. ret = of_property_read_u32(np, "sram-size-capture", &val);
  925. if (ret >= 0)
  926. pdata->sram_size_capture = val;
  927. return pdata;
  928. nodata:
  929. if (ret < 0) {
  930. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  931. ret);
  932. pdata = NULL;
  933. }
  934. return pdata;
  935. }
  936. static int davinci_mcasp_probe(struct platform_device *pdev)
  937. {
  938. struct davinci_pcm_dma_params *dma_data;
  939. struct resource *mem, *ioarea, *res;
  940. struct snd_platform_data *pdata;
  941. struct davinci_audio_dev *dev;
  942. int ret;
  943. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  944. dev_err(&pdev->dev, "No platform data supplied\n");
  945. return -EINVAL;
  946. }
  947. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
  948. GFP_KERNEL);
  949. if (!dev)
  950. return -ENOMEM;
  951. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  952. if (!pdata) {
  953. dev_err(&pdev->dev, "no platform data\n");
  954. return -EINVAL;
  955. }
  956. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  957. if (!mem) {
  958. dev_err(&pdev->dev, "no mem resource?\n");
  959. return -ENODEV;
  960. }
  961. ioarea = devm_request_mem_region(&pdev->dev, mem->start,
  962. resource_size(mem), pdev->name);
  963. if (!ioarea) {
  964. dev_err(&pdev->dev, "Audio region already claimed\n");
  965. return -EBUSY;
  966. }
  967. pm_runtime_enable(&pdev->dev);
  968. ret = pm_runtime_get_sync(&pdev->dev);
  969. if (IS_ERR_VALUE(ret)) {
  970. dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
  971. return ret;
  972. }
  973. dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  974. if (!dev->base) {
  975. dev_err(&pdev->dev, "ioremap failed\n");
  976. ret = -ENOMEM;
  977. goto err_release_clk;
  978. }
  979. dev->op_mode = pdata->op_mode;
  980. dev->tdm_slots = pdata->tdm_slots;
  981. dev->num_serializer = pdata->num_serializer;
  982. dev->serial_dir = pdata->serial_dir;
  983. dev->version = pdata->version;
  984. dev->txnumevt = pdata->txnumevt;
  985. dev->rxnumevt = pdata->rxnumevt;
  986. dev->dev = &pdev->dev;
  987. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  988. dma_data->asp_chan_q = pdata->asp_chan_q;
  989. dma_data->ram_chan_q = pdata->ram_chan_q;
  990. dma_data->sram_pool = pdata->sram_pool;
  991. dma_data->sram_size = pdata->sram_size_playback;
  992. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  993. mem->start);
  994. /* first TX, then RX */
  995. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  996. if (!res) {
  997. dev_err(&pdev->dev, "no DMA resource\n");
  998. ret = -ENODEV;
  999. goto err_release_clk;
  1000. }
  1001. dma_data->channel = res->start;
  1002. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  1003. dma_data->asp_chan_q = pdata->asp_chan_q;
  1004. dma_data->ram_chan_q = pdata->ram_chan_q;
  1005. dma_data->sram_pool = pdata->sram_pool;
  1006. dma_data->sram_size = pdata->sram_size_capture;
  1007. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  1008. mem->start);
  1009. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1010. if (!res) {
  1011. dev_err(&pdev->dev, "no DMA resource\n");
  1012. ret = -ENODEV;
  1013. goto err_release_clk;
  1014. }
  1015. dma_data->channel = res->start;
  1016. dev_set_drvdata(&pdev->dev, dev);
  1017. ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
  1018. if (ret != 0)
  1019. goto err_release_clk;
  1020. ret = davinci_soc_platform_register(&pdev->dev);
  1021. if (ret) {
  1022. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1023. goto err_unregister_dai;
  1024. }
  1025. return 0;
  1026. err_unregister_dai:
  1027. snd_soc_unregister_dai(&pdev->dev);
  1028. err_release_clk:
  1029. pm_runtime_put_sync(&pdev->dev);
  1030. pm_runtime_disable(&pdev->dev);
  1031. return ret;
  1032. }
  1033. static int davinci_mcasp_remove(struct platform_device *pdev)
  1034. {
  1035. snd_soc_unregister_dai(&pdev->dev);
  1036. davinci_soc_platform_unregister(&pdev->dev);
  1037. pm_runtime_put_sync(&pdev->dev);
  1038. pm_runtime_disable(&pdev->dev);
  1039. return 0;
  1040. }
  1041. static struct platform_driver davinci_mcasp_driver = {
  1042. .probe = davinci_mcasp_probe,
  1043. .remove = davinci_mcasp_remove,
  1044. .driver = {
  1045. .name = "davinci-mcasp",
  1046. .owner = THIS_MODULE,
  1047. .of_match_table = of_match_ptr(mcasp_dt_ids),
  1048. },
  1049. };
  1050. module_platform_driver(davinci_mcasp_driver);
  1051. MODULE_AUTHOR("Steve Chen");
  1052. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1053. MODULE_LICENSE("GPL");