main.c 125 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/firmware.h>
  29. #include <linux/wireless.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/io.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy.h"
  39. #include "nphy.h"
  40. #include "dma.h"
  41. #include "pio.h"
  42. #include "sysfs.h"
  43. #include "xmit.h"
  44. #include "lo.h"
  45. #include "pcmcia.h"
  46. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  47. MODULE_AUTHOR("Martin Langer");
  48. MODULE_AUTHOR("Stefano Brivio");
  49. MODULE_AUTHOR("Michael Buesch");
  50. MODULE_LICENSE("GPL");
  51. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  52. static int modparam_bad_frames_preempt;
  53. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  54. MODULE_PARM_DESC(bad_frames_preempt,
  55. "enable(1) / disable(0) Bad Frames Preemption");
  56. static char modparam_fwpostfix[16];
  57. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  58. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  59. static int modparam_hwpctl;
  60. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  61. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  62. static int modparam_nohwcrypt;
  63. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  64. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  65. int b43_modparam_qos = 1;
  66. module_param_named(qos, b43_modparam_qos, int, 0444);
  67. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  68. static int modparam_btcoex = 1;
  69. module_param_named(btcoex, modparam_btcoex, int, 0444);
  70. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  71. static const struct ssb_device_id b43_ssb_tbl[] = {
  72. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  79. SSB_DEVTABLE_END
  80. };
  81. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  82. /* Channel and ratetables are shared for all devices.
  83. * They can't be const, because ieee80211 puts some precalculated
  84. * data in there. This data is the same for all devices, so we don't
  85. * get concurrency issues */
  86. #define RATETAB_ENT(_rateid, _flags) \
  87. { \
  88. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  89. .hw_value = (_rateid), \
  90. .flags = (_flags), \
  91. }
  92. /*
  93. * NOTE: When changing this, sync with xmit.c's
  94. * b43_plcp_get_bitrate_idx_* functions!
  95. */
  96. static struct ieee80211_rate __b43_ratetable[] = {
  97. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  98. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  99. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  102. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  109. };
  110. #define b43_a_ratetable (__b43_ratetable + 4)
  111. #define b43_a_ratetable_size 8
  112. #define b43_b_ratetable (__b43_ratetable + 0)
  113. #define b43_b_ratetable_size 4
  114. #define b43_g_ratetable (__b43_ratetable + 0)
  115. #define b43_g_ratetable_size 12
  116. #define CHAN4G(_channel, _freq, _flags) { \
  117. .band = IEEE80211_BAND_2GHZ, \
  118. .center_freq = (_freq), \
  119. .hw_value = (_channel), \
  120. .flags = (_flags), \
  121. .max_antenna_gain = 0, \
  122. .max_power = 30, \
  123. }
  124. static struct ieee80211_channel b43_2ghz_chantable[] = {
  125. CHAN4G(1, 2412, 0),
  126. CHAN4G(2, 2417, 0),
  127. CHAN4G(3, 2422, 0),
  128. CHAN4G(4, 2427, 0),
  129. CHAN4G(5, 2432, 0),
  130. CHAN4G(6, 2437, 0),
  131. CHAN4G(7, 2442, 0),
  132. CHAN4G(8, 2447, 0),
  133. CHAN4G(9, 2452, 0),
  134. CHAN4G(10, 2457, 0),
  135. CHAN4G(11, 2462, 0),
  136. CHAN4G(12, 2467, 0),
  137. CHAN4G(13, 2472, 0),
  138. CHAN4G(14, 2484, 0),
  139. };
  140. #undef CHAN4G
  141. #define CHAN5G(_channel, _flags) { \
  142. .band = IEEE80211_BAND_5GHZ, \
  143. .center_freq = 5000 + (5 * (_channel)), \
  144. .hw_value = (_channel), \
  145. .flags = (_flags), \
  146. .max_antenna_gain = 0, \
  147. .max_power = 30, \
  148. }
  149. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  150. CHAN5G(32, 0), CHAN5G(34, 0),
  151. CHAN5G(36, 0), CHAN5G(38, 0),
  152. CHAN5G(40, 0), CHAN5G(42, 0),
  153. CHAN5G(44, 0), CHAN5G(46, 0),
  154. CHAN5G(48, 0), CHAN5G(50, 0),
  155. CHAN5G(52, 0), CHAN5G(54, 0),
  156. CHAN5G(56, 0), CHAN5G(58, 0),
  157. CHAN5G(60, 0), CHAN5G(62, 0),
  158. CHAN5G(64, 0), CHAN5G(66, 0),
  159. CHAN5G(68, 0), CHAN5G(70, 0),
  160. CHAN5G(72, 0), CHAN5G(74, 0),
  161. CHAN5G(76, 0), CHAN5G(78, 0),
  162. CHAN5G(80, 0), CHAN5G(82, 0),
  163. CHAN5G(84, 0), CHAN5G(86, 0),
  164. CHAN5G(88, 0), CHAN5G(90, 0),
  165. CHAN5G(92, 0), CHAN5G(94, 0),
  166. CHAN5G(96, 0), CHAN5G(98, 0),
  167. CHAN5G(100, 0), CHAN5G(102, 0),
  168. CHAN5G(104, 0), CHAN5G(106, 0),
  169. CHAN5G(108, 0), CHAN5G(110, 0),
  170. CHAN5G(112, 0), CHAN5G(114, 0),
  171. CHAN5G(116, 0), CHAN5G(118, 0),
  172. CHAN5G(120, 0), CHAN5G(122, 0),
  173. CHAN5G(124, 0), CHAN5G(126, 0),
  174. CHAN5G(128, 0), CHAN5G(130, 0),
  175. CHAN5G(132, 0), CHAN5G(134, 0),
  176. CHAN5G(136, 0), CHAN5G(138, 0),
  177. CHAN5G(140, 0), CHAN5G(142, 0),
  178. CHAN5G(144, 0), CHAN5G(145, 0),
  179. CHAN5G(146, 0), CHAN5G(147, 0),
  180. CHAN5G(148, 0), CHAN5G(149, 0),
  181. CHAN5G(150, 0), CHAN5G(151, 0),
  182. CHAN5G(152, 0), CHAN5G(153, 0),
  183. CHAN5G(154, 0), CHAN5G(155, 0),
  184. CHAN5G(156, 0), CHAN5G(157, 0),
  185. CHAN5G(158, 0), CHAN5G(159, 0),
  186. CHAN5G(160, 0), CHAN5G(161, 0),
  187. CHAN5G(162, 0), CHAN5G(163, 0),
  188. CHAN5G(164, 0), CHAN5G(165, 0),
  189. CHAN5G(166, 0), CHAN5G(168, 0),
  190. CHAN5G(170, 0), CHAN5G(172, 0),
  191. CHAN5G(174, 0), CHAN5G(176, 0),
  192. CHAN5G(178, 0), CHAN5G(180, 0),
  193. CHAN5G(182, 0), CHAN5G(184, 0),
  194. CHAN5G(186, 0), CHAN5G(188, 0),
  195. CHAN5G(190, 0), CHAN5G(192, 0),
  196. CHAN5G(194, 0), CHAN5G(196, 0),
  197. CHAN5G(198, 0), CHAN5G(200, 0),
  198. CHAN5G(202, 0), CHAN5G(204, 0),
  199. CHAN5G(206, 0), CHAN5G(208, 0),
  200. CHAN5G(210, 0), CHAN5G(212, 0),
  201. CHAN5G(214, 0), CHAN5G(216, 0),
  202. CHAN5G(218, 0), CHAN5G(220, 0),
  203. CHAN5G(222, 0), CHAN5G(224, 0),
  204. CHAN5G(226, 0), CHAN5G(228, 0),
  205. };
  206. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  207. CHAN5G(34, 0), CHAN5G(36, 0),
  208. CHAN5G(38, 0), CHAN5G(40, 0),
  209. CHAN5G(42, 0), CHAN5G(44, 0),
  210. CHAN5G(46, 0), CHAN5G(48, 0),
  211. CHAN5G(52, 0), CHAN5G(56, 0),
  212. CHAN5G(60, 0), CHAN5G(64, 0),
  213. CHAN5G(100, 0), CHAN5G(104, 0),
  214. CHAN5G(108, 0), CHAN5G(112, 0),
  215. CHAN5G(116, 0), CHAN5G(120, 0),
  216. CHAN5G(124, 0), CHAN5G(128, 0),
  217. CHAN5G(132, 0), CHAN5G(136, 0),
  218. CHAN5G(140, 0), CHAN5G(149, 0),
  219. CHAN5G(153, 0), CHAN5G(157, 0),
  220. CHAN5G(161, 0), CHAN5G(165, 0),
  221. CHAN5G(184, 0), CHAN5G(188, 0),
  222. CHAN5G(192, 0), CHAN5G(196, 0),
  223. CHAN5G(200, 0), CHAN5G(204, 0),
  224. CHAN5G(208, 0), CHAN5G(212, 0),
  225. CHAN5G(216, 0),
  226. };
  227. #undef CHAN5G
  228. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  229. .band = IEEE80211_BAND_5GHZ,
  230. .channels = b43_5ghz_nphy_chantable,
  231. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  232. .bitrates = b43_a_ratetable,
  233. .n_bitrates = b43_a_ratetable_size,
  234. };
  235. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  236. .band = IEEE80211_BAND_5GHZ,
  237. .channels = b43_5ghz_aphy_chantable,
  238. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  239. .bitrates = b43_a_ratetable,
  240. .n_bitrates = b43_a_ratetable_size,
  241. };
  242. static struct ieee80211_supported_band b43_band_2GHz = {
  243. .band = IEEE80211_BAND_2GHZ,
  244. .channels = b43_2ghz_chantable,
  245. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  246. .bitrates = b43_g_ratetable,
  247. .n_bitrates = b43_g_ratetable_size,
  248. };
  249. static void b43_wireless_core_exit(struct b43_wldev *dev);
  250. static int b43_wireless_core_init(struct b43_wldev *dev);
  251. static void b43_wireless_core_stop(struct b43_wldev *dev);
  252. static int b43_wireless_core_start(struct b43_wldev *dev);
  253. static int b43_ratelimit(struct b43_wl *wl)
  254. {
  255. if (!wl || !wl->current_dev)
  256. return 1;
  257. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  258. return 1;
  259. /* We are up and running.
  260. * Ratelimit the messages to avoid DoS over the net. */
  261. return net_ratelimit();
  262. }
  263. void b43info(struct b43_wl *wl, const char *fmt, ...)
  264. {
  265. va_list args;
  266. if (!b43_ratelimit(wl))
  267. return;
  268. va_start(args, fmt);
  269. printk(KERN_INFO "b43-%s: ",
  270. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  271. vprintk(fmt, args);
  272. va_end(args);
  273. }
  274. void b43err(struct b43_wl *wl, const char *fmt, ...)
  275. {
  276. va_list args;
  277. if (!b43_ratelimit(wl))
  278. return;
  279. va_start(args, fmt);
  280. printk(KERN_ERR "b43-%s ERROR: ",
  281. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  282. vprintk(fmt, args);
  283. va_end(args);
  284. }
  285. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  286. {
  287. va_list args;
  288. if (!b43_ratelimit(wl))
  289. return;
  290. va_start(args, fmt);
  291. printk(KERN_WARNING "b43-%s warning: ",
  292. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  293. vprintk(fmt, args);
  294. va_end(args);
  295. }
  296. #if B43_DEBUG
  297. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  298. {
  299. va_list args;
  300. va_start(args, fmt);
  301. printk(KERN_DEBUG "b43-%s debug: ",
  302. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  303. vprintk(fmt, args);
  304. va_end(args);
  305. }
  306. #endif /* DEBUG */
  307. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  308. {
  309. u32 macctl;
  310. B43_WARN_ON(offset % 4 != 0);
  311. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  312. if (macctl & B43_MACCTL_BE)
  313. val = swab32(val);
  314. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  315. mmiowb();
  316. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  317. }
  318. static inline void b43_shm_control_word(struct b43_wldev *dev,
  319. u16 routing, u16 offset)
  320. {
  321. u32 control;
  322. /* "offset" is the WORD offset. */
  323. control = routing;
  324. control <<= 16;
  325. control |= offset;
  326. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  327. }
  328. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  329. {
  330. u32 ret;
  331. if (routing == B43_SHM_SHARED) {
  332. B43_WARN_ON(offset & 0x0001);
  333. if (offset & 0x0003) {
  334. /* Unaligned access */
  335. b43_shm_control_word(dev, routing, offset >> 2);
  336. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  337. ret <<= 16;
  338. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  339. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  340. goto out;
  341. }
  342. offset >>= 2;
  343. }
  344. b43_shm_control_word(dev, routing, offset);
  345. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  346. out:
  347. return ret;
  348. }
  349. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  350. {
  351. struct b43_wl *wl = dev->wl;
  352. unsigned long flags;
  353. u32 ret;
  354. spin_lock_irqsave(&wl->shm_lock, flags);
  355. ret = __b43_shm_read32(dev, routing, offset);
  356. spin_unlock_irqrestore(&wl->shm_lock, flags);
  357. return ret;
  358. }
  359. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  360. {
  361. u16 ret;
  362. if (routing == B43_SHM_SHARED) {
  363. B43_WARN_ON(offset & 0x0001);
  364. if (offset & 0x0003) {
  365. /* Unaligned access */
  366. b43_shm_control_word(dev, routing, offset >> 2);
  367. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  368. goto out;
  369. }
  370. offset >>= 2;
  371. }
  372. b43_shm_control_word(dev, routing, offset);
  373. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  374. out:
  375. return ret;
  376. }
  377. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  378. {
  379. struct b43_wl *wl = dev->wl;
  380. unsigned long flags;
  381. u16 ret;
  382. spin_lock_irqsave(&wl->shm_lock, flags);
  383. ret = __b43_shm_read16(dev, routing, offset);
  384. spin_unlock_irqrestore(&wl->shm_lock, flags);
  385. return ret;
  386. }
  387. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  388. {
  389. if (routing == B43_SHM_SHARED) {
  390. B43_WARN_ON(offset & 0x0001);
  391. if (offset & 0x0003) {
  392. /* Unaligned access */
  393. b43_shm_control_word(dev, routing, offset >> 2);
  394. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  395. (value >> 16) & 0xffff);
  396. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  397. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  398. return;
  399. }
  400. offset >>= 2;
  401. }
  402. b43_shm_control_word(dev, routing, offset);
  403. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  404. }
  405. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  406. {
  407. struct b43_wl *wl = dev->wl;
  408. unsigned long flags;
  409. spin_lock_irqsave(&wl->shm_lock, flags);
  410. __b43_shm_write32(dev, routing, offset, value);
  411. spin_unlock_irqrestore(&wl->shm_lock, flags);
  412. }
  413. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  414. {
  415. if (routing == B43_SHM_SHARED) {
  416. B43_WARN_ON(offset & 0x0001);
  417. if (offset & 0x0003) {
  418. /* Unaligned access */
  419. b43_shm_control_word(dev, routing, offset >> 2);
  420. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  421. return;
  422. }
  423. offset >>= 2;
  424. }
  425. b43_shm_control_word(dev, routing, offset);
  426. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  427. }
  428. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  429. {
  430. struct b43_wl *wl = dev->wl;
  431. unsigned long flags;
  432. spin_lock_irqsave(&wl->shm_lock, flags);
  433. __b43_shm_write16(dev, routing, offset, value);
  434. spin_unlock_irqrestore(&wl->shm_lock, flags);
  435. }
  436. /* Read HostFlags */
  437. u64 b43_hf_read(struct b43_wldev * dev)
  438. {
  439. u64 ret;
  440. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  441. ret <<= 16;
  442. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  443. ret <<= 16;
  444. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  445. return ret;
  446. }
  447. /* Write HostFlags */
  448. void b43_hf_write(struct b43_wldev *dev, u64 value)
  449. {
  450. u16 lo, mi, hi;
  451. lo = (value & 0x00000000FFFFULL);
  452. mi = (value & 0x0000FFFF0000ULL) >> 16;
  453. hi = (value & 0xFFFF00000000ULL) >> 32;
  454. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  455. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  456. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  457. }
  458. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  459. {
  460. /* We need to be careful. As we read the TSF from multiple
  461. * registers, we should take care of register overflows.
  462. * In theory, the whole tsf read process should be atomic.
  463. * We try to be atomic here, by restaring the read process,
  464. * if any of the high registers changed (overflew).
  465. */
  466. if (dev->dev->id.revision >= 3) {
  467. u32 low, high, high2;
  468. do {
  469. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  470. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  471. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  472. } while (unlikely(high != high2));
  473. *tsf = high;
  474. *tsf <<= 32;
  475. *tsf |= low;
  476. } else {
  477. u64 tmp;
  478. u16 v0, v1, v2, v3;
  479. u16 test1, test2, test3;
  480. do {
  481. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  482. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  483. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  484. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  485. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  486. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  487. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  488. } while (v3 != test3 || v2 != test2 || v1 != test1);
  489. *tsf = v3;
  490. *tsf <<= 48;
  491. tmp = v2;
  492. tmp <<= 32;
  493. *tsf |= tmp;
  494. tmp = v1;
  495. tmp <<= 16;
  496. *tsf |= tmp;
  497. *tsf |= v0;
  498. }
  499. }
  500. static void b43_time_lock(struct b43_wldev *dev)
  501. {
  502. u32 macctl;
  503. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  504. macctl |= B43_MACCTL_TBTTHOLD;
  505. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  506. /* Commit the write */
  507. b43_read32(dev, B43_MMIO_MACCTL);
  508. }
  509. static void b43_time_unlock(struct b43_wldev *dev)
  510. {
  511. u32 macctl;
  512. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  513. macctl &= ~B43_MACCTL_TBTTHOLD;
  514. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  515. /* Commit the write */
  516. b43_read32(dev, B43_MMIO_MACCTL);
  517. }
  518. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  519. {
  520. /* Be careful with the in-progress timer.
  521. * First zero out the low register, so we have a full
  522. * register-overflow duration to complete the operation.
  523. */
  524. if (dev->dev->id.revision >= 3) {
  525. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  526. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  527. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  528. mmiowb();
  529. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  530. mmiowb();
  531. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  532. } else {
  533. u16 v0 = (tsf & 0x000000000000FFFFULL);
  534. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  535. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  536. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  537. b43_write16(dev, B43_MMIO_TSF_0, 0);
  538. mmiowb();
  539. b43_write16(dev, B43_MMIO_TSF_3, v3);
  540. mmiowb();
  541. b43_write16(dev, B43_MMIO_TSF_2, v2);
  542. mmiowb();
  543. b43_write16(dev, B43_MMIO_TSF_1, v1);
  544. mmiowb();
  545. b43_write16(dev, B43_MMIO_TSF_0, v0);
  546. }
  547. }
  548. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  549. {
  550. b43_time_lock(dev);
  551. b43_tsf_write_locked(dev, tsf);
  552. b43_time_unlock(dev);
  553. }
  554. static
  555. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  556. {
  557. static const u8 zero_addr[ETH_ALEN] = { 0 };
  558. u16 data;
  559. if (!mac)
  560. mac = zero_addr;
  561. offset |= 0x0020;
  562. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  563. data = mac[0];
  564. data |= mac[1] << 8;
  565. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  566. data = mac[2];
  567. data |= mac[3] << 8;
  568. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  569. data = mac[4];
  570. data |= mac[5] << 8;
  571. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  572. }
  573. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  574. {
  575. const u8 *mac;
  576. const u8 *bssid;
  577. u8 mac_bssid[ETH_ALEN * 2];
  578. int i;
  579. u32 tmp;
  580. bssid = dev->wl->bssid;
  581. mac = dev->wl->mac_addr;
  582. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  583. memcpy(mac_bssid, mac, ETH_ALEN);
  584. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  585. /* Write our MAC address and BSSID to template ram */
  586. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  587. tmp = (u32) (mac_bssid[i + 0]);
  588. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  589. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  590. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  591. b43_ram_write(dev, 0x20 + i, tmp);
  592. }
  593. }
  594. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  595. {
  596. b43_write_mac_bssid_templates(dev);
  597. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  598. }
  599. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  600. {
  601. /* slot_time is in usec. */
  602. if (dev->phy.type != B43_PHYTYPE_G)
  603. return;
  604. b43_write16(dev, 0x684, 510 + slot_time);
  605. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  606. }
  607. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  608. {
  609. b43_set_slot_time(dev, 9);
  610. dev->short_slot = 1;
  611. }
  612. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  613. {
  614. b43_set_slot_time(dev, 20);
  615. dev->short_slot = 0;
  616. }
  617. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  618. * Returns the _previously_ enabled IRQ mask.
  619. */
  620. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  621. {
  622. u32 old_mask;
  623. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  624. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  625. return old_mask;
  626. }
  627. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  628. * Returns the _previously_ enabled IRQ mask.
  629. */
  630. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  631. {
  632. u32 old_mask;
  633. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  634. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  635. return old_mask;
  636. }
  637. /* Synchronize IRQ top- and bottom-half.
  638. * IRQs must be masked before calling this.
  639. * This must not be called with the irq_lock held.
  640. */
  641. static void b43_synchronize_irq(struct b43_wldev *dev)
  642. {
  643. synchronize_irq(dev->dev->irq);
  644. tasklet_kill(&dev->isr_tasklet);
  645. }
  646. /* DummyTransmission function, as documented on
  647. * http://bcm-specs.sipsolutions.net/DummyTransmission
  648. */
  649. void b43_dummy_transmission(struct b43_wldev *dev)
  650. {
  651. struct b43_wl *wl = dev->wl;
  652. struct b43_phy *phy = &dev->phy;
  653. unsigned int i, max_loop;
  654. u16 value;
  655. u32 buffer[5] = {
  656. 0x00000000,
  657. 0x00D40000,
  658. 0x00000000,
  659. 0x01000000,
  660. 0x00000000,
  661. };
  662. switch (phy->type) {
  663. case B43_PHYTYPE_A:
  664. max_loop = 0x1E;
  665. buffer[0] = 0x000201CC;
  666. break;
  667. case B43_PHYTYPE_B:
  668. case B43_PHYTYPE_G:
  669. max_loop = 0xFA;
  670. buffer[0] = 0x000B846E;
  671. break;
  672. default:
  673. B43_WARN_ON(1);
  674. return;
  675. }
  676. spin_lock_irq(&wl->irq_lock);
  677. write_lock(&wl->tx_lock);
  678. for (i = 0; i < 5; i++)
  679. b43_ram_write(dev, i * 4, buffer[i]);
  680. /* Commit writes */
  681. b43_read32(dev, B43_MMIO_MACCTL);
  682. b43_write16(dev, 0x0568, 0x0000);
  683. b43_write16(dev, 0x07C0, 0x0000);
  684. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  685. b43_write16(dev, 0x050C, value);
  686. b43_write16(dev, 0x0508, 0x0000);
  687. b43_write16(dev, 0x050A, 0x0000);
  688. b43_write16(dev, 0x054C, 0x0000);
  689. b43_write16(dev, 0x056A, 0x0014);
  690. b43_write16(dev, 0x0568, 0x0826);
  691. b43_write16(dev, 0x0500, 0x0000);
  692. b43_write16(dev, 0x0502, 0x0030);
  693. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  694. b43_radio_write16(dev, 0x0051, 0x0017);
  695. for (i = 0x00; i < max_loop; i++) {
  696. value = b43_read16(dev, 0x050E);
  697. if (value & 0x0080)
  698. break;
  699. udelay(10);
  700. }
  701. for (i = 0x00; i < 0x0A; i++) {
  702. value = b43_read16(dev, 0x050E);
  703. if (value & 0x0400)
  704. break;
  705. udelay(10);
  706. }
  707. for (i = 0x00; i < 0x0A; i++) {
  708. value = b43_read16(dev, 0x0690);
  709. if (!(value & 0x0100))
  710. break;
  711. udelay(10);
  712. }
  713. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  714. b43_radio_write16(dev, 0x0051, 0x0037);
  715. write_unlock(&wl->tx_lock);
  716. spin_unlock_irq(&wl->irq_lock);
  717. }
  718. static void key_write(struct b43_wldev *dev,
  719. u8 index, u8 algorithm, const u8 * key)
  720. {
  721. unsigned int i;
  722. u32 offset;
  723. u16 value;
  724. u16 kidx;
  725. /* Key index/algo block */
  726. kidx = b43_kidx_to_fw(dev, index);
  727. value = ((kidx << 4) | algorithm);
  728. b43_shm_write16(dev, B43_SHM_SHARED,
  729. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  730. /* Write the key to the Key Table Pointer offset */
  731. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  732. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  733. value = key[i];
  734. value |= (u16) (key[i + 1]) << 8;
  735. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  736. }
  737. }
  738. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  739. {
  740. u32 addrtmp[2] = { 0, 0, };
  741. u8 per_sta_keys_start = 8;
  742. if (b43_new_kidx_api(dev))
  743. per_sta_keys_start = 4;
  744. B43_WARN_ON(index < per_sta_keys_start);
  745. /* We have two default TX keys and possibly two default RX keys.
  746. * Physical mac 0 is mapped to physical key 4 or 8, depending
  747. * on the firmware version.
  748. * So we must adjust the index here.
  749. */
  750. index -= per_sta_keys_start;
  751. if (addr) {
  752. addrtmp[0] = addr[0];
  753. addrtmp[0] |= ((u32) (addr[1]) << 8);
  754. addrtmp[0] |= ((u32) (addr[2]) << 16);
  755. addrtmp[0] |= ((u32) (addr[3]) << 24);
  756. addrtmp[1] = addr[4];
  757. addrtmp[1] |= ((u32) (addr[5]) << 8);
  758. }
  759. if (dev->dev->id.revision >= 5) {
  760. /* Receive match transmitter address mechanism */
  761. b43_shm_write32(dev, B43_SHM_RCMTA,
  762. (index * 2) + 0, addrtmp[0]);
  763. b43_shm_write16(dev, B43_SHM_RCMTA,
  764. (index * 2) + 1, addrtmp[1]);
  765. } else {
  766. /* RXE (Receive Engine) and
  767. * PSM (Programmable State Machine) mechanism
  768. */
  769. if (index < 8) {
  770. /* TODO write to RCM 16, 19, 22 and 25 */
  771. } else {
  772. b43_shm_write32(dev, B43_SHM_SHARED,
  773. B43_SHM_SH_PSM + (index * 6) + 0,
  774. addrtmp[0]);
  775. b43_shm_write16(dev, B43_SHM_SHARED,
  776. B43_SHM_SH_PSM + (index * 6) + 4,
  777. addrtmp[1]);
  778. }
  779. }
  780. }
  781. static void do_key_write(struct b43_wldev *dev,
  782. u8 index, u8 algorithm,
  783. const u8 * key, size_t key_len, const u8 * mac_addr)
  784. {
  785. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  786. u8 per_sta_keys_start = 8;
  787. if (b43_new_kidx_api(dev))
  788. per_sta_keys_start = 4;
  789. B43_WARN_ON(index >= dev->max_nr_keys);
  790. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  791. if (index >= per_sta_keys_start)
  792. keymac_write(dev, index, NULL); /* First zero out mac. */
  793. if (key)
  794. memcpy(buf, key, key_len);
  795. key_write(dev, index, algorithm, buf);
  796. if (index >= per_sta_keys_start)
  797. keymac_write(dev, index, mac_addr);
  798. dev->key[index].algorithm = algorithm;
  799. }
  800. static int b43_key_write(struct b43_wldev *dev,
  801. int index, u8 algorithm,
  802. const u8 * key, size_t key_len,
  803. const u8 * mac_addr,
  804. struct ieee80211_key_conf *keyconf)
  805. {
  806. int i;
  807. int sta_keys_start;
  808. if (key_len > B43_SEC_KEYSIZE)
  809. return -EINVAL;
  810. for (i = 0; i < dev->max_nr_keys; i++) {
  811. /* Check that we don't already have this key. */
  812. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  813. }
  814. if (index < 0) {
  815. /* Either pairwise key or address is 00:00:00:00:00:00
  816. * for transmit-only keys. Search the index. */
  817. if (b43_new_kidx_api(dev))
  818. sta_keys_start = 4;
  819. else
  820. sta_keys_start = 8;
  821. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  822. if (!dev->key[i].keyconf) {
  823. /* found empty */
  824. index = i;
  825. break;
  826. }
  827. }
  828. if (index < 0) {
  829. b43err(dev->wl, "Out of hardware key memory\n");
  830. return -ENOSPC;
  831. }
  832. } else
  833. B43_WARN_ON(index > 3);
  834. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  835. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  836. /* Default RX key */
  837. B43_WARN_ON(mac_addr);
  838. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  839. }
  840. keyconf->hw_key_idx = index;
  841. dev->key[index].keyconf = keyconf;
  842. return 0;
  843. }
  844. static int b43_key_clear(struct b43_wldev *dev, int index)
  845. {
  846. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  847. return -EINVAL;
  848. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  849. NULL, B43_SEC_KEYSIZE, NULL);
  850. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  851. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  852. NULL, B43_SEC_KEYSIZE, NULL);
  853. }
  854. dev->key[index].keyconf = NULL;
  855. return 0;
  856. }
  857. static void b43_clear_keys(struct b43_wldev *dev)
  858. {
  859. int i;
  860. for (i = 0; i < dev->max_nr_keys; i++)
  861. b43_key_clear(dev, i);
  862. }
  863. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  864. {
  865. u32 macctl;
  866. u16 ucstat;
  867. bool hwps;
  868. bool awake;
  869. int i;
  870. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  871. (ps_flags & B43_PS_DISABLED));
  872. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  873. if (ps_flags & B43_PS_ENABLED) {
  874. hwps = 1;
  875. } else if (ps_flags & B43_PS_DISABLED) {
  876. hwps = 0;
  877. } else {
  878. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  879. // and thus is not an AP and we are associated, set bit 25
  880. }
  881. if (ps_flags & B43_PS_AWAKE) {
  882. awake = 1;
  883. } else if (ps_flags & B43_PS_ASLEEP) {
  884. awake = 0;
  885. } else {
  886. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  887. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  888. // successful, set bit26
  889. }
  890. /* FIXME: For now we force awake-on and hwps-off */
  891. hwps = 0;
  892. awake = 1;
  893. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  894. if (hwps)
  895. macctl |= B43_MACCTL_HWPS;
  896. else
  897. macctl &= ~B43_MACCTL_HWPS;
  898. if (awake)
  899. macctl |= B43_MACCTL_AWAKE;
  900. else
  901. macctl &= ~B43_MACCTL_AWAKE;
  902. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  903. /* Commit write */
  904. b43_read32(dev, B43_MMIO_MACCTL);
  905. if (awake && dev->dev->id.revision >= 5) {
  906. /* Wait for the microcode to wake up. */
  907. for (i = 0; i < 100; i++) {
  908. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  909. B43_SHM_SH_UCODESTAT);
  910. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  911. break;
  912. udelay(10);
  913. }
  914. }
  915. }
  916. /* Turn the Analog ON/OFF */
  917. static void b43_switch_analog(struct b43_wldev *dev, int on)
  918. {
  919. switch (dev->phy.type) {
  920. case B43_PHYTYPE_A:
  921. case B43_PHYTYPE_G:
  922. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  923. break;
  924. case B43_PHYTYPE_N:
  925. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  926. on ? 0 : 0x7FFF);
  927. break;
  928. default:
  929. B43_WARN_ON(1);
  930. }
  931. }
  932. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  933. {
  934. u32 tmslow;
  935. u32 macctl;
  936. flags |= B43_TMSLOW_PHYCLKEN;
  937. flags |= B43_TMSLOW_PHYRESET;
  938. ssb_device_enable(dev->dev, flags);
  939. msleep(2); /* Wait for the PLL to turn on. */
  940. /* Now take the PHY out of Reset again */
  941. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  942. tmslow |= SSB_TMSLOW_FGC;
  943. tmslow &= ~B43_TMSLOW_PHYRESET;
  944. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  945. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  946. msleep(1);
  947. tmslow &= ~SSB_TMSLOW_FGC;
  948. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  949. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  950. msleep(1);
  951. /* Turn Analog ON */
  952. b43_switch_analog(dev, 1);
  953. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  954. macctl &= ~B43_MACCTL_GMODE;
  955. if (flags & B43_TMSLOW_GMODE)
  956. macctl |= B43_MACCTL_GMODE;
  957. macctl |= B43_MACCTL_IHR_ENABLED;
  958. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  959. }
  960. static void handle_irq_transmit_status(struct b43_wldev *dev)
  961. {
  962. u32 v0, v1;
  963. u16 tmp;
  964. struct b43_txstatus stat;
  965. while (1) {
  966. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  967. if (!(v0 & 0x00000001))
  968. break;
  969. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  970. stat.cookie = (v0 >> 16);
  971. stat.seq = (v1 & 0x0000FFFF);
  972. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  973. tmp = (v0 & 0x0000FFFF);
  974. stat.frame_count = ((tmp & 0xF000) >> 12);
  975. stat.rts_count = ((tmp & 0x0F00) >> 8);
  976. stat.supp_reason = ((tmp & 0x001C) >> 2);
  977. stat.pm_indicated = !!(tmp & 0x0080);
  978. stat.intermediate = !!(tmp & 0x0040);
  979. stat.for_ampdu = !!(tmp & 0x0020);
  980. stat.acked = !!(tmp & 0x0002);
  981. b43_handle_txstatus(dev, &stat);
  982. }
  983. }
  984. static void drain_txstatus_queue(struct b43_wldev *dev)
  985. {
  986. u32 dummy;
  987. if (dev->dev->id.revision < 5)
  988. return;
  989. /* Read all entries from the microcode TXstatus FIFO
  990. * and throw them away.
  991. */
  992. while (1) {
  993. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  994. if (!(dummy & 0x00000001))
  995. break;
  996. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  997. }
  998. }
  999. static u32 b43_jssi_read(struct b43_wldev *dev)
  1000. {
  1001. u32 val = 0;
  1002. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1003. val <<= 16;
  1004. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1005. return val;
  1006. }
  1007. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1008. {
  1009. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1010. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1011. }
  1012. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1013. {
  1014. b43_jssi_write(dev, 0x7F7F7F7F);
  1015. b43_write32(dev, B43_MMIO_MACCMD,
  1016. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1017. }
  1018. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1019. {
  1020. /* Top half of Link Quality calculation. */
  1021. if (dev->noisecalc.calculation_running)
  1022. return;
  1023. dev->noisecalc.calculation_running = 1;
  1024. dev->noisecalc.nr_samples = 0;
  1025. b43_generate_noise_sample(dev);
  1026. }
  1027. static void handle_irq_noise(struct b43_wldev *dev)
  1028. {
  1029. struct b43_phy *phy = &dev->phy;
  1030. u16 tmp;
  1031. u8 noise[4];
  1032. u8 i, j;
  1033. s32 average;
  1034. /* Bottom half of Link Quality calculation. */
  1035. /* Possible race condition: It might be possible that the user
  1036. * changed to a different channel in the meantime since we
  1037. * started the calculation. We ignore that fact, since it's
  1038. * not really that much of a problem. The background noise is
  1039. * an estimation only anyway. Slightly wrong results will get damped
  1040. * by the averaging of the 8 sample rounds. Additionally the
  1041. * value is shortlived. So it will be replaced by the next noise
  1042. * calculation round soon. */
  1043. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1044. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1045. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1046. noise[2] == 0x7F || noise[3] == 0x7F)
  1047. goto generate_new;
  1048. /* Get the noise samples. */
  1049. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1050. i = dev->noisecalc.nr_samples;
  1051. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1052. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1053. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1054. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1055. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1056. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1057. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1058. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1059. dev->noisecalc.nr_samples++;
  1060. if (dev->noisecalc.nr_samples == 8) {
  1061. /* Calculate the Link Quality by the noise samples. */
  1062. average = 0;
  1063. for (i = 0; i < 8; i++) {
  1064. for (j = 0; j < 4; j++)
  1065. average += dev->noisecalc.samples[i][j];
  1066. }
  1067. average /= (8 * 4);
  1068. average *= 125;
  1069. average += 64;
  1070. average /= 128;
  1071. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1072. tmp = (tmp / 128) & 0x1F;
  1073. if (tmp >= 8)
  1074. average += 2;
  1075. else
  1076. average -= 25;
  1077. if (tmp == 8)
  1078. average -= 72;
  1079. else
  1080. average -= 48;
  1081. dev->stats.link_noise = average;
  1082. dev->noisecalc.calculation_running = 0;
  1083. return;
  1084. }
  1085. generate_new:
  1086. b43_generate_noise_sample(dev);
  1087. }
  1088. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1089. {
  1090. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1091. ///TODO: PS TBTT
  1092. } else {
  1093. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1094. b43_power_saving_ctl_bits(dev, 0);
  1095. }
  1096. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1097. dev->dfq_valid = 1;
  1098. }
  1099. static void handle_irq_atim_end(struct b43_wldev *dev)
  1100. {
  1101. if (dev->dfq_valid) {
  1102. b43_write32(dev, B43_MMIO_MACCMD,
  1103. b43_read32(dev, B43_MMIO_MACCMD)
  1104. | B43_MACCMD_DFQ_VALID);
  1105. dev->dfq_valid = 0;
  1106. }
  1107. }
  1108. static void handle_irq_pmq(struct b43_wldev *dev)
  1109. {
  1110. u32 tmp;
  1111. //TODO: AP mode.
  1112. while (1) {
  1113. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1114. if (!(tmp & 0x00000008))
  1115. break;
  1116. }
  1117. /* 16bit write is odd, but correct. */
  1118. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1119. }
  1120. static void b43_write_template_common(struct b43_wldev *dev,
  1121. const u8 * data, u16 size,
  1122. u16 ram_offset,
  1123. u16 shm_size_offset, u8 rate)
  1124. {
  1125. u32 i, tmp;
  1126. struct b43_plcp_hdr4 plcp;
  1127. plcp.data = 0;
  1128. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1129. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1130. ram_offset += sizeof(u32);
  1131. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1132. * So leave the first two bytes of the next write blank.
  1133. */
  1134. tmp = (u32) (data[0]) << 16;
  1135. tmp |= (u32) (data[1]) << 24;
  1136. b43_ram_write(dev, ram_offset, tmp);
  1137. ram_offset += sizeof(u32);
  1138. for (i = 2; i < size; i += sizeof(u32)) {
  1139. tmp = (u32) (data[i + 0]);
  1140. if (i + 1 < size)
  1141. tmp |= (u32) (data[i + 1]) << 8;
  1142. if (i + 2 < size)
  1143. tmp |= (u32) (data[i + 2]) << 16;
  1144. if (i + 3 < size)
  1145. tmp |= (u32) (data[i + 3]) << 24;
  1146. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1147. }
  1148. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1149. size + sizeof(struct b43_plcp_hdr6));
  1150. }
  1151. /* Check if the use of the antenna that ieee80211 told us to
  1152. * use is possible. This will fall back to DEFAULT.
  1153. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1154. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1155. u8 antenna_nr)
  1156. {
  1157. u8 antenna_mask;
  1158. if (antenna_nr == 0) {
  1159. /* Zero means "use default antenna". That's always OK. */
  1160. return 0;
  1161. }
  1162. /* Get the mask of available antennas. */
  1163. if (dev->phy.gmode)
  1164. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1165. else
  1166. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1167. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1168. /* This antenna is not available. Fall back to default. */
  1169. return 0;
  1170. }
  1171. return antenna_nr;
  1172. }
  1173. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  1174. {
  1175. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  1176. switch (antenna) {
  1177. case 0: /* default/diversity */
  1178. return B43_ANTENNA_DEFAULT;
  1179. case 1: /* Antenna 0 */
  1180. return B43_ANTENNA0;
  1181. case 2: /* Antenna 1 */
  1182. return B43_ANTENNA1;
  1183. case 3: /* Antenna 2 */
  1184. return B43_ANTENNA2;
  1185. case 4: /* Antenna 3 */
  1186. return B43_ANTENNA3;
  1187. default:
  1188. return B43_ANTENNA_DEFAULT;
  1189. }
  1190. }
  1191. /* Convert a b43 antenna number value to the PHY TX control value. */
  1192. static u16 b43_antenna_to_phyctl(int antenna)
  1193. {
  1194. switch (antenna) {
  1195. case B43_ANTENNA0:
  1196. return B43_TXH_PHY_ANT0;
  1197. case B43_ANTENNA1:
  1198. return B43_TXH_PHY_ANT1;
  1199. case B43_ANTENNA2:
  1200. return B43_TXH_PHY_ANT2;
  1201. case B43_ANTENNA3:
  1202. return B43_TXH_PHY_ANT3;
  1203. case B43_ANTENNA_AUTO:
  1204. return B43_TXH_PHY_ANT01AUTO;
  1205. }
  1206. B43_WARN_ON(1);
  1207. return 0;
  1208. }
  1209. static void b43_write_beacon_template(struct b43_wldev *dev,
  1210. u16 ram_offset,
  1211. u16 shm_size_offset)
  1212. {
  1213. unsigned int i, len, variable_len;
  1214. const struct ieee80211_mgmt *bcn;
  1215. const u8 *ie;
  1216. bool tim_found = 0;
  1217. unsigned int rate;
  1218. u16 ctl;
  1219. int antenna;
  1220. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1221. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1222. len = min((size_t) dev->wl->current_beacon->len,
  1223. 0x200 - sizeof(struct b43_plcp_hdr6));
  1224. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1225. b43_write_template_common(dev, (const u8 *)bcn,
  1226. len, ram_offset, shm_size_offset, rate);
  1227. /* Write the PHY TX control parameters. */
  1228. antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
  1229. antenna = b43_antenna_to_phyctl(antenna);
  1230. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1231. /* We can't send beacons with short preamble. Would get PHY errors. */
  1232. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1233. ctl &= ~B43_TXH_PHY_ANT;
  1234. ctl &= ~B43_TXH_PHY_ENC;
  1235. ctl |= antenna;
  1236. if (b43_is_cck_rate(rate))
  1237. ctl |= B43_TXH_PHY_ENC_CCK;
  1238. else
  1239. ctl |= B43_TXH_PHY_ENC_OFDM;
  1240. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1241. /* Find the position of the TIM and the DTIM_period value
  1242. * and write them to SHM. */
  1243. ie = bcn->u.beacon.variable;
  1244. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1245. for (i = 0; i < variable_len - 2; ) {
  1246. uint8_t ie_id, ie_len;
  1247. ie_id = ie[i];
  1248. ie_len = ie[i + 1];
  1249. if (ie_id == 5) {
  1250. u16 tim_position;
  1251. u16 dtim_period;
  1252. /* This is the TIM Information Element */
  1253. /* Check whether the ie_len is in the beacon data range. */
  1254. if (variable_len < ie_len + 2 + i)
  1255. break;
  1256. /* A valid TIM is at least 4 bytes long. */
  1257. if (ie_len < 4)
  1258. break;
  1259. tim_found = 1;
  1260. tim_position = sizeof(struct b43_plcp_hdr6);
  1261. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1262. tim_position += i;
  1263. dtim_period = ie[i + 3];
  1264. b43_shm_write16(dev, B43_SHM_SHARED,
  1265. B43_SHM_SH_TIMBPOS, tim_position);
  1266. b43_shm_write16(dev, B43_SHM_SHARED,
  1267. B43_SHM_SH_DTIMPER, dtim_period);
  1268. break;
  1269. }
  1270. i += ie_len + 2;
  1271. }
  1272. if (!tim_found) {
  1273. /*
  1274. * If ucode wants to modify TIM do it behind the beacon, this
  1275. * will happen, for example, when doing mesh networking.
  1276. */
  1277. b43_shm_write16(dev, B43_SHM_SHARED,
  1278. B43_SHM_SH_TIMBPOS,
  1279. len + sizeof(struct b43_plcp_hdr6));
  1280. b43_shm_write16(dev, B43_SHM_SHARED,
  1281. B43_SHM_SH_DTIMPER, 0);
  1282. }
  1283. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1284. }
  1285. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1286. u16 shm_offset, u16 size,
  1287. struct ieee80211_rate *rate)
  1288. {
  1289. struct b43_plcp_hdr4 plcp;
  1290. u32 tmp;
  1291. __le16 dur;
  1292. plcp.data = 0;
  1293. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1294. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1295. dev->wl->vif, size,
  1296. rate);
  1297. /* Write PLCP in two parts and timing for packet transfer */
  1298. tmp = le32_to_cpu(plcp.data);
  1299. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1300. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1301. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1302. }
  1303. /* Instead of using custom probe response template, this function
  1304. * just patches custom beacon template by:
  1305. * 1) Changing packet type
  1306. * 2) Patching duration field
  1307. * 3) Stripping TIM
  1308. */
  1309. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1310. u16 *dest_size,
  1311. struct ieee80211_rate *rate)
  1312. {
  1313. const u8 *src_data;
  1314. u8 *dest_data;
  1315. u16 src_size, elem_size, src_pos, dest_pos;
  1316. __le16 dur;
  1317. struct ieee80211_hdr *hdr;
  1318. size_t ie_start;
  1319. src_size = dev->wl->current_beacon->len;
  1320. src_data = (const u8 *)dev->wl->current_beacon->data;
  1321. /* Get the start offset of the variable IEs in the packet. */
  1322. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1323. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1324. if (B43_WARN_ON(src_size < ie_start))
  1325. return NULL;
  1326. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1327. if (unlikely(!dest_data))
  1328. return NULL;
  1329. /* Copy the static data and all Information Elements, except the TIM. */
  1330. memcpy(dest_data, src_data, ie_start);
  1331. src_pos = ie_start;
  1332. dest_pos = ie_start;
  1333. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1334. elem_size = src_data[src_pos + 1] + 2;
  1335. if (src_data[src_pos] == 5) {
  1336. /* This is the TIM. */
  1337. continue;
  1338. }
  1339. memcpy(dest_data + dest_pos, src_data + src_pos,
  1340. elem_size);
  1341. dest_pos += elem_size;
  1342. }
  1343. *dest_size = dest_pos;
  1344. hdr = (struct ieee80211_hdr *)dest_data;
  1345. /* Set the frame control. */
  1346. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1347. IEEE80211_STYPE_PROBE_RESP);
  1348. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1349. dev->wl->vif, *dest_size,
  1350. rate);
  1351. hdr->duration_id = dur;
  1352. return dest_data;
  1353. }
  1354. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1355. u16 ram_offset,
  1356. u16 shm_size_offset,
  1357. struct ieee80211_rate *rate)
  1358. {
  1359. const u8 *probe_resp_data;
  1360. u16 size;
  1361. size = dev->wl->current_beacon->len;
  1362. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1363. if (unlikely(!probe_resp_data))
  1364. return;
  1365. /* Looks like PLCP headers plus packet timings are stored for
  1366. * all possible basic rates
  1367. */
  1368. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1369. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1370. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1371. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1372. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1373. b43_write_template_common(dev, probe_resp_data,
  1374. size, ram_offset, shm_size_offset,
  1375. rate->hw_value);
  1376. kfree(probe_resp_data);
  1377. }
  1378. static void b43_upload_beacon0(struct b43_wldev *dev)
  1379. {
  1380. struct b43_wl *wl = dev->wl;
  1381. if (wl->beacon0_uploaded)
  1382. return;
  1383. b43_write_beacon_template(dev, 0x68, 0x18);
  1384. /* FIXME: Probe resp upload doesn't really belong here,
  1385. * but we don't use that feature anyway. */
  1386. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1387. &__b43_ratetable[3]);
  1388. wl->beacon0_uploaded = 1;
  1389. }
  1390. static void b43_upload_beacon1(struct b43_wldev *dev)
  1391. {
  1392. struct b43_wl *wl = dev->wl;
  1393. if (wl->beacon1_uploaded)
  1394. return;
  1395. b43_write_beacon_template(dev, 0x468, 0x1A);
  1396. wl->beacon1_uploaded = 1;
  1397. }
  1398. static void handle_irq_beacon(struct b43_wldev *dev)
  1399. {
  1400. struct b43_wl *wl = dev->wl;
  1401. u32 cmd, beacon0_valid, beacon1_valid;
  1402. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP) &&
  1403. !b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  1404. return;
  1405. /* This is the bottom half of the asynchronous beacon update. */
  1406. /* Ignore interrupt in the future. */
  1407. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1408. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1409. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1410. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1411. /* Schedule interrupt manually, if busy. */
  1412. if (beacon0_valid && beacon1_valid) {
  1413. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1414. dev->irq_savedstate |= B43_IRQ_BEACON;
  1415. return;
  1416. }
  1417. if (unlikely(wl->beacon_templates_virgin)) {
  1418. /* We never uploaded a beacon before.
  1419. * Upload both templates now, but only mark one valid. */
  1420. wl->beacon_templates_virgin = 0;
  1421. b43_upload_beacon0(dev);
  1422. b43_upload_beacon1(dev);
  1423. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1424. cmd |= B43_MACCMD_BEACON0_VALID;
  1425. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1426. } else {
  1427. if (!beacon0_valid) {
  1428. b43_upload_beacon0(dev);
  1429. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1430. cmd |= B43_MACCMD_BEACON0_VALID;
  1431. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1432. } else if (!beacon1_valid) {
  1433. b43_upload_beacon1(dev);
  1434. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1435. cmd |= B43_MACCMD_BEACON1_VALID;
  1436. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1437. }
  1438. }
  1439. }
  1440. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1441. {
  1442. struct b43_wl *wl = container_of(work, struct b43_wl,
  1443. beacon_update_trigger);
  1444. struct b43_wldev *dev;
  1445. mutex_lock(&wl->mutex);
  1446. dev = wl->current_dev;
  1447. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1448. spin_lock_irq(&wl->irq_lock);
  1449. /* update beacon right away or defer to irq */
  1450. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1451. handle_irq_beacon(dev);
  1452. /* The handler might have updated the IRQ mask. */
  1453. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1454. dev->irq_savedstate);
  1455. mmiowb();
  1456. spin_unlock_irq(&wl->irq_lock);
  1457. }
  1458. mutex_unlock(&wl->mutex);
  1459. }
  1460. /* Asynchronously update the packet templates in template RAM.
  1461. * Locking: Requires wl->irq_lock to be locked. */
  1462. static void b43_update_templates(struct b43_wl *wl)
  1463. {
  1464. struct sk_buff *beacon;
  1465. /* This is the top half of the ansynchronous beacon update.
  1466. * The bottom half is the beacon IRQ.
  1467. * Beacon update must be asynchronous to avoid sending an
  1468. * invalid beacon. This can happen for example, if the firmware
  1469. * transmits a beacon while we are updating it. */
  1470. /* We could modify the existing beacon and set the aid bit in
  1471. * the TIM field, but that would probably require resizing and
  1472. * moving of data within the beacon template.
  1473. * Simply request a new beacon and let mac80211 do the hard work. */
  1474. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1475. if (unlikely(!beacon))
  1476. return;
  1477. if (wl->current_beacon)
  1478. dev_kfree_skb_any(wl->current_beacon);
  1479. wl->current_beacon = beacon;
  1480. wl->beacon0_uploaded = 0;
  1481. wl->beacon1_uploaded = 0;
  1482. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1483. }
  1484. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1485. {
  1486. u32 tmp;
  1487. u16 i, len;
  1488. len = min((u16) ssid_len, (u16) 0x100);
  1489. for (i = 0; i < len; i += sizeof(u32)) {
  1490. tmp = (u32) (ssid[i + 0]);
  1491. if (i + 1 < len)
  1492. tmp |= (u32) (ssid[i + 1]) << 8;
  1493. if (i + 2 < len)
  1494. tmp |= (u32) (ssid[i + 2]) << 16;
  1495. if (i + 3 < len)
  1496. tmp |= (u32) (ssid[i + 3]) << 24;
  1497. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1498. }
  1499. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1500. }
  1501. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1502. {
  1503. b43_time_lock(dev);
  1504. if (dev->dev->id.revision >= 3) {
  1505. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1506. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1507. } else {
  1508. b43_write16(dev, 0x606, (beacon_int >> 6));
  1509. b43_write16(dev, 0x610, beacon_int);
  1510. }
  1511. b43_time_unlock(dev);
  1512. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1513. }
  1514. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1515. {
  1516. u16 reason;
  1517. /* Read the register that contains the reason code for the panic. */
  1518. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1519. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1520. switch (reason) {
  1521. default:
  1522. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1523. /* fallthrough */
  1524. case B43_FWPANIC_DIE:
  1525. /* Do not restart the controller or firmware.
  1526. * The device is nonfunctional from now on.
  1527. * Restarting would result in this panic to trigger again,
  1528. * so we avoid that recursion. */
  1529. break;
  1530. case B43_FWPANIC_RESTART:
  1531. b43_controller_restart(dev, "Microcode panic");
  1532. break;
  1533. }
  1534. }
  1535. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1536. {
  1537. unsigned int i, cnt;
  1538. u16 reason, marker_id, marker_line;
  1539. __le16 *buf;
  1540. /* The proprietary firmware doesn't have this IRQ. */
  1541. if (!dev->fw.opensource)
  1542. return;
  1543. /* Read the register that contains the reason code for this IRQ. */
  1544. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1545. switch (reason) {
  1546. case B43_DEBUGIRQ_PANIC:
  1547. b43_handle_firmware_panic(dev);
  1548. break;
  1549. case B43_DEBUGIRQ_DUMP_SHM:
  1550. if (!B43_DEBUG)
  1551. break; /* Only with driver debugging enabled. */
  1552. buf = kmalloc(4096, GFP_ATOMIC);
  1553. if (!buf) {
  1554. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1555. goto out;
  1556. }
  1557. for (i = 0; i < 4096; i += 2) {
  1558. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1559. buf[i / 2] = cpu_to_le16(tmp);
  1560. }
  1561. b43info(dev->wl, "Shared memory dump:\n");
  1562. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1563. 16, 2, buf, 4096, 1);
  1564. kfree(buf);
  1565. break;
  1566. case B43_DEBUGIRQ_DUMP_REGS:
  1567. if (!B43_DEBUG)
  1568. break; /* Only with driver debugging enabled. */
  1569. b43info(dev->wl, "Microcode register dump:\n");
  1570. for (i = 0, cnt = 0; i < 64; i++) {
  1571. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1572. if (cnt == 0)
  1573. printk(KERN_INFO);
  1574. printk("r%02u: 0x%04X ", i, tmp);
  1575. cnt++;
  1576. if (cnt == 6) {
  1577. printk("\n");
  1578. cnt = 0;
  1579. }
  1580. }
  1581. printk("\n");
  1582. break;
  1583. case B43_DEBUGIRQ_MARKER:
  1584. if (!B43_DEBUG)
  1585. break; /* Only with driver debugging enabled. */
  1586. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1587. B43_MARKER_ID_REG);
  1588. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1589. B43_MARKER_LINE_REG);
  1590. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1591. "at line number %u\n",
  1592. marker_id, marker_line);
  1593. break;
  1594. default:
  1595. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1596. reason);
  1597. }
  1598. out:
  1599. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1600. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1601. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1602. }
  1603. /* Interrupt handler bottom-half */
  1604. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1605. {
  1606. u32 reason;
  1607. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1608. u32 merged_dma_reason = 0;
  1609. int i;
  1610. unsigned long flags;
  1611. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1612. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1613. reason = dev->irq_reason;
  1614. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1615. dma_reason[i] = dev->dma_reason[i];
  1616. merged_dma_reason |= dma_reason[i];
  1617. }
  1618. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1619. b43err(dev->wl, "MAC transmission error\n");
  1620. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1621. b43err(dev->wl, "PHY transmission error\n");
  1622. rmb();
  1623. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1624. atomic_set(&dev->phy.txerr_cnt,
  1625. B43_PHY_TX_BADNESS_LIMIT);
  1626. b43err(dev->wl, "Too many PHY TX errors, "
  1627. "restarting the controller\n");
  1628. b43_controller_restart(dev, "PHY TX errors");
  1629. }
  1630. }
  1631. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1632. B43_DMAIRQ_NONFATALMASK))) {
  1633. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1634. b43err(dev->wl, "Fatal DMA error: "
  1635. "0x%08X, 0x%08X, 0x%08X, "
  1636. "0x%08X, 0x%08X, 0x%08X\n",
  1637. dma_reason[0], dma_reason[1],
  1638. dma_reason[2], dma_reason[3],
  1639. dma_reason[4], dma_reason[5]);
  1640. b43_controller_restart(dev, "DMA error");
  1641. mmiowb();
  1642. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1643. return;
  1644. }
  1645. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1646. b43err(dev->wl, "DMA error: "
  1647. "0x%08X, 0x%08X, 0x%08X, "
  1648. "0x%08X, 0x%08X, 0x%08X\n",
  1649. dma_reason[0], dma_reason[1],
  1650. dma_reason[2], dma_reason[3],
  1651. dma_reason[4], dma_reason[5]);
  1652. }
  1653. }
  1654. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1655. handle_irq_ucode_debug(dev);
  1656. if (reason & B43_IRQ_TBTT_INDI)
  1657. handle_irq_tbtt_indication(dev);
  1658. if (reason & B43_IRQ_ATIM_END)
  1659. handle_irq_atim_end(dev);
  1660. if (reason & B43_IRQ_BEACON)
  1661. handle_irq_beacon(dev);
  1662. if (reason & B43_IRQ_PMQ)
  1663. handle_irq_pmq(dev);
  1664. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1665. ;/* TODO */
  1666. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1667. handle_irq_noise(dev);
  1668. /* Check the DMA reason registers for received data. */
  1669. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1670. if (b43_using_pio_transfers(dev))
  1671. b43_pio_rx(dev->pio.rx_queue);
  1672. else
  1673. b43_dma_rx(dev->dma.rx_ring);
  1674. }
  1675. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1676. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1677. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1678. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1679. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1680. if (reason & B43_IRQ_TX_OK)
  1681. handle_irq_transmit_status(dev);
  1682. b43_interrupt_enable(dev, dev->irq_savedstate);
  1683. mmiowb();
  1684. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1685. }
  1686. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1687. {
  1688. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1689. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1690. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1691. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1692. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1693. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1694. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1695. }
  1696. /* Interrupt handler top-half */
  1697. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1698. {
  1699. irqreturn_t ret = IRQ_NONE;
  1700. struct b43_wldev *dev = dev_id;
  1701. u32 reason;
  1702. if (!dev)
  1703. return IRQ_NONE;
  1704. spin_lock(&dev->wl->irq_lock);
  1705. if (b43_status(dev) < B43_STAT_STARTED)
  1706. goto out;
  1707. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1708. if (reason == 0xffffffff) /* shared IRQ */
  1709. goto out;
  1710. ret = IRQ_HANDLED;
  1711. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1712. if (!reason)
  1713. goto out;
  1714. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1715. & 0x0001DC00;
  1716. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1717. & 0x0000DC00;
  1718. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1719. & 0x0000DC00;
  1720. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1721. & 0x0001DC00;
  1722. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1723. & 0x0000DC00;
  1724. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1725. & 0x0000DC00;
  1726. b43_interrupt_ack(dev, reason);
  1727. /* disable all IRQs. They are enabled again in the bottom half. */
  1728. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1729. /* save the reason code and call our bottom half. */
  1730. dev->irq_reason = reason;
  1731. tasklet_schedule(&dev->isr_tasklet);
  1732. out:
  1733. mmiowb();
  1734. spin_unlock(&dev->wl->irq_lock);
  1735. return ret;
  1736. }
  1737. static void do_release_fw(struct b43_firmware_file *fw)
  1738. {
  1739. release_firmware(fw->data);
  1740. fw->data = NULL;
  1741. fw->filename = NULL;
  1742. }
  1743. static void b43_release_firmware(struct b43_wldev *dev)
  1744. {
  1745. do_release_fw(&dev->fw.ucode);
  1746. do_release_fw(&dev->fw.pcm);
  1747. do_release_fw(&dev->fw.initvals);
  1748. do_release_fw(&dev->fw.initvals_band);
  1749. }
  1750. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1751. {
  1752. const char *text;
  1753. text = "You must go to "
  1754. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1755. "and download the latest firmware (version 4).\n";
  1756. if (error)
  1757. b43err(wl, text);
  1758. else
  1759. b43warn(wl, text);
  1760. }
  1761. static int do_request_fw(struct b43_wldev *dev,
  1762. const char *name,
  1763. struct b43_firmware_file *fw,
  1764. bool silent)
  1765. {
  1766. char path[sizeof(modparam_fwpostfix) + 32];
  1767. const struct firmware *blob;
  1768. struct b43_fw_header *hdr;
  1769. u32 size;
  1770. int err;
  1771. if (!name) {
  1772. /* Don't fetch anything. Free possibly cached firmware. */
  1773. do_release_fw(fw);
  1774. return 0;
  1775. }
  1776. if (fw->filename) {
  1777. if (strcmp(fw->filename, name) == 0)
  1778. return 0; /* Already have this fw. */
  1779. /* Free the cached firmware first. */
  1780. do_release_fw(fw);
  1781. }
  1782. snprintf(path, ARRAY_SIZE(path),
  1783. "b43%s/%s.fw",
  1784. modparam_fwpostfix, name);
  1785. err = request_firmware(&blob, path, dev->dev->dev);
  1786. if (err == -ENOENT) {
  1787. if (!silent) {
  1788. b43err(dev->wl, "Firmware file \"%s\" not found\n",
  1789. path);
  1790. }
  1791. return err;
  1792. } else if (err) {
  1793. b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
  1794. path, err);
  1795. return err;
  1796. }
  1797. if (blob->size < sizeof(struct b43_fw_header))
  1798. goto err_format;
  1799. hdr = (struct b43_fw_header *)(blob->data);
  1800. switch (hdr->type) {
  1801. case B43_FW_TYPE_UCODE:
  1802. case B43_FW_TYPE_PCM:
  1803. size = be32_to_cpu(hdr->size);
  1804. if (size != blob->size - sizeof(struct b43_fw_header))
  1805. goto err_format;
  1806. /* fallthrough */
  1807. case B43_FW_TYPE_IV:
  1808. if (hdr->ver != 1)
  1809. goto err_format;
  1810. break;
  1811. default:
  1812. goto err_format;
  1813. }
  1814. fw->data = blob;
  1815. fw->filename = name;
  1816. return 0;
  1817. err_format:
  1818. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1819. release_firmware(blob);
  1820. return -EPROTO;
  1821. }
  1822. static int b43_request_firmware(struct b43_wldev *dev)
  1823. {
  1824. struct b43_firmware *fw = &dev->fw;
  1825. const u8 rev = dev->dev->id.revision;
  1826. const char *filename;
  1827. u32 tmshigh;
  1828. int err;
  1829. /* Get microcode */
  1830. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1831. if ((rev >= 5) && (rev <= 10))
  1832. filename = "ucode5";
  1833. else if ((rev >= 11) && (rev <= 12))
  1834. filename = "ucode11";
  1835. else if (rev >= 13)
  1836. filename = "ucode13";
  1837. else
  1838. goto err_no_ucode;
  1839. err = do_request_fw(dev, filename, &fw->ucode, 0);
  1840. if (err)
  1841. goto err_load;
  1842. /* Get PCM code */
  1843. if ((rev >= 5) && (rev <= 10))
  1844. filename = "pcm5";
  1845. else if (rev >= 11)
  1846. filename = NULL;
  1847. else
  1848. goto err_no_pcm;
  1849. fw->pcm_request_failed = 0;
  1850. err = do_request_fw(dev, filename, &fw->pcm, 1);
  1851. if (err == -ENOENT) {
  1852. /* We did not find a PCM file? Not fatal, but
  1853. * core rev <= 10 must do without hwcrypto then. */
  1854. fw->pcm_request_failed = 1;
  1855. } else if (err)
  1856. goto err_load;
  1857. /* Get initvals */
  1858. switch (dev->phy.type) {
  1859. case B43_PHYTYPE_A:
  1860. if ((rev >= 5) && (rev <= 10)) {
  1861. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1862. filename = "a0g1initvals5";
  1863. else
  1864. filename = "a0g0initvals5";
  1865. } else
  1866. goto err_no_initvals;
  1867. break;
  1868. case B43_PHYTYPE_G:
  1869. if ((rev >= 5) && (rev <= 10))
  1870. filename = "b0g0initvals5";
  1871. else if (rev >= 13)
  1872. filename = "b0g0initvals13";
  1873. else
  1874. goto err_no_initvals;
  1875. break;
  1876. case B43_PHYTYPE_N:
  1877. if ((rev >= 11) && (rev <= 12))
  1878. filename = "n0initvals11";
  1879. else
  1880. goto err_no_initvals;
  1881. break;
  1882. default:
  1883. goto err_no_initvals;
  1884. }
  1885. err = do_request_fw(dev, filename, &fw->initvals, 0);
  1886. if (err)
  1887. goto err_load;
  1888. /* Get bandswitch initvals */
  1889. switch (dev->phy.type) {
  1890. case B43_PHYTYPE_A:
  1891. if ((rev >= 5) && (rev <= 10)) {
  1892. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1893. filename = "a0g1bsinitvals5";
  1894. else
  1895. filename = "a0g0bsinitvals5";
  1896. } else if (rev >= 11)
  1897. filename = NULL;
  1898. else
  1899. goto err_no_initvals;
  1900. break;
  1901. case B43_PHYTYPE_G:
  1902. if ((rev >= 5) && (rev <= 10))
  1903. filename = "b0g0bsinitvals5";
  1904. else if (rev >= 11)
  1905. filename = NULL;
  1906. else
  1907. goto err_no_initvals;
  1908. break;
  1909. case B43_PHYTYPE_N:
  1910. if ((rev >= 11) && (rev <= 12))
  1911. filename = "n0bsinitvals11";
  1912. else
  1913. goto err_no_initvals;
  1914. break;
  1915. default:
  1916. goto err_no_initvals;
  1917. }
  1918. err = do_request_fw(dev, filename, &fw->initvals_band, 0);
  1919. if (err)
  1920. goto err_load;
  1921. return 0;
  1922. err_load:
  1923. b43_print_fw_helptext(dev->wl, 1);
  1924. goto error;
  1925. err_no_ucode:
  1926. err = -ENODEV;
  1927. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1928. goto error;
  1929. err_no_pcm:
  1930. err = -ENODEV;
  1931. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1932. goto error;
  1933. err_no_initvals:
  1934. err = -ENODEV;
  1935. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1936. "core rev %u\n", dev->phy.type, rev);
  1937. goto error;
  1938. error:
  1939. b43_release_firmware(dev);
  1940. return err;
  1941. }
  1942. static int b43_upload_microcode(struct b43_wldev *dev)
  1943. {
  1944. const size_t hdr_len = sizeof(struct b43_fw_header);
  1945. const __be32 *data;
  1946. unsigned int i, len;
  1947. u16 fwrev, fwpatch, fwdate, fwtime;
  1948. u32 tmp, macctl;
  1949. int err = 0;
  1950. /* Jump the microcode PSM to offset 0 */
  1951. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1952. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1953. macctl |= B43_MACCTL_PSM_JMP0;
  1954. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1955. /* Zero out all microcode PSM registers and shared memory. */
  1956. for (i = 0; i < 64; i++)
  1957. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1958. for (i = 0; i < 4096; i += 2)
  1959. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1960. /* Upload Microcode. */
  1961. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1962. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1963. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1964. for (i = 0; i < len; i++) {
  1965. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1966. udelay(10);
  1967. }
  1968. if (dev->fw.pcm.data) {
  1969. /* Upload PCM data. */
  1970. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1971. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1972. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1973. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1974. /* No need for autoinc bit in SHM_HW */
  1975. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1976. for (i = 0; i < len; i++) {
  1977. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1978. udelay(10);
  1979. }
  1980. }
  1981. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1982. /* Start the microcode PSM */
  1983. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1984. macctl &= ~B43_MACCTL_PSM_JMP0;
  1985. macctl |= B43_MACCTL_PSM_RUN;
  1986. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1987. /* Wait for the microcode to load and respond */
  1988. i = 0;
  1989. while (1) {
  1990. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1991. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1992. break;
  1993. i++;
  1994. if (i >= 20) {
  1995. b43err(dev->wl, "Microcode not responding\n");
  1996. b43_print_fw_helptext(dev->wl, 1);
  1997. err = -ENODEV;
  1998. goto error;
  1999. }
  2000. msleep_interruptible(50);
  2001. if (signal_pending(current)) {
  2002. err = -EINTR;
  2003. goto error;
  2004. }
  2005. }
  2006. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2007. /* Get and check the revisions. */
  2008. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2009. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2010. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2011. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2012. if (fwrev <= 0x128) {
  2013. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2014. "binary drivers older than version 4.x is unsupported. "
  2015. "You must upgrade your firmware files.\n");
  2016. b43_print_fw_helptext(dev->wl, 1);
  2017. err = -EOPNOTSUPP;
  2018. goto error;
  2019. }
  2020. dev->fw.rev = fwrev;
  2021. dev->fw.patch = fwpatch;
  2022. dev->fw.opensource = (fwdate == 0xFFFF);
  2023. if (dev->fw.opensource) {
  2024. /* Patchlevel info is encoded in the "time" field. */
  2025. dev->fw.patch = fwtime;
  2026. b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
  2027. dev->fw.rev, dev->fw.patch,
  2028. dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
  2029. } else {
  2030. b43info(dev->wl, "Loading firmware version %u.%u "
  2031. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2032. fwrev, fwpatch,
  2033. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2034. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2035. if (dev->fw.pcm_request_failed) {
  2036. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2037. "Hardware accelerated cryptography is disabled.\n");
  2038. b43_print_fw_helptext(dev->wl, 0);
  2039. }
  2040. }
  2041. if (b43_is_old_txhdr_format(dev)) {
  2042. b43warn(dev->wl, "You are using an old firmware image. "
  2043. "Support for old firmware will be removed in July 2008.\n");
  2044. b43_print_fw_helptext(dev->wl, 0);
  2045. }
  2046. return 0;
  2047. error:
  2048. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2049. macctl &= ~B43_MACCTL_PSM_RUN;
  2050. macctl |= B43_MACCTL_PSM_JMP0;
  2051. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2052. return err;
  2053. }
  2054. static int b43_write_initvals(struct b43_wldev *dev,
  2055. const struct b43_iv *ivals,
  2056. size_t count,
  2057. size_t array_size)
  2058. {
  2059. const struct b43_iv *iv;
  2060. u16 offset;
  2061. size_t i;
  2062. bool bit32;
  2063. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2064. iv = ivals;
  2065. for (i = 0; i < count; i++) {
  2066. if (array_size < sizeof(iv->offset_size))
  2067. goto err_format;
  2068. array_size -= sizeof(iv->offset_size);
  2069. offset = be16_to_cpu(iv->offset_size);
  2070. bit32 = !!(offset & B43_IV_32BIT);
  2071. offset &= B43_IV_OFFSET_MASK;
  2072. if (offset >= 0x1000)
  2073. goto err_format;
  2074. if (bit32) {
  2075. u32 value;
  2076. if (array_size < sizeof(iv->data.d32))
  2077. goto err_format;
  2078. array_size -= sizeof(iv->data.d32);
  2079. value = get_unaligned_be32(&iv->data.d32);
  2080. b43_write32(dev, offset, value);
  2081. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2082. sizeof(__be16) +
  2083. sizeof(__be32));
  2084. } else {
  2085. u16 value;
  2086. if (array_size < sizeof(iv->data.d16))
  2087. goto err_format;
  2088. array_size -= sizeof(iv->data.d16);
  2089. value = be16_to_cpu(iv->data.d16);
  2090. b43_write16(dev, offset, value);
  2091. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2092. sizeof(__be16) +
  2093. sizeof(__be16));
  2094. }
  2095. }
  2096. if (array_size)
  2097. goto err_format;
  2098. return 0;
  2099. err_format:
  2100. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2101. b43_print_fw_helptext(dev->wl, 1);
  2102. return -EPROTO;
  2103. }
  2104. static int b43_upload_initvals(struct b43_wldev *dev)
  2105. {
  2106. const size_t hdr_len = sizeof(struct b43_fw_header);
  2107. const struct b43_fw_header *hdr;
  2108. struct b43_firmware *fw = &dev->fw;
  2109. const struct b43_iv *ivals;
  2110. size_t count;
  2111. int err;
  2112. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2113. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2114. count = be32_to_cpu(hdr->size);
  2115. err = b43_write_initvals(dev, ivals, count,
  2116. fw->initvals.data->size - hdr_len);
  2117. if (err)
  2118. goto out;
  2119. if (fw->initvals_band.data) {
  2120. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2121. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2122. count = be32_to_cpu(hdr->size);
  2123. err = b43_write_initvals(dev, ivals, count,
  2124. fw->initvals_band.data->size - hdr_len);
  2125. if (err)
  2126. goto out;
  2127. }
  2128. out:
  2129. return err;
  2130. }
  2131. /* Initialize the GPIOs
  2132. * http://bcm-specs.sipsolutions.net/GPIO
  2133. */
  2134. static int b43_gpio_init(struct b43_wldev *dev)
  2135. {
  2136. struct ssb_bus *bus = dev->dev->bus;
  2137. struct ssb_device *gpiodev, *pcidev = NULL;
  2138. u32 mask, set;
  2139. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2140. & ~B43_MACCTL_GPOUTSMSK);
  2141. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2142. | 0x000F);
  2143. mask = 0x0000001F;
  2144. set = 0x0000000F;
  2145. if (dev->dev->bus->chip_id == 0x4301) {
  2146. mask |= 0x0060;
  2147. set |= 0x0060;
  2148. }
  2149. if (0 /* FIXME: conditional unknown */ ) {
  2150. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2151. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2152. | 0x0100);
  2153. mask |= 0x0180;
  2154. set |= 0x0180;
  2155. }
  2156. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2157. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2158. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2159. | 0x0200);
  2160. mask |= 0x0200;
  2161. set |= 0x0200;
  2162. }
  2163. if (dev->dev->id.revision >= 2)
  2164. mask |= 0x0010; /* FIXME: This is redundant. */
  2165. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2166. pcidev = bus->pcicore.dev;
  2167. #endif
  2168. gpiodev = bus->chipco.dev ? : pcidev;
  2169. if (!gpiodev)
  2170. return 0;
  2171. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2172. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2173. & mask) | set);
  2174. return 0;
  2175. }
  2176. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2177. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2178. {
  2179. struct ssb_bus *bus = dev->dev->bus;
  2180. struct ssb_device *gpiodev, *pcidev = NULL;
  2181. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2182. pcidev = bus->pcicore.dev;
  2183. #endif
  2184. gpiodev = bus->chipco.dev ? : pcidev;
  2185. if (!gpiodev)
  2186. return;
  2187. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2188. }
  2189. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2190. void b43_mac_enable(struct b43_wldev *dev)
  2191. {
  2192. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2193. u16 fwstate;
  2194. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2195. B43_SHM_SH_UCODESTAT);
  2196. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2197. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2198. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2199. "should be suspended, but current state is %u\n",
  2200. fwstate);
  2201. }
  2202. }
  2203. dev->mac_suspended--;
  2204. B43_WARN_ON(dev->mac_suspended < 0);
  2205. if (dev->mac_suspended == 0) {
  2206. b43_write32(dev, B43_MMIO_MACCTL,
  2207. b43_read32(dev, B43_MMIO_MACCTL)
  2208. | B43_MACCTL_ENABLED);
  2209. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2210. B43_IRQ_MAC_SUSPENDED);
  2211. /* Commit writes */
  2212. b43_read32(dev, B43_MMIO_MACCTL);
  2213. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2214. b43_power_saving_ctl_bits(dev, 0);
  2215. }
  2216. }
  2217. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2218. void b43_mac_suspend(struct b43_wldev *dev)
  2219. {
  2220. int i;
  2221. u32 tmp;
  2222. might_sleep();
  2223. B43_WARN_ON(dev->mac_suspended < 0);
  2224. if (dev->mac_suspended == 0) {
  2225. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2226. b43_write32(dev, B43_MMIO_MACCTL,
  2227. b43_read32(dev, B43_MMIO_MACCTL)
  2228. & ~B43_MACCTL_ENABLED);
  2229. /* force pci to flush the write */
  2230. b43_read32(dev, B43_MMIO_MACCTL);
  2231. for (i = 35; i; i--) {
  2232. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2233. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2234. goto out;
  2235. udelay(10);
  2236. }
  2237. /* Hm, it seems this will take some time. Use msleep(). */
  2238. for (i = 40; i; i--) {
  2239. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2240. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2241. goto out;
  2242. msleep(1);
  2243. }
  2244. b43err(dev->wl, "MAC suspend failed\n");
  2245. }
  2246. out:
  2247. dev->mac_suspended++;
  2248. }
  2249. static void b43_adjust_opmode(struct b43_wldev *dev)
  2250. {
  2251. struct b43_wl *wl = dev->wl;
  2252. u32 ctl;
  2253. u16 cfp_pretbtt;
  2254. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2255. /* Reset status to STA infrastructure mode. */
  2256. ctl &= ~B43_MACCTL_AP;
  2257. ctl &= ~B43_MACCTL_KEEP_CTL;
  2258. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2259. ctl &= ~B43_MACCTL_KEEP_BAD;
  2260. ctl &= ~B43_MACCTL_PROMISC;
  2261. ctl &= ~B43_MACCTL_BEACPROMISC;
  2262. ctl |= B43_MACCTL_INFRA;
  2263. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  2264. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  2265. ctl |= B43_MACCTL_AP;
  2266. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  2267. ctl &= ~B43_MACCTL_INFRA;
  2268. if (wl->filter_flags & FIF_CONTROL)
  2269. ctl |= B43_MACCTL_KEEP_CTL;
  2270. if (wl->filter_flags & FIF_FCSFAIL)
  2271. ctl |= B43_MACCTL_KEEP_BAD;
  2272. if (wl->filter_flags & FIF_PLCPFAIL)
  2273. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2274. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2275. ctl |= B43_MACCTL_PROMISC;
  2276. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2277. ctl |= B43_MACCTL_BEACPROMISC;
  2278. /* Workaround: On old hardware the HW-MAC-address-filter
  2279. * doesn't work properly, so always run promisc in filter
  2280. * it in software. */
  2281. if (dev->dev->id.revision <= 4)
  2282. ctl |= B43_MACCTL_PROMISC;
  2283. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2284. cfp_pretbtt = 2;
  2285. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2286. if (dev->dev->bus->chip_id == 0x4306 &&
  2287. dev->dev->bus->chip_rev == 3)
  2288. cfp_pretbtt = 100;
  2289. else
  2290. cfp_pretbtt = 50;
  2291. }
  2292. b43_write16(dev, 0x612, cfp_pretbtt);
  2293. }
  2294. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2295. {
  2296. u16 offset;
  2297. if (is_ofdm) {
  2298. offset = 0x480;
  2299. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2300. } else {
  2301. offset = 0x4C0;
  2302. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2303. }
  2304. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2305. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2306. }
  2307. static void b43_rate_memory_init(struct b43_wldev *dev)
  2308. {
  2309. switch (dev->phy.type) {
  2310. case B43_PHYTYPE_A:
  2311. case B43_PHYTYPE_G:
  2312. case B43_PHYTYPE_N:
  2313. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2314. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2315. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2316. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2317. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2318. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2319. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2320. if (dev->phy.type == B43_PHYTYPE_A)
  2321. break;
  2322. /* fallthrough */
  2323. case B43_PHYTYPE_B:
  2324. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2325. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2326. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2327. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2328. break;
  2329. default:
  2330. B43_WARN_ON(1);
  2331. }
  2332. }
  2333. /* Set the default values for the PHY TX Control Words. */
  2334. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2335. {
  2336. u16 ctl = 0;
  2337. ctl |= B43_TXH_PHY_ENC_CCK;
  2338. ctl |= B43_TXH_PHY_ANT01AUTO;
  2339. ctl |= B43_TXH_PHY_TXPWR;
  2340. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2341. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2342. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2343. }
  2344. /* Set the TX-Antenna for management frames sent by firmware. */
  2345. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2346. {
  2347. u16 ant;
  2348. u16 tmp;
  2349. ant = b43_antenna_to_phyctl(antenna);
  2350. /* For ACK/CTS */
  2351. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2352. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2353. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2354. /* For Probe Resposes */
  2355. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2356. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2357. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2358. }
  2359. /* This is the opposite of b43_chip_init() */
  2360. static void b43_chip_exit(struct b43_wldev *dev)
  2361. {
  2362. b43_radio_turn_off(dev, 1);
  2363. b43_gpio_cleanup(dev);
  2364. b43_lo_g_cleanup(dev);
  2365. /* firmware is released later */
  2366. }
  2367. /* Initialize the chip
  2368. * http://bcm-specs.sipsolutions.net/ChipInit
  2369. */
  2370. static int b43_chip_init(struct b43_wldev *dev)
  2371. {
  2372. struct b43_phy *phy = &dev->phy;
  2373. int err, tmp;
  2374. u32 value32, macctl;
  2375. u16 value16;
  2376. /* Initialize the MAC control */
  2377. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2378. if (dev->phy.gmode)
  2379. macctl |= B43_MACCTL_GMODE;
  2380. macctl |= B43_MACCTL_INFRA;
  2381. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2382. err = b43_request_firmware(dev);
  2383. if (err)
  2384. goto out;
  2385. err = b43_upload_microcode(dev);
  2386. if (err)
  2387. goto out; /* firmware is released later */
  2388. err = b43_gpio_init(dev);
  2389. if (err)
  2390. goto out; /* firmware is released later */
  2391. err = b43_upload_initvals(dev);
  2392. if (err)
  2393. goto err_gpio_clean;
  2394. b43_radio_turn_on(dev);
  2395. b43_write16(dev, 0x03E6, 0x0000);
  2396. err = b43_phy_init(dev);
  2397. if (err)
  2398. goto err_radio_off;
  2399. /* Select initial Interference Mitigation. */
  2400. tmp = phy->interfmode;
  2401. phy->interfmode = B43_INTERFMODE_NONE;
  2402. b43_radio_set_interference_mitigation(dev, tmp);
  2403. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2404. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2405. if (phy->type == B43_PHYTYPE_B) {
  2406. value16 = b43_read16(dev, 0x005E);
  2407. value16 |= 0x0004;
  2408. b43_write16(dev, 0x005E, value16);
  2409. }
  2410. b43_write32(dev, 0x0100, 0x01000000);
  2411. if (dev->dev->id.revision < 5)
  2412. b43_write32(dev, 0x010C, 0x01000000);
  2413. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2414. & ~B43_MACCTL_INFRA);
  2415. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2416. | B43_MACCTL_INFRA);
  2417. /* Probe Response Timeout value */
  2418. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2419. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2420. /* Initially set the wireless operation mode. */
  2421. b43_adjust_opmode(dev);
  2422. if (dev->dev->id.revision < 3) {
  2423. b43_write16(dev, 0x060E, 0x0000);
  2424. b43_write16(dev, 0x0610, 0x8000);
  2425. b43_write16(dev, 0x0604, 0x0000);
  2426. b43_write16(dev, 0x0606, 0x0200);
  2427. } else {
  2428. b43_write32(dev, 0x0188, 0x80000000);
  2429. b43_write32(dev, 0x018C, 0x02000000);
  2430. }
  2431. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2432. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2433. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2434. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2435. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2436. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2437. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2438. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2439. value32 |= 0x00100000;
  2440. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2441. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2442. dev->dev->bus->chipco.fast_pwrup_delay);
  2443. err = 0;
  2444. b43dbg(dev->wl, "Chip initialized\n");
  2445. out:
  2446. return err;
  2447. err_radio_off:
  2448. b43_radio_turn_off(dev, 1);
  2449. err_gpio_clean:
  2450. b43_gpio_cleanup(dev);
  2451. return err;
  2452. }
  2453. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2454. {
  2455. struct b43_phy *phy = &dev->phy;
  2456. if (phy->type != B43_PHYTYPE_G)
  2457. return;
  2458. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2459. b43_mac_suspend(dev);
  2460. b43_calc_nrssi_slope(dev);
  2461. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2462. u8 old_chan = phy->channel;
  2463. /* VCO Calibration */
  2464. if (old_chan >= 8)
  2465. b43_radio_selectchannel(dev, 1, 0);
  2466. else
  2467. b43_radio_selectchannel(dev, 13, 0);
  2468. b43_radio_selectchannel(dev, old_chan, 0);
  2469. }
  2470. b43_mac_enable(dev);
  2471. }
  2472. }
  2473. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2474. {
  2475. /* Update device statistics. */
  2476. b43_calculate_link_quality(dev);
  2477. }
  2478. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2479. {
  2480. struct b43_phy *phy = &dev->phy;
  2481. u16 wdr;
  2482. if (dev->fw.opensource) {
  2483. /* Check if the firmware is still alive.
  2484. * It will reset the watchdog counter to 0 in its idle loop. */
  2485. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2486. if (unlikely(wdr)) {
  2487. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2488. b43_controller_restart(dev, "Firmware watchdog");
  2489. return;
  2490. } else {
  2491. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2492. B43_WATCHDOG_REG, 1);
  2493. }
  2494. }
  2495. if (phy->type == B43_PHYTYPE_G) {
  2496. //TODO: update_aci_moving_average
  2497. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2498. b43_mac_suspend(dev);
  2499. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2500. if (0 /*TODO: bunch of conditions */ ) {
  2501. b43_radio_set_interference_mitigation
  2502. (dev, B43_INTERFMODE_MANUALWLAN);
  2503. }
  2504. } else if (1 /*TODO*/) {
  2505. /*
  2506. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2507. b43_radio_set_interference_mitigation(dev,
  2508. B43_INTERFMODE_NONE);
  2509. }
  2510. */
  2511. }
  2512. b43_mac_enable(dev);
  2513. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2514. phy->rev == 1) {
  2515. //TODO: implement rev1 workaround
  2516. }
  2517. }
  2518. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2519. b43_lo_g_maintanance_work(dev);
  2520. //TODO for APHY (temperature?)
  2521. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2522. wmb();
  2523. }
  2524. static void do_periodic_work(struct b43_wldev *dev)
  2525. {
  2526. unsigned int state;
  2527. state = dev->periodic_state;
  2528. if (state % 4 == 0)
  2529. b43_periodic_every60sec(dev);
  2530. if (state % 2 == 0)
  2531. b43_periodic_every30sec(dev);
  2532. b43_periodic_every15sec(dev);
  2533. }
  2534. /* Periodic work locking policy:
  2535. * The whole periodic work handler is protected by
  2536. * wl->mutex. If another lock is needed somewhere in the
  2537. * pwork callchain, it's aquired in-place, where it's needed.
  2538. */
  2539. static void b43_periodic_work_handler(struct work_struct *work)
  2540. {
  2541. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2542. periodic_work.work);
  2543. struct b43_wl *wl = dev->wl;
  2544. unsigned long delay;
  2545. mutex_lock(&wl->mutex);
  2546. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2547. goto out;
  2548. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2549. goto out_requeue;
  2550. do_periodic_work(dev);
  2551. dev->periodic_state++;
  2552. out_requeue:
  2553. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2554. delay = msecs_to_jiffies(50);
  2555. else
  2556. delay = round_jiffies_relative(HZ * 15);
  2557. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2558. out:
  2559. mutex_unlock(&wl->mutex);
  2560. }
  2561. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2562. {
  2563. struct delayed_work *work = &dev->periodic_work;
  2564. dev->periodic_state = 0;
  2565. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2566. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2567. }
  2568. /* Check if communication with the device works correctly. */
  2569. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2570. {
  2571. u32 v, backup;
  2572. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2573. /* Check for read/write and endianness problems. */
  2574. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2575. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2576. goto error;
  2577. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2578. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2579. goto error;
  2580. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2581. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2582. /* The 32bit register shadows the two 16bit registers
  2583. * with update sideeffects. Validate this. */
  2584. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2585. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2586. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2587. goto error;
  2588. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2589. goto error;
  2590. }
  2591. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2592. v = b43_read32(dev, B43_MMIO_MACCTL);
  2593. v |= B43_MACCTL_GMODE;
  2594. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2595. goto error;
  2596. return 0;
  2597. error:
  2598. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2599. return -ENODEV;
  2600. }
  2601. static void b43_security_init(struct b43_wldev *dev)
  2602. {
  2603. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2604. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2605. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2606. /* KTP is a word address, but we address SHM bytewise.
  2607. * So multiply by two.
  2608. */
  2609. dev->ktp *= 2;
  2610. if (dev->dev->id.revision >= 5) {
  2611. /* Number of RCMTA address slots */
  2612. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2613. }
  2614. b43_clear_keys(dev);
  2615. }
  2616. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2617. {
  2618. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2619. unsigned long flags;
  2620. /* Don't take wl->mutex here, as it could deadlock with
  2621. * hwrng internal locking. It's not needed to take
  2622. * wl->mutex here, anyway. */
  2623. spin_lock_irqsave(&wl->irq_lock, flags);
  2624. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2625. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2626. return (sizeof(u16));
  2627. }
  2628. static void b43_rng_exit(struct b43_wl *wl)
  2629. {
  2630. if (wl->rng_initialized)
  2631. hwrng_unregister(&wl->rng);
  2632. }
  2633. static int b43_rng_init(struct b43_wl *wl)
  2634. {
  2635. int err;
  2636. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2637. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2638. wl->rng.name = wl->rng_name;
  2639. wl->rng.data_read = b43_rng_read;
  2640. wl->rng.priv = (unsigned long)wl;
  2641. wl->rng_initialized = 1;
  2642. err = hwrng_register(&wl->rng);
  2643. if (err) {
  2644. wl->rng_initialized = 0;
  2645. b43err(wl, "Failed to register the random "
  2646. "number generator (%d)\n", err);
  2647. }
  2648. return err;
  2649. }
  2650. static int b43_op_tx(struct ieee80211_hw *hw,
  2651. struct sk_buff *skb)
  2652. {
  2653. struct b43_wl *wl = hw_to_b43_wl(hw);
  2654. struct b43_wldev *dev = wl->current_dev;
  2655. unsigned long flags;
  2656. int err;
  2657. if (unlikely(skb->len < 2 + 2 + 6)) {
  2658. /* Too short, this can't be a valid frame. */
  2659. goto drop_packet;
  2660. }
  2661. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2662. if (unlikely(!dev))
  2663. goto drop_packet;
  2664. /* Transmissions on seperate queues can run concurrently. */
  2665. read_lock_irqsave(&wl->tx_lock, flags);
  2666. err = -ENODEV;
  2667. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2668. if (b43_using_pio_transfers(dev))
  2669. err = b43_pio_tx(dev, skb);
  2670. else
  2671. err = b43_dma_tx(dev, skb);
  2672. }
  2673. read_unlock_irqrestore(&wl->tx_lock, flags);
  2674. if (unlikely(err))
  2675. goto drop_packet;
  2676. return NETDEV_TX_OK;
  2677. drop_packet:
  2678. /* We can not transmit this packet. Drop it. */
  2679. dev_kfree_skb_any(skb);
  2680. return NETDEV_TX_OK;
  2681. }
  2682. /* Locking: wl->irq_lock */
  2683. static void b43_qos_params_upload(struct b43_wldev *dev,
  2684. const struct ieee80211_tx_queue_params *p,
  2685. u16 shm_offset)
  2686. {
  2687. u16 params[B43_NR_QOSPARAMS];
  2688. int bslots, tmp;
  2689. unsigned int i;
  2690. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2691. memset(&params, 0, sizeof(params));
  2692. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2693. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2694. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2695. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2696. params[B43_QOSPARAM_AIFS] = p->aifs;
  2697. params[B43_QOSPARAM_BSLOTS] = bslots;
  2698. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2699. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2700. if (i == B43_QOSPARAM_STATUS) {
  2701. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2702. shm_offset + (i * 2));
  2703. /* Mark the parameters as updated. */
  2704. tmp |= 0x100;
  2705. b43_shm_write16(dev, B43_SHM_SHARED,
  2706. shm_offset + (i * 2),
  2707. tmp);
  2708. } else {
  2709. b43_shm_write16(dev, B43_SHM_SHARED,
  2710. shm_offset + (i * 2),
  2711. params[i]);
  2712. }
  2713. }
  2714. }
  2715. /* Update the QOS parameters in hardware. */
  2716. static void b43_qos_update(struct b43_wldev *dev)
  2717. {
  2718. struct b43_wl *wl = dev->wl;
  2719. struct b43_qos_params *params;
  2720. unsigned long flags;
  2721. unsigned int i;
  2722. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2723. static const u16 qos_shm_offsets[] = {
  2724. [0] = B43_QOS_VOICE,
  2725. [1] = B43_QOS_VIDEO,
  2726. [2] = B43_QOS_BESTEFFORT,
  2727. [3] = B43_QOS_BACKGROUND,
  2728. };
  2729. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2730. b43_mac_suspend(dev);
  2731. spin_lock_irqsave(&wl->irq_lock, flags);
  2732. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2733. params = &(wl->qos_params[i]);
  2734. if (params->need_hw_update) {
  2735. b43_qos_params_upload(dev, &(params->p),
  2736. qos_shm_offsets[i]);
  2737. params->need_hw_update = 0;
  2738. }
  2739. }
  2740. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2741. b43_mac_enable(dev);
  2742. }
  2743. static void b43_qos_clear(struct b43_wl *wl)
  2744. {
  2745. struct b43_qos_params *params;
  2746. unsigned int i;
  2747. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2748. params = &(wl->qos_params[i]);
  2749. memset(&(params->p), 0, sizeof(params->p));
  2750. params->p.aifs = -1;
  2751. params->need_hw_update = 1;
  2752. }
  2753. }
  2754. /* Initialize the core's QOS capabilities */
  2755. static void b43_qos_init(struct b43_wldev *dev)
  2756. {
  2757. struct b43_wl *wl = dev->wl;
  2758. unsigned int i;
  2759. /* Upload the current QOS parameters. */
  2760. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2761. wl->qos_params[i].need_hw_update = 1;
  2762. b43_qos_update(dev);
  2763. /* Enable QOS support. */
  2764. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2765. b43_write16(dev, B43_MMIO_IFSCTL,
  2766. b43_read16(dev, B43_MMIO_IFSCTL)
  2767. | B43_MMIO_IFSCTL_USE_EDCF);
  2768. }
  2769. static void b43_qos_update_work(struct work_struct *work)
  2770. {
  2771. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2772. struct b43_wldev *dev;
  2773. mutex_lock(&wl->mutex);
  2774. dev = wl->current_dev;
  2775. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2776. b43_qos_update(dev);
  2777. mutex_unlock(&wl->mutex);
  2778. }
  2779. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2780. const struct ieee80211_tx_queue_params *params)
  2781. {
  2782. struct b43_wl *wl = hw_to_b43_wl(hw);
  2783. unsigned long flags;
  2784. unsigned int queue = (unsigned int)_queue;
  2785. struct b43_qos_params *p;
  2786. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2787. /* Queue not available or don't support setting
  2788. * params on this queue. Return success to not
  2789. * confuse mac80211. */
  2790. return 0;
  2791. }
  2792. spin_lock_irqsave(&wl->irq_lock, flags);
  2793. p = &(wl->qos_params[queue]);
  2794. memcpy(&(p->p), params, sizeof(p->p));
  2795. p->need_hw_update = 1;
  2796. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2797. queue_work(hw->workqueue, &wl->qos_update_work);
  2798. return 0;
  2799. }
  2800. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2801. struct ieee80211_tx_queue_stats *stats)
  2802. {
  2803. struct b43_wl *wl = hw_to_b43_wl(hw);
  2804. struct b43_wldev *dev = wl->current_dev;
  2805. unsigned long flags;
  2806. int err = -ENODEV;
  2807. if (!dev)
  2808. goto out;
  2809. spin_lock_irqsave(&wl->irq_lock, flags);
  2810. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2811. if (b43_using_pio_transfers(dev))
  2812. b43_pio_get_tx_stats(dev, stats);
  2813. else
  2814. b43_dma_get_tx_stats(dev, stats);
  2815. err = 0;
  2816. }
  2817. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2818. out:
  2819. return err;
  2820. }
  2821. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2822. struct ieee80211_low_level_stats *stats)
  2823. {
  2824. struct b43_wl *wl = hw_to_b43_wl(hw);
  2825. unsigned long flags;
  2826. spin_lock_irqsave(&wl->irq_lock, flags);
  2827. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2828. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2829. return 0;
  2830. }
  2831. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2832. {
  2833. struct ssb_device *sdev = dev->dev;
  2834. u32 tmslow;
  2835. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2836. tmslow &= ~B43_TMSLOW_GMODE;
  2837. tmslow |= B43_TMSLOW_PHYRESET;
  2838. tmslow |= SSB_TMSLOW_FGC;
  2839. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2840. msleep(1);
  2841. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2842. tmslow &= ~SSB_TMSLOW_FGC;
  2843. tmslow |= B43_TMSLOW_PHYRESET;
  2844. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2845. msleep(1);
  2846. }
  2847. static const char * band_to_string(enum ieee80211_band band)
  2848. {
  2849. switch (band) {
  2850. case IEEE80211_BAND_5GHZ:
  2851. return "5";
  2852. case IEEE80211_BAND_2GHZ:
  2853. return "2.4";
  2854. default:
  2855. break;
  2856. }
  2857. B43_WARN_ON(1);
  2858. return "";
  2859. }
  2860. /* Expects wl->mutex locked */
  2861. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2862. {
  2863. struct b43_wldev *up_dev = NULL;
  2864. struct b43_wldev *down_dev;
  2865. struct b43_wldev *d;
  2866. int err;
  2867. bool gmode;
  2868. int prev_status;
  2869. /* Find a device and PHY which supports the band. */
  2870. list_for_each_entry(d, &wl->devlist, list) {
  2871. switch (chan->band) {
  2872. case IEEE80211_BAND_5GHZ:
  2873. if (d->phy.supports_5ghz) {
  2874. up_dev = d;
  2875. gmode = 0;
  2876. }
  2877. break;
  2878. case IEEE80211_BAND_2GHZ:
  2879. if (d->phy.supports_2ghz) {
  2880. up_dev = d;
  2881. gmode = 1;
  2882. }
  2883. break;
  2884. default:
  2885. B43_WARN_ON(1);
  2886. return -EINVAL;
  2887. }
  2888. if (up_dev)
  2889. break;
  2890. }
  2891. if (!up_dev) {
  2892. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2893. band_to_string(chan->band));
  2894. return -ENODEV;
  2895. }
  2896. if ((up_dev == wl->current_dev) &&
  2897. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2898. /* This device is already running. */
  2899. return 0;
  2900. }
  2901. b43dbg(wl, "Switching to %s-GHz band\n",
  2902. band_to_string(chan->band));
  2903. down_dev = wl->current_dev;
  2904. prev_status = b43_status(down_dev);
  2905. /* Shutdown the currently running core. */
  2906. if (prev_status >= B43_STAT_STARTED)
  2907. b43_wireless_core_stop(down_dev);
  2908. if (prev_status >= B43_STAT_INITIALIZED)
  2909. b43_wireless_core_exit(down_dev);
  2910. if (down_dev != up_dev) {
  2911. /* We switch to a different core, so we put PHY into
  2912. * RESET on the old core. */
  2913. b43_put_phy_into_reset(down_dev);
  2914. }
  2915. /* Now start the new core. */
  2916. up_dev->phy.gmode = gmode;
  2917. if (prev_status >= B43_STAT_INITIALIZED) {
  2918. err = b43_wireless_core_init(up_dev);
  2919. if (err) {
  2920. b43err(wl, "Fatal: Could not initialize device for "
  2921. "selected %s-GHz band\n",
  2922. band_to_string(chan->band));
  2923. goto init_failure;
  2924. }
  2925. }
  2926. if (prev_status >= B43_STAT_STARTED) {
  2927. err = b43_wireless_core_start(up_dev);
  2928. if (err) {
  2929. b43err(wl, "Fatal: Coult not start device for "
  2930. "selected %s-GHz band\n",
  2931. band_to_string(chan->band));
  2932. b43_wireless_core_exit(up_dev);
  2933. goto init_failure;
  2934. }
  2935. }
  2936. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2937. wl->current_dev = up_dev;
  2938. return 0;
  2939. init_failure:
  2940. /* Whoops, failed to init the new core. No core is operating now. */
  2941. wl->current_dev = NULL;
  2942. return err;
  2943. }
  2944. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2945. {
  2946. struct b43_wl *wl = hw_to_b43_wl(hw);
  2947. struct b43_wldev *dev;
  2948. struct b43_phy *phy;
  2949. unsigned long flags;
  2950. int antenna;
  2951. int err = 0;
  2952. u32 savedirqs;
  2953. mutex_lock(&wl->mutex);
  2954. /* Switch the band (if necessary). This might change the active core. */
  2955. err = b43_switch_band(wl, conf->channel);
  2956. if (err)
  2957. goto out_unlock_mutex;
  2958. dev = wl->current_dev;
  2959. phy = &dev->phy;
  2960. /* Disable IRQs while reconfiguring the device.
  2961. * This makes it possible to drop the spinlock throughout
  2962. * the reconfiguration process. */
  2963. spin_lock_irqsave(&wl->irq_lock, flags);
  2964. if (b43_status(dev) < B43_STAT_STARTED) {
  2965. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2966. goto out_unlock_mutex;
  2967. }
  2968. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2969. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2970. b43_synchronize_irq(dev);
  2971. /* Switch to the requested channel.
  2972. * The firmware takes care of races with the TX handler. */
  2973. if (conf->channel->hw_value != phy->channel)
  2974. b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2975. /* Enable/Disable ShortSlot timing. */
  2976. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2977. dev->short_slot) {
  2978. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2979. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2980. b43_short_slot_timing_enable(dev);
  2981. else
  2982. b43_short_slot_timing_disable(dev);
  2983. }
  2984. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2985. /* Adjust the desired TX power level. */
  2986. if (conf->power_level != 0) {
  2987. if (conf->power_level != phy->power_level) {
  2988. phy->power_level = conf->power_level;
  2989. b43_phy_xmitpower(dev);
  2990. }
  2991. }
  2992. /* Antennas for RX and management frame TX. */
  2993. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2994. b43_mgmtframe_txantenna(dev, antenna);
  2995. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2996. b43_set_rx_antenna(dev, antenna);
  2997. /* Update templates for AP/mesh mode. */
  2998. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  2999. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  3000. b43_set_beacon_int(dev, conf->beacon_int);
  3001. if (!!conf->radio_enabled != phy->radio_on) {
  3002. if (conf->radio_enabled) {
  3003. b43_radio_turn_on(dev);
  3004. b43info(dev->wl, "Radio turned on by software\n");
  3005. if (!dev->radio_hw_enable) {
  3006. b43info(dev->wl, "The hardware RF-kill button "
  3007. "still turns the radio physically off. "
  3008. "Press the button to turn it on.\n");
  3009. }
  3010. } else {
  3011. b43_radio_turn_off(dev, 0);
  3012. b43info(dev->wl, "Radio turned off by software\n");
  3013. }
  3014. }
  3015. spin_lock_irqsave(&wl->irq_lock, flags);
  3016. b43_interrupt_enable(dev, savedirqs);
  3017. mmiowb();
  3018. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3019. out_unlock_mutex:
  3020. mutex_unlock(&wl->mutex);
  3021. return err;
  3022. }
  3023. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3024. const u8 *local_addr, const u8 *addr,
  3025. struct ieee80211_key_conf *key)
  3026. {
  3027. struct b43_wl *wl = hw_to_b43_wl(hw);
  3028. struct b43_wldev *dev;
  3029. unsigned long flags;
  3030. u8 algorithm;
  3031. u8 index;
  3032. int err;
  3033. DECLARE_MAC_BUF(mac);
  3034. if (modparam_nohwcrypt)
  3035. return -ENOSPC; /* User disabled HW-crypto */
  3036. mutex_lock(&wl->mutex);
  3037. spin_lock_irqsave(&wl->irq_lock, flags);
  3038. dev = wl->current_dev;
  3039. err = -ENODEV;
  3040. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3041. goto out_unlock;
  3042. if (dev->fw.pcm_request_failed) {
  3043. /* We don't have firmware for the crypto engine.
  3044. * Must use software-crypto. */
  3045. err = -EOPNOTSUPP;
  3046. goto out_unlock;
  3047. }
  3048. err = -EINVAL;
  3049. switch (key->alg) {
  3050. case ALG_WEP:
  3051. if (key->keylen == 5)
  3052. algorithm = B43_SEC_ALGO_WEP40;
  3053. else
  3054. algorithm = B43_SEC_ALGO_WEP104;
  3055. break;
  3056. case ALG_TKIP:
  3057. algorithm = B43_SEC_ALGO_TKIP;
  3058. break;
  3059. case ALG_CCMP:
  3060. algorithm = B43_SEC_ALGO_AES;
  3061. break;
  3062. default:
  3063. B43_WARN_ON(1);
  3064. goto out_unlock;
  3065. }
  3066. index = (u8) (key->keyidx);
  3067. if (index > 3)
  3068. goto out_unlock;
  3069. switch (cmd) {
  3070. case SET_KEY:
  3071. if (algorithm == B43_SEC_ALGO_TKIP) {
  3072. /* FIXME: No TKIP hardware encryption for now. */
  3073. err = -EOPNOTSUPP;
  3074. goto out_unlock;
  3075. }
  3076. if (is_broadcast_ether_addr(addr)) {
  3077. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  3078. err = b43_key_write(dev, index, algorithm,
  3079. key->key, key->keylen, NULL, key);
  3080. } else {
  3081. /*
  3082. * either pairwise key or address is 00:00:00:00:00:00
  3083. * for transmit-only keys
  3084. */
  3085. err = b43_key_write(dev, -1, algorithm,
  3086. key->key, key->keylen, addr, key);
  3087. }
  3088. if (err)
  3089. goto out_unlock;
  3090. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3091. algorithm == B43_SEC_ALGO_WEP104) {
  3092. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3093. } else {
  3094. b43_hf_write(dev,
  3095. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3096. }
  3097. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3098. break;
  3099. case DISABLE_KEY: {
  3100. err = b43_key_clear(dev, key->hw_key_idx);
  3101. if (err)
  3102. goto out_unlock;
  3103. break;
  3104. }
  3105. default:
  3106. B43_WARN_ON(1);
  3107. }
  3108. out_unlock:
  3109. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3110. mutex_unlock(&wl->mutex);
  3111. if (!err) {
  3112. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3113. "mac: %s\n",
  3114. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3115. print_mac(mac, addr));
  3116. }
  3117. return err;
  3118. }
  3119. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3120. unsigned int changed, unsigned int *fflags,
  3121. int mc_count, struct dev_addr_list *mc_list)
  3122. {
  3123. struct b43_wl *wl = hw_to_b43_wl(hw);
  3124. struct b43_wldev *dev = wl->current_dev;
  3125. unsigned long flags;
  3126. if (!dev) {
  3127. *fflags = 0;
  3128. return;
  3129. }
  3130. spin_lock_irqsave(&wl->irq_lock, flags);
  3131. *fflags &= FIF_PROMISC_IN_BSS |
  3132. FIF_ALLMULTI |
  3133. FIF_FCSFAIL |
  3134. FIF_PLCPFAIL |
  3135. FIF_CONTROL |
  3136. FIF_OTHER_BSS |
  3137. FIF_BCN_PRBRESP_PROMISC;
  3138. changed &= FIF_PROMISC_IN_BSS |
  3139. FIF_ALLMULTI |
  3140. FIF_FCSFAIL |
  3141. FIF_PLCPFAIL |
  3142. FIF_CONTROL |
  3143. FIF_OTHER_BSS |
  3144. FIF_BCN_PRBRESP_PROMISC;
  3145. wl->filter_flags = *fflags;
  3146. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3147. b43_adjust_opmode(dev);
  3148. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3149. }
  3150. static int b43_op_config_interface(struct ieee80211_hw *hw,
  3151. struct ieee80211_vif *vif,
  3152. struct ieee80211_if_conf *conf)
  3153. {
  3154. struct b43_wl *wl = hw_to_b43_wl(hw);
  3155. struct b43_wldev *dev = wl->current_dev;
  3156. unsigned long flags;
  3157. if (!dev)
  3158. return -ENODEV;
  3159. mutex_lock(&wl->mutex);
  3160. spin_lock_irqsave(&wl->irq_lock, flags);
  3161. B43_WARN_ON(wl->vif != vif);
  3162. if (conf->bssid)
  3163. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3164. else
  3165. memset(wl->bssid, 0, ETH_ALEN);
  3166. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3167. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  3168. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT)) {
  3169. B43_WARN_ON(vif->type != wl->if_type);
  3170. if (conf->changed & IEEE80211_IFCC_SSID)
  3171. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  3172. if (conf->changed & IEEE80211_IFCC_BEACON)
  3173. b43_update_templates(wl);
  3174. } else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS)) {
  3175. if (conf->changed & IEEE80211_IFCC_BEACON)
  3176. b43_update_templates(wl);
  3177. }
  3178. b43_write_mac_bssid_templates(dev);
  3179. }
  3180. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3181. mutex_unlock(&wl->mutex);
  3182. return 0;
  3183. }
  3184. /* Locking: wl->mutex */
  3185. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3186. {
  3187. struct b43_wl *wl = dev->wl;
  3188. unsigned long flags;
  3189. if (b43_status(dev) < B43_STAT_STARTED)
  3190. return;
  3191. /* Disable and sync interrupts. We must do this before than
  3192. * setting the status to INITIALIZED, as the interrupt handler
  3193. * won't care about IRQs then. */
  3194. spin_lock_irqsave(&wl->irq_lock, flags);
  3195. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3196. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3197. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3198. b43_synchronize_irq(dev);
  3199. write_lock_irqsave(&wl->tx_lock, flags);
  3200. b43_set_status(dev, B43_STAT_INITIALIZED);
  3201. write_unlock_irqrestore(&wl->tx_lock, flags);
  3202. b43_pio_stop(dev);
  3203. mutex_unlock(&wl->mutex);
  3204. /* Must unlock as it would otherwise deadlock. No races here.
  3205. * Cancel the possibly running self-rearming periodic work. */
  3206. cancel_delayed_work_sync(&dev->periodic_work);
  3207. mutex_lock(&wl->mutex);
  3208. b43_mac_suspend(dev);
  3209. free_irq(dev->dev->irq, dev);
  3210. b43dbg(wl, "Wireless interface stopped\n");
  3211. }
  3212. /* Locking: wl->mutex */
  3213. static int b43_wireless_core_start(struct b43_wldev *dev)
  3214. {
  3215. int err;
  3216. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3217. drain_txstatus_queue(dev);
  3218. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3219. IRQF_SHARED, KBUILD_MODNAME, dev);
  3220. if (err) {
  3221. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3222. goto out;
  3223. }
  3224. /* We are ready to run. */
  3225. b43_set_status(dev, B43_STAT_STARTED);
  3226. /* Start data flow (TX/RX). */
  3227. b43_mac_enable(dev);
  3228. b43_interrupt_enable(dev, dev->irq_savedstate);
  3229. /* Start maintainance work */
  3230. b43_periodic_tasks_setup(dev);
  3231. b43dbg(dev->wl, "Wireless interface started\n");
  3232. out:
  3233. return err;
  3234. }
  3235. /* Get PHY and RADIO versioning numbers */
  3236. static int b43_phy_versioning(struct b43_wldev *dev)
  3237. {
  3238. struct b43_phy *phy = &dev->phy;
  3239. u32 tmp;
  3240. u8 analog_type;
  3241. u8 phy_type;
  3242. u8 phy_rev;
  3243. u16 radio_manuf;
  3244. u16 radio_ver;
  3245. u16 radio_rev;
  3246. int unsupported = 0;
  3247. /* Get PHY versioning */
  3248. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3249. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3250. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3251. phy_rev = (tmp & B43_PHYVER_VERSION);
  3252. switch (phy_type) {
  3253. case B43_PHYTYPE_A:
  3254. if (phy_rev >= 4)
  3255. unsupported = 1;
  3256. break;
  3257. case B43_PHYTYPE_B:
  3258. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3259. && phy_rev != 7)
  3260. unsupported = 1;
  3261. break;
  3262. case B43_PHYTYPE_G:
  3263. if (phy_rev > 9)
  3264. unsupported = 1;
  3265. break;
  3266. #ifdef CONFIG_B43_NPHY
  3267. case B43_PHYTYPE_N:
  3268. if (phy_rev > 1)
  3269. unsupported = 1;
  3270. break;
  3271. #endif
  3272. default:
  3273. unsupported = 1;
  3274. };
  3275. if (unsupported) {
  3276. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3277. "(Analog %u, Type %u, Revision %u)\n",
  3278. analog_type, phy_type, phy_rev);
  3279. return -EOPNOTSUPP;
  3280. }
  3281. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3282. analog_type, phy_type, phy_rev);
  3283. /* Get RADIO versioning */
  3284. if (dev->dev->bus->chip_id == 0x4317) {
  3285. if (dev->dev->bus->chip_rev == 0)
  3286. tmp = 0x3205017F;
  3287. else if (dev->dev->bus->chip_rev == 1)
  3288. tmp = 0x4205017F;
  3289. else
  3290. tmp = 0x5205017F;
  3291. } else {
  3292. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3293. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3294. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3295. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3296. }
  3297. radio_manuf = (tmp & 0x00000FFF);
  3298. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3299. radio_rev = (tmp & 0xF0000000) >> 28;
  3300. if (radio_manuf != 0x17F /* Broadcom */)
  3301. unsupported = 1;
  3302. switch (phy_type) {
  3303. case B43_PHYTYPE_A:
  3304. if (radio_ver != 0x2060)
  3305. unsupported = 1;
  3306. if (radio_rev != 1)
  3307. unsupported = 1;
  3308. if (radio_manuf != 0x17F)
  3309. unsupported = 1;
  3310. break;
  3311. case B43_PHYTYPE_B:
  3312. if ((radio_ver & 0xFFF0) != 0x2050)
  3313. unsupported = 1;
  3314. break;
  3315. case B43_PHYTYPE_G:
  3316. if (radio_ver != 0x2050)
  3317. unsupported = 1;
  3318. break;
  3319. case B43_PHYTYPE_N:
  3320. if (radio_ver != 0x2055)
  3321. unsupported = 1;
  3322. break;
  3323. default:
  3324. B43_WARN_ON(1);
  3325. }
  3326. if (unsupported) {
  3327. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3328. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3329. radio_manuf, radio_ver, radio_rev);
  3330. return -EOPNOTSUPP;
  3331. }
  3332. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3333. radio_manuf, radio_ver, radio_rev);
  3334. phy->radio_manuf = radio_manuf;
  3335. phy->radio_ver = radio_ver;
  3336. phy->radio_rev = radio_rev;
  3337. phy->analog = analog_type;
  3338. phy->type = phy_type;
  3339. phy->rev = phy_rev;
  3340. return 0;
  3341. }
  3342. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3343. struct b43_phy *phy)
  3344. {
  3345. struct b43_txpower_lo_control *lo;
  3346. int i;
  3347. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  3348. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  3349. phy->aci_enable = 0;
  3350. phy->aci_wlan_automatic = 0;
  3351. phy->aci_hw_rssi = 0;
  3352. phy->radio_off_context.valid = 0;
  3353. lo = phy->lo_control;
  3354. if (lo) {
  3355. memset(lo, 0, sizeof(*(phy->lo_control)));
  3356. lo->tx_bias = 0xFF;
  3357. INIT_LIST_HEAD(&lo->calib_list);
  3358. }
  3359. phy->max_lb_gain = 0;
  3360. phy->trsw_rx_gain = 0;
  3361. phy->txpwr_offset = 0;
  3362. /* NRSSI */
  3363. phy->nrssislope = 0;
  3364. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  3365. phy->nrssi[i] = -1000;
  3366. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  3367. phy->nrssi_lt[i] = i;
  3368. phy->lofcal = 0xFFFF;
  3369. phy->initval = 0xFFFF;
  3370. phy->interfmode = B43_INTERFMODE_NONE;
  3371. phy->channel = 0xFF;
  3372. phy->hardware_power_control = !!modparam_hwpctl;
  3373. /* PHY TX errors counter. */
  3374. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3375. /* OFDM-table address caching. */
  3376. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  3377. }
  3378. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3379. {
  3380. dev->dfq_valid = 0;
  3381. /* Assume the radio is enabled. If it's not enabled, the state will
  3382. * immediately get fixed on the first periodic work run. */
  3383. dev->radio_hw_enable = 1;
  3384. /* Stats */
  3385. memset(&dev->stats, 0, sizeof(dev->stats));
  3386. setup_struct_phy_for_init(dev, &dev->phy);
  3387. /* IRQ related flags */
  3388. dev->irq_reason = 0;
  3389. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3390. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3391. dev->mac_suspended = 1;
  3392. /* Noise calculation context */
  3393. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3394. }
  3395. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3396. {
  3397. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3398. u64 hf;
  3399. if (!modparam_btcoex)
  3400. return;
  3401. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3402. return;
  3403. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3404. return;
  3405. hf = b43_hf_read(dev);
  3406. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3407. hf |= B43_HF_BTCOEXALT;
  3408. else
  3409. hf |= B43_HF_BTCOEX;
  3410. b43_hf_write(dev, hf);
  3411. }
  3412. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3413. {
  3414. if (!modparam_btcoex)
  3415. return;
  3416. //TODO
  3417. }
  3418. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3419. {
  3420. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3421. struct ssb_bus *bus = dev->dev->bus;
  3422. u32 tmp;
  3423. if (bus->pcicore.dev &&
  3424. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3425. bus->pcicore.dev->id.revision <= 5) {
  3426. /* IMCFGLO timeouts workaround. */
  3427. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3428. tmp &= ~SSB_IMCFGLO_REQTO;
  3429. tmp &= ~SSB_IMCFGLO_SERTO;
  3430. switch (bus->bustype) {
  3431. case SSB_BUSTYPE_PCI:
  3432. case SSB_BUSTYPE_PCMCIA:
  3433. tmp |= 0x32;
  3434. break;
  3435. case SSB_BUSTYPE_SSB:
  3436. tmp |= 0x53;
  3437. break;
  3438. }
  3439. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3440. }
  3441. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3442. }
  3443. /* Write the short and long frame retry limit values. */
  3444. static void b43_set_retry_limits(struct b43_wldev *dev,
  3445. unsigned int short_retry,
  3446. unsigned int long_retry)
  3447. {
  3448. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3449. * the chip-internal counter. */
  3450. short_retry = min(short_retry, (unsigned int)0xF);
  3451. long_retry = min(long_retry, (unsigned int)0xF);
  3452. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3453. short_retry);
  3454. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3455. long_retry);
  3456. }
  3457. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3458. {
  3459. u16 pu_delay;
  3460. /* The time value is in microseconds. */
  3461. if (dev->phy.type == B43_PHYTYPE_A)
  3462. pu_delay = 3700;
  3463. else
  3464. pu_delay = 1050;
  3465. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
  3466. pu_delay = 500;
  3467. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3468. pu_delay = max(pu_delay, (u16)2400);
  3469. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3470. }
  3471. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3472. static void b43_set_pretbtt(struct b43_wldev *dev)
  3473. {
  3474. u16 pretbtt;
  3475. /* The time value is in microseconds. */
  3476. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
  3477. pretbtt = 2;
  3478. } else {
  3479. if (dev->phy.type == B43_PHYTYPE_A)
  3480. pretbtt = 120;
  3481. else
  3482. pretbtt = 250;
  3483. }
  3484. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3485. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3486. }
  3487. /* Shutdown a wireless core */
  3488. /* Locking: wl->mutex */
  3489. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3490. {
  3491. struct b43_phy *phy = &dev->phy;
  3492. u32 macctl;
  3493. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3494. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3495. return;
  3496. b43_set_status(dev, B43_STAT_UNINIT);
  3497. /* Stop the microcode PSM. */
  3498. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3499. macctl &= ~B43_MACCTL_PSM_RUN;
  3500. macctl |= B43_MACCTL_PSM_JMP0;
  3501. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3502. if (!dev->suspend_in_progress) {
  3503. b43_leds_exit(dev);
  3504. b43_rng_exit(dev->wl);
  3505. }
  3506. b43_dma_free(dev);
  3507. b43_pio_free(dev);
  3508. b43_chip_exit(dev);
  3509. b43_radio_turn_off(dev, 1);
  3510. b43_switch_analog(dev, 0);
  3511. if (phy->dyn_tssi_tbl)
  3512. kfree(phy->tssi2dbm);
  3513. kfree(phy->lo_control);
  3514. phy->lo_control = NULL;
  3515. if (dev->wl->current_beacon) {
  3516. dev_kfree_skb_any(dev->wl->current_beacon);
  3517. dev->wl->current_beacon = NULL;
  3518. }
  3519. ssb_device_disable(dev->dev, 0);
  3520. ssb_bus_may_powerdown(dev->dev->bus);
  3521. }
  3522. /* Initialize a wireless core */
  3523. static int b43_wireless_core_init(struct b43_wldev *dev)
  3524. {
  3525. struct b43_wl *wl = dev->wl;
  3526. struct ssb_bus *bus = dev->dev->bus;
  3527. struct ssb_sprom *sprom = &bus->sprom;
  3528. struct b43_phy *phy = &dev->phy;
  3529. int err;
  3530. u64 hf;
  3531. u32 tmp;
  3532. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3533. err = ssb_bus_powerup(bus, 0);
  3534. if (err)
  3535. goto out;
  3536. if (!ssb_device_is_enabled(dev->dev)) {
  3537. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3538. b43_wireless_core_reset(dev, tmp);
  3539. }
  3540. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  3541. phy->lo_control =
  3542. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  3543. if (!phy->lo_control) {
  3544. err = -ENOMEM;
  3545. goto err_busdown;
  3546. }
  3547. }
  3548. setup_struct_wldev_for_init(dev);
  3549. err = b43_phy_init_tssi2dbm_table(dev);
  3550. if (err)
  3551. goto err_kfree_lo_control;
  3552. /* Enable IRQ routing to this device. */
  3553. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3554. b43_imcfglo_timeouts_workaround(dev);
  3555. b43_bluetooth_coext_disable(dev);
  3556. b43_phy_early_init(dev);
  3557. err = b43_chip_init(dev);
  3558. if (err)
  3559. goto err_kfree_tssitbl;
  3560. b43_shm_write16(dev, B43_SHM_SHARED,
  3561. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3562. hf = b43_hf_read(dev);
  3563. if (phy->type == B43_PHYTYPE_G) {
  3564. hf |= B43_HF_SYMW;
  3565. if (phy->rev == 1)
  3566. hf |= B43_HF_GDCW;
  3567. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3568. hf |= B43_HF_OFDMPABOOST;
  3569. } else if (phy->type == B43_PHYTYPE_B) {
  3570. hf |= B43_HF_SYMW;
  3571. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3572. hf &= ~B43_HF_GDCW;
  3573. }
  3574. b43_hf_write(dev, hf);
  3575. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3576. B43_DEFAULT_LONG_RETRY_LIMIT);
  3577. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3578. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3579. /* Disable sending probe responses from firmware.
  3580. * Setting the MaxTime to one usec will always trigger
  3581. * a timeout, so we never send any probe resp.
  3582. * A timeout of zero is infinite. */
  3583. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3584. b43_rate_memory_init(dev);
  3585. b43_set_phytxctl_defaults(dev);
  3586. /* Minimum Contention Window */
  3587. if (phy->type == B43_PHYTYPE_B) {
  3588. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3589. } else {
  3590. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3591. }
  3592. /* Maximum Contention Window */
  3593. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3594. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3595. dev->__using_pio_transfers = 1;
  3596. err = b43_pio_init(dev);
  3597. } else {
  3598. dev->__using_pio_transfers = 0;
  3599. err = b43_dma_init(dev);
  3600. }
  3601. if (err)
  3602. goto err_chip_exit;
  3603. b43_qos_init(dev);
  3604. b43_set_synth_pu_delay(dev, 1);
  3605. b43_bluetooth_coext_enable(dev);
  3606. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3607. b43_upload_card_macaddress(dev);
  3608. b43_security_init(dev);
  3609. if (!dev->suspend_in_progress)
  3610. b43_rng_init(wl);
  3611. b43_set_status(dev, B43_STAT_INITIALIZED);
  3612. if (!dev->suspend_in_progress)
  3613. b43_leds_init(dev);
  3614. out:
  3615. return err;
  3616. err_chip_exit:
  3617. b43_chip_exit(dev);
  3618. err_kfree_tssitbl:
  3619. if (phy->dyn_tssi_tbl)
  3620. kfree(phy->tssi2dbm);
  3621. err_kfree_lo_control:
  3622. kfree(phy->lo_control);
  3623. phy->lo_control = NULL;
  3624. err_busdown:
  3625. ssb_bus_may_powerdown(bus);
  3626. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3627. return err;
  3628. }
  3629. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3630. struct ieee80211_if_init_conf *conf)
  3631. {
  3632. struct b43_wl *wl = hw_to_b43_wl(hw);
  3633. struct b43_wldev *dev;
  3634. unsigned long flags;
  3635. int err = -EOPNOTSUPP;
  3636. /* TODO: allow WDS/AP devices to coexist */
  3637. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3638. conf->type != IEEE80211_IF_TYPE_MESH_POINT &&
  3639. conf->type != IEEE80211_IF_TYPE_STA &&
  3640. conf->type != IEEE80211_IF_TYPE_WDS &&
  3641. conf->type != IEEE80211_IF_TYPE_IBSS)
  3642. return -EOPNOTSUPP;
  3643. mutex_lock(&wl->mutex);
  3644. if (wl->operating)
  3645. goto out_mutex_unlock;
  3646. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3647. dev = wl->current_dev;
  3648. wl->operating = 1;
  3649. wl->vif = conf->vif;
  3650. wl->if_type = conf->type;
  3651. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3652. spin_lock_irqsave(&wl->irq_lock, flags);
  3653. b43_adjust_opmode(dev);
  3654. b43_set_pretbtt(dev);
  3655. b43_set_synth_pu_delay(dev, 0);
  3656. b43_upload_card_macaddress(dev);
  3657. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3658. err = 0;
  3659. out_mutex_unlock:
  3660. mutex_unlock(&wl->mutex);
  3661. return err;
  3662. }
  3663. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3664. struct ieee80211_if_init_conf *conf)
  3665. {
  3666. struct b43_wl *wl = hw_to_b43_wl(hw);
  3667. struct b43_wldev *dev = wl->current_dev;
  3668. unsigned long flags;
  3669. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3670. mutex_lock(&wl->mutex);
  3671. B43_WARN_ON(!wl->operating);
  3672. B43_WARN_ON(wl->vif != conf->vif);
  3673. wl->vif = NULL;
  3674. wl->operating = 0;
  3675. spin_lock_irqsave(&wl->irq_lock, flags);
  3676. b43_adjust_opmode(dev);
  3677. memset(wl->mac_addr, 0, ETH_ALEN);
  3678. b43_upload_card_macaddress(dev);
  3679. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3680. mutex_unlock(&wl->mutex);
  3681. }
  3682. static int b43_op_start(struct ieee80211_hw *hw)
  3683. {
  3684. struct b43_wl *wl = hw_to_b43_wl(hw);
  3685. struct b43_wldev *dev = wl->current_dev;
  3686. int did_init = 0;
  3687. int err = 0;
  3688. bool do_rfkill_exit = 0;
  3689. /* Kill all old instance specific information to make sure
  3690. * the card won't use it in the short timeframe between start
  3691. * and mac80211 reconfiguring it. */
  3692. memset(wl->bssid, 0, ETH_ALEN);
  3693. memset(wl->mac_addr, 0, ETH_ALEN);
  3694. wl->filter_flags = 0;
  3695. wl->radiotap_enabled = 0;
  3696. b43_qos_clear(wl);
  3697. wl->beacon0_uploaded = 0;
  3698. wl->beacon1_uploaded = 0;
  3699. wl->beacon_templates_virgin = 1;
  3700. /* First register RFkill.
  3701. * LEDs that are registered later depend on it. */
  3702. b43_rfkill_init(dev);
  3703. mutex_lock(&wl->mutex);
  3704. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3705. err = b43_wireless_core_init(dev);
  3706. if (err) {
  3707. do_rfkill_exit = 1;
  3708. goto out_mutex_unlock;
  3709. }
  3710. did_init = 1;
  3711. }
  3712. if (b43_status(dev) < B43_STAT_STARTED) {
  3713. err = b43_wireless_core_start(dev);
  3714. if (err) {
  3715. if (did_init)
  3716. b43_wireless_core_exit(dev);
  3717. do_rfkill_exit = 1;
  3718. goto out_mutex_unlock;
  3719. }
  3720. }
  3721. out_mutex_unlock:
  3722. mutex_unlock(&wl->mutex);
  3723. if (do_rfkill_exit)
  3724. b43_rfkill_exit(dev);
  3725. return err;
  3726. }
  3727. static void b43_op_stop(struct ieee80211_hw *hw)
  3728. {
  3729. struct b43_wl *wl = hw_to_b43_wl(hw);
  3730. struct b43_wldev *dev = wl->current_dev;
  3731. b43_rfkill_exit(dev);
  3732. cancel_work_sync(&(wl->qos_update_work));
  3733. cancel_work_sync(&(wl->beacon_update_trigger));
  3734. mutex_lock(&wl->mutex);
  3735. if (b43_status(dev) >= B43_STAT_STARTED)
  3736. b43_wireless_core_stop(dev);
  3737. b43_wireless_core_exit(dev);
  3738. mutex_unlock(&wl->mutex);
  3739. }
  3740. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3741. u32 short_retry_limit, u32 long_retry_limit)
  3742. {
  3743. struct b43_wl *wl = hw_to_b43_wl(hw);
  3744. struct b43_wldev *dev;
  3745. int err = 0;
  3746. mutex_lock(&wl->mutex);
  3747. dev = wl->current_dev;
  3748. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3749. err = -ENODEV;
  3750. goto out_unlock;
  3751. }
  3752. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3753. out_unlock:
  3754. mutex_unlock(&wl->mutex);
  3755. return err;
  3756. }
  3757. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3758. {
  3759. struct b43_wl *wl = hw_to_b43_wl(hw);
  3760. unsigned long flags;
  3761. spin_lock_irqsave(&wl->irq_lock, flags);
  3762. b43_update_templates(wl);
  3763. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3764. return 0;
  3765. }
  3766. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3767. struct ieee80211_vif *vif,
  3768. enum sta_notify_cmd notify_cmd,
  3769. const u8 *addr)
  3770. {
  3771. struct b43_wl *wl = hw_to_b43_wl(hw);
  3772. B43_WARN_ON(!vif || wl->vif != vif);
  3773. }
  3774. static const struct ieee80211_ops b43_hw_ops = {
  3775. .tx = b43_op_tx,
  3776. .conf_tx = b43_op_conf_tx,
  3777. .add_interface = b43_op_add_interface,
  3778. .remove_interface = b43_op_remove_interface,
  3779. .config = b43_op_config,
  3780. .config_interface = b43_op_config_interface,
  3781. .configure_filter = b43_op_configure_filter,
  3782. .set_key = b43_op_set_key,
  3783. .get_stats = b43_op_get_stats,
  3784. .get_tx_stats = b43_op_get_tx_stats,
  3785. .start = b43_op_start,
  3786. .stop = b43_op_stop,
  3787. .set_retry_limit = b43_op_set_retry_limit,
  3788. .set_tim = b43_op_beacon_set_tim,
  3789. .sta_notify = b43_op_sta_notify,
  3790. };
  3791. /* Hard-reset the chip. Do not call this directly.
  3792. * Use b43_controller_restart()
  3793. */
  3794. static void b43_chip_reset(struct work_struct *work)
  3795. {
  3796. struct b43_wldev *dev =
  3797. container_of(work, struct b43_wldev, restart_work);
  3798. struct b43_wl *wl = dev->wl;
  3799. int err = 0;
  3800. int prev_status;
  3801. mutex_lock(&wl->mutex);
  3802. prev_status = b43_status(dev);
  3803. /* Bring the device down... */
  3804. if (prev_status >= B43_STAT_STARTED)
  3805. b43_wireless_core_stop(dev);
  3806. if (prev_status >= B43_STAT_INITIALIZED)
  3807. b43_wireless_core_exit(dev);
  3808. /* ...and up again. */
  3809. if (prev_status >= B43_STAT_INITIALIZED) {
  3810. err = b43_wireless_core_init(dev);
  3811. if (err)
  3812. goto out;
  3813. }
  3814. if (prev_status >= B43_STAT_STARTED) {
  3815. err = b43_wireless_core_start(dev);
  3816. if (err) {
  3817. b43_wireless_core_exit(dev);
  3818. goto out;
  3819. }
  3820. }
  3821. out:
  3822. if (err)
  3823. wl->current_dev = NULL; /* Failed to init the dev. */
  3824. mutex_unlock(&wl->mutex);
  3825. if (err)
  3826. b43err(wl, "Controller restart FAILED\n");
  3827. else
  3828. b43info(wl, "Controller restarted\n");
  3829. }
  3830. static int b43_setup_bands(struct b43_wldev *dev,
  3831. bool have_2ghz_phy, bool have_5ghz_phy)
  3832. {
  3833. struct ieee80211_hw *hw = dev->wl->hw;
  3834. if (have_2ghz_phy)
  3835. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3836. if (dev->phy.type == B43_PHYTYPE_N) {
  3837. if (have_5ghz_phy)
  3838. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3839. } else {
  3840. if (have_5ghz_phy)
  3841. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3842. }
  3843. dev->phy.supports_2ghz = have_2ghz_phy;
  3844. dev->phy.supports_5ghz = have_5ghz_phy;
  3845. return 0;
  3846. }
  3847. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3848. {
  3849. /* We release firmware that late to not be required to re-request
  3850. * is all the time when we reinit the core. */
  3851. b43_release_firmware(dev);
  3852. }
  3853. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3854. {
  3855. struct b43_wl *wl = dev->wl;
  3856. struct ssb_bus *bus = dev->dev->bus;
  3857. struct pci_dev *pdev = bus->host_pci;
  3858. int err;
  3859. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3860. u32 tmp;
  3861. /* Do NOT do any device initialization here.
  3862. * Do it in wireless_core_init() instead.
  3863. * This function is for gathering basic information about the HW, only.
  3864. * Also some structs may be set up here. But most likely you want to have
  3865. * that in core_init(), too.
  3866. */
  3867. err = ssb_bus_powerup(bus, 0);
  3868. if (err) {
  3869. b43err(wl, "Bus powerup failed\n");
  3870. goto out;
  3871. }
  3872. /* Get the PHY type. */
  3873. if (dev->dev->id.revision >= 5) {
  3874. u32 tmshigh;
  3875. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3876. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3877. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3878. } else
  3879. B43_WARN_ON(1);
  3880. dev->phy.gmode = have_2ghz_phy;
  3881. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3882. b43_wireless_core_reset(dev, tmp);
  3883. err = b43_phy_versioning(dev);
  3884. if (err)
  3885. goto err_powerdown;
  3886. /* Check if this device supports multiband. */
  3887. if (!pdev ||
  3888. (pdev->device != 0x4312 &&
  3889. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3890. /* No multiband support. */
  3891. have_2ghz_phy = 0;
  3892. have_5ghz_phy = 0;
  3893. switch (dev->phy.type) {
  3894. case B43_PHYTYPE_A:
  3895. have_5ghz_phy = 1;
  3896. break;
  3897. case B43_PHYTYPE_G:
  3898. case B43_PHYTYPE_N:
  3899. have_2ghz_phy = 1;
  3900. break;
  3901. default:
  3902. B43_WARN_ON(1);
  3903. }
  3904. }
  3905. if (dev->phy.type == B43_PHYTYPE_A) {
  3906. /* FIXME */
  3907. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3908. err = -EOPNOTSUPP;
  3909. goto err_powerdown;
  3910. }
  3911. if (1 /* disable A-PHY */) {
  3912. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3913. if (dev->phy.type != B43_PHYTYPE_N) {
  3914. have_2ghz_phy = 1;
  3915. have_5ghz_phy = 0;
  3916. }
  3917. }
  3918. dev->phy.gmode = have_2ghz_phy;
  3919. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3920. b43_wireless_core_reset(dev, tmp);
  3921. err = b43_validate_chipaccess(dev);
  3922. if (err)
  3923. goto err_powerdown;
  3924. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3925. if (err)
  3926. goto err_powerdown;
  3927. /* Now set some default "current_dev" */
  3928. if (!wl->current_dev)
  3929. wl->current_dev = dev;
  3930. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3931. b43_radio_turn_off(dev, 1);
  3932. b43_switch_analog(dev, 0);
  3933. ssb_device_disable(dev->dev, 0);
  3934. ssb_bus_may_powerdown(bus);
  3935. out:
  3936. return err;
  3937. err_powerdown:
  3938. ssb_bus_may_powerdown(bus);
  3939. return err;
  3940. }
  3941. static void b43_one_core_detach(struct ssb_device *dev)
  3942. {
  3943. struct b43_wldev *wldev;
  3944. struct b43_wl *wl;
  3945. /* Do not cancel ieee80211-workqueue based work here.
  3946. * See comment in b43_remove(). */
  3947. wldev = ssb_get_drvdata(dev);
  3948. wl = wldev->wl;
  3949. b43_debugfs_remove_device(wldev);
  3950. b43_wireless_core_detach(wldev);
  3951. list_del(&wldev->list);
  3952. wl->nr_devs--;
  3953. ssb_set_drvdata(dev, NULL);
  3954. kfree(wldev);
  3955. }
  3956. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3957. {
  3958. struct b43_wldev *wldev;
  3959. struct pci_dev *pdev;
  3960. int err = -ENOMEM;
  3961. if (!list_empty(&wl->devlist)) {
  3962. /* We are not the first core on this chip. */
  3963. pdev = dev->bus->host_pci;
  3964. /* Only special chips support more than one wireless
  3965. * core, although some of the other chips have more than
  3966. * one wireless core as well. Check for this and
  3967. * bail out early.
  3968. */
  3969. if (!pdev ||
  3970. ((pdev->device != 0x4321) &&
  3971. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3972. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3973. return -ENODEV;
  3974. }
  3975. }
  3976. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3977. if (!wldev)
  3978. goto out;
  3979. wldev->dev = dev;
  3980. wldev->wl = wl;
  3981. b43_set_status(wldev, B43_STAT_UNINIT);
  3982. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3983. tasklet_init(&wldev->isr_tasklet,
  3984. (void (*)(unsigned long))b43_interrupt_tasklet,
  3985. (unsigned long)wldev);
  3986. INIT_LIST_HEAD(&wldev->list);
  3987. err = b43_wireless_core_attach(wldev);
  3988. if (err)
  3989. goto err_kfree_wldev;
  3990. list_add(&wldev->list, &wl->devlist);
  3991. wl->nr_devs++;
  3992. ssb_set_drvdata(dev, wldev);
  3993. b43_debugfs_add_device(wldev);
  3994. out:
  3995. return err;
  3996. err_kfree_wldev:
  3997. kfree(wldev);
  3998. return err;
  3999. }
  4000. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4001. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4002. (pdev->device == _device) && \
  4003. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4004. (pdev->subsystem_device == _subdevice) )
  4005. static void b43_sprom_fixup(struct ssb_bus *bus)
  4006. {
  4007. struct pci_dev *pdev;
  4008. /* boardflags workarounds */
  4009. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4010. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4011. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4012. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4013. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4014. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4015. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4016. pdev = bus->host_pci;
  4017. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4018. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4019. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4020. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4021. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
  4022. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4023. }
  4024. }
  4025. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  4026. {
  4027. struct ieee80211_hw *hw = wl->hw;
  4028. ssb_set_devtypedata(dev, NULL);
  4029. ieee80211_free_hw(hw);
  4030. }
  4031. static int b43_wireless_init(struct ssb_device *dev)
  4032. {
  4033. struct ssb_sprom *sprom = &dev->bus->sprom;
  4034. struct ieee80211_hw *hw;
  4035. struct b43_wl *wl;
  4036. int err = -ENOMEM;
  4037. b43_sprom_fixup(dev->bus);
  4038. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4039. if (!hw) {
  4040. b43err(NULL, "Could not allocate ieee80211 device\n");
  4041. goto out;
  4042. }
  4043. /* fill hw info */
  4044. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4045. IEEE80211_HW_SIGNAL_DBM |
  4046. IEEE80211_HW_NOISE_DBM;
  4047. hw->queues = b43_modparam_qos ? 4 : 1;
  4048. SET_IEEE80211_DEV(hw, dev->dev);
  4049. if (is_valid_ether_addr(sprom->et1mac))
  4050. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4051. else
  4052. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4053. /* Get and initialize struct b43_wl */
  4054. wl = hw_to_b43_wl(hw);
  4055. memset(wl, 0, sizeof(*wl));
  4056. wl->hw = hw;
  4057. spin_lock_init(&wl->irq_lock);
  4058. rwlock_init(&wl->tx_lock);
  4059. spin_lock_init(&wl->leds_lock);
  4060. spin_lock_init(&wl->shm_lock);
  4061. mutex_init(&wl->mutex);
  4062. INIT_LIST_HEAD(&wl->devlist);
  4063. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  4064. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4065. ssb_set_devtypedata(dev, wl);
  4066. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  4067. err = 0;
  4068. out:
  4069. return err;
  4070. }
  4071. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4072. {
  4073. struct b43_wl *wl;
  4074. int err;
  4075. int first = 0;
  4076. wl = ssb_get_devtypedata(dev);
  4077. if (!wl) {
  4078. /* Probing the first core. Must setup common struct b43_wl */
  4079. first = 1;
  4080. err = b43_wireless_init(dev);
  4081. if (err)
  4082. goto out;
  4083. wl = ssb_get_devtypedata(dev);
  4084. B43_WARN_ON(!wl);
  4085. }
  4086. err = b43_one_core_attach(dev, wl);
  4087. if (err)
  4088. goto err_wireless_exit;
  4089. if (first) {
  4090. err = ieee80211_register_hw(wl->hw);
  4091. if (err)
  4092. goto err_one_core_detach;
  4093. }
  4094. out:
  4095. return err;
  4096. err_one_core_detach:
  4097. b43_one_core_detach(dev);
  4098. err_wireless_exit:
  4099. if (first)
  4100. b43_wireless_exit(dev, wl);
  4101. return err;
  4102. }
  4103. static void b43_remove(struct ssb_device *dev)
  4104. {
  4105. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4106. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4107. /* We must cancel any work here before unregistering from ieee80211,
  4108. * as the ieee80211 unreg will destroy the workqueue. */
  4109. cancel_work_sync(&wldev->restart_work);
  4110. B43_WARN_ON(!wl);
  4111. if (wl->current_dev == wldev)
  4112. ieee80211_unregister_hw(wl->hw);
  4113. b43_one_core_detach(dev);
  4114. if (list_empty(&wl->devlist)) {
  4115. /* Last core on the chip unregistered.
  4116. * We can destroy common struct b43_wl.
  4117. */
  4118. b43_wireless_exit(dev, wl);
  4119. }
  4120. }
  4121. /* Perform a hardware reset. This can be called from any context. */
  4122. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4123. {
  4124. /* Must avoid requeueing, if we are in shutdown. */
  4125. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4126. return;
  4127. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4128. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  4129. }
  4130. #ifdef CONFIG_PM
  4131. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4132. {
  4133. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4134. struct b43_wl *wl = wldev->wl;
  4135. b43dbg(wl, "Suspending...\n");
  4136. mutex_lock(&wl->mutex);
  4137. wldev->suspend_in_progress = true;
  4138. wldev->suspend_init_status = b43_status(wldev);
  4139. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4140. b43_wireless_core_stop(wldev);
  4141. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4142. b43_wireless_core_exit(wldev);
  4143. mutex_unlock(&wl->mutex);
  4144. b43dbg(wl, "Device suspended.\n");
  4145. return 0;
  4146. }
  4147. static int b43_resume(struct ssb_device *dev)
  4148. {
  4149. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4150. struct b43_wl *wl = wldev->wl;
  4151. int err = 0;
  4152. b43dbg(wl, "Resuming...\n");
  4153. mutex_lock(&wl->mutex);
  4154. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4155. err = b43_wireless_core_init(wldev);
  4156. if (err) {
  4157. b43err(wl, "Resume failed at core init\n");
  4158. goto out;
  4159. }
  4160. }
  4161. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4162. err = b43_wireless_core_start(wldev);
  4163. if (err) {
  4164. b43_leds_exit(wldev);
  4165. b43_rng_exit(wldev->wl);
  4166. b43_wireless_core_exit(wldev);
  4167. b43err(wl, "Resume failed at core start\n");
  4168. goto out;
  4169. }
  4170. }
  4171. b43dbg(wl, "Device resumed.\n");
  4172. out:
  4173. wldev->suspend_in_progress = false;
  4174. mutex_unlock(&wl->mutex);
  4175. return err;
  4176. }
  4177. #else /* CONFIG_PM */
  4178. # define b43_suspend NULL
  4179. # define b43_resume NULL
  4180. #endif /* CONFIG_PM */
  4181. static struct ssb_driver b43_ssb_driver = {
  4182. .name = KBUILD_MODNAME,
  4183. .id_table = b43_ssb_tbl,
  4184. .probe = b43_probe,
  4185. .remove = b43_remove,
  4186. .suspend = b43_suspend,
  4187. .resume = b43_resume,
  4188. };
  4189. static void b43_print_driverinfo(void)
  4190. {
  4191. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4192. *feat_leds = "", *feat_rfkill = "";
  4193. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4194. feat_pci = "P";
  4195. #endif
  4196. #ifdef CONFIG_B43_PCMCIA
  4197. feat_pcmcia = "M";
  4198. #endif
  4199. #ifdef CONFIG_B43_NPHY
  4200. feat_nphy = "N";
  4201. #endif
  4202. #ifdef CONFIG_B43_LEDS
  4203. feat_leds = "L";
  4204. #endif
  4205. #ifdef CONFIG_B43_RFKILL
  4206. feat_rfkill = "R";
  4207. #endif
  4208. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4209. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4210. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4211. feat_pci, feat_pcmcia, feat_nphy,
  4212. feat_leds, feat_rfkill);
  4213. }
  4214. static int __init b43_init(void)
  4215. {
  4216. int err;
  4217. b43_debugfs_init();
  4218. err = b43_pcmcia_init();
  4219. if (err)
  4220. goto err_dfs_exit;
  4221. err = ssb_driver_register(&b43_ssb_driver);
  4222. if (err)
  4223. goto err_pcmcia_exit;
  4224. b43_print_driverinfo();
  4225. return err;
  4226. err_pcmcia_exit:
  4227. b43_pcmcia_exit();
  4228. err_dfs_exit:
  4229. b43_debugfs_exit();
  4230. return err;
  4231. }
  4232. static void __exit b43_exit(void)
  4233. {
  4234. ssb_driver_unregister(&b43_ssb_driver);
  4235. b43_pcmcia_exit();
  4236. b43_debugfs_exit();
  4237. }
  4238. module_init(b43_init)
  4239. module_exit(b43_exit)