ath9k.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/io.h>
  19. #define ATHEROS_VENDOR_ID 0x168c
  20. #define AR5416_DEVID_PCI 0x0023
  21. #define AR5416_DEVID_PCIE 0x0024
  22. #define AR9160_DEVID_PCI 0x0027
  23. #define AR9280_DEVID_PCI 0x0029
  24. #define AR9280_DEVID_PCIE 0x002a
  25. #define AR5416_AR9100_DEVID 0x000b
  26. #define AR_SUBVENDOR_ID_NOG 0x0e11
  27. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  28. #define ATH9K_TXERR_XRETRY 0x01
  29. #define ATH9K_TXERR_FILT 0x02
  30. #define ATH9K_TXERR_FIFO 0x04
  31. #define ATH9K_TXERR_XTXOP 0x08
  32. #define ATH9K_TXERR_TIMER_EXPIRED 0x10
  33. #define ATH9K_TX_BA 0x01
  34. #define ATH9K_TX_PWRMGMT 0x02
  35. #define ATH9K_TX_DESC_CFG_ERR 0x04
  36. #define ATH9K_TX_DATA_UNDERRUN 0x08
  37. #define ATH9K_TX_DELIM_UNDERRUN 0x10
  38. #define ATH9K_TX_SW_ABORTED 0x40
  39. #define ATH9K_TX_SW_FILTERED 0x80
  40. #define NBBY 8
  41. struct ath_tx_status {
  42. u32 ts_tstamp;
  43. u16 ts_seqnum;
  44. u8 ts_status;
  45. u8 ts_ratecode;
  46. u8 ts_rateindex;
  47. int8_t ts_rssi;
  48. u8 ts_shortretry;
  49. u8 ts_longretry;
  50. u8 ts_virtcol;
  51. u8 ts_antenna;
  52. u8 ts_flags;
  53. int8_t ts_rssi_ctl0;
  54. int8_t ts_rssi_ctl1;
  55. int8_t ts_rssi_ctl2;
  56. int8_t ts_rssi_ext0;
  57. int8_t ts_rssi_ext1;
  58. int8_t ts_rssi_ext2;
  59. u8 pad[3];
  60. u32 ba_low;
  61. u32 ba_high;
  62. u32 evm0;
  63. u32 evm1;
  64. u32 evm2;
  65. };
  66. struct ath_rx_status {
  67. u32 rs_tstamp;
  68. u16 rs_datalen;
  69. u8 rs_status;
  70. u8 rs_phyerr;
  71. int8_t rs_rssi;
  72. u8 rs_keyix;
  73. u8 rs_rate;
  74. u8 rs_antenna;
  75. u8 rs_more;
  76. int8_t rs_rssi_ctl0;
  77. int8_t rs_rssi_ctl1;
  78. int8_t rs_rssi_ctl2;
  79. int8_t rs_rssi_ext0;
  80. int8_t rs_rssi_ext1;
  81. int8_t rs_rssi_ext2;
  82. u8 rs_isaggr;
  83. u8 rs_moreaggr;
  84. u8 rs_num_delims;
  85. u8 rs_flags;
  86. u32 evm0;
  87. u32 evm1;
  88. u32 evm2;
  89. };
  90. #define ATH9K_RXERR_CRC 0x01
  91. #define ATH9K_RXERR_PHY 0x02
  92. #define ATH9K_RXERR_FIFO 0x04
  93. #define ATH9K_RXERR_DECRYPT 0x08
  94. #define ATH9K_RXERR_MIC 0x10
  95. #define ATH9K_RX_MORE 0x01
  96. #define ATH9K_RX_MORE_AGGR 0x02
  97. #define ATH9K_RX_GI 0x04
  98. #define ATH9K_RX_2040 0x08
  99. #define ATH9K_RX_DELIM_CRC_PRE 0x10
  100. #define ATH9K_RX_DELIM_CRC_POST 0x20
  101. #define ATH9K_RX_DECRYPT_BUSY 0x40
  102. #define ATH9K_RXKEYIX_INVALID ((u8)-1)
  103. #define ATH9K_TXKEYIX_INVALID ((u32)-1)
  104. struct ath_desc {
  105. u32 ds_link;
  106. u32 ds_data;
  107. u32 ds_ctl0;
  108. u32 ds_ctl1;
  109. u32 ds_hw[20];
  110. union {
  111. struct ath_tx_status tx;
  112. struct ath_rx_status rx;
  113. void *stats;
  114. } ds_us;
  115. void *ds_vdata;
  116. } __packed;
  117. #define ds_txstat ds_us.tx
  118. #define ds_rxstat ds_us.rx
  119. #define ds_stat ds_us.stats
  120. #define ATH9K_TXDESC_CLRDMASK 0x0001
  121. #define ATH9K_TXDESC_NOACK 0x0002
  122. #define ATH9K_TXDESC_RTSENA 0x0004
  123. #define ATH9K_TXDESC_CTSENA 0x0008
  124. #define ATH9K_TXDESC_INTREQ 0x0010
  125. #define ATH9K_TXDESC_VEOL 0x0020
  126. #define ATH9K_TXDESC_EXT_ONLY 0x0040
  127. #define ATH9K_TXDESC_EXT_AND_CTL 0x0080
  128. #define ATH9K_TXDESC_VMF 0x0100
  129. #define ATH9K_TXDESC_FRAG_IS_ON 0x0200
  130. #define ATH9K_RXDESC_INTREQ 0x0020
  131. enum wireless_mode {
  132. ATH9K_MODE_11A = 0,
  133. ATH9K_MODE_11B = 2,
  134. ATH9K_MODE_11G = 3,
  135. ATH9K_MODE_11NA_HT20 = 6,
  136. ATH9K_MODE_11NG_HT20 = 7,
  137. ATH9K_MODE_11NA_HT40PLUS = 8,
  138. ATH9K_MODE_11NA_HT40MINUS = 9,
  139. ATH9K_MODE_11NG_HT40PLUS = 10,
  140. ATH9K_MODE_11NG_HT40MINUS = 11,
  141. ATH9K_MODE_MAX
  142. };
  143. enum ath9k_hw_caps {
  144. ATH9K_HW_CAP_CHAN_SPREAD = BIT(0),
  145. ATH9K_HW_CAP_MIC_AESCCM = BIT(1),
  146. ATH9K_HW_CAP_MIC_CKIP = BIT(2),
  147. ATH9K_HW_CAP_MIC_TKIP = BIT(3),
  148. ATH9K_HW_CAP_CIPHER_AESCCM = BIT(4),
  149. ATH9K_HW_CAP_CIPHER_CKIP = BIT(5),
  150. ATH9K_HW_CAP_CIPHER_TKIP = BIT(6),
  151. ATH9K_HW_CAP_VEOL = BIT(7),
  152. ATH9K_HW_CAP_BSSIDMASK = BIT(8),
  153. ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(9),
  154. ATH9K_HW_CAP_CHAN_HALFRATE = BIT(10),
  155. ATH9K_HW_CAP_CHAN_QUARTERRATE = BIT(11),
  156. ATH9K_HW_CAP_HT = BIT(12),
  157. ATH9K_HW_CAP_GTT = BIT(13),
  158. ATH9K_HW_CAP_FASTCC = BIT(14),
  159. ATH9K_HW_CAP_RFSILENT = BIT(15),
  160. ATH9K_HW_CAP_WOW = BIT(16),
  161. ATH9K_HW_CAP_CST = BIT(17),
  162. ATH9K_HW_CAP_ENHANCEDPM = BIT(18),
  163. ATH9K_HW_CAP_AUTOSLEEP = BIT(19),
  164. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(20),
  165. ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT = BIT(21),
  166. };
  167. enum ath9k_capability_type {
  168. ATH9K_CAP_CIPHER = 0,
  169. ATH9K_CAP_TKIP_MIC,
  170. ATH9K_CAP_TKIP_SPLIT,
  171. ATH9K_CAP_PHYCOUNTERS,
  172. ATH9K_CAP_DIVERSITY,
  173. ATH9K_CAP_TXPOW,
  174. ATH9K_CAP_PHYDIAG,
  175. ATH9K_CAP_MCAST_KEYSRCH,
  176. ATH9K_CAP_TSF_ADJUST,
  177. ATH9K_CAP_WME_TKIPMIC,
  178. ATH9K_CAP_RFSILENT,
  179. ATH9K_CAP_ANT_CFG_2GHZ,
  180. ATH9K_CAP_ANT_CFG_5GHZ
  181. };
  182. struct ath9k_hw_capabilities {
  183. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  184. DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
  185. u16 total_queues;
  186. u16 keycache_size;
  187. u16 low_5ghz_chan, high_5ghz_chan;
  188. u16 low_2ghz_chan, high_2ghz_chan;
  189. u16 num_mr_retries;
  190. u16 rts_aggr_limit;
  191. u8 tx_chainmask;
  192. u8 rx_chainmask;
  193. u16 tx_triglevel_max;
  194. u16 reg_cap;
  195. u8 num_gpio_pins;
  196. u8 num_antcfg_2ghz;
  197. u8 num_antcfg_5ghz;
  198. };
  199. struct ath9k_ops_config {
  200. int dma_beacon_response_time;
  201. int sw_beacon_response_time;
  202. int additional_swba_backoff;
  203. int ack_6mb;
  204. int cwm_ignore_extcca;
  205. u8 pcie_powersave_enable;
  206. u8 pcie_l1skp_enable;
  207. u8 pcie_clock_req;
  208. u32 pcie_waen;
  209. int pcie_power_reset;
  210. u8 pcie_restore;
  211. u8 analog_shiftreg;
  212. u8 ht_enable;
  213. u32 ofdm_trig_low;
  214. u32 ofdm_trig_high;
  215. u32 cck_trig_high;
  216. u32 cck_trig_low;
  217. u32 enable_ani;
  218. u8 noise_immunity_level;
  219. u32 ofdm_weaksignal_det;
  220. u32 cck_weaksignal_thr;
  221. u8 spur_immunity_level;
  222. u8 firstep_level;
  223. int8_t rssi_thr_high;
  224. int8_t rssi_thr_low;
  225. u16 diversity_control;
  226. u16 antenna_switch_swap;
  227. int serialize_regmode;
  228. int intr_mitigation;
  229. #define SPUR_DISABLE 0
  230. #define SPUR_ENABLE_IOCTL 1
  231. #define SPUR_ENABLE_EEPROM 2
  232. #define AR_EEPROM_MODAL_SPURS 5
  233. #define AR_SPUR_5413_1 1640
  234. #define AR_SPUR_5413_2 1200
  235. #define AR_NO_SPUR 0x8000
  236. #define AR_BASE_FREQ_2GHZ 2300
  237. #define AR_BASE_FREQ_5GHZ 4900
  238. #define AR_SPUR_FEEQ_BOUND_HT40 19
  239. #define AR_SPUR_FEEQ_BOUND_HT20 10
  240. int spurmode;
  241. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  242. };
  243. enum ath9k_tx_queue {
  244. ATH9K_TX_QUEUE_INACTIVE = 0,
  245. ATH9K_TX_QUEUE_DATA,
  246. ATH9K_TX_QUEUE_BEACON,
  247. ATH9K_TX_QUEUE_CAB,
  248. ATH9K_TX_QUEUE_UAPSD,
  249. ATH9K_TX_QUEUE_PSPOLL
  250. };
  251. #define ATH9K_NUM_TX_QUEUES 10
  252. enum ath9k_tx_queue_subtype {
  253. ATH9K_WME_AC_BK = 0,
  254. ATH9K_WME_AC_BE,
  255. ATH9K_WME_AC_VI,
  256. ATH9K_WME_AC_VO,
  257. ATH9K_WME_UPSD
  258. };
  259. enum ath9k_tx_queue_flags {
  260. TXQ_FLAG_TXOKINT_ENABLE = 0x0001,
  261. TXQ_FLAG_TXERRINT_ENABLE = 0x0001,
  262. TXQ_FLAG_TXDESCINT_ENABLE = 0x0002,
  263. TXQ_FLAG_TXEOLINT_ENABLE = 0x0004,
  264. TXQ_FLAG_TXURNINT_ENABLE = 0x0008,
  265. TXQ_FLAG_BACKOFF_DISABLE = 0x0010,
  266. TXQ_FLAG_COMPRESSION_ENABLE = 0x0020,
  267. TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE = 0x0040,
  268. TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE = 0x0080,
  269. };
  270. #define ATH9K_TXQ_USEDEFAULT ((u32) -1)
  271. #define ATH9K_DECOMP_MASK_SIZE 128
  272. #define ATH9K_READY_TIME_LO_BOUND 50
  273. #define ATH9K_READY_TIME_HI_BOUND 96
  274. enum ath9k_pkt_type {
  275. ATH9K_PKT_TYPE_NORMAL = 0,
  276. ATH9K_PKT_TYPE_ATIM,
  277. ATH9K_PKT_TYPE_PSPOLL,
  278. ATH9K_PKT_TYPE_BEACON,
  279. ATH9K_PKT_TYPE_PROBE_RESP,
  280. ATH9K_PKT_TYPE_CHIRP,
  281. ATH9K_PKT_TYPE_GRP_POLL,
  282. };
  283. struct ath9k_tx_queue_info {
  284. u32 tqi_ver;
  285. enum ath9k_tx_queue tqi_type;
  286. enum ath9k_tx_queue_subtype tqi_subtype;
  287. enum ath9k_tx_queue_flags tqi_qflags;
  288. u32 tqi_priority;
  289. u32 tqi_aifs;
  290. u32 tqi_cwmin;
  291. u32 tqi_cwmax;
  292. u16 tqi_shretry;
  293. u16 tqi_lgretry;
  294. u32 tqi_cbrPeriod;
  295. u32 tqi_cbrOverflowLimit;
  296. u32 tqi_burstTime;
  297. u32 tqi_readyTime;
  298. u32 tqi_physCompBuf;
  299. u32 tqi_intFlags;
  300. };
  301. enum ath9k_rx_filter {
  302. ATH9K_RX_FILTER_UCAST = 0x00000001,
  303. ATH9K_RX_FILTER_MCAST = 0x00000002,
  304. ATH9K_RX_FILTER_BCAST = 0x00000004,
  305. ATH9K_RX_FILTER_CONTROL = 0x00000008,
  306. ATH9K_RX_FILTER_BEACON = 0x00000010,
  307. ATH9K_RX_FILTER_PROM = 0x00000020,
  308. ATH9K_RX_FILTER_PROBEREQ = 0x00000080,
  309. ATH9K_RX_FILTER_PSPOLL = 0x00004000,
  310. ATH9K_RX_FILTER_PHYERR = 0x00000100,
  311. ATH9K_RX_FILTER_PHYRADAR = 0x00002000,
  312. };
  313. enum ath9k_int {
  314. ATH9K_INT_RX = 0x00000001,
  315. ATH9K_INT_RXDESC = 0x00000002,
  316. ATH9K_INT_RXNOFRM = 0x00000008,
  317. ATH9K_INT_RXEOL = 0x00000010,
  318. ATH9K_INT_RXORN = 0x00000020,
  319. ATH9K_INT_TX = 0x00000040,
  320. ATH9K_INT_TXDESC = 0x00000080,
  321. ATH9K_INT_TIM_TIMER = 0x00000100,
  322. ATH9K_INT_TXURN = 0x00000800,
  323. ATH9K_INT_MIB = 0x00001000,
  324. ATH9K_INT_RXPHY = 0x00004000,
  325. ATH9K_INT_RXKCM = 0x00008000,
  326. ATH9K_INT_SWBA = 0x00010000,
  327. ATH9K_INT_BMISS = 0x00040000,
  328. ATH9K_INT_BNR = 0x00100000,
  329. ATH9K_INT_TIM = 0x00200000,
  330. ATH9K_INT_DTIM = 0x00400000,
  331. ATH9K_INT_DTIMSYNC = 0x00800000,
  332. ATH9K_INT_GPIO = 0x01000000,
  333. ATH9K_INT_CABEND = 0x02000000,
  334. ATH9K_INT_CST = 0x10000000,
  335. ATH9K_INT_GTT = 0x20000000,
  336. ATH9K_INT_FATAL = 0x40000000,
  337. ATH9K_INT_GLOBAL = 0x80000000,
  338. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  339. ATH9K_INT_DTIM |
  340. ATH9K_INT_DTIMSYNC |
  341. ATH9K_INT_CABEND,
  342. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  343. ATH9K_INT_RXDESC |
  344. ATH9K_INT_RXEOL |
  345. ATH9K_INT_RXORN |
  346. ATH9K_INT_TXURN |
  347. ATH9K_INT_TXDESC |
  348. ATH9K_INT_MIB |
  349. ATH9K_INT_RXPHY |
  350. ATH9K_INT_RXKCM |
  351. ATH9K_INT_SWBA |
  352. ATH9K_INT_BMISS |
  353. ATH9K_INT_GPIO,
  354. ATH9K_INT_NOCARD = 0xffffffff
  355. };
  356. struct ath9k_rate_table {
  357. int rateCount;
  358. u8 rateCodeToIndex[256];
  359. struct {
  360. u8 valid;
  361. u8 phy;
  362. u32 rateKbps;
  363. u8 rateCode;
  364. u8 shortPreamble;
  365. u8 dot11Rate;
  366. u8 controlRate;
  367. u16 lpAckDuration;
  368. u16 spAckDuration;
  369. } info[32];
  370. };
  371. #define ATH9K_RATESERIES_RTS_CTS 0x0001
  372. #define ATH9K_RATESERIES_2040 0x0002
  373. #define ATH9K_RATESERIES_HALFGI 0x0004
  374. struct ath9k_11n_rate_series {
  375. u32 Tries;
  376. u32 Rate;
  377. u32 PktDuration;
  378. u32 ChSel;
  379. u32 RateFlags;
  380. };
  381. #define CHANNEL_CW_INT 0x00002
  382. #define CHANNEL_CCK 0x00020
  383. #define CHANNEL_OFDM 0x00040
  384. #define CHANNEL_2GHZ 0x00080
  385. #define CHANNEL_5GHZ 0x00100
  386. #define CHANNEL_PASSIVE 0x00200
  387. #define CHANNEL_DYN 0x00400
  388. #define CHANNEL_HALF 0x04000
  389. #define CHANNEL_QUARTER 0x08000
  390. #define CHANNEL_HT20 0x10000
  391. #define CHANNEL_HT40PLUS 0x20000
  392. #define CHANNEL_HT40MINUS 0x40000
  393. #define CHANNEL_INTERFERENCE 0x01
  394. #define CHANNEL_DFS 0x02
  395. #define CHANNEL_4MS_LIMIT 0x04
  396. #define CHANNEL_DFS_CLEAR 0x08
  397. #define CHANNEL_DISALLOW_ADHOC 0x10
  398. #define CHANNEL_PER_11D_ADHOC 0x20
  399. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  400. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  401. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  402. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  403. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  404. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  405. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  406. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  407. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  408. #define CHANNEL_ALL \
  409. (CHANNEL_OFDM| \
  410. CHANNEL_CCK| \
  411. CHANNEL_2GHZ | \
  412. CHANNEL_5GHZ | \
  413. CHANNEL_HT20 | \
  414. CHANNEL_HT40PLUS | \
  415. CHANNEL_HT40MINUS)
  416. struct ath9k_channel {
  417. u16 channel;
  418. u32 channelFlags;
  419. u8 privFlags;
  420. int8_t maxRegTxPower;
  421. int8_t maxTxPower;
  422. int8_t minTxPower;
  423. u32 chanmode;
  424. int32_t CalValid;
  425. bool oneTimeCalsDone;
  426. int8_t iCoff;
  427. int8_t qCoff;
  428. int16_t rawNoiseFloor;
  429. int8_t antennaMax;
  430. u32 regDmnFlags;
  431. u32 conformanceTestLimit[3]; /* 0:11a, 1: 11b, 2:11g */
  432. #ifdef ATH_NF_PER_CHAN
  433. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  434. #endif
  435. };
  436. #define IS_CHAN_A(_c) ((((_c)->channelFlags & CHANNEL_A) == CHANNEL_A) || \
  437. (((_c)->channelFlags & CHANNEL_A_HT20) == CHANNEL_A_HT20) || \
  438. (((_c)->channelFlags & CHANNEL_A_HT40PLUS) == CHANNEL_A_HT40PLUS) || \
  439. (((_c)->channelFlags & CHANNEL_A_HT40MINUS) == CHANNEL_A_HT40MINUS))
  440. #define IS_CHAN_B(_c) (((_c)->channelFlags & CHANNEL_B) == CHANNEL_B)
  441. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  442. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  443. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  444. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  445. #define IS_CHAN_CCK(_c) (((_c)->channelFlags & CHANNEL_CCK) != 0)
  446. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  447. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  448. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  449. #define IS_CHAN_PASSIVE(_c) (((_c)->channelFlags & CHANNEL_PASSIVE) != 0)
  450. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  451. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  452. /* These macros check chanmode and not channelFlags */
  453. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  454. ((_c)->chanmode == CHANNEL_G_HT20))
  455. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  456. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  457. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  458. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  459. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  460. #define IS_CHAN_IN_PUBLIC_SAFETY_BAND(_c) ((_c) > 4940 && (_c) < 4990)
  461. #define IS_CHAN_A_5MHZ_SPACED(_c) \
  462. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  463. (((_c)->channel % 20) != 0) && \
  464. (((_c)->channel % 10) != 0))
  465. struct ath9k_keyval {
  466. u8 kv_type;
  467. u8 kv_pad;
  468. u16 kv_len;
  469. u8 kv_val[16];
  470. u8 kv_mic[8];
  471. u8 kv_txmic[8];
  472. };
  473. enum ath9k_key_type {
  474. ATH9K_KEY_TYPE_CLEAR,
  475. ATH9K_KEY_TYPE_WEP,
  476. ATH9K_KEY_TYPE_AES,
  477. ATH9K_KEY_TYPE_TKIP,
  478. };
  479. enum ath9k_cipher {
  480. ATH9K_CIPHER_WEP = 0,
  481. ATH9K_CIPHER_AES_OCB = 1,
  482. ATH9K_CIPHER_AES_CCM = 2,
  483. ATH9K_CIPHER_CKIP = 3,
  484. ATH9K_CIPHER_TKIP = 4,
  485. ATH9K_CIPHER_CLR = 5,
  486. ATH9K_CIPHER_MIC = 127
  487. };
  488. #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
  489. #define AR_EEPROM_EEPCAP_AES_DIS 0x0002
  490. #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
  491. #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
  492. #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
  493. #define AR_EEPROM_EEPCAP_MAXQCU_S 4
  494. #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
  495. #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
  496. #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
  497. #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
  498. #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
  499. #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
  500. #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
  501. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
  502. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
  503. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
  504. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
  505. #define SD_NO_CTL 0xE0
  506. #define NO_CTL 0xff
  507. #define CTL_MODE_M 7
  508. #define CTL_11A 0
  509. #define CTL_11B 1
  510. #define CTL_11G 2
  511. #define CTL_2GHT20 5
  512. #define CTL_5GHT20 6
  513. #define CTL_2GHT40 7
  514. #define CTL_5GHT40 8
  515. #define AR_EEPROM_MAC(i) (0x1d+(i))
  516. #define EEP_SCALE 100
  517. #define EEP_DELTA 10
  518. #define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
  519. #define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
  520. #define AR_EEPROM_RFSILENT_POLARITY 0x0002
  521. #define AR_EEPROM_RFSILENT_POLARITY_S 1
  522. #define CTRY_DEBUG 0x1ff
  523. #define CTRY_DEFAULT 0
  524. enum reg_ext_bitmap {
  525. REG_EXT_JAPAN_MIDBAND = 1,
  526. REG_EXT_FCC_DFS_HT40 = 2,
  527. REG_EXT_JAPAN_NONDFS_HT40 = 3,
  528. REG_EXT_JAPAN_DFS_HT40 = 4
  529. };
  530. struct ath9k_country_entry {
  531. u16 countryCode;
  532. u16 regDmnEnum;
  533. u16 regDmn5G;
  534. u16 regDmn2G;
  535. u8 isMultidomain;
  536. u8 iso[3];
  537. };
  538. #define REG_WRITE(_ah, _reg, _val) iowrite32(_val, _ah->ah_sh + _reg)
  539. #define REG_READ(_ah, _reg) ioread32(_ah->ah_sh + _reg)
  540. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  541. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  542. #define REG_RMW(_a, _r, _set, _clr) \
  543. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  544. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  545. REG_WRITE(_a, _r, \
  546. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  547. #define REG_SET_BIT(_a, _r, _f) \
  548. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  549. #define REG_CLR_BIT(_a, _r, _f) \
  550. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  551. #define ATH9K_COMP_BUF_MAX_SIZE 9216
  552. #define ATH9K_COMP_BUF_ALIGN_SIZE 512
  553. #define ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS 0x00000001
  554. #define INIT_AIFS 2
  555. #define INIT_CWMIN 15
  556. #define INIT_CWMIN_11B 31
  557. #define INIT_CWMAX 1023
  558. #define INIT_SH_RETRY 10
  559. #define INIT_LG_RETRY 10
  560. #define INIT_SSH_RETRY 32
  561. #define INIT_SLG_RETRY 32
  562. #define WLAN_CTRL_FRAME_SIZE (2+2+6+4)
  563. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  564. #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
  565. #define IEEE80211_WEP_IVLEN 3
  566. #define IEEE80211_WEP_KIDLEN 1
  567. #define IEEE80211_WEP_CRCLEN 4
  568. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  569. (IEEE80211_WEP_IVLEN + \
  570. IEEE80211_WEP_KIDLEN + \
  571. IEEE80211_WEP_CRCLEN))
  572. #define IEEE80211_MAX_LEN (2300 + FCS_LEN + \
  573. (IEEE80211_WEP_IVLEN + \
  574. IEEE80211_WEP_KIDLEN + \
  575. IEEE80211_WEP_CRCLEN))
  576. #define MAX_REG_ADD_COUNT 129
  577. #define MAX_RATE_POWER 63
  578. enum ath9k_power_mode {
  579. ATH9K_PM_AWAKE = 0,
  580. ATH9K_PM_FULL_SLEEP,
  581. ATH9K_PM_NETWORK_SLEEP,
  582. ATH9K_PM_UNDEFINED
  583. };
  584. struct ath9k_mib_stats {
  585. u32 ackrcv_bad;
  586. u32 rts_bad;
  587. u32 rts_good;
  588. u32 fcs_bad;
  589. u32 beacons;
  590. };
  591. enum ath9k_ant_setting {
  592. ATH9K_ANT_VARIABLE = 0,
  593. ATH9K_ANT_FIXED_A,
  594. ATH9K_ANT_FIXED_B
  595. };
  596. enum ath9k_opmode {
  597. ATH9K_M_STA = 1,
  598. ATH9K_M_IBSS = 0,
  599. ATH9K_M_HOSTAP = 6,
  600. ATH9K_M_MONITOR = 8
  601. };
  602. #define ATH9K_SLOT_TIME_6 6
  603. #define ATH9K_SLOT_TIME_9 9
  604. #define ATH9K_SLOT_TIME_20 20
  605. enum ath9k_ht_macmode {
  606. ATH9K_HT_MACMODE_20 = 0,
  607. ATH9K_HT_MACMODE_2040 = 1,
  608. };
  609. enum ath9k_ht_extprotspacing {
  610. ATH9K_HT_EXTPROTSPACING_20 = 0,
  611. ATH9K_HT_EXTPROTSPACING_25 = 1,
  612. };
  613. struct ath9k_ht_cwm {
  614. enum ath9k_ht_macmode ht_macmode;
  615. enum ath9k_ht_extprotspacing ht_extprotspacing;
  616. };
  617. enum ath9k_ani_cmd {
  618. ATH9K_ANI_PRESENT = 0x1,
  619. ATH9K_ANI_NOISE_IMMUNITY_LEVEL = 0x2,
  620. ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION = 0x4,
  621. ATH9K_ANI_CCK_WEAK_SIGNAL_THR = 0x8,
  622. ATH9K_ANI_FIRSTEP_LEVEL = 0x10,
  623. ATH9K_ANI_SPUR_IMMUNITY_LEVEL = 0x20,
  624. ATH9K_ANI_MODE = 0x40,
  625. ATH9K_ANI_PHYERR_RESET = 0x80,
  626. ATH9K_ANI_ALL = 0xff
  627. };
  628. enum phytype {
  629. PHY_DS,
  630. PHY_FH,
  631. PHY_OFDM,
  632. PHY_HT,
  633. };
  634. #define PHY_CCK PHY_DS
  635. enum start_adhoc_option {
  636. START_ADHOC_NO_11A,
  637. START_ADHOC_PER_11D,
  638. START_ADHOC_IN_11A,
  639. START_ADHOC_IN_11B,
  640. };
  641. enum ath9k_tp_scale {
  642. ATH9K_TP_SCALE_MAX = 0,
  643. ATH9K_TP_SCALE_50,
  644. ATH9K_TP_SCALE_25,
  645. ATH9K_TP_SCALE_12,
  646. ATH9K_TP_SCALE_MIN
  647. };
  648. enum ser_reg_mode {
  649. SER_REG_MODE_OFF = 0,
  650. SER_REG_MODE_ON = 1,
  651. SER_REG_MODE_AUTO = 2,
  652. };
  653. #define AR_PHY_CCA_MAX_GOOD_VALUE -85
  654. #define AR_PHY_CCA_MAX_HIGH_VALUE -62
  655. #define AR_PHY_CCA_MIN_BAD_VALUE -121
  656. #define AR_PHY_CCA_FILTERWINDOW_LENGTH_INIT 3
  657. #define AR_PHY_CCA_FILTERWINDOW_LENGTH 5
  658. #define ATH9K_NF_CAL_HIST_MAX 5
  659. #define NUM_NF_READINGS 6
  660. struct ath9k_nfcal_hist {
  661. int16_t nfCalBuffer[ATH9K_NF_CAL_HIST_MAX];
  662. u8 currIndex;
  663. int16_t privNF;
  664. u8 invalidNFcount;
  665. };
  666. struct ath9k_beacon_state {
  667. u32 bs_nexttbtt;
  668. u32 bs_nextdtim;
  669. u32 bs_intval;
  670. #define ATH9K_BEACON_PERIOD 0x0000ffff
  671. #define ATH9K_BEACON_ENA 0x00800000
  672. #define ATH9K_BEACON_RESET_TSF 0x01000000
  673. u32 bs_dtimperiod;
  674. u16 bs_cfpperiod;
  675. u16 bs_cfpmaxduration;
  676. u32 bs_cfpnext;
  677. u16 bs_timoffset;
  678. u16 bs_bmissthreshold;
  679. u32 bs_sleepduration;
  680. };
  681. struct ath9k_node_stats {
  682. u32 ns_avgbrssi;
  683. u32 ns_avgrssi;
  684. u32 ns_avgtxrssi;
  685. u32 ns_avgtxrate;
  686. };
  687. #define ATH9K_RSSI_EP_MULTIPLIER (1<<7)
  688. enum ath9k_gpio_output_mux_type {
  689. ATH9K_GPIO_OUTPUT_MUX_AS_OUTPUT,
  690. ATH9K_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED,
  691. ATH9K_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED,
  692. ATH9K_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED,
  693. ATH9K_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED,
  694. ATH9K_GPIO_OUTPUT_MUX_NUM_ENTRIES
  695. };
  696. enum {
  697. ATH9K_RESET_POWER_ON,
  698. ATH9K_RESET_WARM,
  699. ATH9K_RESET_COLD,
  700. };
  701. #define AH_USE_EEPROM 0x1
  702. struct ath_hal {
  703. u32 ah_magic;
  704. u16 ah_devid;
  705. u16 ah_subvendorid;
  706. struct ath_softc *ah_sc;
  707. void __iomem *ah_sh;
  708. u16 ah_countryCode;
  709. u32 ah_macVersion;
  710. u16 ah_macRev;
  711. u16 ah_phyRev;
  712. u16 ah_analog5GhzRev;
  713. u16 ah_analog2GhzRev;
  714. u8 ah_decompMask[ATH9K_DECOMP_MASK_SIZE];
  715. u32 ah_flags;
  716. enum ath9k_opmode ah_opmode;
  717. struct ath9k_ops_config ah_config;
  718. struct ath9k_hw_capabilities ah_caps;
  719. int16_t ah_powerLimit;
  720. u16 ah_maxPowerLevel;
  721. u32 ah_tpScale;
  722. u16 ah_currentRD;
  723. u16 ah_currentRDExt;
  724. u16 ah_currentRDInUse;
  725. u16 ah_currentRD5G;
  726. u16 ah_currentRD2G;
  727. char ah_iso[4];
  728. enum start_adhoc_option ah_adHocMode;
  729. bool ah_commonMode;
  730. struct ath9k_channel ah_channels[150];
  731. u32 ah_nchan;
  732. struct ath9k_channel *ah_curchan;
  733. u16 ah_rfsilent;
  734. bool ah_rfkillEnabled;
  735. bool ah_isPciExpress;
  736. u16 ah_txTrigLevel;
  737. #ifndef ATH_NF_PER_CHAN
  738. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  739. #endif
  740. };
  741. struct chan_centers {
  742. u16 synth_center;
  743. u16 ctl_center;
  744. u16 ext_center;
  745. };
  746. int ath_hal_getcapability(struct ath_hal *ah,
  747. enum ath9k_capability_type type,
  748. u32 capability,
  749. u32 *result);
  750. const struct ath9k_rate_table *ath9k_hw_getratetable(struct ath_hal *ah,
  751. u32 mode);
  752. void ath9k_hw_detach(struct ath_hal *ah);
  753. struct ath_hal *ath9k_hw_attach(u16 devid,
  754. struct ath_softc *sc,
  755. void __iomem *mem,
  756. int *error);
  757. bool ath9k_regd_init_channels(struct ath_hal *ah,
  758. u32 maxchans, u32 *nchans,
  759. u8 *regclassids,
  760. u32 maxregids, u32 *nregids,
  761. u16 cc,
  762. bool enableOutdoor,
  763. bool enableExtendedChannels);
  764. u32 ath9k_hw_mhz2ieee(struct ath_hal *ah, u32 freq, u32 flags);
  765. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hal *ah,
  766. enum ath9k_int ints);
  767. bool ath9k_hw_reset(struct ath_hal *ah, enum ath9k_opmode opmode,
  768. struct ath9k_channel *chan,
  769. enum ath9k_ht_macmode macmode,
  770. u8 txchainmask, u8 rxchainmask,
  771. enum ath9k_ht_extprotspacing extprotspacing,
  772. bool bChannelChange,
  773. int *status);
  774. bool ath9k_hw_phy_disable(struct ath_hal *ah);
  775. void ath9k_hw_reset_calvalid(struct ath_hal *ah, struct ath9k_channel *chan,
  776. bool *isCalDone);
  777. void ath9k_hw_ani_monitor(struct ath_hal *ah,
  778. const struct ath9k_node_stats *stats,
  779. struct ath9k_channel *chan);
  780. bool ath9k_hw_calibrate(struct ath_hal *ah,
  781. struct ath9k_channel *chan,
  782. u8 rxchainmask,
  783. bool longcal,
  784. bool *isCalDone);
  785. int16_t ath9k_hw_getchan_noise(struct ath_hal *ah,
  786. struct ath9k_channel *chan);
  787. void ath9k_hw_write_associd(struct ath_hal *ah, const u8 *bssid,
  788. u16 assocId);
  789. void ath9k_hw_setrxfilter(struct ath_hal *ah, u32 bits);
  790. void ath9k_hw_write_associd(struct ath_hal *ah, const u8 *bssid,
  791. u16 assocId);
  792. bool ath9k_hw_stoptxdma(struct ath_hal *ah, u32 q);
  793. void ath9k_hw_reset_tsf(struct ath_hal *ah);
  794. bool ath9k_hw_keyisvalid(struct ath_hal *ah, u16 entry);
  795. bool ath9k_hw_keysetmac(struct ath_hal *ah, u16 entry,
  796. const u8 *mac);
  797. bool ath9k_hw_set_keycache_entry(struct ath_hal *ah,
  798. u16 entry,
  799. const struct ath9k_keyval *k,
  800. const u8 *mac,
  801. int xorKey);
  802. bool ath9k_hw_set_tsfadjust(struct ath_hal *ah,
  803. u32 setting);
  804. void ath9k_hw_configpcipowersave(struct ath_hal *ah, int restore);
  805. bool ath9k_hw_intrpend(struct ath_hal *ah);
  806. bool ath9k_hw_getisr(struct ath_hal *ah, enum ath9k_int *masked);
  807. bool ath9k_hw_updatetxtriglevel(struct ath_hal *ah,
  808. bool bIncTrigLevel);
  809. void ath9k_hw_procmibevent(struct ath_hal *ah,
  810. const struct ath9k_node_stats *stats);
  811. bool ath9k_hw_setrxabort(struct ath_hal *ah, bool set);
  812. void ath9k_hw_set11nmac2040(struct ath_hal *ah, enum ath9k_ht_macmode mode);
  813. bool ath9k_hw_phycounters(struct ath_hal *ah);
  814. bool ath9k_hw_keyreset(struct ath_hal *ah, u16 entry);
  815. bool ath9k_hw_getcapability(struct ath_hal *ah,
  816. enum ath9k_capability_type type,
  817. u32 capability,
  818. u32 *result);
  819. bool ath9k_hw_setcapability(struct ath_hal *ah,
  820. enum ath9k_capability_type type,
  821. u32 capability,
  822. u32 setting,
  823. int *status);
  824. u32 ath9k_hw_getdefantenna(struct ath_hal *ah);
  825. void ath9k_hw_getmac(struct ath_hal *ah, u8 *mac);
  826. void ath9k_hw_getbssidmask(struct ath_hal *ah, u8 *mask);
  827. bool ath9k_hw_setbssidmask(struct ath_hal *ah,
  828. const u8 *mask);
  829. bool ath9k_hw_setpower(struct ath_hal *ah,
  830. enum ath9k_power_mode mode);
  831. enum ath9k_int ath9k_hw_intrget(struct ath_hal *ah);
  832. u64 ath9k_hw_gettsf64(struct ath_hal *ah);
  833. u32 ath9k_hw_getdefantenna(struct ath_hal *ah);
  834. bool ath9k_hw_setslottime(struct ath_hal *ah, u32 us);
  835. bool ath9k_hw_setantennaswitch(struct ath_hal *ah,
  836. enum ath9k_ant_setting settings,
  837. struct ath9k_channel *chan,
  838. u8 *tx_chainmask,
  839. u8 *rx_chainmask,
  840. u8 *antenna_cfgd);
  841. void ath9k_hw_setantenna(struct ath_hal *ah, u32 antenna);
  842. int ath9k_hw_select_antconfig(struct ath_hal *ah,
  843. u32 cfg);
  844. bool ath9k_hw_puttxbuf(struct ath_hal *ah, u32 q,
  845. u32 txdp);
  846. bool ath9k_hw_txstart(struct ath_hal *ah, u32 q);
  847. u16 ath9k_hw_computetxtime(struct ath_hal *ah,
  848. const struct ath9k_rate_table *rates,
  849. u32 frameLen, u16 rateix,
  850. bool shortPreamble);
  851. void ath9k_hw_set11n_ratescenario(struct ath_hal *ah, struct ath_desc *ds,
  852. struct ath_desc *lastds,
  853. u32 durUpdateEn, u32 rtsctsRate,
  854. u32 rtsctsDuration,
  855. struct ath9k_11n_rate_series series[],
  856. u32 nseries, u32 flags);
  857. void ath9k_hw_set11n_burstduration(struct ath_hal *ah,
  858. struct ath_desc *ds,
  859. u32 burstDuration);
  860. void ath9k_hw_cleartxdesc(struct ath_hal *ah, struct ath_desc *ds);
  861. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  862. bool ath9k_hw_resettxqueue(struct ath_hal *ah, u32 q);
  863. u32 ath9k_regd_get_ctl(struct ath_hal *ah, struct ath9k_channel *chan);
  864. u32 ath9k_regd_get_antenna_allowed(struct ath_hal *ah,
  865. struct ath9k_channel *chan);
  866. u32 ath9k_hw_mhz2ieee(struct ath_hal *ah, u32 freq, u32 flags);
  867. bool ath9k_hw_get_txq_props(struct ath_hal *ah, int q,
  868. struct ath9k_tx_queue_info *qinfo);
  869. bool ath9k_hw_set_txq_props(struct ath_hal *ah, int q,
  870. const struct ath9k_tx_queue_info *qinfo);
  871. struct ath9k_channel *ath9k_regd_check_channel(struct ath_hal *ah,
  872. const struct ath9k_channel *c);
  873. void ath9k_hw_set11n_txdesc(struct ath_hal *ah, struct ath_desc *ds,
  874. u32 pktLen, enum ath9k_pkt_type type,
  875. u32 txPower, u32 keyIx,
  876. enum ath9k_key_type keyType, u32 flags);
  877. bool ath9k_hw_filltxdesc(struct ath_hal *ah, struct ath_desc *ds,
  878. u32 segLen, bool firstSeg,
  879. bool lastSeg,
  880. const struct ath_desc *ds0);
  881. u32 ath9k_hw_GetMibCycleCountsPct(struct ath_hal *ah,
  882. u32 *rxc_pcnt,
  883. u32 *rxf_pcnt,
  884. u32 *txf_pcnt);
  885. void ath9k_hw_dmaRegDump(struct ath_hal *ah);
  886. void ath9k_hw_beaconinit(struct ath_hal *ah,
  887. u32 next_beacon, u32 beacon_period);
  888. void ath9k_hw_set_sta_beacon_timers(struct ath_hal *ah,
  889. const struct ath9k_beacon_state *bs);
  890. bool ath9k_hw_setuprxdesc(struct ath_hal *ah, struct ath_desc *ds,
  891. u32 size, u32 flags);
  892. void ath9k_hw_putrxbuf(struct ath_hal *ah, u32 rxdp);
  893. void ath9k_hw_rxena(struct ath_hal *ah);
  894. void ath9k_hw_setopmode(struct ath_hal *ah);
  895. bool ath9k_hw_setmac(struct ath_hal *ah, const u8 *mac);
  896. void ath9k_hw_setmcastfilter(struct ath_hal *ah, u32 filter0,
  897. u32 filter1);
  898. u32 ath9k_hw_getrxfilter(struct ath_hal *ah);
  899. void ath9k_hw_startpcureceive(struct ath_hal *ah);
  900. void ath9k_hw_stoppcurecv(struct ath_hal *ah);
  901. bool ath9k_hw_stopdmarecv(struct ath_hal *ah);
  902. int ath9k_hw_rxprocdesc(struct ath_hal *ah,
  903. struct ath_desc *ds, u32 pa,
  904. struct ath_desc *nds, u64 tsf);
  905. u32 ath9k_hw_gettxbuf(struct ath_hal *ah, u32 q);
  906. int ath9k_hw_txprocdesc(struct ath_hal *ah,
  907. struct ath_desc *ds);
  908. void ath9k_hw_set11n_aggr_middle(struct ath_hal *ah, struct ath_desc *ds,
  909. u32 numDelims);
  910. void ath9k_hw_set11n_aggr_first(struct ath_hal *ah, struct ath_desc *ds,
  911. u32 aggrLen);
  912. void ath9k_hw_set11n_aggr_last(struct ath_hal *ah, struct ath_desc *ds);
  913. bool ath9k_hw_releasetxqueue(struct ath_hal *ah, u32 q);
  914. void ath9k_hw_gettxintrtxqs(struct ath_hal *ah, u32 *txqs);
  915. void ath9k_hw_clr11n_aggr(struct ath_hal *ah, struct ath_desc *ds);
  916. void ath9k_hw_set11n_virtualmorefrag(struct ath_hal *ah,
  917. struct ath_desc *ds, u32 vmf);
  918. bool ath9k_hw_set_txpowerlimit(struct ath_hal *ah, u32 limit);
  919. bool ath9k_regd_is_public_safety_sku(struct ath_hal *ah);
  920. int ath9k_hw_setuptxqueue(struct ath_hal *ah, enum ath9k_tx_queue type,
  921. const struct ath9k_tx_queue_info *qinfo);
  922. u32 ath9k_hw_numtxpending(struct ath_hal *ah, u32 q);
  923. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  924. bool ath9k_hw_disable(struct ath_hal *ah);
  925. void ath9k_hw_rfdetach(struct ath_hal *ah);
  926. void ath9k_hw_get_channel_centers(struct ath_hal *ah,
  927. struct ath9k_channel *chan,
  928. struct chan_centers *centers);
  929. bool ath9k_get_channel_edges(struct ath_hal *ah,
  930. u16 flags, u16 *low,
  931. u16 *high);
  932. #endif