ath5k.h 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* Set this to 1 to disable regulatory domain restrictions for channel tests.
  20. * WARNING: This is for debuging only and has side effects (eg. scan takes too
  21. * long and results timeouts). It's also illegal to tune to some of the
  22. * supported frequencies in some countries, so use this at your own risk,
  23. * you've been warned. */
  24. #define CHAN_DEBUG 0
  25. #include <linux/io.h>
  26. #include <linux/types.h>
  27. #include <net/mac80211.h>
  28. #include "hw.h"
  29. /* PCI IDs */
  30. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  31. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  32. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  33. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  34. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  35. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  39. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  40. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  53. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  58. /****************************\
  59. GENERIC DRIVER DEFINITIONS
  60. \****************************/
  61. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  62. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  63. printk(_level "ath5k %s: " _fmt, \
  64. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  65. ##__VA_ARGS__)
  66. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  67. if (net_ratelimit()) \
  68. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  69. } while (0)
  70. #define ATH5K_INFO(_sc, _fmt, ...) \
  71. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  72. #define ATH5K_WARN(_sc, _fmt, ...) \
  73. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  74. #define ATH5K_ERR(_sc, _fmt, ...) \
  75. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  76. /*
  77. * Some tuneable values (these should be changeable by the user)
  78. */
  79. #define AR5K_TUNE_DMA_BEACON_RESP 2
  80. #define AR5K_TUNE_SW_BEACON_RESP 10
  81. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  82. #define AR5K_TUNE_RADAR_ALERT false
  83. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  84. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  85. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  86. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  87. * be the max value. */
  88. #define AR5K_TUNE_RSSI_THRES 129
  89. /* This must be set when setting the RSSI threshold otherwise it can
  90. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  91. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  92. * track of it. Max value depends on harware. For AR5210 this is just 7.
  93. * For AR5211+ this seems to be up to 255. */
  94. #define AR5K_TUNE_BMISS_THRES 7
  95. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  96. #define AR5K_TUNE_BEACON_INTERVAL 100
  97. #define AR5K_TUNE_AIFS 2
  98. #define AR5K_TUNE_AIFS_11B 2
  99. #define AR5K_TUNE_AIFS_XR 0
  100. #define AR5K_TUNE_CWMIN 15
  101. #define AR5K_TUNE_CWMIN_11B 31
  102. #define AR5K_TUNE_CWMIN_XR 3
  103. #define AR5K_TUNE_CWMAX 1023
  104. #define AR5K_TUNE_CWMAX_11B 1023
  105. #define AR5K_TUNE_CWMAX_XR 7
  106. #define AR5K_TUNE_NOISE_FLOOR -72
  107. #define AR5K_TUNE_MAX_TXPOWER 60
  108. #define AR5K_TUNE_DEFAULT_TXPOWER 30
  109. #define AR5K_TUNE_TPC_TXPOWER true
  110. #define AR5K_TUNE_ANT_DIVERSITY true
  111. #define AR5K_TUNE_HWTXTRIES 4
  112. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  113. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  114. /* GENERIC CHIPSET DEFINITIONS */
  115. /* MAC Chips */
  116. enum ath5k_version {
  117. AR5K_AR5210 = 0,
  118. AR5K_AR5211 = 1,
  119. AR5K_AR5212 = 2,
  120. };
  121. /* PHY Chips */
  122. enum ath5k_radio {
  123. AR5K_RF5110 = 0,
  124. AR5K_RF5111 = 1,
  125. AR5K_RF5112 = 2,
  126. AR5K_RF2413 = 3,
  127. AR5K_RF5413 = 4,
  128. AR5K_RF2425 = 5,
  129. };
  130. /*
  131. * Common silicon revision/version values
  132. */
  133. enum ath5k_srev_type {
  134. AR5K_VERSION_VER,
  135. AR5K_VERSION_RAD,
  136. };
  137. struct ath5k_srev_name {
  138. const char *sr_name;
  139. enum ath5k_srev_type sr_type;
  140. u_int sr_val;
  141. };
  142. #define AR5K_SREV_UNKNOWN 0xffff
  143. #define AR5K_SREV_VER_AR5210 0x00
  144. #define AR5K_SREV_VER_AR5311 0x10
  145. #define AR5K_SREV_VER_AR5311A 0x20
  146. #define AR5K_SREV_VER_AR5311B 0x30
  147. #define AR5K_SREV_VER_AR5211 0x40
  148. #define AR5K_SREV_VER_AR5212 0x50
  149. #define AR5K_SREV_VER_AR5213 0x55
  150. #define AR5K_SREV_VER_AR5213A 0x59
  151. #define AR5K_SREV_VER_AR2413 0x78
  152. #define AR5K_SREV_VER_AR2414 0x79
  153. #define AR5K_SREV_VER_AR2424 0xa0 /* PCI-E */
  154. #define AR5K_SREV_VER_AR5424 0xa3 /* PCI-E */
  155. #define AR5K_SREV_VER_AR5413 0xa4
  156. #define AR5K_SREV_VER_AR5414 0xa5
  157. #define AR5K_SREV_VER_AR5416 0xc0 /* PCI-E */
  158. #define AR5K_SREV_VER_AR5418 0xca /* PCI-E */
  159. #define AR5K_SREV_VER_AR2425 0xe2 /* PCI-E */
  160. #define AR5K_SREV_RAD_5110 0x00
  161. #define AR5K_SREV_RAD_5111 0x10
  162. #define AR5K_SREV_RAD_5111A 0x15
  163. #define AR5K_SREV_RAD_2111 0x20
  164. #define AR5K_SREV_RAD_5112 0x30
  165. #define AR5K_SREV_RAD_5112A 0x35
  166. #define AR5K_SREV_RAD_5112B 0x36
  167. #define AR5K_SREV_RAD_2112 0x40
  168. #define AR5K_SREV_RAD_2112A 0x45
  169. #define AR5K_SREV_RAD_2112B 0x46
  170. #define AR5K_SREV_RAD_SC0 0x50 /* Found on 2413/2414 */
  171. #define AR5K_SREV_RAD_SC1 0x60 /* Found on 5413/5414 */
  172. #define AR5K_SREV_RAD_SC2 0xa0 /* Found on 2424-5/5424 */
  173. #define AR5K_SREV_RAD_5133 0xc0 /* MIMO found on 5418 */
  174. /* IEEE defs */
  175. #define IEEE80211_MAX_LEN 2500
  176. /* TODO add support to mac80211 for vendor-specific rates and modes */
  177. /*
  178. * Some of this information is based on Documentation from:
  179. *
  180. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  181. *
  182. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  183. * supposed to double the distance an Atheros client device can keep a
  184. * connection with an Atheros access point. This is achieved by increasing
  185. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  186. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  187. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  188. *
  189. * Please note that can you either use XR or TURBO but you cannot use both,
  190. * they are exclusive.
  191. *
  192. */
  193. #define MODULATION_XR 0x00000200
  194. /*
  195. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  196. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  197. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  198. * channels. To use this feature your Access Point must also suport it.
  199. * There is also a distinction between "static" and "dynamic" turbo modes:
  200. *
  201. * - Static: is the dumb version: devices set to this mode stick to it until
  202. * the mode is turned off.
  203. * - Dynamic: is the intelligent version, the network decides itself if it
  204. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  205. * (which would get used in turbo mode), or when a non-turbo station joins
  206. * the network, turbo mode won't be used until the situation changes again.
  207. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  208. * monitors the used radio band in order to decide whether turbo mode may
  209. * be used or not.
  210. *
  211. * This article claims Super G sticks to bonding of channels 5 and 6 for
  212. * USA:
  213. *
  214. * http://www.pcworld.com/article/id,113428-page,1/article.html
  215. *
  216. * The channel bonding seems to be driver specific though. In addition to
  217. * deciding what channels will be used, these "Turbo" modes are accomplished
  218. * by also enabling the following features:
  219. *
  220. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  221. * after each frame. Bursting is a standards-compliant feature that can be
  222. * used with any Access Point.
  223. * - Fast frames: increases the amount of information that can be sent per
  224. * frame, also resulting in a reduction of transmission overhead. It is a
  225. * proprietary feature that needs to be supported by the Access Point.
  226. * - Compression: data frames are compressed in real time using a Lempel Ziv
  227. * algorithm. This is done transparently. Once this feature is enabled,
  228. * compression and decompression takes place inside the chipset, without
  229. * putting additional load on the host CPU.
  230. *
  231. */
  232. #define MODULATION_TURBO 0x00000080
  233. enum ath5k_driver_mode {
  234. AR5K_MODE_11A = 0,
  235. AR5K_MODE_11A_TURBO = 1,
  236. AR5K_MODE_11B = 2,
  237. AR5K_MODE_11G = 3,
  238. AR5K_MODE_11G_TURBO = 4,
  239. AR5K_MODE_XR = 0,
  240. AR5K_MODE_MAX = 5
  241. };
  242. /* adding this flag to rate_code enables short preamble, see ar5212_reg.h */
  243. #define AR5K_SET_SHORT_PREAMBLE 0x04
  244. #define HAS_SHPREAMBLE(_ix) \
  245. (rt->rates[_ix].modulation == IEEE80211_RATE_SHORT_PREAMBLE)
  246. #define SHPREAMBLE_FLAG(_ix) \
  247. (HAS_SHPREAMBLE(_ix) ? AR5K_SET_SHORT_PREAMBLE : 0)
  248. /****************\
  249. TX DEFINITIONS
  250. \****************/
  251. /*
  252. * TX Status
  253. */
  254. struct ath5k_tx_status {
  255. u16 ts_seqnum;
  256. u16 ts_tstamp;
  257. u8 ts_status;
  258. u8 ts_rate;
  259. s8 ts_rssi;
  260. u8 ts_shortretry;
  261. u8 ts_longretry;
  262. u8 ts_virtcol;
  263. u8 ts_antenna;
  264. };
  265. #define AR5K_TXSTAT_ALTRATE 0x80
  266. #define AR5K_TXERR_XRETRY 0x01
  267. #define AR5K_TXERR_FILT 0x02
  268. #define AR5K_TXERR_FIFO 0x04
  269. /**
  270. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  271. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  272. * @AR5K_TX_QUEUE_DATA: A normal data queue
  273. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  274. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  275. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  276. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  277. */
  278. enum ath5k_tx_queue {
  279. AR5K_TX_QUEUE_INACTIVE = 0,
  280. AR5K_TX_QUEUE_DATA,
  281. AR5K_TX_QUEUE_XR_DATA,
  282. AR5K_TX_QUEUE_BEACON,
  283. AR5K_TX_QUEUE_CAB,
  284. AR5K_TX_QUEUE_UAPSD,
  285. };
  286. #define AR5K_NUM_TX_QUEUES 10
  287. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  288. /*
  289. * Queue syb-types to classify normal data queues.
  290. * These are the 4 Access Categories as defined in
  291. * WME spec. 0 is the lowest priority and 4 is the
  292. * highest. Normal data that hasn't been classified
  293. * goes to the Best Effort AC.
  294. */
  295. enum ath5k_tx_queue_subtype {
  296. AR5K_WME_AC_BK = 0, /*Background traffic*/
  297. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  298. AR5K_WME_AC_VI, /*Video traffic*/
  299. AR5K_WME_AC_VO, /*Voice traffic*/
  300. };
  301. /*
  302. * Queue ID numbers as returned by the hw functions, each number
  303. * represents a hw queue. If hw does not support hw queues
  304. * (eg 5210) all data goes in one queue. These match
  305. * d80211 definitions (net80211/MadWiFi don't use them).
  306. */
  307. enum ath5k_tx_queue_id {
  308. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  309. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  310. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  311. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  312. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  313. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  314. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  315. AR5K_TX_QUEUE_ID_UAPSD = 8,
  316. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  317. };
  318. /*
  319. * Flags to set hw queue's parameters...
  320. */
  321. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  322. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  323. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  324. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  325. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  326. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0020 /* Disable random post-backoff */
  327. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0040 /* Enable ready time expiry policy (?)*/
  328. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0080 /* Enable backoff while bursting */
  329. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x0100 /* Disable backoff while bursting */
  330. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x0200 /* Enable hw compression -not implemented-*/
  331. /*
  332. * A struct to hold tx queue's parameters
  333. */
  334. struct ath5k_txq_info {
  335. enum ath5k_tx_queue tqi_type;
  336. enum ath5k_tx_queue_subtype tqi_subtype;
  337. u16 tqi_flags; /* Tx queue flags (see above) */
  338. u32 tqi_aifs; /* Arbitrated Interframe Space */
  339. s32 tqi_cw_min; /* Minimum Contention Window */
  340. s32 tqi_cw_max; /* Maximum Contention Window */
  341. u32 tqi_cbr_period; /* Constant bit rate period */
  342. u32 tqi_cbr_overflow_limit;
  343. u32 tqi_burst_time;
  344. u32 tqi_ready_time; /* Not used */
  345. };
  346. /*
  347. * Transmit packet types.
  348. * These are not fully used inside OpenHAL yet
  349. */
  350. enum ath5k_pkt_type {
  351. AR5K_PKT_TYPE_NORMAL = 0,
  352. AR5K_PKT_TYPE_ATIM = 1,
  353. AR5K_PKT_TYPE_PSPOLL = 2,
  354. AR5K_PKT_TYPE_BEACON = 3,
  355. AR5K_PKT_TYPE_PROBE_RESP = 4,
  356. AR5K_PKT_TYPE_PIFS = 5,
  357. };
  358. /*
  359. * TX power and TPC settings
  360. */
  361. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  362. ((0 & 1) << ((_v) + 6)) | \
  363. (((ah->ah_txpower.txp_rates[(_r)]) & 0x3f) << (_v)) \
  364. )
  365. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  366. (ah->ah_txpower.txp_rates[(_r)] & 0x3f) << (_v) \
  367. )
  368. /*
  369. * DMA size definitions (2^n+2)
  370. */
  371. enum ath5k_dmasize {
  372. AR5K_DMASIZE_4B = 0,
  373. AR5K_DMASIZE_8B,
  374. AR5K_DMASIZE_16B,
  375. AR5K_DMASIZE_32B,
  376. AR5K_DMASIZE_64B,
  377. AR5K_DMASIZE_128B,
  378. AR5K_DMASIZE_256B,
  379. AR5K_DMASIZE_512B
  380. };
  381. /****************\
  382. RX DEFINITIONS
  383. \****************/
  384. /*
  385. * RX Status
  386. */
  387. struct ath5k_rx_status {
  388. u16 rs_datalen;
  389. u16 rs_tstamp;
  390. u8 rs_status;
  391. u8 rs_phyerr;
  392. s8 rs_rssi;
  393. u8 rs_keyix;
  394. u8 rs_rate;
  395. u8 rs_antenna;
  396. u8 rs_more;
  397. };
  398. #define AR5K_RXERR_CRC 0x01
  399. #define AR5K_RXERR_PHY 0x02
  400. #define AR5K_RXERR_FIFO 0x04
  401. #define AR5K_RXERR_DECRYPT 0x08
  402. #define AR5K_RXERR_MIC 0x10
  403. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  404. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  405. /**************************\
  406. BEACON TIMERS DEFINITIONS
  407. \**************************/
  408. #define AR5K_BEACON_PERIOD 0x0000ffff
  409. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  410. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  411. #if 0
  412. /**
  413. * struct ath5k_beacon_state - Per-station beacon timer state.
  414. * @bs_interval: in TU's, can also include the above flags
  415. * @bs_cfp_max_duration: if non-zero hw is setup to coexist with a
  416. * Point Coordination Function capable AP
  417. */
  418. struct ath5k_beacon_state {
  419. u32 bs_next_beacon;
  420. u32 bs_next_dtim;
  421. u32 bs_interval;
  422. u8 bs_dtim_period;
  423. u8 bs_cfp_period;
  424. u16 bs_cfp_max_duration;
  425. u16 bs_cfp_du_remain;
  426. u16 bs_tim_offset;
  427. u16 bs_sleep_duration;
  428. u16 bs_bmiss_threshold;
  429. u32 bs_cfp_next;
  430. };
  431. #endif
  432. /*
  433. * TSF to TU conversion:
  434. *
  435. * TSF is a 64bit value in usec (microseconds).
  436. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  437. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  438. */
  439. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  440. /********************\
  441. COMMON DEFINITIONS
  442. \********************/
  443. /*
  444. * Atheros hardware descriptor
  445. * This is read and written to by the hardware
  446. */
  447. struct ath5k_desc {
  448. u32 ds_link; /* physical address of the next descriptor */
  449. u32 ds_data; /* physical address of data buffer (skb) */
  450. union {
  451. struct ath5k_hw_5210_tx_desc ds_tx5210;
  452. struct ath5k_hw_5212_tx_desc ds_tx5212;
  453. struct ath5k_hw_all_rx_desc ds_rx;
  454. } ud;
  455. } __packed;
  456. #define AR5K_RXDESC_INTREQ 0x0020
  457. #define AR5K_TXDESC_CLRDMASK 0x0001
  458. #define AR5K_TXDESC_NOACK 0x0002 /*[5211+]*/
  459. #define AR5K_TXDESC_RTSENA 0x0004
  460. #define AR5K_TXDESC_CTSENA 0x0008
  461. #define AR5K_TXDESC_INTREQ 0x0010
  462. #define AR5K_TXDESC_VEOL 0x0020 /*[5211+]*/
  463. #define AR5K_SLOT_TIME_9 396
  464. #define AR5K_SLOT_TIME_20 880
  465. #define AR5K_SLOT_TIME_MAX 0xffff
  466. /* channel_flags */
  467. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  468. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  469. #define CHANNEL_CCK 0x0020 /* CCK channel */
  470. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  471. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  472. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  473. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  474. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  475. #define CHANNEL_XR 0x0800 /* XR channel */
  476. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  477. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  478. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  479. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  480. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  481. #define CHANNEL_108A CHANNEL_T
  482. #define CHANNEL_108G CHANNEL_TG
  483. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  484. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  485. CHANNEL_TURBO)
  486. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  487. #define CHANNEL_MODES CHANNEL_ALL
  488. /*
  489. * Used internaly in OpenHAL (ar5211.c/ar5212.c
  490. * for reset_tx_queue). Also see struct struct ieee80211_channel.
  491. */
  492. #define IS_CHAN_XR(_c) ((_c.hw_value & CHANNEL_XR) != 0)
  493. #define IS_CHAN_B(_c) ((_c.hw_value & CHANNEL_B) != 0)
  494. /*
  495. * The following structure will be used to map 2GHz channels to
  496. * 5GHz Atheros channels.
  497. */
  498. struct ath5k_athchan_2ghz {
  499. u32 a2_flags;
  500. u16 a2_athchan;
  501. };
  502. /*
  503. * Rate definitions
  504. * TODO: Clean them up or move them on mac80211 -most of these infos are
  505. * used by the rate control algorytm on MadWiFi.
  506. */
  507. /* Max number of rates on the rate table and what it seems
  508. * Atheros hardware supports */
  509. #define AR5K_MAX_RATES 32
  510. /**
  511. * struct ath5k_rate - rate structure
  512. * @valid: is this a valid rate for rate control (remove)
  513. * @modulation: respective mac80211 modulation
  514. * @rate_kbps: rate in kbit/s
  515. * @rate_code: hardware rate value, used in &struct ath5k_desc, on RX on
  516. * &struct ath5k_rx_status.rs_rate and on TX on
  517. * &struct ath5k_tx_status.ts_rate. Seems the ar5xxx harware supports
  518. * up to 32 rates, indexed by 1-32. This means we really only need
  519. * 6 bits for the rate_code.
  520. * @dot11_rate: respective IEEE-802.11 rate value
  521. * @control_rate: index of rate assumed to be used to send control frames.
  522. * This can be used to set override the value on the rate duration
  523. * registers. This is only useful if we can override in the harware at
  524. * what rate we want to send control frames at. Note that IEEE-802.11
  525. * Ch. 9.6 (after IEEE 802.11g changes) defines the rate at which we
  526. * should send ACK/CTS, if we change this value we can be breaking
  527. * the spec.
  528. *
  529. * This structure is used to get the RX rate or set the TX rate on the
  530. * hardware descriptors. It is also used for internal modulation control
  531. * and settings.
  532. *
  533. * On RX after the &struct ath5k_desc is parsed by the appropriate
  534. * ah_proc_rx_desc() the respective hardware rate value is set in
  535. * &struct ath5k_rx_status.rs_rate. On TX the desired rate is set in
  536. * &struct ath5k_tx_status.ts_rate which is later used to setup the
  537. * &struct ath5k_desc correctly. This is the hardware rate map we are
  538. * aware of:
  539. *
  540. * rate_code 1 2 3 4 5 6 7 8
  541. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  542. *
  543. * rate_code 9 10 11 12 13 14 15 16
  544. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  545. *
  546. * rate_code 17 18 19 20 21 22 23 24
  547. * rate_kbps ? ? ? ? ? ? ? 11000
  548. *
  549. * rate_code 25 26 27 28 29 30 31 32
  550. * rate_kbps 5500 2000 1000 ? ? ? ? ?
  551. *
  552. */
  553. struct ath5k_rate {
  554. u8 valid;
  555. u32 modulation;
  556. u16 rate_kbps;
  557. u8 rate_code;
  558. u8 dot11_rate;
  559. u8 control_rate;
  560. };
  561. /* XXX: GRR all this stuff to get leds blinking ??? (check out setcurmode) */
  562. struct ath5k_rate_table {
  563. u16 rate_count;
  564. u8 rate_code_to_index[AR5K_MAX_RATES]; /* Back-mapping */
  565. struct ath5k_rate rates[AR5K_MAX_RATES];
  566. };
  567. /*
  568. * Rate tables...
  569. * TODO: CLEAN THIS !!!
  570. */
  571. #define AR5K_RATES_11A { 8, { \
  572. 255, 255, 255, 255, 255, 255, 255, 255, 6, 4, 2, 0, \
  573. 7, 5, 3, 1, 255, 255, 255, 255, 255, 255, 255, 255, \
  574. 255, 255, 255, 255, 255, 255, 255, 255 }, { \
  575. { 1, 0, 6000, 11, 140, 0 }, \
  576. { 1, 0, 9000, 15, 18, 0 }, \
  577. { 1, 0, 12000, 10, 152, 2 }, \
  578. { 1, 0, 18000, 14, 36, 2 }, \
  579. { 1, 0, 24000, 9, 176, 4 }, \
  580. { 1, 0, 36000, 13, 72, 4 }, \
  581. { 1, 0, 48000, 8, 96, 4 }, \
  582. { 1, 0, 54000, 12, 108, 4 } } \
  583. }
  584. #define AR5K_RATES_11B { 4, { \
  585. 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, \
  586. 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, \
  587. 3, 2, 1, 0, 255, 255, 255, 255 }, { \
  588. { 1, 0, 1000, 27, 130, 0 }, \
  589. { 1, IEEE80211_RATE_SHORT_PREAMBLE, 2000, 26, 132, 1 }, \
  590. { 1, IEEE80211_RATE_SHORT_PREAMBLE, 5500, 25, 139, 1 }, \
  591. { 1, IEEE80211_RATE_SHORT_PREAMBLE, 11000, 24, 150, 1 } } \
  592. }
  593. #define AR5K_RATES_11G { 12, { \
  594. 255, 255, 255, 255, 255, 255, 255, 255, 10, 8, 6, 4, \
  595. 11, 9, 7, 5, 255, 255, 255, 255, 255, 255, 255, 255, \
  596. 3, 2, 1, 0, 255, 255, 255, 255 }, { \
  597. { 1, 0, 1000, 27, 2, 0 }, \
  598. { 1, IEEE80211_RATE_SHORT_PREAMBLE, 2000, 26, 4, 1 }, \
  599. { 1, IEEE80211_RATE_SHORT_PREAMBLE, 5500, 25, 11, 1 }, \
  600. { 1, IEEE80211_RATE_SHORT_PREAMBLE, 11000, 24, 22, 1 }, \
  601. { 0, 0, 6000, 11, 12, 4 }, \
  602. { 0, 0, 9000, 15, 18, 4 }, \
  603. { 1, 0, 12000, 10, 24, 6 }, \
  604. { 1, 0, 18000, 14, 36, 6 }, \
  605. { 1, 0, 24000, 9, 48, 8 }, \
  606. { 1, 0, 36000, 13, 72, 8 }, \
  607. { 1, 0, 48000, 8, 96, 8 }, \
  608. { 1, 0, 54000, 12, 108, 8 } } \
  609. }
  610. #define AR5K_RATES_TURBO { 8, { \
  611. 255, 255, 255, 255, 255, 255, 255, 255, 6, 4, 2, 0, \
  612. 7, 5, 3, 1, 255, 255, 255, 255, 255, 255, 255, 255, \
  613. 255, 255, 255, 255, 255, 255, 255, 255 }, { \
  614. { 1, MODULATION_TURBO, 6000, 11, 140, 0 }, \
  615. { 1, MODULATION_TURBO, 9000, 15, 18, 0 }, \
  616. { 1, MODULATION_TURBO, 12000, 10, 152, 2 }, \
  617. { 1, MODULATION_TURBO, 18000, 14, 36, 2 }, \
  618. { 1, MODULATION_TURBO, 24000, 9, 176, 4 }, \
  619. { 1, MODULATION_TURBO, 36000, 13, 72, 4 }, \
  620. { 1, MODULATION_TURBO, 48000, 8, 96, 4 }, \
  621. { 1, MODULATION_TURBO, 54000, 12, 108, 4 } } \
  622. }
  623. #define AR5K_RATES_XR { 12, { \
  624. 255, 3, 1, 255, 255, 255, 2, 0, 10, 8, 6, 4, \
  625. 11, 9, 7, 5, 255, 255, 255, 255, 255, 255, 255, 255, \
  626. 255, 255, 255, 255, 255, 255, 255, 255 }, { \
  627. { 1, MODULATION_XR, 500, 7, 129, 0 }, \
  628. { 1, MODULATION_XR, 1000, 2, 139, 1 }, \
  629. { 1, MODULATION_XR, 2000, 6, 150, 2 }, \
  630. { 1, MODULATION_XR, 3000, 1, 150, 3 }, \
  631. { 1, 0, 6000, 11, 140, 4 }, \
  632. { 1, 0, 9000, 15, 18, 4 }, \
  633. { 1, 0, 12000, 10, 152, 6 }, \
  634. { 1, 0, 18000, 14, 36, 6 }, \
  635. { 1, 0, 24000, 9, 176, 8 }, \
  636. { 1, 0, 36000, 13, 72, 8 }, \
  637. { 1, 0, 48000, 8, 96, 8 }, \
  638. { 1, 0, 54000, 12, 108, 8 } } \
  639. }
  640. /*
  641. * Crypto definitions
  642. */
  643. #define AR5K_KEYCACHE_SIZE 8
  644. /***********************\
  645. HW RELATED DEFINITIONS
  646. \***********************/
  647. /*
  648. * Misc definitions
  649. */
  650. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  651. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  652. if (_e >= _s) \
  653. return (false); \
  654. } while (0)
  655. enum ath5k_ant_setting {
  656. AR5K_ANT_VARIABLE = 0, /* variable by programming */
  657. AR5K_ANT_FIXED_A = 1, /* fixed to 11a frequencies */
  658. AR5K_ANT_FIXED_B = 2, /* fixed to 11b frequencies */
  659. AR5K_ANT_MAX = 3,
  660. };
  661. /*
  662. * Hardware interrupt abstraction
  663. */
  664. /**
  665. * enum ath5k_int - Hardware interrupt masks helpers
  666. *
  667. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  668. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  669. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  670. * @AR5K_INT_RXNOFRM: No frame received (?)
  671. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  672. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  673. * LinkPtr is NULL. For more details, refer to:
  674. * http://www.freepatentsonline.com/20030225739.html
  675. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  676. * Note that Rx overrun is not always fatal, on some chips we can continue
  677. * operation without reseting the card, that's why int_fatal is not
  678. * common for all chips.
  679. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  680. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  681. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  682. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  683. * We currently do increments on interrupt by
  684. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  685. * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
  686. * checked. We should do this with ath5k_hw_update_mib_counters() but
  687. * it seems we should also then do some noise immunity work.
  688. * @AR5K_INT_RXPHY: RX PHY Error
  689. * @AR5K_INT_RXKCM: ??
  690. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  691. * beacon that must be handled in software. The alternative is if you
  692. * have VEOL support, in that case you let the hardware deal with things.
  693. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  694. * beacons from the AP have associated with, we should probably try to
  695. * reassociate. When in IBSS mode this might mean we have not received
  696. * any beacons from any local stations. Note that every station in an
  697. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  698. * (TBTT) with a random backoff.
  699. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  700. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  701. * until properly handled
  702. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  703. * errors. These types of errors we can enable seem to be of type
  704. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  705. * @AR5K_INT_GLOBAL: Seems to be used to clear and set the IER
  706. * @AR5K_INT_NOCARD: signals the card has been removed
  707. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  708. * bit value
  709. *
  710. * These are mapped to take advantage of some common bits
  711. * between the MACs, to be able to set intr properties
  712. * easier. Some of them are not used yet inside hw.c. Most map
  713. * to the respective hw interrupt value as they are common amogst different
  714. * MACs.
  715. */
  716. enum ath5k_int {
  717. AR5K_INT_RX = 0x00000001, /* Not common */
  718. AR5K_INT_RXDESC = 0x00000002,
  719. AR5K_INT_RXNOFRM = 0x00000008,
  720. AR5K_INT_RXEOL = 0x00000010,
  721. AR5K_INT_RXORN = 0x00000020,
  722. AR5K_INT_TX = 0x00000040, /* Not common */
  723. AR5K_INT_TXDESC = 0x00000080,
  724. AR5K_INT_TXURN = 0x00000800,
  725. AR5K_INT_MIB = 0x00001000,
  726. AR5K_INT_RXPHY = 0x00004000,
  727. AR5K_INT_RXKCM = 0x00008000,
  728. AR5K_INT_SWBA = 0x00010000,
  729. AR5K_INT_BMISS = 0x00040000,
  730. AR5K_INT_BNR = 0x00100000, /* Not common */
  731. AR5K_INT_GPIO = 0x01000000,
  732. AR5K_INT_FATAL = 0x40000000, /* Not common */
  733. AR5K_INT_GLOBAL = 0x80000000,
  734. AR5K_INT_COMMON = AR5K_INT_RXNOFRM
  735. | AR5K_INT_RXDESC
  736. | AR5K_INT_RXEOL
  737. | AR5K_INT_RXORN
  738. | AR5K_INT_TXURN
  739. | AR5K_INT_TXDESC
  740. | AR5K_INT_MIB
  741. | AR5K_INT_RXPHY
  742. | AR5K_INT_RXKCM
  743. | AR5K_INT_SWBA
  744. | AR5K_INT_BMISS
  745. | AR5K_INT_GPIO,
  746. AR5K_INT_NOCARD = 0xffffffff
  747. };
  748. /*
  749. * Power management
  750. */
  751. enum ath5k_power_mode {
  752. AR5K_PM_UNDEFINED = 0,
  753. AR5K_PM_AUTO,
  754. AR5K_PM_AWAKE,
  755. AR5K_PM_FULL_SLEEP,
  756. AR5K_PM_NETWORK_SLEEP,
  757. };
  758. /*
  759. * These match net80211 definitions (not used in
  760. * d80211).
  761. */
  762. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  763. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  764. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  765. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  766. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  767. /* GPIO-controlled software LED */
  768. #define AR5K_SOFTLED_PIN 0
  769. #define AR5K_SOFTLED_ON 0
  770. #define AR5K_SOFTLED_OFF 1
  771. /*
  772. * Chipset capabilities -see ath5k_hw_get_capability-
  773. * get_capability function is not yet fully implemented
  774. * in OpenHAL so most of these don't work yet...
  775. */
  776. enum ath5k_capability_type {
  777. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  778. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  779. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  780. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  781. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  782. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  783. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  784. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  785. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  786. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  787. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  788. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  789. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  790. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  791. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  792. AR5K_CAP_XR = 16, /* Supports XR mode */
  793. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  794. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  795. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  796. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  797. };
  798. /* XXX: we *may* move cap_range stuff to struct wiphy */
  799. struct ath5k_capabilities {
  800. /*
  801. * Supported PHY modes
  802. * (ie. CHANNEL_A, CHANNEL_B, ...)
  803. */
  804. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  805. /*
  806. * Frequency range (without regulation restrictions)
  807. */
  808. struct {
  809. u16 range_2ghz_min;
  810. u16 range_2ghz_max;
  811. u16 range_5ghz_min;
  812. u16 range_5ghz_max;
  813. } cap_range;
  814. /*
  815. * Values stored in the EEPROM (some of them...)
  816. */
  817. struct ath5k_eeprom_info cap_eeprom;
  818. /*
  819. * Queue information
  820. */
  821. struct {
  822. u8 q_tx_num;
  823. } cap_queues;
  824. };
  825. /***************************************\
  826. HARDWARE ABSTRACTION LAYER STRUCTURE
  827. \***************************************/
  828. /*
  829. * Misc defines
  830. */
  831. #define AR5K_MAX_GPIO 10
  832. #define AR5K_MAX_RF_BANKS 8
  833. struct ath5k_hw {
  834. u32 ah_magic;
  835. struct ath5k_softc *ah_sc;
  836. void __iomem *ah_iobase;
  837. enum ath5k_int ah_imr;
  838. enum ieee80211_if_types ah_op_mode;
  839. enum ath5k_power_mode ah_power_mode;
  840. struct ieee80211_channel ah_current_channel;
  841. bool ah_turbo;
  842. bool ah_calibration;
  843. bool ah_running;
  844. bool ah_single_chip;
  845. enum ath5k_rfgain ah_rf_gain;
  846. u32 ah_mac_srev;
  847. u16 ah_mac_version;
  848. u16 ah_mac_revision;
  849. u16 ah_phy_revision;
  850. u16 ah_radio_5ghz_revision;
  851. u16 ah_radio_2ghz_revision;
  852. u32 ah_phy_spending;
  853. enum ath5k_version ah_version;
  854. enum ath5k_radio ah_radio;
  855. u32 ah_phy;
  856. bool ah_5ghz;
  857. bool ah_2ghz;
  858. #define ah_regdomain ah_capabilities.cap_regdomain.reg_current
  859. #define ah_regdomain_hw ah_capabilities.cap_regdomain.reg_hw
  860. #define ah_modes ah_capabilities.cap_mode
  861. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  862. u32 ah_atim_window;
  863. u32 ah_aifs;
  864. u32 ah_cw_min;
  865. u32 ah_cw_max;
  866. bool ah_software_retry;
  867. u32 ah_limit_tx_retries;
  868. u32 ah_antenna[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  869. bool ah_ant_diversity;
  870. u8 ah_sta_id[ETH_ALEN];
  871. /* Current BSSID we are trying to assoc to / creating.
  872. * This is passed by mac80211 on config_interface() and cached here for
  873. * use in resets */
  874. u8 ah_bssid[ETH_ALEN];
  875. u32 ah_gpio[AR5K_MAX_GPIO];
  876. int ah_gpio_npins;
  877. struct ath5k_capabilities ah_capabilities;
  878. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  879. u32 ah_txq_status;
  880. u32 ah_txq_imr_txok;
  881. u32 ah_txq_imr_txerr;
  882. u32 ah_txq_imr_txurn;
  883. u32 ah_txq_imr_txdesc;
  884. u32 ah_txq_imr_txeol;
  885. u32 *ah_rf_banks;
  886. size_t ah_rf_banks_size;
  887. struct ath5k_gain ah_gain;
  888. u32 ah_offset[AR5K_MAX_RF_BANKS];
  889. struct {
  890. u16 txp_pcdac[AR5K_EEPROM_POWER_TABLE_SIZE];
  891. u16 txp_rates[AR5K_MAX_RATES];
  892. s16 txp_min;
  893. s16 txp_max;
  894. bool txp_tpc;
  895. s16 txp_ofdm;
  896. } ah_txpower;
  897. struct {
  898. bool r_enabled;
  899. int r_last_alert;
  900. struct ieee80211_channel r_last_channel;
  901. } ah_radar;
  902. /* noise floor from last periodic calibration */
  903. s32 ah_noise_floor;
  904. /*
  905. * Function pointers
  906. */
  907. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  908. unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
  909. unsigned int, unsigned int, unsigned int, unsigned int,
  910. unsigned int, unsigned int, unsigned int);
  911. int (*ah_setup_xtx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  912. unsigned int, unsigned int, unsigned int, unsigned int,
  913. unsigned int, unsigned int);
  914. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  915. struct ath5k_tx_status *);
  916. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  917. struct ath5k_rx_status *);
  918. };
  919. /*
  920. * Prototypes
  921. */
  922. /* General Functions */
  923. extern int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val, bool is_set);
  924. /* Attach/Detach Functions */
  925. extern struct ath5k_hw *ath5k_hw_attach(struct ath5k_softc *sc, u8 mac_version);
  926. extern const struct ath5k_rate_table *ath5k_hw_get_rate_table(struct ath5k_hw *ah, unsigned int mode);
  927. extern void ath5k_hw_detach(struct ath5k_hw *ah);
  928. /* Reset Functions */
  929. extern int ath5k_hw_reset(struct ath5k_hw *ah, enum ieee80211_if_types op_mode, struct ieee80211_channel *channel, bool change_channel);
  930. /* Power management functions */
  931. extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, bool set_chip, u16 sleep_duration);
  932. /* DMA Related Functions */
  933. extern void ath5k_hw_start_rx(struct ath5k_hw *ah);
  934. extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  935. extern u32 ath5k_hw_get_rx_buf(struct ath5k_hw *ah);
  936. extern void ath5k_hw_put_rx_buf(struct ath5k_hw *ah, u32 phys_addr);
  937. extern int ath5k_hw_tx_start(struct ath5k_hw *ah, unsigned int queue);
  938. extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  939. extern u32 ath5k_hw_get_tx_buf(struct ath5k_hw *ah, unsigned int queue);
  940. extern int ath5k_hw_put_tx_buf(struct ath5k_hw *ah, unsigned int queue, u32 phys_addr);
  941. extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  942. /* Interrupt handling */
  943. extern bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  944. extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  945. extern enum ath5k_int ath5k_hw_set_intr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  946. extern void ath5k_hw_update_mib_counters(struct ath5k_hw *ah, struct ieee80211_low_level_stats *stats);
  947. /* EEPROM access functions */
  948. extern int ath5k_hw_set_regdomain(struct ath5k_hw *ah, u16 regdomain);
  949. /* Protocol Control Unit Functions */
  950. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
  951. /* BSSID Functions */
  952. extern void ath5k_hw_get_lladdr(struct ath5k_hw *ah, u8 *mac);
  953. extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  954. extern void ath5k_hw_set_associd(struct ath5k_hw *ah, const u8 *bssid, u16 assoc_id);
  955. extern int ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  956. /* Receive start/stop functions */
  957. extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  958. extern void ath5k_hw_stop_pcu_recv(struct ath5k_hw *ah);
  959. /* RX Filter functions */
  960. extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  961. extern int ath5k_hw_set_mcast_filterindex(struct ath5k_hw *ah, u32 index);
  962. extern int ath5k_hw_clear_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  963. extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  964. extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  965. /* Beacon related functions */
  966. extern u32 ath5k_hw_get_tsf32(struct ath5k_hw *ah);
  967. extern u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  968. extern void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  969. extern void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  970. #if 0
  971. extern int ath5k_hw_set_beacon_timers(struct ath5k_hw *ah, const struct ath5k_beacon_state *state);
  972. extern void ath5k_hw_reset_beacon(struct ath5k_hw *ah);
  973. extern int ath5k_hw_beaconq_finish(struct ath5k_hw *ah, unsigned long phys_addr);
  974. #endif
  975. /* ACK bit rate */
  976. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
  977. /* ACK/CTS Timeouts */
  978. extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
  979. extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
  980. extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
  981. extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
  982. /* Key table (WEP) functions */
  983. extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  984. extern int ath5k_hw_is_key_valid(struct ath5k_hw *ah, u16 entry);
  985. extern int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry, const struct ieee80211_key_conf *key, const u8 *mac);
  986. extern int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
  987. /* Queue Control Unit, DFS Control Unit Functions */
  988. extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah, enum ath5k_tx_queue queue_type, struct ath5k_txq_info *queue_info);
  989. extern int ath5k_hw_setup_tx_queueprops(struct ath5k_hw *ah, int queue, const struct ath5k_txq_info *queue_info);
  990. extern int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, struct ath5k_txq_info *queue_info);
  991. extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  992. extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  993. extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  994. extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  995. extern unsigned int ath5k_hw_get_slot_time(struct ath5k_hw *ah);
  996. /* Hardware Descriptor Functions */
  997. extern int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc, u32 size, unsigned int flags);
  998. /* GPIO Functions */
  999. extern void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1000. extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1001. extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1002. extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1003. extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1004. extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
  1005. /* Misc functions */
  1006. extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
  1007. /* Initial register settings functions */
  1008. extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1009. /* Initialize RF */
  1010. extern int ath5k_hw_rfregs(struct ath5k_hw *ah, struct ieee80211_channel *channel, unsigned int mode);
  1011. extern int ath5k_hw_rfgain(struct ath5k_hw *ah, unsigned int freq);
  1012. extern enum ath5k_rfgain ath5k_hw_get_rf_gain(struct ath5k_hw *ah);
  1013. extern int ath5k_hw_set_rfgain_opt(struct ath5k_hw *ah);
  1014. /* PHY/RF channel functions */
  1015. extern bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1016. extern int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1017. /* PHY calibration */
  1018. extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1019. extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1020. /* Misc PHY functions */
  1021. extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1022. extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, unsigned int ant);
  1023. extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
  1024. extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
  1025. /* TX power setup */
  1026. extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel, unsigned int txpower);
  1027. extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, unsigned int power);
  1028. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1029. {
  1030. return ioread32(ah->ah_iobase + reg);
  1031. }
  1032. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1033. {
  1034. iowrite32(val, ah->ah_iobase + reg);
  1035. }
  1036. #endif