sata_qstor.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/sched.h>
  37. #include <linux/device.h>
  38. #include "scsi.h"
  39. #include <scsi/scsi_host.h>
  40. #include <asm/io.h>
  41. #include <linux/libata.h>
  42. #define DRV_NAME "sata_qstor"
  43. #define DRV_VERSION "0.04"
  44. enum {
  45. QS_PORTS = 4,
  46. QS_MAX_PRD = LIBATA_MAX_PRD,
  47. QS_CPB_ORDER = 6,
  48. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  49. QS_PRD_BYTES = QS_MAX_PRD * 16,
  50. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  51. /* global register offsets */
  52. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  53. QS_HID_HPHY = 0x0004, /* host physical interface info */
  54. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  55. QS_HST_SFF = 0x0100, /* host status fifo offset */
  56. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  57. /* global control bits */
  58. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  59. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  60. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  61. /* per-channel register offsets */
  62. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  63. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  64. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  65. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  66. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  67. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  68. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  69. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  70. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  71. /* channel control bits */
  72. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  73. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  74. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  75. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  76. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  77. /* pkt sub-field headers */
  78. QS_HCB_HDR = 0x01, /* Host Control Block header */
  79. QS_DCB_HDR = 0x02, /* Device Control Block header */
  80. /* pkt HCB flag bits */
  81. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  82. QS_HF_DAT = (1 << 3), /* DATa pkt */
  83. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  84. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  85. /* pkt DCB flag bits */
  86. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  87. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  88. /* PCI device IDs */
  89. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  90. };
  91. enum {
  92. QS_DMA_BOUNDARY = ~0UL
  93. };
  94. typedef enum { qs_state_idle, qs_state_pkt, qs_state_mmio } qs_state_t;
  95. struct qs_port_priv {
  96. u8 *pkt;
  97. dma_addr_t pkt_dma;
  98. qs_state_t state;
  99. };
  100. static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg);
  101. static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  102. static int qs_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  103. static irqreturn_t qs_intr (int irq, void *dev_instance, struct pt_regs *regs);
  104. static int qs_port_start(struct ata_port *ap);
  105. static void qs_host_stop(struct ata_host_set *host_set);
  106. static void qs_port_stop(struct ata_port *ap);
  107. static void qs_phy_reset(struct ata_port *ap);
  108. static void qs_qc_prep(struct ata_queued_cmd *qc);
  109. static int qs_qc_issue(struct ata_queued_cmd *qc);
  110. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  111. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  112. static u8 qs_bmdma_status(struct ata_port *ap);
  113. static void qs_irq_clear(struct ata_port *ap);
  114. static void qs_eng_timeout(struct ata_port *ap);
  115. static struct scsi_host_template qs_ata_sht = {
  116. .module = THIS_MODULE,
  117. .name = DRV_NAME,
  118. .ioctl = ata_scsi_ioctl,
  119. .queuecommand = ata_scsi_queuecmd,
  120. .eh_strategy_handler = ata_scsi_error,
  121. .can_queue = ATA_DEF_QUEUE,
  122. .this_id = ATA_SHT_THIS_ID,
  123. .sg_tablesize = QS_MAX_PRD,
  124. .max_sectors = ATA_MAX_SECTORS,
  125. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  126. .emulated = ATA_SHT_EMULATED,
  127. //FIXME .use_clustering = ATA_SHT_USE_CLUSTERING,
  128. .use_clustering = ENABLE_CLUSTERING,
  129. .proc_name = DRV_NAME,
  130. .dma_boundary = QS_DMA_BOUNDARY,
  131. .slave_configure = ata_scsi_slave_config,
  132. .bios_param = ata_std_bios_param,
  133. };
  134. static const struct ata_port_operations qs_ata_ops = {
  135. .port_disable = ata_port_disable,
  136. .tf_load = ata_tf_load,
  137. .tf_read = ata_tf_read,
  138. .check_status = ata_check_status,
  139. .check_atapi_dma = qs_check_atapi_dma,
  140. .exec_command = ata_exec_command,
  141. .dev_select = ata_std_dev_select,
  142. .phy_reset = qs_phy_reset,
  143. .qc_prep = qs_qc_prep,
  144. .qc_issue = qs_qc_issue,
  145. .eng_timeout = qs_eng_timeout,
  146. .irq_handler = qs_intr,
  147. .irq_clear = qs_irq_clear,
  148. .scr_read = qs_scr_read,
  149. .scr_write = qs_scr_write,
  150. .port_start = qs_port_start,
  151. .port_stop = qs_port_stop,
  152. .host_stop = qs_host_stop,
  153. .bmdma_stop = qs_bmdma_stop,
  154. .bmdma_status = qs_bmdma_status,
  155. };
  156. static struct ata_port_info qs_port_info[] = {
  157. /* board_2068_idx */
  158. {
  159. .sht = &qs_ata_sht,
  160. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  161. ATA_FLAG_SATA_RESET |
  162. //FIXME ATA_FLAG_SRST |
  163. ATA_FLAG_MMIO,
  164. .pio_mask = 0x10, /* pio4 */
  165. .udma_mask = 0x7f, /* udma0-6 */
  166. .port_ops = &qs_ata_ops,
  167. },
  168. };
  169. static struct pci_device_id qs_ata_pci_tbl[] = {
  170. { PCI_VENDOR_ID_PDC, 0x2068, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  171. board_2068_idx },
  172. { } /* terminate list */
  173. };
  174. static struct pci_driver qs_ata_pci_driver = {
  175. .name = DRV_NAME,
  176. .id_table = qs_ata_pci_tbl,
  177. .probe = qs_ata_init_one,
  178. .remove = ata_pci_remove_one,
  179. };
  180. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  181. {
  182. return 1; /* ATAPI DMA not supported */
  183. }
  184. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  185. {
  186. /* nothing */
  187. }
  188. static u8 qs_bmdma_status(struct ata_port *ap)
  189. {
  190. return 0;
  191. }
  192. static void qs_irq_clear(struct ata_port *ap)
  193. {
  194. /* nothing */
  195. }
  196. static inline void qs_enter_reg_mode(struct ata_port *ap)
  197. {
  198. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  199. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  200. readb(chan + QS_CCT_CTR0); /* flush */
  201. }
  202. static inline void qs_reset_channel_logic(struct ata_port *ap)
  203. {
  204. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  205. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  206. readb(chan + QS_CCT_CTR0); /* flush */
  207. qs_enter_reg_mode(ap);
  208. }
  209. static void qs_phy_reset(struct ata_port *ap)
  210. {
  211. struct qs_port_priv *pp = ap->private_data;
  212. pp->state = qs_state_idle;
  213. qs_reset_channel_logic(ap);
  214. sata_phy_reset(ap);
  215. }
  216. static void qs_eng_timeout(struct ata_port *ap)
  217. {
  218. struct qs_port_priv *pp = ap->private_data;
  219. if (pp->state != qs_state_idle) /* healthy paranoia */
  220. pp->state = qs_state_mmio;
  221. qs_reset_channel_logic(ap);
  222. ata_eng_timeout(ap);
  223. }
  224. static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg)
  225. {
  226. if (sc_reg > SCR_CONTROL)
  227. return ~0U;
  228. return readl((void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
  229. }
  230. static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  231. {
  232. if (sc_reg > SCR_CONTROL)
  233. return;
  234. writel(val, (void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
  235. }
  236. static void qs_fill_sg(struct ata_queued_cmd *qc)
  237. {
  238. struct scatterlist *sg;
  239. struct ata_port *ap = qc->ap;
  240. struct qs_port_priv *pp = ap->private_data;
  241. unsigned int nelem;
  242. u8 *prd = pp->pkt + QS_CPB_BYTES;
  243. assert(qc->__sg != NULL);
  244. assert(qc->n_elem > 0);
  245. nelem = 0;
  246. ata_for_each_sg(sg, qc) {
  247. u64 addr;
  248. u32 len;
  249. addr = sg_dma_address(sg);
  250. *(__le64 *)prd = cpu_to_le64(addr);
  251. prd += sizeof(u64);
  252. len = sg_dma_len(sg);
  253. *(__le32 *)prd = cpu_to_le32(len);
  254. prd += sizeof(u64);
  255. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
  256. (unsigned long long)addr, len);
  257. nelem++;
  258. }
  259. }
  260. static void qs_qc_prep(struct ata_queued_cmd *qc)
  261. {
  262. struct qs_port_priv *pp = qc->ap->private_data;
  263. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  264. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  265. u64 addr;
  266. VPRINTK("ENTER\n");
  267. qs_enter_reg_mode(qc->ap);
  268. if (qc->tf.protocol != ATA_PROT_DMA) {
  269. ata_qc_prep(qc);
  270. return;
  271. }
  272. qs_fill_sg(qc);
  273. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  274. hflags |= QS_HF_DIRO;
  275. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  276. dflags |= QS_DF_ELBA;
  277. /* host control block (HCB) */
  278. buf[ 0] = QS_HCB_HDR;
  279. buf[ 1] = hflags;
  280. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nsect * ATA_SECT_SIZE);
  281. *(__le32 *)(&buf[ 8]) = cpu_to_le32(qc->n_elem);
  282. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  283. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  284. /* device control block (DCB) */
  285. buf[24] = QS_DCB_HDR;
  286. buf[28] = dflags;
  287. /* frame information structure (FIS) */
  288. ata_tf_to_fis(&qc->tf, &buf[32], 0);
  289. }
  290. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  291. {
  292. struct ata_port *ap = qc->ap;
  293. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  294. VPRINTK("ENTER, ap %p\n", ap);
  295. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  296. wmb(); /* flush PRDs and pkt to memory */
  297. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  298. readl(chan + QS_CCT_CFF); /* flush */
  299. }
  300. static int qs_qc_issue(struct ata_queued_cmd *qc)
  301. {
  302. struct qs_port_priv *pp = qc->ap->private_data;
  303. switch (qc->tf.protocol) {
  304. case ATA_PROT_DMA:
  305. pp->state = qs_state_pkt;
  306. qs_packet_start(qc);
  307. return 0;
  308. case ATA_PROT_ATAPI_DMA:
  309. BUG();
  310. break;
  311. default:
  312. break;
  313. }
  314. pp->state = qs_state_mmio;
  315. return ata_qc_issue_prot(qc);
  316. }
  317. static inline unsigned int qs_intr_pkt(struct ata_host_set *host_set)
  318. {
  319. unsigned int handled = 0;
  320. u8 sFFE;
  321. u8 __iomem *mmio_base = host_set->mmio_base;
  322. do {
  323. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  324. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  325. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  326. sFFE = sff1 >> 31; /* empty flag */
  327. if (sEVLD) {
  328. u8 sDST = sff0 >> 16; /* dev status */
  329. u8 sHST = sff1 & 0x3f; /* host status */
  330. unsigned int port_no = (sff1 >> 8) & 0x03;
  331. struct ata_port *ap = host_set->ports[port_no];
  332. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  333. sff1, sff0, port_no, sHST, sDST);
  334. handled = 1;
  335. if (ap && !(ap->flags &
  336. (ATA_FLAG_PORT_DISABLED|ATA_FLAG_NOINTR))) {
  337. struct ata_queued_cmd *qc;
  338. struct qs_port_priv *pp = ap->private_data;
  339. if (!pp || pp->state != qs_state_pkt)
  340. continue;
  341. qc = ata_qc_from_tag(ap, ap->active_tag);
  342. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  343. switch (sHST) {
  344. case 0: /* successful CPB */
  345. case 3: /* device error */
  346. pp->state = qs_state_idle;
  347. qs_enter_reg_mode(qc->ap);
  348. ata_qc_complete(qc,
  349. ac_err_mask(sDST));
  350. break;
  351. default:
  352. break;
  353. }
  354. }
  355. }
  356. }
  357. } while (!sFFE);
  358. return handled;
  359. }
  360. static inline unsigned int qs_intr_mmio(struct ata_host_set *host_set)
  361. {
  362. unsigned int handled = 0, port_no;
  363. for (port_no = 0; port_no < host_set->n_ports; ++port_no) {
  364. struct ata_port *ap;
  365. ap = host_set->ports[port_no];
  366. if (ap &&
  367. !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
  368. struct ata_queued_cmd *qc;
  369. struct qs_port_priv *pp = ap->private_data;
  370. if (!pp || pp->state != qs_state_mmio)
  371. continue;
  372. qc = ata_qc_from_tag(ap, ap->active_tag);
  373. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  374. /* check main status, clearing INTRQ */
  375. u8 status = ata_check_status(ap);
  376. if ((status & ATA_BUSY))
  377. continue;
  378. DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
  379. ap->id, qc->tf.protocol, status);
  380. /* complete taskfile transaction */
  381. pp->state = qs_state_idle;
  382. ata_qc_complete(qc, ac_err_mask(status));
  383. handled = 1;
  384. }
  385. }
  386. }
  387. return handled;
  388. }
  389. static irqreturn_t qs_intr(int irq, void *dev_instance, struct pt_regs *regs)
  390. {
  391. struct ata_host_set *host_set = dev_instance;
  392. unsigned int handled = 0;
  393. VPRINTK("ENTER\n");
  394. spin_lock(&host_set->lock);
  395. handled = qs_intr_pkt(host_set) | qs_intr_mmio(host_set);
  396. spin_unlock(&host_set->lock);
  397. VPRINTK("EXIT\n");
  398. return IRQ_RETVAL(handled);
  399. }
  400. static void qs_ata_setup_port(struct ata_ioports *port, unsigned long base)
  401. {
  402. port->cmd_addr =
  403. port->data_addr = base + 0x400;
  404. port->error_addr =
  405. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  406. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  407. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  408. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  409. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  410. port->device_addr = base + 0x430;
  411. port->status_addr =
  412. port->command_addr = base + 0x438;
  413. port->altstatus_addr =
  414. port->ctl_addr = base + 0x440;
  415. port->scr_addr = base + 0xc00;
  416. }
  417. static int qs_port_start(struct ata_port *ap)
  418. {
  419. struct device *dev = ap->host_set->dev;
  420. struct qs_port_priv *pp;
  421. void __iomem *mmio_base = ap->host_set->mmio_base;
  422. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  423. u64 addr;
  424. int rc;
  425. rc = ata_port_start(ap);
  426. if (rc)
  427. return rc;
  428. qs_enter_reg_mode(ap);
  429. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  430. if (!pp) {
  431. rc = -ENOMEM;
  432. goto err_out;
  433. }
  434. pp->pkt = dma_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  435. GFP_KERNEL);
  436. if (!pp->pkt) {
  437. rc = -ENOMEM;
  438. goto err_out_kfree;
  439. }
  440. memset(pp->pkt, 0, QS_PKT_BYTES);
  441. ap->private_data = pp;
  442. addr = (u64)pp->pkt_dma;
  443. writel((u32) addr, chan + QS_CCF_CPBA);
  444. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  445. return 0;
  446. err_out_kfree:
  447. kfree(pp);
  448. err_out:
  449. ata_port_stop(ap);
  450. return rc;
  451. }
  452. static void qs_port_stop(struct ata_port *ap)
  453. {
  454. struct device *dev = ap->host_set->dev;
  455. struct qs_port_priv *pp = ap->private_data;
  456. if (pp != NULL) {
  457. ap->private_data = NULL;
  458. if (pp->pkt != NULL)
  459. dma_free_coherent(dev, QS_PKT_BYTES, pp->pkt,
  460. pp->pkt_dma);
  461. kfree(pp);
  462. }
  463. ata_port_stop(ap);
  464. }
  465. static void qs_host_stop(struct ata_host_set *host_set)
  466. {
  467. void __iomem *mmio_base = host_set->mmio_base;
  468. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  469. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  470. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  471. pci_iounmap(pdev, mmio_base);
  472. }
  473. static void qs_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
  474. {
  475. void __iomem *mmio_base = pe->mmio_base;
  476. unsigned int port_no;
  477. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  478. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  479. /* reset each channel in turn */
  480. for (port_no = 0; port_no < pe->n_ports; ++port_no) {
  481. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  482. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  483. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  484. readb(chan + QS_CCT_CTR0); /* flush */
  485. }
  486. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  487. for (port_no = 0; port_no < pe->n_ports; ++port_no) {
  488. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  489. /* set FIFO depths to same settings as Windows driver */
  490. writew(32, chan + QS_CFC_HUFT);
  491. writew(32, chan + QS_CFC_HDFT);
  492. writew(10, chan + QS_CFC_DUFT);
  493. writew( 8, chan + QS_CFC_DDFT);
  494. /* set CPB size in bytes, as a power of two */
  495. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  496. }
  497. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  498. }
  499. /*
  500. * The QStor understands 64-bit buses, and uses 64-bit fields
  501. * for DMA pointers regardless of bus width. We just have to
  502. * make sure our DMA masks are set appropriately for whatever
  503. * bridge lies between us and the QStor, and then the DMA mapping
  504. * code will ensure we only ever "see" appropriate buffer addresses.
  505. * If we're 32-bit limited somewhere, then our 64-bit fields will
  506. * just end up with zeros in the upper 32-bits, without any special
  507. * logic required outside of this routine (below).
  508. */
  509. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  510. {
  511. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  512. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  513. if (have_64bit_bus &&
  514. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  515. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  516. if (rc) {
  517. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  518. if (rc) {
  519. dev_printk(KERN_ERR, &pdev->dev,
  520. "64-bit DMA enable failed\n");
  521. return rc;
  522. }
  523. }
  524. } else {
  525. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  526. if (rc) {
  527. dev_printk(KERN_ERR, &pdev->dev,
  528. "32-bit DMA enable failed\n");
  529. return rc;
  530. }
  531. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  532. if (rc) {
  533. dev_printk(KERN_ERR, &pdev->dev,
  534. "32-bit consistent DMA enable failed\n");
  535. return rc;
  536. }
  537. }
  538. return 0;
  539. }
  540. static int qs_ata_init_one(struct pci_dev *pdev,
  541. const struct pci_device_id *ent)
  542. {
  543. static int printed_version;
  544. struct ata_probe_ent *probe_ent = NULL;
  545. void __iomem *mmio_base;
  546. unsigned int board_idx = (unsigned int) ent->driver_data;
  547. int rc, port_no;
  548. if (!printed_version++)
  549. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  550. rc = pci_enable_device(pdev);
  551. if (rc)
  552. return rc;
  553. rc = pci_request_regions(pdev, DRV_NAME);
  554. if (rc)
  555. goto err_out;
  556. if ((pci_resource_flags(pdev, 4) & IORESOURCE_MEM) == 0) {
  557. rc = -ENODEV;
  558. goto err_out_regions;
  559. }
  560. mmio_base = pci_iomap(pdev, 4, 0);
  561. if (mmio_base == NULL) {
  562. rc = -ENOMEM;
  563. goto err_out_regions;
  564. }
  565. rc = qs_set_dma_masks(pdev, mmio_base);
  566. if (rc)
  567. goto err_out_iounmap;
  568. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  569. if (probe_ent == NULL) {
  570. rc = -ENOMEM;
  571. goto err_out_iounmap;
  572. }
  573. memset(probe_ent, 0, sizeof(*probe_ent));
  574. probe_ent->dev = pci_dev_to_dev(pdev);
  575. INIT_LIST_HEAD(&probe_ent->node);
  576. probe_ent->sht = qs_port_info[board_idx].sht;
  577. probe_ent->host_flags = qs_port_info[board_idx].host_flags;
  578. probe_ent->pio_mask = qs_port_info[board_idx].pio_mask;
  579. probe_ent->mwdma_mask = qs_port_info[board_idx].mwdma_mask;
  580. probe_ent->udma_mask = qs_port_info[board_idx].udma_mask;
  581. probe_ent->port_ops = qs_port_info[board_idx].port_ops;
  582. probe_ent->irq = pdev->irq;
  583. probe_ent->irq_flags = SA_SHIRQ;
  584. probe_ent->mmio_base = mmio_base;
  585. probe_ent->n_ports = QS_PORTS;
  586. for (port_no = 0; port_no < probe_ent->n_ports; ++port_no) {
  587. unsigned long chan = (unsigned long)mmio_base +
  588. (port_no * 0x4000);
  589. qs_ata_setup_port(&probe_ent->port[port_no], chan);
  590. }
  591. pci_set_master(pdev);
  592. /* initialize adapter */
  593. qs_host_init(board_idx, probe_ent);
  594. rc = ata_device_add(probe_ent);
  595. kfree(probe_ent);
  596. if (rc != QS_PORTS)
  597. goto err_out_iounmap;
  598. return 0;
  599. err_out_iounmap:
  600. pci_iounmap(pdev, mmio_base);
  601. err_out_regions:
  602. pci_release_regions(pdev);
  603. err_out:
  604. pci_disable_device(pdev);
  605. return rc;
  606. }
  607. static int __init qs_ata_init(void)
  608. {
  609. return pci_module_init(&qs_ata_pci_driver);
  610. }
  611. static void __exit qs_ata_exit(void)
  612. {
  613. pci_unregister_driver(&qs_ata_pci_driver);
  614. }
  615. MODULE_AUTHOR("Mark Lord");
  616. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  617. MODULE_LICENSE("GPL");
  618. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  619. MODULE_VERSION(DRV_VERSION);
  620. module_init(qs_ata_init);
  621. module_exit(qs_ata_exit);