smpboot.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/io_apic.h>
  66. #include <asm/setup.h>
  67. #include <asm/uv/uv.h>
  68. #include <linux/mc146818rtc.h>
  69. #include <asm/smpboot_hooks.h>
  70. #include <asm/i8259.h>
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. /*
  86. * We need this for trampoline_base protection from concurrent accesses when
  87. * off- and onlining cores wildly.
  88. */
  89. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  90. void cpu_hotplug_driver_lock(void)
  91. {
  92. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  93. }
  94. void cpu_hotplug_driver_unlock(void)
  95. {
  96. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  97. }
  98. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  99. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  100. #else
  101. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  102. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  103. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  104. #endif
  105. /* Number of siblings per CPU package */
  106. int smp_num_siblings = 1;
  107. EXPORT_SYMBOL(smp_num_siblings);
  108. /* Last level cache ID of each logical CPU */
  109. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  110. /* representing HT siblings of each logical CPU */
  111. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  112. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  113. /* representing HT and core siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  117. /* Per CPU bogomips and other parameters */
  118. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  119. EXPORT_PER_CPU_SYMBOL(cpu_info);
  120. atomic_t init_deasserted;
  121. /*
  122. * Report back to the Boot Processor.
  123. * Running on AP.
  124. */
  125. static void __cpuinit smp_callin(void)
  126. {
  127. int cpuid, phys_id;
  128. unsigned long timeout;
  129. /*
  130. * If waken up by an INIT in an 82489DX configuration
  131. * we may get here before an INIT-deassert IPI reaches
  132. * our local APIC. We have to wait for the IPI or we'll
  133. * lock up on an APIC access.
  134. */
  135. if (apic->wait_for_init_deassert)
  136. apic->wait_for_init_deassert(&init_deasserted);
  137. /*
  138. * (This works even if the APIC is not enabled.)
  139. */
  140. phys_id = read_apic_id();
  141. cpuid = smp_processor_id();
  142. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  143. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  144. phys_id, cpuid);
  145. }
  146. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  147. /*
  148. * STARTUP IPIs are fragile beasts as they might sometimes
  149. * trigger some glue motherboard logic. Complete APIC bus
  150. * silence for 1 second, this overestimates the time the
  151. * boot CPU is spending to send the up to 2 STARTUP IPIs
  152. * by a factor of two. This should be enough.
  153. */
  154. /*
  155. * Waiting 2s total for startup (udelay is not yet working)
  156. */
  157. timeout = jiffies + 2*HZ;
  158. while (time_before(jiffies, timeout)) {
  159. /*
  160. * Has the boot CPU finished it's STARTUP sequence?
  161. */
  162. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  163. break;
  164. cpu_relax();
  165. }
  166. if (!time_before(jiffies, timeout)) {
  167. panic("%s: CPU%d started up but did not get a callout!\n",
  168. __func__, cpuid);
  169. }
  170. /*
  171. * the boot CPU has finished the init stage and is spinning
  172. * on callin_map until we finish. We are free to set up this
  173. * CPU, first the APIC. (this is probably redundant on most
  174. * boards)
  175. */
  176. pr_debug("CALLIN, before setup_local_APIC().\n");
  177. if (apic->smp_callin_clear_local_apic)
  178. apic->smp_callin_clear_local_apic();
  179. setup_local_APIC();
  180. end_local_APIC_setup();
  181. /*
  182. * Need to setup vector mappings before we enable interrupts.
  183. */
  184. setup_vector_irq(smp_processor_id());
  185. /*
  186. * Get our bogomips.
  187. *
  188. * Need to enable IRQs because it can take longer and then
  189. * the NMI watchdog might kill us.
  190. */
  191. local_irq_enable();
  192. calibrate_delay();
  193. local_irq_disable();
  194. pr_debug("Stack at about %p\n", &cpuid);
  195. /*
  196. * Save our processor parameters
  197. */
  198. smp_store_cpu_info(cpuid);
  199. /*
  200. * This must be done before setting cpu_online_mask
  201. * or calling notify_cpu_starting.
  202. */
  203. set_cpu_sibling_map(raw_smp_processor_id());
  204. wmb();
  205. notify_cpu_starting(cpuid);
  206. /*
  207. * Allow the master to continue.
  208. */
  209. cpumask_set_cpu(cpuid, cpu_callin_mask);
  210. }
  211. /*
  212. * Activate a secondary processor.
  213. */
  214. notrace static void __cpuinit start_secondary(void *unused)
  215. {
  216. /*
  217. * Don't put *anything* before cpu_init(), SMP booting is too
  218. * fragile that we want to limit the things done here to the
  219. * most necessary things.
  220. */
  221. cpu_init();
  222. preempt_disable();
  223. smp_callin();
  224. #ifdef CONFIG_X86_32
  225. /* switch away from the initial page table */
  226. load_cr3(swapper_pg_dir);
  227. __flush_tlb_all();
  228. #endif
  229. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  230. barrier();
  231. /*
  232. * Check TSC synchronization with the BP:
  233. */
  234. check_tsc_sync_target();
  235. /*
  236. * We need to hold call_lock, so there is no inconsistency
  237. * between the time smp_call_function() determines number of
  238. * IPI recipients, and the time when the determination is made
  239. * for which cpus receive the IPI. Holding this
  240. * lock helps us to not include this cpu in a currently in progress
  241. * smp_call_function().
  242. *
  243. * We need to hold vector_lock so there the set of online cpus
  244. * does not change while we are assigning vectors to cpus. Holding
  245. * this lock ensures we don't half assign or remove an irq from a cpu.
  246. */
  247. ipi_call_lock();
  248. lock_vector_lock();
  249. set_cpu_online(smp_processor_id(), true);
  250. unlock_vector_lock();
  251. ipi_call_unlock();
  252. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  253. x86_platform.nmi_init();
  254. /*
  255. * Wait until the cpu which brought this one up marked it
  256. * online before enabling interrupts. If we don't do that then
  257. * we can end up waking up the softirq thread before this cpu
  258. * reached the active state, which makes the scheduler unhappy
  259. * and schedule the softirq thread on the wrong cpu. This is
  260. * only observable with forced threaded interrupts, but in
  261. * theory it could also happen w/o them. It's just way harder
  262. * to achieve.
  263. */
  264. while (!cpumask_test_cpu(smp_processor_id(), cpu_active_mask))
  265. cpu_relax();
  266. /* enable local interrupts */
  267. local_irq_enable();
  268. /* to prevent fake stack check failure in clock setup */
  269. boot_init_stack_canary();
  270. x86_cpuinit.setup_percpu_clockev();
  271. wmb();
  272. cpu_idle();
  273. }
  274. /*
  275. * The bootstrap kernel entry code has set these up. Save them for
  276. * a given CPU
  277. */
  278. void __cpuinit smp_store_cpu_info(int id)
  279. {
  280. struct cpuinfo_x86 *c = &cpu_data(id);
  281. *c = boot_cpu_data;
  282. c->cpu_index = id;
  283. if (id != 0)
  284. identify_secondary_cpu(c);
  285. }
  286. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  287. {
  288. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  289. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  290. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  291. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  292. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  293. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  294. }
  295. void __cpuinit set_cpu_sibling_map(int cpu)
  296. {
  297. int i;
  298. struct cpuinfo_x86 *c = &cpu_data(cpu);
  299. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  300. if (smp_num_siblings > 1) {
  301. for_each_cpu(i, cpu_sibling_setup_mask) {
  302. struct cpuinfo_x86 *o = &cpu_data(i);
  303. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  304. if (c->phys_proc_id == o->phys_proc_id &&
  305. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  306. c->compute_unit_id == o->compute_unit_id)
  307. link_thread_siblings(cpu, i);
  308. } else if (c->phys_proc_id == o->phys_proc_id &&
  309. c->cpu_core_id == o->cpu_core_id) {
  310. link_thread_siblings(cpu, i);
  311. }
  312. }
  313. } else {
  314. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  315. }
  316. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  317. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  318. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  319. c->booted_cores = 1;
  320. return;
  321. }
  322. for_each_cpu(i, cpu_sibling_setup_mask) {
  323. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  324. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  325. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  326. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  327. }
  328. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  329. cpumask_set_cpu(i, cpu_core_mask(cpu));
  330. cpumask_set_cpu(cpu, cpu_core_mask(i));
  331. /*
  332. * Does this new cpu bringup a new core?
  333. */
  334. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  335. /*
  336. * for each core in package, increment
  337. * the booted_cores for this new cpu
  338. */
  339. if (cpumask_first(cpu_sibling_mask(i)) == i)
  340. c->booted_cores++;
  341. /*
  342. * increment the core count for all
  343. * the other cpus in this package
  344. */
  345. if (i != cpu)
  346. cpu_data(i).booted_cores++;
  347. } else if (i != cpu && !c->booted_cores)
  348. c->booted_cores = cpu_data(i).booted_cores;
  349. }
  350. }
  351. }
  352. /* maps the cpu to the sched domain representing multi-core */
  353. const struct cpumask *cpu_coregroup_mask(int cpu)
  354. {
  355. struct cpuinfo_x86 *c = &cpu_data(cpu);
  356. /*
  357. * For perf, we return last level cache shared map.
  358. * And for power savings, we return cpu_core_map
  359. */
  360. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  361. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  362. return cpu_core_mask(cpu);
  363. else
  364. return cpu_llc_shared_mask(cpu);
  365. }
  366. static void impress_friends(void)
  367. {
  368. int cpu;
  369. unsigned long bogosum = 0;
  370. /*
  371. * Allow the user to impress friends.
  372. */
  373. pr_debug("Before bogomips.\n");
  374. for_each_possible_cpu(cpu)
  375. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  376. bogosum += cpu_data(cpu).loops_per_jiffy;
  377. printk(KERN_INFO
  378. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  379. num_online_cpus(),
  380. bogosum/(500000/HZ),
  381. (bogosum/(5000/HZ))%100);
  382. pr_debug("Before bogocount - setting activated=1.\n");
  383. }
  384. void __inquire_remote_apic(int apicid)
  385. {
  386. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  387. const char * const names[] = { "ID", "VERSION", "SPIV" };
  388. int timeout;
  389. u32 status;
  390. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  391. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  392. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  393. /*
  394. * Wait for idle.
  395. */
  396. status = safe_apic_wait_icr_idle();
  397. if (status)
  398. printk(KERN_CONT
  399. "a previous APIC delivery may have failed\n");
  400. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  401. timeout = 0;
  402. do {
  403. udelay(100);
  404. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  405. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  406. switch (status) {
  407. case APIC_ICR_RR_VALID:
  408. status = apic_read(APIC_RRR);
  409. printk(KERN_CONT "%08x\n", status);
  410. break;
  411. default:
  412. printk(KERN_CONT "failed\n");
  413. }
  414. }
  415. }
  416. /*
  417. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  418. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  419. * won't ... remember to clear down the APIC, etc later.
  420. */
  421. int __cpuinit
  422. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  423. {
  424. unsigned long send_status, accept_status = 0;
  425. int maxlvt;
  426. /* Target chip */
  427. /* Boot on the stack */
  428. /* Kick the second */
  429. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  430. pr_debug("Waiting for send to finish...\n");
  431. send_status = safe_apic_wait_icr_idle();
  432. /*
  433. * Give the other CPU some time to accept the IPI.
  434. */
  435. udelay(200);
  436. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  437. maxlvt = lapic_get_maxlvt();
  438. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  439. apic_write(APIC_ESR, 0);
  440. accept_status = (apic_read(APIC_ESR) & 0xEF);
  441. }
  442. pr_debug("NMI sent.\n");
  443. if (send_status)
  444. printk(KERN_ERR "APIC never delivered???\n");
  445. if (accept_status)
  446. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  447. return (send_status | accept_status);
  448. }
  449. static int __cpuinit
  450. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  451. {
  452. unsigned long send_status, accept_status = 0;
  453. int maxlvt, num_starts, j;
  454. maxlvt = lapic_get_maxlvt();
  455. /*
  456. * Be paranoid about clearing APIC errors.
  457. */
  458. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  459. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  460. apic_write(APIC_ESR, 0);
  461. apic_read(APIC_ESR);
  462. }
  463. pr_debug("Asserting INIT.\n");
  464. /*
  465. * Turn INIT on target chip
  466. */
  467. /*
  468. * Send IPI
  469. */
  470. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  471. phys_apicid);
  472. pr_debug("Waiting for send to finish...\n");
  473. send_status = safe_apic_wait_icr_idle();
  474. mdelay(10);
  475. pr_debug("Deasserting INIT.\n");
  476. /* Target chip */
  477. /* Send IPI */
  478. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  479. pr_debug("Waiting for send to finish...\n");
  480. send_status = safe_apic_wait_icr_idle();
  481. mb();
  482. atomic_set(&init_deasserted, 1);
  483. /*
  484. * Should we send STARTUP IPIs ?
  485. *
  486. * Determine this based on the APIC version.
  487. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  488. */
  489. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  490. num_starts = 2;
  491. else
  492. num_starts = 0;
  493. /*
  494. * Paravirt / VMI wants a startup IPI hook here to set up the
  495. * target processor state.
  496. */
  497. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  498. stack_start);
  499. /*
  500. * Run STARTUP IPI loop.
  501. */
  502. pr_debug("#startup loops: %d.\n", num_starts);
  503. for (j = 1; j <= num_starts; j++) {
  504. pr_debug("Sending STARTUP #%d.\n", j);
  505. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  506. apic_write(APIC_ESR, 0);
  507. apic_read(APIC_ESR);
  508. pr_debug("After apic_write.\n");
  509. /*
  510. * STARTUP IPI
  511. */
  512. /* Target chip */
  513. /* Boot on the stack */
  514. /* Kick the second */
  515. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  516. phys_apicid);
  517. /*
  518. * Give the other CPU some time to accept the IPI.
  519. */
  520. udelay(300);
  521. pr_debug("Startup point 1.\n");
  522. pr_debug("Waiting for send to finish...\n");
  523. send_status = safe_apic_wait_icr_idle();
  524. /*
  525. * Give the other CPU some time to accept the IPI.
  526. */
  527. udelay(200);
  528. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  529. apic_write(APIC_ESR, 0);
  530. accept_status = (apic_read(APIC_ESR) & 0xEF);
  531. if (send_status || accept_status)
  532. break;
  533. }
  534. pr_debug("After Startup.\n");
  535. if (send_status)
  536. printk(KERN_ERR "APIC never delivered???\n");
  537. if (accept_status)
  538. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  539. return (send_status | accept_status);
  540. }
  541. struct create_idle {
  542. struct work_struct work;
  543. struct task_struct *idle;
  544. struct completion done;
  545. int cpu;
  546. };
  547. static void __cpuinit do_fork_idle(struct work_struct *work)
  548. {
  549. struct create_idle *c_idle =
  550. container_of(work, struct create_idle, work);
  551. c_idle->idle = fork_idle(c_idle->cpu);
  552. complete(&c_idle->done);
  553. }
  554. /* reduce the number of lines printed when booting a large cpu count system */
  555. static void __cpuinit announce_cpu(int cpu, int apicid)
  556. {
  557. static int current_node = -1;
  558. int node = early_cpu_to_node(cpu);
  559. if (system_state == SYSTEM_BOOTING) {
  560. if (node != current_node) {
  561. if (current_node > (-1))
  562. pr_cont(" Ok.\n");
  563. current_node = node;
  564. pr_info("Booting Node %3d, Processors ", node);
  565. }
  566. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  567. return;
  568. } else
  569. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  570. node, cpu, apicid);
  571. }
  572. /*
  573. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  574. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  575. * Returns zero if CPU booted OK, else error code from
  576. * ->wakeup_secondary_cpu.
  577. */
  578. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  579. {
  580. unsigned long boot_error = 0;
  581. unsigned long start_ip;
  582. int timeout;
  583. struct create_idle c_idle = {
  584. .cpu = cpu,
  585. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  586. };
  587. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  588. alternatives_smp_switch(1);
  589. c_idle.idle = get_idle_for_cpu(cpu);
  590. /*
  591. * We can't use kernel_thread since we must avoid to
  592. * reschedule the child.
  593. */
  594. if (c_idle.idle) {
  595. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  596. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  597. init_idle(c_idle.idle, cpu);
  598. goto do_rest;
  599. }
  600. schedule_work(&c_idle.work);
  601. wait_for_completion(&c_idle.done);
  602. if (IS_ERR(c_idle.idle)) {
  603. printk("failed fork for CPU %d\n", cpu);
  604. destroy_work_on_stack(&c_idle.work);
  605. return PTR_ERR(c_idle.idle);
  606. }
  607. set_idle_for_cpu(cpu, c_idle.idle);
  608. do_rest:
  609. per_cpu(current_task, cpu) = c_idle.idle;
  610. #ifdef CONFIG_X86_32
  611. /* Stack for startup_32 can be just as for start_secondary onwards */
  612. irq_ctx_init(cpu);
  613. #else
  614. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  615. initial_gs = per_cpu_offset(cpu);
  616. per_cpu(kernel_stack, cpu) =
  617. (unsigned long)task_stack_page(c_idle.idle) -
  618. KERNEL_STACK_OFFSET + THREAD_SIZE;
  619. #endif
  620. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  621. initial_code = (unsigned long)start_secondary;
  622. stack_start = c_idle.idle->thread.sp;
  623. /* start_ip had better be page-aligned! */
  624. start_ip = trampoline_address();
  625. /* So we see what's up */
  626. announce_cpu(cpu, apicid);
  627. /*
  628. * This grunge runs the startup process for
  629. * the targeted processor.
  630. */
  631. printk(KERN_DEBUG "smpboot cpu %d: start_ip = %lx\n", cpu, start_ip);
  632. atomic_set(&init_deasserted, 0);
  633. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  634. pr_debug("Setting warm reset code and vector.\n");
  635. smpboot_setup_warm_reset_vector(start_ip);
  636. /*
  637. * Be paranoid about clearing APIC errors.
  638. */
  639. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  640. apic_write(APIC_ESR, 0);
  641. apic_read(APIC_ESR);
  642. }
  643. }
  644. /*
  645. * Kick the secondary CPU. Use the method in the APIC driver
  646. * if it's defined - or use an INIT boot APIC message otherwise:
  647. */
  648. if (apic->wakeup_secondary_cpu)
  649. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  650. else
  651. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  652. if (!boot_error) {
  653. /*
  654. * allow APs to start initializing.
  655. */
  656. pr_debug("Before Callout %d.\n", cpu);
  657. cpumask_set_cpu(cpu, cpu_callout_mask);
  658. pr_debug("After Callout %d.\n", cpu);
  659. /*
  660. * Wait 5s total for a response
  661. */
  662. for (timeout = 0; timeout < 50000; timeout++) {
  663. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  664. break; /* It has booted */
  665. udelay(100);
  666. /*
  667. * Allow other tasks to run while we wait for the
  668. * AP to come online. This also gives a chance
  669. * for the MTRR work(triggered by the AP coming online)
  670. * to be completed in the stop machine context.
  671. */
  672. schedule();
  673. }
  674. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  675. pr_debug("CPU%d: has booted.\n", cpu);
  676. else {
  677. boot_error = 1;
  678. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  679. == 0xA5A5A5A5)
  680. /* trampoline started but...? */
  681. pr_err("CPU%d: Stuck ??\n", cpu);
  682. else
  683. /* trampoline code not run */
  684. pr_err("CPU%d: Not responding.\n", cpu);
  685. if (apic->inquire_remote_apic)
  686. apic->inquire_remote_apic(apicid);
  687. }
  688. }
  689. if (boot_error) {
  690. /* Try to put things back the way they were before ... */
  691. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  692. /* was set by do_boot_cpu() */
  693. cpumask_clear_cpu(cpu, cpu_callout_mask);
  694. /* was set by cpu_init() */
  695. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  696. set_cpu_present(cpu, false);
  697. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  698. }
  699. /* mark "stuck" area as not stuck */
  700. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  701. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  702. /*
  703. * Cleanup possible dangling ends...
  704. */
  705. smpboot_restore_warm_reset_vector();
  706. }
  707. destroy_work_on_stack(&c_idle.work);
  708. return boot_error;
  709. }
  710. int __cpuinit native_cpu_up(unsigned int cpu)
  711. {
  712. int apicid = apic->cpu_present_to_apicid(cpu);
  713. unsigned long flags;
  714. int err;
  715. WARN_ON(irqs_disabled());
  716. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  717. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  718. !physid_isset(apicid, phys_cpu_present_map) ||
  719. (!x2apic_mode && apicid >= 255)) {
  720. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  721. return -EINVAL;
  722. }
  723. /*
  724. * Already booted CPU?
  725. */
  726. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  727. pr_debug("do_boot_cpu %d Already started\n", cpu);
  728. return -ENOSYS;
  729. }
  730. /*
  731. * Save current MTRR state in case it was changed since early boot
  732. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  733. */
  734. mtrr_save_state();
  735. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  736. err = do_boot_cpu(apicid, cpu);
  737. if (err) {
  738. pr_debug("do_boot_cpu failed %d\n", err);
  739. return -EIO;
  740. }
  741. /*
  742. * Check TSC synchronization with the AP (keep irqs disabled
  743. * while doing so):
  744. */
  745. local_irq_save(flags);
  746. check_tsc_sync_source(cpu);
  747. local_irq_restore(flags);
  748. while (!cpu_online(cpu)) {
  749. cpu_relax();
  750. touch_nmi_watchdog();
  751. }
  752. return 0;
  753. }
  754. /**
  755. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  756. */
  757. void arch_disable_smp_support(void)
  758. {
  759. disable_ioapic_support();
  760. }
  761. /*
  762. * Fall back to non SMP mode after errors.
  763. *
  764. * RED-PEN audit/test this more. I bet there is more state messed up here.
  765. */
  766. static __init void disable_smp(void)
  767. {
  768. init_cpu_present(cpumask_of(0));
  769. init_cpu_possible(cpumask_of(0));
  770. smpboot_clear_io_apic_irqs();
  771. if (smp_found_config)
  772. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  773. else
  774. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  775. cpumask_set_cpu(0, cpu_sibling_mask(0));
  776. cpumask_set_cpu(0, cpu_core_mask(0));
  777. }
  778. /*
  779. * Various sanity checks.
  780. */
  781. static int __init smp_sanity_check(unsigned max_cpus)
  782. {
  783. preempt_disable();
  784. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  785. if (def_to_bigsmp && nr_cpu_ids > 8) {
  786. unsigned int cpu;
  787. unsigned nr;
  788. printk(KERN_WARNING
  789. "More than 8 CPUs detected - skipping them.\n"
  790. "Use CONFIG_X86_BIGSMP.\n");
  791. nr = 0;
  792. for_each_present_cpu(cpu) {
  793. if (nr >= 8)
  794. set_cpu_present(cpu, false);
  795. nr++;
  796. }
  797. nr = 0;
  798. for_each_possible_cpu(cpu) {
  799. if (nr >= 8)
  800. set_cpu_possible(cpu, false);
  801. nr++;
  802. }
  803. nr_cpu_ids = 8;
  804. }
  805. #endif
  806. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  807. printk(KERN_WARNING
  808. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  809. hard_smp_processor_id());
  810. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  811. }
  812. /*
  813. * If we couldn't find an SMP configuration at boot time,
  814. * get out of here now!
  815. */
  816. if (!smp_found_config && !acpi_lapic) {
  817. preempt_enable();
  818. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  819. disable_smp();
  820. if (APIC_init_uniprocessor())
  821. printk(KERN_NOTICE "Local APIC not detected."
  822. " Using dummy APIC emulation.\n");
  823. return -1;
  824. }
  825. /*
  826. * Should not be necessary because the MP table should list the boot
  827. * CPU too, but we do it for the sake of robustness anyway.
  828. */
  829. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  830. printk(KERN_NOTICE
  831. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  832. boot_cpu_physical_apicid);
  833. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  834. }
  835. preempt_enable();
  836. /*
  837. * If we couldn't find a local APIC, then get out of here now!
  838. */
  839. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  840. !cpu_has_apic) {
  841. if (!disable_apic) {
  842. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  843. boot_cpu_physical_apicid);
  844. pr_err("... forcing use of dummy APIC emulation."
  845. "(tell your hw vendor)\n");
  846. }
  847. smpboot_clear_io_apic();
  848. disable_ioapic_support();
  849. return -1;
  850. }
  851. verify_local_APIC();
  852. /*
  853. * If SMP should be disabled, then really disable it!
  854. */
  855. if (!max_cpus) {
  856. printk(KERN_INFO "SMP mode deactivated.\n");
  857. smpboot_clear_io_apic();
  858. connect_bsp_APIC();
  859. setup_local_APIC();
  860. bsp_end_local_APIC_setup();
  861. return -1;
  862. }
  863. return 0;
  864. }
  865. static void __init smp_cpu_index_default(void)
  866. {
  867. int i;
  868. struct cpuinfo_x86 *c;
  869. for_each_possible_cpu(i) {
  870. c = &cpu_data(i);
  871. /* mark all to hotplug */
  872. c->cpu_index = nr_cpu_ids;
  873. }
  874. }
  875. /*
  876. * Prepare for SMP bootup. The MP table or ACPI has been read
  877. * earlier. Just do some sanity checking here and enable APIC mode.
  878. */
  879. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  880. {
  881. unsigned int i;
  882. preempt_disable();
  883. smp_cpu_index_default();
  884. /*
  885. * Setup boot CPU information
  886. */
  887. smp_store_cpu_info(0); /* Final full version of the data */
  888. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  889. mb();
  890. current_thread_info()->cpu = 0; /* needed? */
  891. for_each_possible_cpu(i) {
  892. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  893. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  894. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  895. }
  896. set_cpu_sibling_map(0);
  897. if (smp_sanity_check(max_cpus) < 0) {
  898. printk(KERN_INFO "SMP disabled\n");
  899. disable_smp();
  900. goto out;
  901. }
  902. default_setup_apic_routing();
  903. preempt_disable();
  904. if (read_apic_id() != boot_cpu_physical_apicid) {
  905. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  906. read_apic_id(), boot_cpu_physical_apicid);
  907. /* Or can we switch back to PIC here? */
  908. }
  909. preempt_enable();
  910. connect_bsp_APIC();
  911. /*
  912. * Switch from PIC to APIC mode.
  913. */
  914. setup_local_APIC();
  915. /*
  916. * Enable IO APIC before setting up error vector
  917. */
  918. if (!skip_ioapic_setup && nr_ioapics)
  919. enable_IO_APIC();
  920. bsp_end_local_APIC_setup();
  921. if (apic->setup_portio_remap)
  922. apic->setup_portio_remap();
  923. smpboot_setup_io_apic();
  924. /*
  925. * Set up local APIC timer on boot CPU.
  926. */
  927. printk(KERN_INFO "CPU%d: ", 0);
  928. print_cpu_info(&cpu_data(0));
  929. x86_init.timers.setup_percpu_clockev();
  930. if (is_uv_system())
  931. uv_system_init();
  932. set_mtrr_aps_delayed_init();
  933. out:
  934. preempt_enable();
  935. }
  936. void arch_disable_nonboot_cpus_begin(void)
  937. {
  938. /*
  939. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  940. * In the suspend path, we will be back in the SMP mode shortly anyways.
  941. */
  942. skip_smp_alternatives = true;
  943. }
  944. void arch_disable_nonboot_cpus_end(void)
  945. {
  946. skip_smp_alternatives = false;
  947. }
  948. void arch_enable_nonboot_cpus_begin(void)
  949. {
  950. set_mtrr_aps_delayed_init();
  951. }
  952. void arch_enable_nonboot_cpus_end(void)
  953. {
  954. mtrr_aps_init();
  955. }
  956. /*
  957. * Early setup to make printk work.
  958. */
  959. void __init native_smp_prepare_boot_cpu(void)
  960. {
  961. int me = smp_processor_id();
  962. switch_to_new_gdt(me);
  963. /* already set me in cpu_online_mask in boot_cpu_init() */
  964. cpumask_set_cpu(me, cpu_callout_mask);
  965. per_cpu(cpu_state, me) = CPU_ONLINE;
  966. }
  967. void __init native_smp_cpus_done(unsigned int max_cpus)
  968. {
  969. pr_debug("Boot done.\n");
  970. impress_friends();
  971. #ifdef CONFIG_X86_IO_APIC
  972. setup_ioapic_dest();
  973. #endif
  974. mtrr_aps_init();
  975. }
  976. static int __initdata setup_possible_cpus = -1;
  977. static int __init _setup_possible_cpus(char *str)
  978. {
  979. get_option(&str, &setup_possible_cpus);
  980. return 0;
  981. }
  982. early_param("possible_cpus", _setup_possible_cpus);
  983. /*
  984. * cpu_possible_mask should be static, it cannot change as cpu's
  985. * are onlined, or offlined. The reason is per-cpu data-structures
  986. * are allocated by some modules at init time, and dont expect to
  987. * do this dynamically on cpu arrival/departure.
  988. * cpu_present_mask on the other hand can change dynamically.
  989. * In case when cpu_hotplug is not compiled, then we resort to current
  990. * behaviour, which is cpu_possible == cpu_present.
  991. * - Ashok Raj
  992. *
  993. * Three ways to find out the number of additional hotplug CPUs:
  994. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  995. * - The user can overwrite it with possible_cpus=NUM
  996. * - Otherwise don't reserve additional CPUs.
  997. * We do this because additional CPUs waste a lot of memory.
  998. * -AK
  999. */
  1000. __init void prefill_possible_map(void)
  1001. {
  1002. int i, possible;
  1003. /* no processor from mptable or madt */
  1004. if (!num_processors)
  1005. num_processors = 1;
  1006. i = setup_max_cpus ?: 1;
  1007. if (setup_possible_cpus == -1) {
  1008. possible = num_processors;
  1009. #ifdef CONFIG_HOTPLUG_CPU
  1010. if (setup_max_cpus)
  1011. possible += disabled_cpus;
  1012. #else
  1013. if (possible > i)
  1014. possible = i;
  1015. #endif
  1016. } else
  1017. possible = setup_possible_cpus;
  1018. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1019. /* nr_cpu_ids could be reduced via nr_cpus= */
  1020. if (possible > nr_cpu_ids) {
  1021. printk(KERN_WARNING
  1022. "%d Processors exceeds NR_CPUS limit of %d\n",
  1023. possible, nr_cpu_ids);
  1024. possible = nr_cpu_ids;
  1025. }
  1026. #ifdef CONFIG_HOTPLUG_CPU
  1027. if (!setup_max_cpus)
  1028. #endif
  1029. if (possible > i) {
  1030. printk(KERN_WARNING
  1031. "%d Processors exceeds max_cpus limit of %u\n",
  1032. possible, setup_max_cpus);
  1033. possible = i;
  1034. }
  1035. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1036. possible, max_t(int, possible - num_processors, 0));
  1037. for (i = 0; i < possible; i++)
  1038. set_cpu_possible(i, true);
  1039. for (; i < NR_CPUS; i++)
  1040. set_cpu_possible(i, false);
  1041. nr_cpu_ids = possible;
  1042. }
  1043. #ifdef CONFIG_HOTPLUG_CPU
  1044. static void remove_siblinginfo(int cpu)
  1045. {
  1046. int sibling;
  1047. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1048. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1049. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1050. /*/
  1051. * last thread sibling in this cpu core going down
  1052. */
  1053. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1054. cpu_data(sibling).booted_cores--;
  1055. }
  1056. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1057. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1058. cpumask_clear(cpu_sibling_mask(cpu));
  1059. cpumask_clear(cpu_core_mask(cpu));
  1060. c->phys_proc_id = 0;
  1061. c->cpu_core_id = 0;
  1062. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1063. }
  1064. static void __ref remove_cpu_from_maps(int cpu)
  1065. {
  1066. set_cpu_online(cpu, false);
  1067. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1068. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1069. /* was set by cpu_init() */
  1070. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1071. numa_remove_cpu(cpu);
  1072. }
  1073. void cpu_disable_common(void)
  1074. {
  1075. int cpu = smp_processor_id();
  1076. remove_siblinginfo(cpu);
  1077. /* It's now safe to remove this processor from the online map */
  1078. lock_vector_lock();
  1079. remove_cpu_from_maps(cpu);
  1080. unlock_vector_lock();
  1081. fixup_irqs();
  1082. }
  1083. int native_cpu_disable(void)
  1084. {
  1085. int cpu = smp_processor_id();
  1086. /*
  1087. * Perhaps use cpufreq to drop frequency, but that could go
  1088. * into generic code.
  1089. *
  1090. * We won't take down the boot processor on i386 due to some
  1091. * interrupts only being able to be serviced by the BSP.
  1092. * Especially so if we're not using an IOAPIC -zwane
  1093. */
  1094. if (cpu == 0)
  1095. return -EBUSY;
  1096. clear_local_APIC();
  1097. cpu_disable_common();
  1098. return 0;
  1099. }
  1100. void native_cpu_die(unsigned int cpu)
  1101. {
  1102. /* We don't do anything here: idle task is faking death itself. */
  1103. unsigned int i;
  1104. for (i = 0; i < 10; i++) {
  1105. /* They ack this in play_dead by setting CPU_DEAD */
  1106. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1107. if (system_state == SYSTEM_RUNNING)
  1108. pr_info("CPU %u is now offline\n", cpu);
  1109. if (1 == num_online_cpus())
  1110. alternatives_smp_switch(0);
  1111. return;
  1112. }
  1113. msleep(100);
  1114. }
  1115. pr_err("CPU %u didn't die...\n", cpu);
  1116. }
  1117. void play_dead_common(void)
  1118. {
  1119. idle_task_exit();
  1120. reset_lazy_tlbstate();
  1121. amd_e400_remove_cpu(raw_smp_processor_id());
  1122. mb();
  1123. /* Ack it */
  1124. __this_cpu_write(cpu_state, CPU_DEAD);
  1125. /*
  1126. * With physical CPU hotplug, we should halt the cpu
  1127. */
  1128. local_irq_disable();
  1129. }
  1130. /*
  1131. * We need to flush the caches before going to sleep, lest we have
  1132. * dirty data in our caches when we come back up.
  1133. */
  1134. static inline void mwait_play_dead(void)
  1135. {
  1136. unsigned int eax, ebx, ecx, edx;
  1137. unsigned int highest_cstate = 0;
  1138. unsigned int highest_subcstate = 0;
  1139. int i;
  1140. void *mwait_ptr;
  1141. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1142. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1143. return;
  1144. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1145. return;
  1146. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1147. return;
  1148. eax = CPUID_MWAIT_LEAF;
  1149. ecx = 0;
  1150. native_cpuid(&eax, &ebx, &ecx, &edx);
  1151. /*
  1152. * eax will be 0 if EDX enumeration is not valid.
  1153. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1154. */
  1155. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1156. eax = 0;
  1157. } else {
  1158. edx >>= MWAIT_SUBSTATE_SIZE;
  1159. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1160. if (edx & MWAIT_SUBSTATE_MASK) {
  1161. highest_cstate = i;
  1162. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1163. }
  1164. }
  1165. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1166. (highest_subcstate - 1);
  1167. }
  1168. /*
  1169. * This should be a memory location in a cache line which is
  1170. * unlikely to be touched by other processors. The actual
  1171. * content is immaterial as it is not actually modified in any way.
  1172. */
  1173. mwait_ptr = &current_thread_info()->flags;
  1174. wbinvd();
  1175. while (1) {
  1176. /*
  1177. * The CLFLUSH is a workaround for erratum AAI65 for
  1178. * the Xeon 7400 series. It's not clear it is actually
  1179. * needed, but it should be harmless in either case.
  1180. * The WBINVD is insufficient due to the spurious-wakeup
  1181. * case where we return around the loop.
  1182. */
  1183. clflush(mwait_ptr);
  1184. __monitor(mwait_ptr, 0, 0);
  1185. mb();
  1186. __mwait(eax, 0);
  1187. }
  1188. }
  1189. static inline void hlt_play_dead(void)
  1190. {
  1191. if (__this_cpu_read(cpu_info.x86) >= 4)
  1192. wbinvd();
  1193. while (1) {
  1194. native_halt();
  1195. }
  1196. }
  1197. void native_play_dead(void)
  1198. {
  1199. play_dead_common();
  1200. tboot_shutdown(TB_SHUTDOWN_WFS);
  1201. mwait_play_dead(); /* Only returns on failure */
  1202. hlt_play_dead();
  1203. }
  1204. #else /* ... !CONFIG_HOTPLUG_CPU */
  1205. int native_cpu_disable(void)
  1206. {
  1207. return -ENOSYS;
  1208. }
  1209. void native_cpu_die(unsigned int cpu)
  1210. {
  1211. /* We said "no" in __cpu_disable */
  1212. BUG();
  1213. }
  1214. void native_play_dead(void)
  1215. {
  1216. BUG();
  1217. }
  1218. #endif