twl.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857
  1. /*
  2. * twl4030.h - header for TWL4030 PM and audio CODEC device
  3. *
  4. * Copyright (C) 2005-2006 Texas Instruments, Inc.
  5. *
  6. * Based on tlv320aic23.c:
  7. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #ifndef __TWL_H_
  25. #define __TWL_H_
  26. #include <linux/types.h>
  27. #include <linux/input/matrix_keypad.h>
  28. /*
  29. * Using the twl4030 core we address registers using a pair
  30. * { module id, relative register offset }
  31. * which that core then maps to the relevant
  32. * { i2c slave, absolute register address }
  33. *
  34. * The module IDs are meaningful only to the twl4030 core code,
  35. * which uses them as array indices to look up the first register
  36. * address each module uses within a given i2c slave.
  37. */
  38. /* Slave 0 (i2c address 0x48) */
  39. #define TWL4030_MODULE_USB 0x00
  40. /* Slave 1 (i2c address 0x49) */
  41. #define TWL4030_MODULE_AUDIO_VOICE 0x01
  42. #define TWL4030_MODULE_GPIO 0x02
  43. #define TWL4030_MODULE_INTBR 0x03
  44. #define TWL4030_MODULE_PIH 0x04
  45. #define TWL4030_MODULE_TEST 0x05
  46. /* Slave 2 (i2c address 0x4a) */
  47. #define TWL4030_MODULE_KEYPAD 0x06
  48. #define TWL4030_MODULE_MADC 0x07
  49. #define TWL4030_MODULE_INTERRUPTS 0x08
  50. #define TWL4030_MODULE_LED 0x09
  51. #define TWL4030_MODULE_MAIN_CHARGE 0x0A
  52. #define TWL4030_MODULE_PRECHARGE 0x0B
  53. #define TWL4030_MODULE_PWM0 0x0C
  54. #define TWL4030_MODULE_PWM1 0x0D
  55. #define TWL4030_MODULE_PWMA 0x0E
  56. #define TWL4030_MODULE_PWMB 0x0F
  57. #define TWL5031_MODULE_ACCESSORY 0x10
  58. #define TWL5031_MODULE_INTERRUPTS 0x11
  59. /* Slave 3 (i2c address 0x4b) */
  60. #define TWL4030_MODULE_BACKUP 0x12
  61. #define TWL4030_MODULE_INT 0x13
  62. #define TWL4030_MODULE_PM_MASTER 0x14
  63. #define TWL4030_MODULE_PM_RECEIVER 0x15
  64. #define TWL4030_MODULE_RTC 0x16
  65. #define TWL4030_MODULE_SECURED_REG 0x17
  66. #define TWL_MODULE_USB TWL4030_MODULE_USB
  67. #define TWL_MODULE_AUDIO_VOICE TWL4030_MODULE_AUDIO_VOICE
  68. #define TWL_MODULE_PIH TWL4030_MODULE_PIH
  69. #define TWL_MODULE_MADC TWL4030_MODULE_MADC
  70. #define TWL_MODULE_MAIN_CHARGE TWL4030_MODULE_MAIN_CHARGE
  71. #define TWL_MODULE_PM_MASTER TWL4030_MODULE_PM_MASTER
  72. #define TWL_MODULE_PM_RECEIVER TWL4030_MODULE_PM_RECEIVER
  73. #define TWL_MODULE_RTC TWL4030_MODULE_RTC
  74. #define TWL_MODULE_PWM TWL4030_MODULE_PWM0
  75. #define TWL6030_MODULE_ID0 0x0D
  76. #define TWL6030_MODULE_ID1 0x0E
  77. #define TWL6030_MODULE_ID2 0x0F
  78. #define GPIO_INTR_OFFSET 0
  79. #define KEYPAD_INTR_OFFSET 1
  80. #define BCI_INTR_OFFSET 2
  81. #define MADC_INTR_OFFSET 3
  82. #define USB_INTR_OFFSET 4
  83. #define CHARGERFAULT_INTR_OFFSET 5
  84. #define BCI_PRES_INTR_OFFSET 9
  85. #define USB_PRES_INTR_OFFSET 10
  86. #define RTC_INTR_OFFSET 11
  87. /*
  88. * Offset from TWL6030_IRQ_BASE / pdata->irq_base
  89. */
  90. #define PWR_INTR_OFFSET 0
  91. #define HOTDIE_INTR_OFFSET 12
  92. #define SMPSLDO_INTR_OFFSET 13
  93. #define BATDETECT_INTR_OFFSET 14
  94. #define SIMDETECT_INTR_OFFSET 15
  95. #define MMCDETECT_INTR_OFFSET 16
  96. #define GASGAUGE_INTR_OFFSET 17
  97. #define USBOTG_INTR_OFFSET 4
  98. #define CHARGER_INTR_OFFSET 2
  99. #define RSV_INTR_OFFSET 0
  100. /* INT register offsets */
  101. #define REG_INT_STS_A 0x00
  102. #define REG_INT_STS_B 0x01
  103. #define REG_INT_STS_C 0x02
  104. #define REG_INT_MSK_LINE_A 0x03
  105. #define REG_INT_MSK_LINE_B 0x04
  106. #define REG_INT_MSK_LINE_C 0x05
  107. #define REG_INT_MSK_STS_A 0x06
  108. #define REG_INT_MSK_STS_B 0x07
  109. #define REG_INT_MSK_STS_C 0x08
  110. /* MASK INT REG GROUP A */
  111. #define TWL6030_PWR_INT_MASK 0x07
  112. #define TWL6030_RTC_INT_MASK 0x18
  113. #define TWL6030_HOTDIE_INT_MASK 0x20
  114. #define TWL6030_SMPSLDOA_INT_MASK 0xC0
  115. /* MASK INT REG GROUP B */
  116. #define TWL6030_SMPSLDOB_INT_MASK 0x01
  117. #define TWL6030_BATDETECT_INT_MASK 0x02
  118. #define TWL6030_SIMDETECT_INT_MASK 0x04
  119. #define TWL6030_MMCDETECT_INT_MASK 0x08
  120. #define TWL6030_GPADC_INT_MASK 0x60
  121. #define TWL6030_GASGAUGE_INT_MASK 0x80
  122. /* MASK INT REG GROUP C */
  123. #define TWL6030_USBOTG_INT_MASK 0x0F
  124. #define TWL6030_CHARGER_CTRL_INT_MASK 0x10
  125. #define TWL6030_CHARGER_FAULT_INT_MASK 0x60
  126. #define TWL6030_MMCCTRL 0xEE
  127. #define VMMC_AUTO_OFF (0x1 << 3)
  128. #define SW_FC (0x1 << 2)
  129. #define STS_MMC 0x1
  130. #define TWL6030_CFG_INPUT_PUPD3 0xF2
  131. #define MMC_PU (0x1 << 3)
  132. #define MMC_PD (0x1 << 2)
  133. #define TWL_SIL_TYPE(rev) ((rev) & 0x00FFFFFF)
  134. #define TWL_SIL_REV(rev) ((rev) >> 24)
  135. #define TWL_SIL_5030 0x09002F
  136. #define TWL5030_REV_1_0 0x00
  137. #define TWL5030_REV_1_1 0x10
  138. #define TWL5030_REV_1_2 0x30
  139. #define TWL4030_CLASS_ID 0x4030
  140. #define TWL6030_CLASS_ID 0x6030
  141. unsigned int twl_rev(void);
  142. #define GET_TWL_REV (twl_rev())
  143. #define TWL_CLASS_IS(class, id) \
  144. static inline int twl_class_is_ ##class(void) \
  145. { \
  146. return ((id) == (GET_TWL_REV)) ? 1 : 0; \
  147. }
  148. TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
  149. TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
  150. /*
  151. * Read and write single 8-bit registers
  152. */
  153. int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg);
  154. int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg);
  155. /*
  156. * Read and write several 8-bit registers at once.
  157. *
  158. * IMPORTANT: For twl_i2c_write(), allocate num_bytes + 1
  159. * for the value, and populate your data starting at offset 1.
  160. */
  161. int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  162. int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  163. int twl_get_type(void);
  164. int twl_get_version(void);
  165. int twl_get_hfclk_rate(void);
  166. int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
  167. int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
  168. /* Card detect Configuration for MMC1 Controller on OMAP4 */
  169. #ifdef CONFIG_TWL4030_CORE
  170. int twl6030_mmc_card_detect_config(void);
  171. #else
  172. static inline int twl6030_mmc_card_detect_config(void)
  173. {
  174. pr_debug("twl6030_mmc_card_detect_config not supported\n");
  175. return 0;
  176. }
  177. #endif
  178. /* MMC1 Controller on OMAP4 uses Phoenix irq for Card detect */
  179. #ifdef CONFIG_TWL4030_CORE
  180. int twl6030_mmc_card_detect(struct device *dev, int slot);
  181. #else
  182. static inline int twl6030_mmc_card_detect(struct device *dev, int slot)
  183. {
  184. pr_debug("Call back twl6030_mmc_card_detect not supported\n");
  185. return -EIO;
  186. }
  187. #endif
  188. /*----------------------------------------------------------------------*/
  189. /*
  190. * NOTE: at up to 1024 registers, this is a big chip.
  191. *
  192. * Avoid putting register declarations in this file, instead of into
  193. * a driver-private file, unless some of the registers in a block
  194. * need to be shared with other drivers. One example is blocks that
  195. * have Secondary IRQ Handler (SIH) registers.
  196. */
  197. #define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
  198. #define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
  199. #define TWL4030_SIH_CTRL_COR_MASK BIT(2)
  200. /*----------------------------------------------------------------------*/
  201. /*
  202. * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
  203. */
  204. #define REG_GPIODATAIN1 0x0
  205. #define REG_GPIODATAIN2 0x1
  206. #define REG_GPIODATAIN3 0x2
  207. #define REG_GPIODATADIR1 0x3
  208. #define REG_GPIODATADIR2 0x4
  209. #define REG_GPIODATADIR3 0x5
  210. #define REG_GPIODATAOUT1 0x6
  211. #define REG_GPIODATAOUT2 0x7
  212. #define REG_GPIODATAOUT3 0x8
  213. #define REG_CLEARGPIODATAOUT1 0x9
  214. #define REG_CLEARGPIODATAOUT2 0xA
  215. #define REG_CLEARGPIODATAOUT3 0xB
  216. #define REG_SETGPIODATAOUT1 0xC
  217. #define REG_SETGPIODATAOUT2 0xD
  218. #define REG_SETGPIODATAOUT3 0xE
  219. #define REG_GPIO_DEBEN1 0xF
  220. #define REG_GPIO_DEBEN2 0x10
  221. #define REG_GPIO_DEBEN3 0x11
  222. #define REG_GPIO_CTRL 0x12
  223. #define REG_GPIOPUPDCTR1 0x13
  224. #define REG_GPIOPUPDCTR2 0x14
  225. #define REG_GPIOPUPDCTR3 0x15
  226. #define REG_GPIOPUPDCTR4 0x16
  227. #define REG_GPIOPUPDCTR5 0x17
  228. #define REG_GPIO_ISR1A 0x19
  229. #define REG_GPIO_ISR2A 0x1A
  230. #define REG_GPIO_ISR3A 0x1B
  231. #define REG_GPIO_IMR1A 0x1C
  232. #define REG_GPIO_IMR2A 0x1D
  233. #define REG_GPIO_IMR3A 0x1E
  234. #define REG_GPIO_ISR1B 0x1F
  235. #define REG_GPIO_ISR2B 0x20
  236. #define REG_GPIO_ISR3B 0x21
  237. #define REG_GPIO_IMR1B 0x22
  238. #define REG_GPIO_IMR2B 0x23
  239. #define REG_GPIO_IMR3B 0x24
  240. #define REG_GPIO_EDR1 0x28
  241. #define REG_GPIO_EDR2 0x29
  242. #define REG_GPIO_EDR3 0x2A
  243. #define REG_GPIO_EDR4 0x2B
  244. #define REG_GPIO_EDR5 0x2C
  245. #define REG_GPIO_SIH_CTRL 0x2D
  246. /* Up to 18 signals are available as GPIOs, when their
  247. * pins are not assigned to another use (such as ULPI/USB).
  248. */
  249. #define TWL4030_GPIO_MAX 18
  250. /*----------------------------------------------------------------------*/
  251. /*Interface Bit Register (INTBR) offsets
  252. *(Use TWL_4030_MODULE_INTBR)
  253. */
  254. #define REG_IDCODE_7_0 0x00
  255. #define REG_IDCODE_15_8 0x01
  256. #define REG_IDCODE_16_23 0x02
  257. #define REG_IDCODE_31_24 0x03
  258. #define REG_GPPUPDCTR1 0x0F
  259. #define REG_UNLOCK_TEST_REG 0x12
  260. /*I2C1 and I2C4(SR) SDA/SCL pull-up control bits */
  261. #define I2C_SCL_CTRL_PU BIT(0)
  262. #define I2C_SDA_CTRL_PU BIT(2)
  263. #define SR_I2C_SCL_CTRL_PU BIT(4)
  264. #define SR_I2C_SDA_CTRL_PU BIT(6)
  265. #define TWL_EEPROM_R_UNLOCK 0x49
  266. /*----------------------------------------------------------------------*/
  267. /*
  268. * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
  269. * ... SIH/interrupt only
  270. */
  271. #define TWL4030_KEYPAD_KEYP_ISR1 0x11
  272. #define TWL4030_KEYPAD_KEYP_IMR1 0x12
  273. #define TWL4030_KEYPAD_KEYP_ISR2 0x13
  274. #define TWL4030_KEYPAD_KEYP_IMR2 0x14
  275. #define TWL4030_KEYPAD_KEYP_SIR 0x15 /* test register */
  276. #define TWL4030_KEYPAD_KEYP_EDR 0x16
  277. #define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
  278. /*----------------------------------------------------------------------*/
  279. /*
  280. * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
  281. * ... SIH/interrupt only
  282. */
  283. #define TWL4030_MADC_ISR1 0x61
  284. #define TWL4030_MADC_IMR1 0x62
  285. #define TWL4030_MADC_ISR2 0x63
  286. #define TWL4030_MADC_IMR2 0x64
  287. #define TWL4030_MADC_SIR 0x65 /* test register */
  288. #define TWL4030_MADC_EDR 0x66
  289. #define TWL4030_MADC_SIH_CTRL 0x67
  290. /*----------------------------------------------------------------------*/
  291. /*
  292. * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
  293. */
  294. #define TWL4030_INTERRUPTS_BCIISR1A 0x0
  295. #define TWL4030_INTERRUPTS_BCIISR2A 0x1
  296. #define TWL4030_INTERRUPTS_BCIIMR1A 0x2
  297. #define TWL4030_INTERRUPTS_BCIIMR2A 0x3
  298. #define TWL4030_INTERRUPTS_BCIISR1B 0x4
  299. #define TWL4030_INTERRUPTS_BCIISR2B 0x5
  300. #define TWL4030_INTERRUPTS_BCIIMR1B 0x6
  301. #define TWL4030_INTERRUPTS_BCIIMR2B 0x7
  302. #define TWL4030_INTERRUPTS_BCISIR1 0x8 /* test register */
  303. #define TWL4030_INTERRUPTS_BCISIR2 0x9 /* test register */
  304. #define TWL4030_INTERRUPTS_BCIEDR1 0xa
  305. #define TWL4030_INTERRUPTS_BCIEDR2 0xb
  306. #define TWL4030_INTERRUPTS_BCIEDR3 0xc
  307. #define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
  308. /*----------------------------------------------------------------------*/
  309. /*
  310. * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
  311. */
  312. #define TWL4030_INT_PWR_ISR1 0x0
  313. #define TWL4030_INT_PWR_IMR1 0x1
  314. #define TWL4030_INT_PWR_ISR2 0x2
  315. #define TWL4030_INT_PWR_IMR2 0x3
  316. #define TWL4030_INT_PWR_SIR 0x4 /* test register */
  317. #define TWL4030_INT_PWR_EDR1 0x5
  318. #define TWL4030_INT_PWR_EDR2 0x6
  319. #define TWL4030_INT_PWR_SIH_CTRL 0x7
  320. /*----------------------------------------------------------------------*/
  321. /*
  322. * Accessory Interrupts
  323. */
  324. #define TWL5031_ACIIMR_LSB 0x05
  325. #define TWL5031_ACIIMR_MSB 0x06
  326. #define TWL5031_ACIIDR_LSB 0x07
  327. #define TWL5031_ACIIDR_MSB 0x08
  328. #define TWL5031_ACCISR1 0x0F
  329. #define TWL5031_ACCIMR1 0x10
  330. #define TWL5031_ACCISR2 0x11
  331. #define TWL5031_ACCIMR2 0x12
  332. #define TWL5031_ACCSIR 0x13
  333. #define TWL5031_ACCEDR1 0x14
  334. #define TWL5031_ACCSIHCTRL 0x15
  335. /*----------------------------------------------------------------------*/
  336. /*
  337. * Battery Charger Controller
  338. */
  339. #define TWL5031_INTERRUPTS_BCIISR1 0x0
  340. #define TWL5031_INTERRUPTS_BCIIMR1 0x1
  341. #define TWL5031_INTERRUPTS_BCIISR2 0x2
  342. #define TWL5031_INTERRUPTS_BCIIMR2 0x3
  343. #define TWL5031_INTERRUPTS_BCISIR 0x4
  344. #define TWL5031_INTERRUPTS_BCIEDR1 0x5
  345. #define TWL5031_INTERRUPTS_BCIEDR2 0x6
  346. #define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
  347. /*----------------------------------------------------------------------*/
  348. /*
  349. * PM Master module register offsets (use TWL4030_MODULE_PM_MASTER)
  350. */
  351. #define TWL4030_PM_MASTER_CFG_P1_TRANSITION 0x00
  352. #define TWL4030_PM_MASTER_CFG_P2_TRANSITION 0x01
  353. #define TWL4030_PM_MASTER_CFG_P3_TRANSITION 0x02
  354. #define TWL4030_PM_MASTER_CFG_P123_TRANSITION 0x03
  355. #define TWL4030_PM_MASTER_STS_BOOT 0x04
  356. #define TWL4030_PM_MASTER_CFG_BOOT 0x05
  357. #define TWL4030_PM_MASTER_SHUNDAN 0x06
  358. #define TWL4030_PM_MASTER_BOOT_BCI 0x07
  359. #define TWL4030_PM_MASTER_CFG_PWRANA1 0x08
  360. #define TWL4030_PM_MASTER_CFG_PWRANA2 0x09
  361. #define TWL4030_PM_MASTER_BACKUP_MISC_STS 0x0b
  362. #define TWL4030_PM_MASTER_BACKUP_MISC_CFG 0x0c
  363. #define TWL4030_PM_MASTER_BACKUP_MISC_TST 0x0d
  364. #define TWL4030_PM_MASTER_PROTECT_KEY 0x0e
  365. #define TWL4030_PM_MASTER_STS_HW_CONDITIONS 0x0f
  366. #define TWL4030_PM_MASTER_P1_SW_EVENTS 0x10
  367. #define TWL4030_PM_MASTER_P2_SW_EVENTS 0x11
  368. #define TWL4030_PM_MASTER_P3_SW_EVENTS 0x12
  369. #define TWL4030_PM_MASTER_STS_P123_STATE 0x13
  370. #define TWL4030_PM_MASTER_PB_CFG 0x14
  371. #define TWL4030_PM_MASTER_PB_WORD_MSB 0x15
  372. #define TWL4030_PM_MASTER_PB_WORD_LSB 0x16
  373. #define TWL4030_PM_MASTER_SEQ_ADD_W2P 0x1c
  374. #define TWL4030_PM_MASTER_SEQ_ADD_P2A 0x1d
  375. #define TWL4030_PM_MASTER_SEQ_ADD_A2W 0x1e
  376. #define TWL4030_PM_MASTER_SEQ_ADD_A2S 0x1f
  377. #define TWL4030_PM_MASTER_SEQ_ADD_S2A12 0x20
  378. #define TWL4030_PM_MASTER_SEQ_ADD_S2A3 0x21
  379. #define TWL4030_PM_MASTER_SEQ_ADD_WARM 0x22
  380. #define TWL4030_PM_MASTER_MEMORY_ADDRESS 0x23
  381. #define TWL4030_PM_MASTER_MEMORY_DATA 0x24
  382. #define TWL4030_PM_MASTER_KEY_CFG1 0xc0
  383. #define TWL4030_PM_MASTER_KEY_CFG2 0x0c
  384. #define TWL4030_PM_MASTER_KEY_TST1 0xe0
  385. #define TWL4030_PM_MASTER_KEY_TST2 0x0e
  386. #define TWL4030_PM_MASTER_GLOBAL_TST 0xb6
  387. /*----------------------------------------------------------------------*/
  388. /* Power bus message definitions */
  389. /* The TWL4030/5030 splits its power-management resources (the various
  390. * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
  391. * P3. These groups can then be configured to transition between sleep, wait-on
  392. * and active states by sending messages to the power bus. See Section 5.4.2
  393. * Power Resources of TWL4030 TRM
  394. */
  395. /* Processor groups */
  396. #define DEV_GRP_NULL 0x0
  397. #define DEV_GRP_P1 0x1 /* P1: all OMAP devices */
  398. #define DEV_GRP_P2 0x2 /* P2: all Modem devices */
  399. #define DEV_GRP_P3 0x4 /* P3: all peripheral devices */
  400. /* Resource groups */
  401. #define RES_GRP_RES 0x0 /* Reserved */
  402. #define RES_GRP_PP 0x1 /* Power providers */
  403. #define RES_GRP_RC 0x2 /* Reset and control */
  404. #define RES_GRP_PP_RC 0x3
  405. #define RES_GRP_PR 0x4 /* Power references */
  406. #define RES_GRP_PP_PR 0x5
  407. #define RES_GRP_RC_PR 0x6
  408. #define RES_GRP_ALL 0x7 /* All resource groups */
  409. #define RES_TYPE2_R0 0x0
  410. #define RES_TYPE_ALL 0x7
  411. /* Resource states */
  412. #define RES_STATE_WRST 0xF
  413. #define RES_STATE_ACTIVE 0xE
  414. #define RES_STATE_SLEEP 0x8
  415. #define RES_STATE_OFF 0x0
  416. /* Power resources */
  417. /* Power providers */
  418. #define RES_VAUX1 1
  419. #define RES_VAUX2 2
  420. #define RES_VAUX3 3
  421. #define RES_VAUX4 4
  422. #define RES_VMMC1 5
  423. #define RES_VMMC2 6
  424. #define RES_VPLL1 7
  425. #define RES_VPLL2 8
  426. #define RES_VSIM 9
  427. #define RES_VDAC 10
  428. #define RES_VINTANA1 11
  429. #define RES_VINTANA2 12
  430. #define RES_VINTDIG 13
  431. #define RES_VIO 14
  432. #define RES_VDD1 15
  433. #define RES_VDD2 16
  434. #define RES_VUSB_1V5 17
  435. #define RES_VUSB_1V8 18
  436. #define RES_VUSB_3V1 19
  437. #define RES_VUSBCP 20
  438. #define RES_REGEN 21
  439. /* Reset and control */
  440. #define RES_NRES_PWRON 22
  441. #define RES_CLKEN 23
  442. #define RES_SYSEN 24
  443. #define RES_HFCLKOUT 25
  444. #define RES_32KCLKOUT 26
  445. #define RES_RESET 27
  446. /* Power Reference */
  447. #define RES_MAIN_REF 28
  448. #define TOTAL_RESOURCES 28
  449. /*
  450. * Power Bus Message Format ... these can be sent individually by Linux,
  451. * but are usually part of downloaded scripts that are run when various
  452. * power events are triggered.
  453. *
  454. * Broadcast Message (16 Bits):
  455. * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4]
  456. * RES_STATE[3:0]
  457. *
  458. * Singular Message (16 Bits):
  459. * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0]
  460. */
  461. #define MSG_BROADCAST(devgrp, grp, type, type2, state) \
  462. ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
  463. | (type) << 4 | (state))
  464. #define MSG_SINGULAR(devgrp, id, state) \
  465. ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
  466. #define MSG_BROADCAST_ALL(devgrp, state) \
  467. ((devgrp) << 5 | (state))
  468. #define MSG_BROADCAST_REF MSG_BROADCAST_ALL
  469. #define MSG_BROADCAST_PROV MSG_BROADCAST_ALL
  470. #define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL
  471. /*----------------------------------------------------------------------*/
  472. struct twl4030_clock_init_data {
  473. bool ck32k_lowpwr_enable;
  474. };
  475. struct twl4030_bci_platform_data {
  476. int *battery_tmp_tbl;
  477. unsigned int tblsize;
  478. int bb_uvolt; /* voltage to charge backup battery */
  479. int bb_uamp; /* current for backup battery charging */
  480. };
  481. /* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
  482. struct twl4030_gpio_platform_data {
  483. int gpio_base;
  484. unsigned irq_base, irq_end;
  485. /* package the two LED signals as output-only GPIOs? */
  486. bool use_leds;
  487. /* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
  488. u8 mmc_cd;
  489. /* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
  490. u32 debounce;
  491. /* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
  492. * should be enabled. Else, if that bit is set in "pulldowns",
  493. * that pulldown is enabled. Don't waste power by letting any
  494. * digital inputs float...
  495. */
  496. u32 pullups;
  497. u32 pulldowns;
  498. int (*setup)(struct device *dev,
  499. unsigned gpio, unsigned ngpio);
  500. int (*teardown)(struct device *dev,
  501. unsigned gpio, unsigned ngpio);
  502. };
  503. struct twl4030_madc_platform_data {
  504. int irq_line;
  505. };
  506. /* Boards have unique mappings of {row, col} --> keycode.
  507. * Column and row are 8 bits each, but range only from 0..7.
  508. * a PERSISTENT_KEY is "always on" and never reported.
  509. */
  510. #define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
  511. struct twl4030_keypad_data {
  512. const struct matrix_keymap_data *keymap_data;
  513. unsigned rows;
  514. unsigned cols;
  515. bool rep;
  516. };
  517. enum twl4030_usb_mode {
  518. T2_USB_MODE_ULPI = 1,
  519. T2_USB_MODE_CEA2011_3PIN = 2,
  520. };
  521. struct twl4030_usb_data {
  522. enum twl4030_usb_mode usb_mode;
  523. unsigned long features;
  524. int (*phy_init)(struct device *dev);
  525. int (*phy_exit)(struct device *dev);
  526. /* Power on/off the PHY */
  527. int (*phy_power)(struct device *dev, int iD, int on);
  528. /* enable/disable phy clocks */
  529. int (*phy_set_clock)(struct device *dev, int on);
  530. /* suspend/resume of phy */
  531. int (*phy_suspend)(struct device *dev, int suspend);
  532. };
  533. struct twl4030_ins {
  534. u16 pmb_message;
  535. u8 delay;
  536. };
  537. struct twl4030_script {
  538. struct twl4030_ins *script;
  539. unsigned size;
  540. u8 flags;
  541. #define TWL4030_WRST_SCRIPT (1<<0)
  542. #define TWL4030_WAKEUP12_SCRIPT (1<<1)
  543. #define TWL4030_WAKEUP3_SCRIPT (1<<2)
  544. #define TWL4030_SLEEP_SCRIPT (1<<3)
  545. };
  546. struct twl4030_resconfig {
  547. u8 resource;
  548. u8 devgroup; /* Processor group that Power resource belongs to */
  549. u8 type; /* Power resource addressed, 6 / broadcast message */
  550. u8 type2; /* Power resource addressed, 3 / broadcast message */
  551. u8 remap_off; /* off state remapping */
  552. u8 remap_sleep; /* sleep state remapping */
  553. };
  554. struct twl4030_power_data {
  555. struct twl4030_script **scripts;
  556. unsigned num;
  557. struct twl4030_resconfig *resource_config;
  558. #define TWL4030_RESCONFIG_UNDEF ((u8)-1)
  559. bool use_poweroff; /* Board is wired for TWL poweroff */
  560. };
  561. extern void twl4030_power_init(struct twl4030_power_data *triton2_scripts);
  562. extern int twl4030_remove_script(u8 flags);
  563. extern void twl4030_power_off(void);
  564. struct twl4030_codec_data {
  565. unsigned int digimic_delay; /* in ms */
  566. unsigned int ramp_delay_value;
  567. unsigned int offset_cncl_path;
  568. unsigned int check_defaults:1;
  569. unsigned int reset_registers:1;
  570. unsigned int hs_extmute:1;
  571. int hs_extmute_gpio;
  572. };
  573. struct twl4030_vibra_data {
  574. unsigned int coexist;
  575. };
  576. struct twl4030_audio_data {
  577. unsigned int audio_mclk;
  578. struct twl4030_codec_data *codec;
  579. struct twl4030_vibra_data *vibra;
  580. /* twl6040 */
  581. int audpwron_gpio; /* audio power-on gpio */
  582. int naudint_irq; /* audio interrupt */
  583. unsigned int irq_base;
  584. };
  585. struct twl4030_platform_data {
  586. struct twl4030_clock_init_data *clock;
  587. struct twl4030_bci_platform_data *bci;
  588. struct twl4030_gpio_platform_data *gpio;
  589. struct twl4030_madc_platform_data *madc;
  590. struct twl4030_keypad_data *keypad;
  591. struct twl4030_usb_data *usb;
  592. struct twl4030_power_data *power;
  593. struct twl4030_audio_data *audio;
  594. /* Common LDO regulators for TWL4030/TWL6030 */
  595. struct regulator_init_data *vdac;
  596. struct regulator_init_data *vaux1;
  597. struct regulator_init_data *vaux2;
  598. struct regulator_init_data *vaux3;
  599. struct regulator_init_data *vdd1;
  600. struct regulator_init_data *vdd2;
  601. struct regulator_init_data *vdd3;
  602. /* TWL4030 LDO regulators */
  603. struct regulator_init_data *vpll1;
  604. struct regulator_init_data *vpll2;
  605. struct regulator_init_data *vmmc1;
  606. struct regulator_init_data *vmmc2;
  607. struct regulator_init_data *vsim;
  608. struct regulator_init_data *vaux4;
  609. struct regulator_init_data *vio;
  610. struct regulator_init_data *vintana1;
  611. struct regulator_init_data *vintana2;
  612. struct regulator_init_data *vintdig;
  613. /* TWL6030 LDO regulators */
  614. struct regulator_init_data *vmmc;
  615. struct regulator_init_data *vpp;
  616. struct regulator_init_data *vusim;
  617. struct regulator_init_data *vana;
  618. struct regulator_init_data *vcxio;
  619. struct regulator_init_data *vusb;
  620. struct regulator_init_data *clk32kg;
  621. struct regulator_init_data *v1v8;
  622. struct regulator_init_data *v2v1;
  623. /* TWL6025 LDO regulators */
  624. struct regulator_init_data *ldo1;
  625. struct regulator_init_data *ldo2;
  626. struct regulator_init_data *ldo3;
  627. struct regulator_init_data *ldo4;
  628. struct regulator_init_data *ldo5;
  629. struct regulator_init_data *ldo6;
  630. struct regulator_init_data *ldo7;
  631. struct regulator_init_data *ldoln;
  632. struct regulator_init_data *ldousb;
  633. /* TWL6025 DCDC regulators */
  634. struct regulator_init_data *smps3;
  635. struct regulator_init_data *smps4;
  636. struct regulator_init_data *vio6025;
  637. };
  638. struct twl_regulator_driver_data {
  639. int (*set_voltage)(void *data, int target_uV);
  640. int (*get_voltage)(void *data);
  641. void *data;
  642. unsigned long features;
  643. };
  644. /* chip-specific feature flags, for twl_regulator_driver_data.features */
  645. #define TWL4030_VAUX2 BIT(0) /* pre-5030 voltage ranges */
  646. #define TPS_SUBSET BIT(1) /* tps659[23]0 have fewer LDOs */
  647. #define TWL5031 BIT(2) /* twl5031 has different registers */
  648. #define TWL6030_CLASS BIT(3) /* TWL6030 class */
  649. #define TWL6025_SUBCLASS BIT(4) /* TWL6025 has changed registers */
  650. #define TWL4030_ALLOW_UNSUPPORTED BIT(5) /* Some voltages are possible
  651. * but not officially supported.
  652. * This flag is necessary to
  653. * enable them.
  654. */
  655. /*----------------------------------------------------------------------*/
  656. int twl4030_sih_setup(struct device *dev, int module, int irq_base);
  657. /* Offsets to Power Registers */
  658. #define TWL4030_VDAC_DEV_GRP 0x3B
  659. #define TWL4030_VDAC_DEDICATED 0x3E
  660. #define TWL4030_VAUX1_DEV_GRP 0x17
  661. #define TWL4030_VAUX1_DEDICATED 0x1A
  662. #define TWL4030_VAUX2_DEV_GRP 0x1B
  663. #define TWL4030_VAUX2_DEDICATED 0x1E
  664. #define TWL4030_VAUX3_DEV_GRP 0x1F
  665. #define TWL4030_VAUX3_DEDICATED 0x22
  666. static inline int twl4030charger_usb_en(int enable) { return 0; }
  667. /*----------------------------------------------------------------------*/
  668. /* Linux-specific regulator identifiers ... for now, we only support
  669. * the LDOs, and leave the three buck converters alone. VDD1 and VDD2
  670. * need to tie into hardware based voltage scaling (cpufreq etc), while
  671. * VIO is generally fixed.
  672. */
  673. /* TWL4030 SMPS/LDO's */
  674. /* EXTERNAL dc-to-dc buck converters */
  675. #define TWL4030_REG_VDD1 0
  676. #define TWL4030_REG_VDD2 1
  677. #define TWL4030_REG_VIO 2
  678. /* EXTERNAL LDOs */
  679. #define TWL4030_REG_VDAC 3
  680. #define TWL4030_REG_VPLL1 4
  681. #define TWL4030_REG_VPLL2 5 /* not on all chips */
  682. #define TWL4030_REG_VMMC1 6
  683. #define TWL4030_REG_VMMC2 7 /* not on all chips */
  684. #define TWL4030_REG_VSIM 8 /* not on all chips */
  685. #define TWL4030_REG_VAUX1 9 /* not on all chips */
  686. #define TWL4030_REG_VAUX2_4030 10 /* (twl4030-specific) */
  687. #define TWL4030_REG_VAUX2 11 /* (twl5030 and newer) */
  688. #define TWL4030_REG_VAUX3 12 /* not on all chips */
  689. #define TWL4030_REG_VAUX4 13 /* not on all chips */
  690. /* INTERNAL LDOs */
  691. #define TWL4030_REG_VINTANA1 14
  692. #define TWL4030_REG_VINTANA2 15
  693. #define TWL4030_REG_VINTDIG 16
  694. #define TWL4030_REG_VUSB1V5 17
  695. #define TWL4030_REG_VUSB1V8 18
  696. #define TWL4030_REG_VUSB3V1 19
  697. /* TWL6030 SMPS/LDO's */
  698. /* EXTERNAL dc-to-dc buck convertor controllable via SR */
  699. #define TWL6030_REG_VDD1 30
  700. #define TWL6030_REG_VDD2 31
  701. #define TWL6030_REG_VDD3 32
  702. /* Non SR compliant dc-to-dc buck convertors */
  703. #define TWL6030_REG_VMEM 33
  704. #define TWL6030_REG_V2V1 34
  705. #define TWL6030_REG_V1V29 35
  706. #define TWL6030_REG_V1V8 36
  707. /* EXTERNAL LDOs */
  708. #define TWL6030_REG_VAUX1_6030 37
  709. #define TWL6030_REG_VAUX2_6030 38
  710. #define TWL6030_REG_VAUX3_6030 39
  711. #define TWL6030_REG_VMMC 40
  712. #define TWL6030_REG_VPP 41
  713. #define TWL6030_REG_VUSIM 42
  714. #define TWL6030_REG_VANA 43
  715. #define TWL6030_REG_VCXIO 44
  716. #define TWL6030_REG_VDAC 45
  717. #define TWL6030_REG_VUSB 46
  718. /* INTERNAL LDOs */
  719. #define TWL6030_REG_VRTC 47
  720. #define TWL6030_REG_CLK32KG 48
  721. /* LDOs on 6025 have different names */
  722. #define TWL6025_REG_LDO2 49
  723. #define TWL6025_REG_LDO4 50
  724. #define TWL6025_REG_LDO3 51
  725. #define TWL6025_REG_LDO5 52
  726. #define TWL6025_REG_LDO1 53
  727. #define TWL6025_REG_LDO7 54
  728. #define TWL6025_REG_LDO6 55
  729. #define TWL6025_REG_LDOLN 56
  730. #define TWL6025_REG_LDOUSB 57
  731. /* 6025 DCDC supplies */
  732. #define TWL6025_REG_SMPS3 58
  733. #define TWL6025_REG_SMPS4 59
  734. #define TWL6025_REG_VIO 60
  735. #endif /* End of __TWL4030_H */