si.c 134 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  62. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  63. /* get temperature in millidegrees */
  64. int si_get_temp(struct radeon_device *rdev)
  65. {
  66. u32 temp;
  67. int actual_temp = 0;
  68. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  69. CTF_TEMP_SHIFT;
  70. if (temp & 0x200)
  71. actual_temp = 255;
  72. else
  73. actual_temp = temp & 0x1ff;
  74. actual_temp = (actual_temp * 1000);
  75. return actual_temp;
  76. }
  77. #define TAHITI_IO_MC_REGS_SIZE 36
  78. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  79. {0x0000006f, 0x03044000},
  80. {0x00000070, 0x0480c018},
  81. {0x00000071, 0x00000040},
  82. {0x00000072, 0x01000000},
  83. {0x00000074, 0x000000ff},
  84. {0x00000075, 0x00143400},
  85. {0x00000076, 0x08ec0800},
  86. {0x00000077, 0x040000cc},
  87. {0x00000079, 0x00000000},
  88. {0x0000007a, 0x21000409},
  89. {0x0000007c, 0x00000000},
  90. {0x0000007d, 0xe8000000},
  91. {0x0000007e, 0x044408a8},
  92. {0x0000007f, 0x00000003},
  93. {0x00000080, 0x00000000},
  94. {0x00000081, 0x01000000},
  95. {0x00000082, 0x02000000},
  96. {0x00000083, 0x00000000},
  97. {0x00000084, 0xe3f3e4f4},
  98. {0x00000085, 0x00052024},
  99. {0x00000087, 0x00000000},
  100. {0x00000088, 0x66036603},
  101. {0x00000089, 0x01000000},
  102. {0x0000008b, 0x1c0a0000},
  103. {0x0000008c, 0xff010000},
  104. {0x0000008e, 0xffffefff},
  105. {0x0000008f, 0xfff3efff},
  106. {0x00000090, 0xfff3efbf},
  107. {0x00000094, 0x00101101},
  108. {0x00000095, 0x00000fff},
  109. {0x00000096, 0x00116fff},
  110. {0x00000097, 0x60010000},
  111. {0x00000098, 0x10010000},
  112. {0x00000099, 0x00006000},
  113. {0x0000009a, 0x00001000},
  114. {0x0000009f, 0x00a77400}
  115. };
  116. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  117. {0x0000006f, 0x03044000},
  118. {0x00000070, 0x0480c018},
  119. {0x00000071, 0x00000040},
  120. {0x00000072, 0x01000000},
  121. {0x00000074, 0x000000ff},
  122. {0x00000075, 0x00143400},
  123. {0x00000076, 0x08ec0800},
  124. {0x00000077, 0x040000cc},
  125. {0x00000079, 0x00000000},
  126. {0x0000007a, 0x21000409},
  127. {0x0000007c, 0x00000000},
  128. {0x0000007d, 0xe8000000},
  129. {0x0000007e, 0x044408a8},
  130. {0x0000007f, 0x00000003},
  131. {0x00000080, 0x00000000},
  132. {0x00000081, 0x01000000},
  133. {0x00000082, 0x02000000},
  134. {0x00000083, 0x00000000},
  135. {0x00000084, 0xe3f3e4f4},
  136. {0x00000085, 0x00052024},
  137. {0x00000087, 0x00000000},
  138. {0x00000088, 0x66036603},
  139. {0x00000089, 0x01000000},
  140. {0x0000008b, 0x1c0a0000},
  141. {0x0000008c, 0xff010000},
  142. {0x0000008e, 0xffffefff},
  143. {0x0000008f, 0xfff3efff},
  144. {0x00000090, 0xfff3efbf},
  145. {0x00000094, 0x00101101},
  146. {0x00000095, 0x00000fff},
  147. {0x00000096, 0x00116fff},
  148. {0x00000097, 0x60010000},
  149. {0x00000098, 0x10010000},
  150. {0x00000099, 0x00006000},
  151. {0x0000009a, 0x00001000},
  152. {0x0000009f, 0x00a47400}
  153. };
  154. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  155. {0x0000006f, 0x03044000},
  156. {0x00000070, 0x0480c018},
  157. {0x00000071, 0x00000040},
  158. {0x00000072, 0x01000000},
  159. {0x00000074, 0x000000ff},
  160. {0x00000075, 0x00143400},
  161. {0x00000076, 0x08ec0800},
  162. {0x00000077, 0x040000cc},
  163. {0x00000079, 0x00000000},
  164. {0x0000007a, 0x21000409},
  165. {0x0000007c, 0x00000000},
  166. {0x0000007d, 0xe8000000},
  167. {0x0000007e, 0x044408a8},
  168. {0x0000007f, 0x00000003},
  169. {0x00000080, 0x00000000},
  170. {0x00000081, 0x01000000},
  171. {0x00000082, 0x02000000},
  172. {0x00000083, 0x00000000},
  173. {0x00000084, 0xe3f3e4f4},
  174. {0x00000085, 0x00052024},
  175. {0x00000087, 0x00000000},
  176. {0x00000088, 0x66036603},
  177. {0x00000089, 0x01000000},
  178. {0x0000008b, 0x1c0a0000},
  179. {0x0000008c, 0xff010000},
  180. {0x0000008e, 0xffffefff},
  181. {0x0000008f, 0xfff3efff},
  182. {0x00000090, 0xfff3efbf},
  183. {0x00000094, 0x00101101},
  184. {0x00000095, 0x00000fff},
  185. {0x00000096, 0x00116fff},
  186. {0x00000097, 0x60010000},
  187. {0x00000098, 0x10010000},
  188. {0x00000099, 0x00006000},
  189. {0x0000009a, 0x00001000},
  190. {0x0000009f, 0x00a37400}
  191. };
  192. /* ucode loading */
  193. static int si_mc_load_microcode(struct radeon_device *rdev)
  194. {
  195. const __be32 *fw_data;
  196. u32 running, blackout = 0;
  197. u32 *io_mc_regs;
  198. int i, ucode_size, regs_size;
  199. if (!rdev->mc_fw)
  200. return -EINVAL;
  201. switch (rdev->family) {
  202. case CHIP_TAHITI:
  203. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  204. ucode_size = SI_MC_UCODE_SIZE;
  205. regs_size = TAHITI_IO_MC_REGS_SIZE;
  206. break;
  207. case CHIP_PITCAIRN:
  208. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  209. ucode_size = SI_MC_UCODE_SIZE;
  210. regs_size = TAHITI_IO_MC_REGS_SIZE;
  211. break;
  212. case CHIP_VERDE:
  213. default:
  214. io_mc_regs = (u32 *)&verde_io_mc_regs;
  215. ucode_size = SI_MC_UCODE_SIZE;
  216. regs_size = TAHITI_IO_MC_REGS_SIZE;
  217. break;
  218. }
  219. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  220. if (running == 0) {
  221. if (running) {
  222. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  223. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  224. }
  225. /* reset the engine and set to writable */
  226. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  227. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  228. /* load mc io regs */
  229. for (i = 0; i < regs_size; i++) {
  230. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  231. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  232. }
  233. /* load the MC ucode */
  234. fw_data = (const __be32 *)rdev->mc_fw->data;
  235. for (i = 0; i < ucode_size; i++)
  236. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  237. /* put the engine back into the active state */
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  240. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  241. /* wait for training to complete */
  242. for (i = 0; i < rdev->usec_timeout; i++) {
  243. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  244. break;
  245. udelay(1);
  246. }
  247. for (i = 0; i < rdev->usec_timeout; i++) {
  248. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  249. break;
  250. udelay(1);
  251. }
  252. if (running)
  253. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  254. }
  255. return 0;
  256. }
  257. static int si_init_microcode(struct radeon_device *rdev)
  258. {
  259. struct platform_device *pdev;
  260. const char *chip_name;
  261. const char *rlc_chip_name;
  262. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  263. char fw_name[30];
  264. int err;
  265. DRM_DEBUG("\n");
  266. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  267. err = IS_ERR(pdev);
  268. if (err) {
  269. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  270. return -EINVAL;
  271. }
  272. switch (rdev->family) {
  273. case CHIP_TAHITI:
  274. chip_name = "TAHITI";
  275. rlc_chip_name = "TAHITI";
  276. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  277. me_req_size = SI_PM4_UCODE_SIZE * 4;
  278. ce_req_size = SI_CE_UCODE_SIZE * 4;
  279. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  280. mc_req_size = SI_MC_UCODE_SIZE * 4;
  281. break;
  282. case CHIP_PITCAIRN:
  283. chip_name = "PITCAIRN";
  284. rlc_chip_name = "PITCAIRN";
  285. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  286. me_req_size = SI_PM4_UCODE_SIZE * 4;
  287. ce_req_size = SI_CE_UCODE_SIZE * 4;
  288. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  289. mc_req_size = SI_MC_UCODE_SIZE * 4;
  290. break;
  291. case CHIP_VERDE:
  292. chip_name = "VERDE";
  293. rlc_chip_name = "VERDE";
  294. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  295. me_req_size = SI_PM4_UCODE_SIZE * 4;
  296. ce_req_size = SI_CE_UCODE_SIZE * 4;
  297. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  298. mc_req_size = SI_MC_UCODE_SIZE * 4;
  299. break;
  300. default: BUG();
  301. }
  302. DRM_INFO("Loading %s Microcode\n", chip_name);
  303. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  304. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  305. if (err)
  306. goto out;
  307. if (rdev->pfp_fw->size != pfp_req_size) {
  308. printk(KERN_ERR
  309. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  310. rdev->pfp_fw->size, fw_name);
  311. err = -EINVAL;
  312. goto out;
  313. }
  314. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  315. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  316. if (err)
  317. goto out;
  318. if (rdev->me_fw->size != me_req_size) {
  319. printk(KERN_ERR
  320. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  321. rdev->me_fw->size, fw_name);
  322. err = -EINVAL;
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  325. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  326. if (err)
  327. goto out;
  328. if (rdev->ce_fw->size != ce_req_size) {
  329. printk(KERN_ERR
  330. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  331. rdev->ce_fw->size, fw_name);
  332. err = -EINVAL;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  335. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->rlc_fw->size != rlc_req_size) {
  339. printk(KERN_ERR
  340. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->rlc_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  345. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  346. if (err)
  347. goto out;
  348. if (rdev->mc_fw->size != mc_req_size) {
  349. printk(KERN_ERR
  350. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  351. rdev->mc_fw->size, fw_name);
  352. err = -EINVAL;
  353. }
  354. out:
  355. platform_device_unregister(pdev);
  356. if (err) {
  357. if (err != -EINVAL)
  358. printk(KERN_ERR
  359. "si_cp: Failed to load firmware \"%s\"\n",
  360. fw_name);
  361. release_firmware(rdev->pfp_fw);
  362. rdev->pfp_fw = NULL;
  363. release_firmware(rdev->me_fw);
  364. rdev->me_fw = NULL;
  365. release_firmware(rdev->ce_fw);
  366. rdev->ce_fw = NULL;
  367. release_firmware(rdev->rlc_fw);
  368. rdev->rlc_fw = NULL;
  369. release_firmware(rdev->mc_fw);
  370. rdev->mc_fw = NULL;
  371. }
  372. return err;
  373. }
  374. /* watermark setup */
  375. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  376. struct radeon_crtc *radeon_crtc,
  377. struct drm_display_mode *mode,
  378. struct drm_display_mode *other_mode)
  379. {
  380. u32 tmp;
  381. /*
  382. * Line Buffer Setup
  383. * There are 3 line buffers, each one shared by 2 display controllers.
  384. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  385. * the display controllers. The paritioning is done via one of four
  386. * preset allocations specified in bits 21:20:
  387. * 0 - half lb
  388. * 2 - whole lb, other crtc must be disabled
  389. */
  390. /* this can get tricky if we have two large displays on a paired group
  391. * of crtcs. Ideally for multiple large displays we'd assign them to
  392. * non-linked crtcs for maximum line buffer allocation.
  393. */
  394. if (radeon_crtc->base.enabled && mode) {
  395. if (other_mode)
  396. tmp = 0; /* 1/2 */
  397. else
  398. tmp = 2; /* whole */
  399. } else
  400. tmp = 0;
  401. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  402. DC_LB_MEMORY_CONFIG(tmp));
  403. if (radeon_crtc->base.enabled && mode) {
  404. switch (tmp) {
  405. case 0:
  406. default:
  407. return 4096 * 2;
  408. case 2:
  409. return 8192 * 2;
  410. }
  411. }
  412. /* controller not enabled, so no lb used */
  413. return 0;
  414. }
  415. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  416. {
  417. u32 tmp = RREG32(MC_SHARED_CHMAP);
  418. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  419. case 0:
  420. default:
  421. return 1;
  422. case 1:
  423. return 2;
  424. case 2:
  425. return 4;
  426. case 3:
  427. return 8;
  428. case 4:
  429. return 3;
  430. case 5:
  431. return 6;
  432. case 6:
  433. return 10;
  434. case 7:
  435. return 12;
  436. case 8:
  437. return 16;
  438. }
  439. }
  440. struct dce6_wm_params {
  441. u32 dram_channels; /* number of dram channels */
  442. u32 yclk; /* bandwidth per dram data pin in kHz */
  443. u32 sclk; /* engine clock in kHz */
  444. u32 disp_clk; /* display clock in kHz */
  445. u32 src_width; /* viewport width */
  446. u32 active_time; /* active display time in ns */
  447. u32 blank_time; /* blank time in ns */
  448. bool interlaced; /* mode is interlaced */
  449. fixed20_12 vsc; /* vertical scale ratio */
  450. u32 num_heads; /* number of active crtcs */
  451. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  452. u32 lb_size; /* line buffer allocated to pipe */
  453. u32 vtaps; /* vertical scaler taps */
  454. };
  455. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  456. {
  457. /* Calculate raw DRAM Bandwidth */
  458. fixed20_12 dram_efficiency; /* 0.7 */
  459. fixed20_12 yclk, dram_channels, bandwidth;
  460. fixed20_12 a;
  461. a.full = dfixed_const(1000);
  462. yclk.full = dfixed_const(wm->yclk);
  463. yclk.full = dfixed_div(yclk, a);
  464. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  465. a.full = dfixed_const(10);
  466. dram_efficiency.full = dfixed_const(7);
  467. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  468. bandwidth.full = dfixed_mul(dram_channels, yclk);
  469. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  470. return dfixed_trunc(bandwidth);
  471. }
  472. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  473. {
  474. /* Calculate DRAM Bandwidth and the part allocated to display. */
  475. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  476. fixed20_12 yclk, dram_channels, bandwidth;
  477. fixed20_12 a;
  478. a.full = dfixed_const(1000);
  479. yclk.full = dfixed_const(wm->yclk);
  480. yclk.full = dfixed_div(yclk, a);
  481. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  482. a.full = dfixed_const(10);
  483. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  484. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  485. bandwidth.full = dfixed_mul(dram_channels, yclk);
  486. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  487. return dfixed_trunc(bandwidth);
  488. }
  489. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  490. {
  491. /* Calculate the display Data return Bandwidth */
  492. fixed20_12 return_efficiency; /* 0.8 */
  493. fixed20_12 sclk, bandwidth;
  494. fixed20_12 a;
  495. a.full = dfixed_const(1000);
  496. sclk.full = dfixed_const(wm->sclk);
  497. sclk.full = dfixed_div(sclk, a);
  498. a.full = dfixed_const(10);
  499. return_efficiency.full = dfixed_const(8);
  500. return_efficiency.full = dfixed_div(return_efficiency, a);
  501. a.full = dfixed_const(32);
  502. bandwidth.full = dfixed_mul(a, sclk);
  503. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  504. return dfixed_trunc(bandwidth);
  505. }
  506. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  507. {
  508. return 32;
  509. }
  510. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  511. {
  512. /* Calculate the DMIF Request Bandwidth */
  513. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  514. fixed20_12 disp_clk, sclk, bandwidth;
  515. fixed20_12 a, b1, b2;
  516. u32 min_bandwidth;
  517. a.full = dfixed_const(1000);
  518. disp_clk.full = dfixed_const(wm->disp_clk);
  519. disp_clk.full = dfixed_div(disp_clk, a);
  520. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  521. b1.full = dfixed_mul(a, disp_clk);
  522. a.full = dfixed_const(1000);
  523. sclk.full = dfixed_const(wm->sclk);
  524. sclk.full = dfixed_div(sclk, a);
  525. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  526. b2.full = dfixed_mul(a, sclk);
  527. a.full = dfixed_const(10);
  528. disp_clk_request_efficiency.full = dfixed_const(8);
  529. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  530. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  531. a.full = dfixed_const(min_bandwidth);
  532. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  533. return dfixed_trunc(bandwidth);
  534. }
  535. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  536. {
  537. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  538. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  539. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  540. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  541. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  542. }
  543. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  544. {
  545. /* Calculate the display mode Average Bandwidth
  546. * DisplayMode should contain the source and destination dimensions,
  547. * timing, etc.
  548. */
  549. fixed20_12 bpp;
  550. fixed20_12 line_time;
  551. fixed20_12 src_width;
  552. fixed20_12 bandwidth;
  553. fixed20_12 a;
  554. a.full = dfixed_const(1000);
  555. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  556. line_time.full = dfixed_div(line_time, a);
  557. bpp.full = dfixed_const(wm->bytes_per_pixel);
  558. src_width.full = dfixed_const(wm->src_width);
  559. bandwidth.full = dfixed_mul(src_width, bpp);
  560. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  561. bandwidth.full = dfixed_div(bandwidth, line_time);
  562. return dfixed_trunc(bandwidth);
  563. }
  564. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  565. {
  566. /* First calcualte the latency in ns */
  567. u32 mc_latency = 2000; /* 2000 ns. */
  568. u32 available_bandwidth = dce6_available_bandwidth(wm);
  569. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  570. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  571. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  572. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  573. (wm->num_heads * cursor_line_pair_return_time);
  574. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  575. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  576. u32 tmp, dmif_size = 12288;
  577. fixed20_12 a, b, c;
  578. if (wm->num_heads == 0)
  579. return 0;
  580. a.full = dfixed_const(2);
  581. b.full = dfixed_const(1);
  582. if ((wm->vsc.full > a.full) ||
  583. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  584. (wm->vtaps >= 5) ||
  585. ((wm->vsc.full >= a.full) && wm->interlaced))
  586. max_src_lines_per_dst_line = 4;
  587. else
  588. max_src_lines_per_dst_line = 2;
  589. a.full = dfixed_const(available_bandwidth);
  590. b.full = dfixed_const(wm->num_heads);
  591. a.full = dfixed_div(a, b);
  592. b.full = dfixed_const(mc_latency + 512);
  593. c.full = dfixed_const(wm->disp_clk);
  594. b.full = dfixed_div(b, c);
  595. c.full = dfixed_const(dmif_size);
  596. b.full = dfixed_div(c, b);
  597. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  598. b.full = dfixed_const(1000);
  599. c.full = dfixed_const(wm->disp_clk);
  600. b.full = dfixed_div(c, b);
  601. c.full = dfixed_const(wm->bytes_per_pixel);
  602. b.full = dfixed_mul(b, c);
  603. lb_fill_bw = min(tmp, dfixed_trunc(b));
  604. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  605. b.full = dfixed_const(1000);
  606. c.full = dfixed_const(lb_fill_bw);
  607. b.full = dfixed_div(c, b);
  608. a.full = dfixed_div(a, b);
  609. line_fill_time = dfixed_trunc(a);
  610. if (line_fill_time < wm->active_time)
  611. return latency;
  612. else
  613. return latency + (line_fill_time - wm->active_time);
  614. }
  615. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  616. {
  617. if (dce6_average_bandwidth(wm) <=
  618. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  619. return true;
  620. else
  621. return false;
  622. };
  623. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  624. {
  625. if (dce6_average_bandwidth(wm) <=
  626. (dce6_available_bandwidth(wm) / wm->num_heads))
  627. return true;
  628. else
  629. return false;
  630. };
  631. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  632. {
  633. u32 lb_partitions = wm->lb_size / wm->src_width;
  634. u32 line_time = wm->active_time + wm->blank_time;
  635. u32 latency_tolerant_lines;
  636. u32 latency_hiding;
  637. fixed20_12 a;
  638. a.full = dfixed_const(1);
  639. if (wm->vsc.full > a.full)
  640. latency_tolerant_lines = 1;
  641. else {
  642. if (lb_partitions <= (wm->vtaps + 1))
  643. latency_tolerant_lines = 1;
  644. else
  645. latency_tolerant_lines = 2;
  646. }
  647. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  648. if (dce6_latency_watermark(wm) <= latency_hiding)
  649. return true;
  650. else
  651. return false;
  652. }
  653. static void dce6_program_watermarks(struct radeon_device *rdev,
  654. struct radeon_crtc *radeon_crtc,
  655. u32 lb_size, u32 num_heads)
  656. {
  657. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  658. struct dce6_wm_params wm;
  659. u32 pixel_period;
  660. u32 line_time = 0;
  661. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  662. u32 priority_a_mark = 0, priority_b_mark = 0;
  663. u32 priority_a_cnt = PRIORITY_OFF;
  664. u32 priority_b_cnt = PRIORITY_OFF;
  665. u32 tmp, arb_control3;
  666. fixed20_12 a, b, c;
  667. if (radeon_crtc->base.enabled && num_heads && mode) {
  668. pixel_period = 1000000 / (u32)mode->clock;
  669. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  670. priority_a_cnt = 0;
  671. priority_b_cnt = 0;
  672. wm.yclk = rdev->pm.current_mclk * 10;
  673. wm.sclk = rdev->pm.current_sclk * 10;
  674. wm.disp_clk = mode->clock;
  675. wm.src_width = mode->crtc_hdisplay;
  676. wm.active_time = mode->crtc_hdisplay * pixel_period;
  677. wm.blank_time = line_time - wm.active_time;
  678. wm.interlaced = false;
  679. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  680. wm.interlaced = true;
  681. wm.vsc = radeon_crtc->vsc;
  682. wm.vtaps = 1;
  683. if (radeon_crtc->rmx_type != RMX_OFF)
  684. wm.vtaps = 2;
  685. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  686. wm.lb_size = lb_size;
  687. if (rdev->family == CHIP_ARUBA)
  688. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  689. else
  690. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  691. wm.num_heads = num_heads;
  692. /* set for high clocks */
  693. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  694. /* set for low clocks */
  695. /* wm.yclk = low clk; wm.sclk = low clk */
  696. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  697. /* possibly force display priority to high */
  698. /* should really do this at mode validation time... */
  699. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  700. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  701. !dce6_check_latency_hiding(&wm) ||
  702. (rdev->disp_priority == 2)) {
  703. DRM_DEBUG_KMS("force priority to high\n");
  704. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  705. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  706. }
  707. a.full = dfixed_const(1000);
  708. b.full = dfixed_const(mode->clock);
  709. b.full = dfixed_div(b, a);
  710. c.full = dfixed_const(latency_watermark_a);
  711. c.full = dfixed_mul(c, b);
  712. c.full = dfixed_mul(c, radeon_crtc->hsc);
  713. c.full = dfixed_div(c, a);
  714. a.full = dfixed_const(16);
  715. c.full = dfixed_div(c, a);
  716. priority_a_mark = dfixed_trunc(c);
  717. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  718. a.full = dfixed_const(1000);
  719. b.full = dfixed_const(mode->clock);
  720. b.full = dfixed_div(b, a);
  721. c.full = dfixed_const(latency_watermark_b);
  722. c.full = dfixed_mul(c, b);
  723. c.full = dfixed_mul(c, radeon_crtc->hsc);
  724. c.full = dfixed_div(c, a);
  725. a.full = dfixed_const(16);
  726. c.full = dfixed_div(c, a);
  727. priority_b_mark = dfixed_trunc(c);
  728. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  729. }
  730. /* select wm A */
  731. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  732. tmp = arb_control3;
  733. tmp &= ~LATENCY_WATERMARK_MASK(3);
  734. tmp |= LATENCY_WATERMARK_MASK(1);
  735. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  736. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  737. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  738. LATENCY_HIGH_WATERMARK(line_time)));
  739. /* select wm B */
  740. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  741. tmp &= ~LATENCY_WATERMARK_MASK(3);
  742. tmp |= LATENCY_WATERMARK_MASK(2);
  743. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  744. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  745. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  746. LATENCY_HIGH_WATERMARK(line_time)));
  747. /* restore original selection */
  748. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  749. /* write the priority marks */
  750. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  751. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  752. }
  753. void dce6_bandwidth_update(struct radeon_device *rdev)
  754. {
  755. struct drm_display_mode *mode0 = NULL;
  756. struct drm_display_mode *mode1 = NULL;
  757. u32 num_heads = 0, lb_size;
  758. int i;
  759. radeon_update_display_priority(rdev);
  760. for (i = 0; i < rdev->num_crtc; i++) {
  761. if (rdev->mode_info.crtcs[i]->base.enabled)
  762. num_heads++;
  763. }
  764. for (i = 0; i < rdev->num_crtc; i += 2) {
  765. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  766. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  767. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  768. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  769. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  770. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  771. }
  772. }
  773. /*
  774. * Core functions
  775. */
  776. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  777. {
  778. const u32 num_tile_mode_states = 32;
  779. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  780. switch (rdev->config.si.mem_row_size_in_kb) {
  781. case 1:
  782. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  783. break;
  784. case 2:
  785. default:
  786. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  787. break;
  788. case 4:
  789. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  790. break;
  791. }
  792. if ((rdev->family == CHIP_TAHITI) ||
  793. (rdev->family == CHIP_PITCAIRN)) {
  794. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  795. switch (reg_offset) {
  796. case 0: /* non-AA compressed depth or any compressed stencil */
  797. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  798. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  799. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  800. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  801. NUM_BANKS(ADDR_SURF_16_BANK) |
  802. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  805. break;
  806. case 1: /* 2xAA/4xAA compressed depth only */
  807. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  808. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  809. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  811. NUM_BANKS(ADDR_SURF_16_BANK) |
  812. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  815. break;
  816. case 2: /* 8xAA compressed depth only */
  817. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  818. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  819. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  820. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  821. NUM_BANKS(ADDR_SURF_16_BANK) |
  822. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  825. break;
  826. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  827. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  828. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  829. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  830. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  831. NUM_BANKS(ADDR_SURF_16_BANK) |
  832. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  835. break;
  836. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  837. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  838. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  839. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  840. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  841. NUM_BANKS(ADDR_SURF_16_BANK) |
  842. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  845. break;
  846. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  847. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  848. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  849. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  850. TILE_SPLIT(split_equal_to_row_size) |
  851. NUM_BANKS(ADDR_SURF_16_BANK) |
  852. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  855. break;
  856. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  857. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  858. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  859. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  860. TILE_SPLIT(split_equal_to_row_size) |
  861. NUM_BANKS(ADDR_SURF_16_BANK) |
  862. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  865. break;
  866. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  867. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  868. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  869. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  870. TILE_SPLIT(split_equal_to_row_size) |
  871. NUM_BANKS(ADDR_SURF_16_BANK) |
  872. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  875. break;
  876. case 8: /* 1D and 1D Array Surfaces */
  877. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  878. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  879. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  881. NUM_BANKS(ADDR_SURF_16_BANK) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  885. break;
  886. case 9: /* Displayable maps. */
  887. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  888. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  889. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  891. NUM_BANKS(ADDR_SURF_16_BANK) |
  892. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  895. break;
  896. case 10: /* Display 8bpp. */
  897. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  898. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  899. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  901. NUM_BANKS(ADDR_SURF_16_BANK) |
  902. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  905. break;
  906. case 11: /* Display 16bpp. */
  907. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  908. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  909. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  910. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  911. NUM_BANKS(ADDR_SURF_16_BANK) |
  912. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  913. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  914. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  915. break;
  916. case 12: /* Display 32bpp. */
  917. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  918. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  919. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  920. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  921. NUM_BANKS(ADDR_SURF_16_BANK) |
  922. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  925. break;
  926. case 13: /* Thin. */
  927. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  928. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  929. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  930. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  931. NUM_BANKS(ADDR_SURF_16_BANK) |
  932. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  935. break;
  936. case 14: /* Thin 8 bpp. */
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  938. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  939. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  941. NUM_BANKS(ADDR_SURF_16_BANK) |
  942. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  943. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  944. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  945. break;
  946. case 15: /* Thin 16 bpp. */
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  948. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  949. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  951. NUM_BANKS(ADDR_SURF_16_BANK) |
  952. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  955. break;
  956. case 16: /* Thin 32 bpp. */
  957. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  958. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  959. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  961. NUM_BANKS(ADDR_SURF_16_BANK) |
  962. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  965. break;
  966. case 17: /* Thin 64 bpp. */
  967. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  968. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  969. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  970. TILE_SPLIT(split_equal_to_row_size) |
  971. NUM_BANKS(ADDR_SURF_16_BANK) |
  972. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  975. break;
  976. case 21: /* 8 bpp PRT. */
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  978. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  979. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  981. NUM_BANKS(ADDR_SURF_16_BANK) |
  982. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  985. break;
  986. case 22: /* 16 bpp PRT */
  987. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  988. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  989. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  990. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  991. NUM_BANKS(ADDR_SURF_16_BANK) |
  992. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  995. break;
  996. case 23: /* 32 bpp PRT */
  997. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  998. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  999. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1001. NUM_BANKS(ADDR_SURF_16_BANK) |
  1002. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1005. break;
  1006. case 24: /* 64 bpp PRT */
  1007. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1008. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1009. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1011. NUM_BANKS(ADDR_SURF_16_BANK) |
  1012. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1015. break;
  1016. case 25: /* 128 bpp PRT */
  1017. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1018. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1019. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1021. NUM_BANKS(ADDR_SURF_8_BANK) |
  1022. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1025. break;
  1026. default:
  1027. gb_tile_moden = 0;
  1028. break;
  1029. }
  1030. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1031. }
  1032. } else if ((rdev->family == CHIP_VERDE) ||
  1033. (rdev->family == CHIP_OLAND)) {
  1034. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1035. switch (reg_offset) {
  1036. case 0: /* non-AA compressed depth or any compressed stencil */
  1037. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1039. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1041. NUM_BANKS(ADDR_SURF_16_BANK) |
  1042. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1045. break;
  1046. case 1: /* 2xAA/4xAA compressed depth only */
  1047. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1048. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1049. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1051. NUM_BANKS(ADDR_SURF_16_BANK) |
  1052. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1055. break;
  1056. case 2: /* 8xAA compressed depth only */
  1057. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1058. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1059. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1061. NUM_BANKS(ADDR_SURF_16_BANK) |
  1062. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1065. break;
  1066. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1067. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1068. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1069. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1070. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1071. NUM_BANKS(ADDR_SURF_16_BANK) |
  1072. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1075. break;
  1076. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1077. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1078. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1079. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1080. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1081. NUM_BANKS(ADDR_SURF_16_BANK) |
  1082. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1085. break;
  1086. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1087. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1088. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1089. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1090. TILE_SPLIT(split_equal_to_row_size) |
  1091. NUM_BANKS(ADDR_SURF_16_BANK) |
  1092. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1095. break;
  1096. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1097. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1098. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1099. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1100. TILE_SPLIT(split_equal_to_row_size) |
  1101. NUM_BANKS(ADDR_SURF_16_BANK) |
  1102. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1105. break;
  1106. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1107. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1108. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1109. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1110. TILE_SPLIT(split_equal_to_row_size) |
  1111. NUM_BANKS(ADDR_SURF_16_BANK) |
  1112. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1115. break;
  1116. case 8: /* 1D and 1D Array Surfaces */
  1117. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1118. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1121. NUM_BANKS(ADDR_SURF_16_BANK) |
  1122. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1125. break;
  1126. case 9: /* Displayable maps. */
  1127. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1128. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1129. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1131. NUM_BANKS(ADDR_SURF_16_BANK) |
  1132. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1135. break;
  1136. case 10: /* Display 8bpp. */
  1137. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1138. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1139. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1141. NUM_BANKS(ADDR_SURF_16_BANK) |
  1142. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1145. break;
  1146. case 11: /* Display 16bpp. */
  1147. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1148. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1149. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1150. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK) |
  1152. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1155. break;
  1156. case 12: /* Display 32bpp. */
  1157. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1158. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1159. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1161. NUM_BANKS(ADDR_SURF_16_BANK) |
  1162. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1165. break;
  1166. case 13: /* Thin. */
  1167. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1168. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1169. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1170. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1171. NUM_BANKS(ADDR_SURF_16_BANK) |
  1172. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1175. break;
  1176. case 14: /* Thin 8 bpp. */
  1177. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1178. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1179. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1180. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1181. NUM_BANKS(ADDR_SURF_16_BANK) |
  1182. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1185. break;
  1186. case 15: /* Thin 16 bpp. */
  1187. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1188. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1189. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1190. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1191. NUM_BANKS(ADDR_SURF_16_BANK) |
  1192. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1195. break;
  1196. case 16: /* Thin 32 bpp. */
  1197. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1198. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1199. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1201. NUM_BANKS(ADDR_SURF_16_BANK) |
  1202. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1205. break;
  1206. case 17: /* Thin 64 bpp. */
  1207. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1208. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1209. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1210. TILE_SPLIT(split_equal_to_row_size) |
  1211. NUM_BANKS(ADDR_SURF_16_BANK) |
  1212. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1213. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1214. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1215. break;
  1216. case 21: /* 8 bpp PRT. */
  1217. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1218. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1219. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1220. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1221. NUM_BANKS(ADDR_SURF_16_BANK) |
  1222. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1225. break;
  1226. case 22: /* 16 bpp PRT */
  1227. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1228. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1229. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1231. NUM_BANKS(ADDR_SURF_16_BANK) |
  1232. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1235. break;
  1236. case 23: /* 32 bpp PRT */
  1237. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1238. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1239. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1240. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1241. NUM_BANKS(ADDR_SURF_16_BANK) |
  1242. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1245. break;
  1246. case 24: /* 64 bpp PRT */
  1247. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1248. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1249. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1250. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1251. NUM_BANKS(ADDR_SURF_16_BANK) |
  1252. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1255. break;
  1256. case 25: /* 128 bpp PRT */
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1259. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1260. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1261. NUM_BANKS(ADDR_SURF_8_BANK) |
  1262. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1265. break;
  1266. default:
  1267. gb_tile_moden = 0;
  1268. break;
  1269. }
  1270. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1271. }
  1272. } else
  1273. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1274. }
  1275. static void si_select_se_sh(struct radeon_device *rdev,
  1276. u32 se_num, u32 sh_num)
  1277. {
  1278. u32 data = INSTANCE_BROADCAST_WRITES;
  1279. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1280. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1281. else if (se_num == 0xffffffff)
  1282. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1283. else if (sh_num == 0xffffffff)
  1284. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1285. else
  1286. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1287. WREG32(GRBM_GFX_INDEX, data);
  1288. }
  1289. static u32 si_create_bitmask(u32 bit_width)
  1290. {
  1291. u32 i, mask = 0;
  1292. for (i = 0; i < bit_width; i++) {
  1293. mask <<= 1;
  1294. mask |= 1;
  1295. }
  1296. return mask;
  1297. }
  1298. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1299. {
  1300. u32 data, mask;
  1301. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1302. if (data & 1)
  1303. data &= INACTIVE_CUS_MASK;
  1304. else
  1305. data = 0;
  1306. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1307. data >>= INACTIVE_CUS_SHIFT;
  1308. mask = si_create_bitmask(cu_per_sh);
  1309. return ~data & mask;
  1310. }
  1311. static void si_setup_spi(struct radeon_device *rdev,
  1312. u32 se_num, u32 sh_per_se,
  1313. u32 cu_per_sh)
  1314. {
  1315. int i, j, k;
  1316. u32 data, mask, active_cu;
  1317. for (i = 0; i < se_num; i++) {
  1318. for (j = 0; j < sh_per_se; j++) {
  1319. si_select_se_sh(rdev, i, j);
  1320. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1321. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1322. mask = 1;
  1323. for (k = 0; k < 16; k++) {
  1324. mask <<= k;
  1325. if (active_cu & mask) {
  1326. data &= ~mask;
  1327. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1328. break;
  1329. }
  1330. }
  1331. }
  1332. }
  1333. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1334. }
  1335. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1336. u32 max_rb_num, u32 se_num,
  1337. u32 sh_per_se)
  1338. {
  1339. u32 data, mask;
  1340. data = RREG32(CC_RB_BACKEND_DISABLE);
  1341. if (data & 1)
  1342. data &= BACKEND_DISABLE_MASK;
  1343. else
  1344. data = 0;
  1345. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1346. data >>= BACKEND_DISABLE_SHIFT;
  1347. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1348. return data & mask;
  1349. }
  1350. static void si_setup_rb(struct radeon_device *rdev,
  1351. u32 se_num, u32 sh_per_se,
  1352. u32 max_rb_num)
  1353. {
  1354. int i, j;
  1355. u32 data, mask;
  1356. u32 disabled_rbs = 0;
  1357. u32 enabled_rbs = 0;
  1358. for (i = 0; i < se_num; i++) {
  1359. for (j = 0; j < sh_per_se; j++) {
  1360. si_select_se_sh(rdev, i, j);
  1361. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1362. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1363. }
  1364. }
  1365. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1366. mask = 1;
  1367. for (i = 0; i < max_rb_num; i++) {
  1368. if (!(disabled_rbs & mask))
  1369. enabled_rbs |= mask;
  1370. mask <<= 1;
  1371. }
  1372. for (i = 0; i < se_num; i++) {
  1373. si_select_se_sh(rdev, i, 0xffffffff);
  1374. data = 0;
  1375. for (j = 0; j < sh_per_se; j++) {
  1376. switch (enabled_rbs & 3) {
  1377. case 1:
  1378. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1379. break;
  1380. case 2:
  1381. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1382. break;
  1383. case 3:
  1384. default:
  1385. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1386. break;
  1387. }
  1388. enabled_rbs >>= 2;
  1389. }
  1390. WREG32(PA_SC_RASTER_CONFIG, data);
  1391. }
  1392. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1393. }
  1394. static void si_gpu_init(struct radeon_device *rdev)
  1395. {
  1396. u32 gb_addr_config = 0;
  1397. u32 mc_shared_chmap, mc_arb_ramcfg;
  1398. u32 sx_debug_1;
  1399. u32 hdp_host_path_cntl;
  1400. u32 tmp;
  1401. int i, j;
  1402. switch (rdev->family) {
  1403. case CHIP_TAHITI:
  1404. rdev->config.si.max_shader_engines = 2;
  1405. rdev->config.si.max_tile_pipes = 12;
  1406. rdev->config.si.max_cu_per_sh = 8;
  1407. rdev->config.si.max_sh_per_se = 2;
  1408. rdev->config.si.max_backends_per_se = 4;
  1409. rdev->config.si.max_texture_channel_caches = 12;
  1410. rdev->config.si.max_gprs = 256;
  1411. rdev->config.si.max_gs_threads = 32;
  1412. rdev->config.si.max_hw_contexts = 8;
  1413. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1414. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1415. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1416. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1417. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1418. break;
  1419. case CHIP_PITCAIRN:
  1420. rdev->config.si.max_shader_engines = 2;
  1421. rdev->config.si.max_tile_pipes = 8;
  1422. rdev->config.si.max_cu_per_sh = 5;
  1423. rdev->config.si.max_sh_per_se = 2;
  1424. rdev->config.si.max_backends_per_se = 4;
  1425. rdev->config.si.max_texture_channel_caches = 8;
  1426. rdev->config.si.max_gprs = 256;
  1427. rdev->config.si.max_gs_threads = 32;
  1428. rdev->config.si.max_hw_contexts = 8;
  1429. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1430. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1431. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1432. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1433. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1434. break;
  1435. case CHIP_VERDE:
  1436. default:
  1437. rdev->config.si.max_shader_engines = 1;
  1438. rdev->config.si.max_tile_pipes = 4;
  1439. rdev->config.si.max_cu_per_sh = 2;
  1440. rdev->config.si.max_sh_per_se = 2;
  1441. rdev->config.si.max_backends_per_se = 4;
  1442. rdev->config.si.max_texture_channel_caches = 4;
  1443. rdev->config.si.max_gprs = 256;
  1444. rdev->config.si.max_gs_threads = 32;
  1445. rdev->config.si.max_hw_contexts = 8;
  1446. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1447. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1448. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1449. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1450. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1451. break;
  1452. case CHIP_OLAND:
  1453. rdev->config.si.max_shader_engines = 1;
  1454. rdev->config.si.max_tile_pipes = 4;
  1455. rdev->config.si.max_cu_per_sh = 6;
  1456. rdev->config.si.max_sh_per_se = 1;
  1457. rdev->config.si.max_backends_per_se = 2;
  1458. rdev->config.si.max_texture_channel_caches = 4;
  1459. rdev->config.si.max_gprs = 256;
  1460. rdev->config.si.max_gs_threads = 16;
  1461. rdev->config.si.max_hw_contexts = 8;
  1462. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1463. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1464. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1465. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1466. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1467. break;
  1468. }
  1469. /* Initialize HDP */
  1470. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1471. WREG32((0x2c14 + j), 0x00000000);
  1472. WREG32((0x2c18 + j), 0x00000000);
  1473. WREG32((0x2c1c + j), 0x00000000);
  1474. WREG32((0x2c20 + j), 0x00000000);
  1475. WREG32((0x2c24 + j), 0x00000000);
  1476. }
  1477. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1478. evergreen_fix_pci_max_read_req_size(rdev);
  1479. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1480. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1481. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1482. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1483. rdev->config.si.mem_max_burst_length_bytes = 256;
  1484. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1485. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1486. if (rdev->config.si.mem_row_size_in_kb > 4)
  1487. rdev->config.si.mem_row_size_in_kb = 4;
  1488. /* XXX use MC settings? */
  1489. rdev->config.si.shader_engine_tile_size = 32;
  1490. rdev->config.si.num_gpus = 1;
  1491. rdev->config.si.multi_gpu_tile_size = 64;
  1492. /* fix up row size */
  1493. gb_addr_config &= ~ROW_SIZE_MASK;
  1494. switch (rdev->config.si.mem_row_size_in_kb) {
  1495. case 1:
  1496. default:
  1497. gb_addr_config |= ROW_SIZE(0);
  1498. break;
  1499. case 2:
  1500. gb_addr_config |= ROW_SIZE(1);
  1501. break;
  1502. case 4:
  1503. gb_addr_config |= ROW_SIZE(2);
  1504. break;
  1505. }
  1506. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1507. * not have bank info, so create a custom tiling dword.
  1508. * bits 3:0 num_pipes
  1509. * bits 7:4 num_banks
  1510. * bits 11:8 group_size
  1511. * bits 15:12 row_size
  1512. */
  1513. rdev->config.si.tile_config = 0;
  1514. switch (rdev->config.si.num_tile_pipes) {
  1515. case 1:
  1516. rdev->config.si.tile_config |= (0 << 0);
  1517. break;
  1518. case 2:
  1519. rdev->config.si.tile_config |= (1 << 0);
  1520. break;
  1521. case 4:
  1522. rdev->config.si.tile_config |= (2 << 0);
  1523. break;
  1524. case 8:
  1525. default:
  1526. /* XXX what about 12? */
  1527. rdev->config.si.tile_config |= (3 << 0);
  1528. break;
  1529. }
  1530. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1531. case 0: /* four banks */
  1532. rdev->config.si.tile_config |= 0 << 4;
  1533. break;
  1534. case 1: /* eight banks */
  1535. rdev->config.si.tile_config |= 1 << 4;
  1536. break;
  1537. case 2: /* sixteen banks */
  1538. default:
  1539. rdev->config.si.tile_config |= 2 << 4;
  1540. break;
  1541. }
  1542. rdev->config.si.tile_config |=
  1543. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1544. rdev->config.si.tile_config |=
  1545. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1546. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1547. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1548. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1549. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1550. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1551. si_tiling_mode_table_init(rdev);
  1552. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1553. rdev->config.si.max_sh_per_se,
  1554. rdev->config.si.max_backends_per_se);
  1555. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1556. rdev->config.si.max_sh_per_se,
  1557. rdev->config.si.max_cu_per_sh);
  1558. /* set HW defaults for 3D engine */
  1559. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1560. ROQ_IB2_START(0x2b)));
  1561. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1562. sx_debug_1 = RREG32(SX_DEBUG_1);
  1563. WREG32(SX_DEBUG_1, sx_debug_1);
  1564. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1565. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1566. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1567. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1568. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1569. WREG32(VGT_NUM_INSTANCES, 1);
  1570. WREG32(CP_PERFMON_CNTL, 0);
  1571. WREG32(SQ_CONFIG, 0);
  1572. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1573. FORCE_EOV_MAX_REZ_CNT(255)));
  1574. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1575. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1576. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1577. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1578. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1579. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1580. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1581. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1582. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1583. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1584. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1585. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1586. tmp = RREG32(HDP_MISC_CNTL);
  1587. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1588. WREG32(HDP_MISC_CNTL, tmp);
  1589. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1590. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1591. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1592. udelay(50);
  1593. }
  1594. /*
  1595. * GPU scratch registers helpers function.
  1596. */
  1597. static void si_scratch_init(struct radeon_device *rdev)
  1598. {
  1599. int i;
  1600. rdev->scratch.num_reg = 7;
  1601. rdev->scratch.reg_base = SCRATCH_REG0;
  1602. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1603. rdev->scratch.free[i] = true;
  1604. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1605. }
  1606. }
  1607. void si_fence_ring_emit(struct radeon_device *rdev,
  1608. struct radeon_fence *fence)
  1609. {
  1610. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1611. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1612. /* flush read cache over gart */
  1613. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1614. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1615. radeon_ring_write(ring, 0);
  1616. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1617. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1618. PACKET3_TC_ACTION_ENA |
  1619. PACKET3_SH_KCACHE_ACTION_ENA |
  1620. PACKET3_SH_ICACHE_ACTION_ENA);
  1621. radeon_ring_write(ring, 0xFFFFFFFF);
  1622. radeon_ring_write(ring, 0);
  1623. radeon_ring_write(ring, 10); /* poll interval */
  1624. /* EVENT_WRITE_EOP - flush caches, send int */
  1625. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1626. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1627. radeon_ring_write(ring, addr & 0xffffffff);
  1628. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1629. radeon_ring_write(ring, fence->seq);
  1630. radeon_ring_write(ring, 0);
  1631. }
  1632. /*
  1633. * IB stuff
  1634. */
  1635. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1636. {
  1637. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1638. u32 header;
  1639. if (ib->is_const_ib) {
  1640. /* set switch buffer packet before const IB */
  1641. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1642. radeon_ring_write(ring, 0);
  1643. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1644. } else {
  1645. u32 next_rptr;
  1646. if (ring->rptr_save_reg) {
  1647. next_rptr = ring->wptr + 3 + 4 + 8;
  1648. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1649. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1650. PACKET3_SET_CONFIG_REG_START) >> 2));
  1651. radeon_ring_write(ring, next_rptr);
  1652. } else if (rdev->wb.enabled) {
  1653. next_rptr = ring->wptr + 5 + 4 + 8;
  1654. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1655. radeon_ring_write(ring, (1 << 8));
  1656. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1657. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1658. radeon_ring_write(ring, next_rptr);
  1659. }
  1660. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1661. }
  1662. radeon_ring_write(ring, header);
  1663. radeon_ring_write(ring,
  1664. #ifdef __BIG_ENDIAN
  1665. (2 << 0) |
  1666. #endif
  1667. (ib->gpu_addr & 0xFFFFFFFC));
  1668. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1669. radeon_ring_write(ring, ib->length_dw |
  1670. (ib->vm ? (ib->vm->id << 24) : 0));
  1671. if (!ib->is_const_ib) {
  1672. /* flush read cache over gart for this vmid */
  1673. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1674. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1675. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1676. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1677. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1678. PACKET3_TC_ACTION_ENA |
  1679. PACKET3_SH_KCACHE_ACTION_ENA |
  1680. PACKET3_SH_ICACHE_ACTION_ENA);
  1681. radeon_ring_write(ring, 0xFFFFFFFF);
  1682. radeon_ring_write(ring, 0);
  1683. radeon_ring_write(ring, 10); /* poll interval */
  1684. }
  1685. }
  1686. /*
  1687. * CP.
  1688. */
  1689. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1690. {
  1691. if (enable)
  1692. WREG32(CP_ME_CNTL, 0);
  1693. else {
  1694. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1695. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1696. WREG32(SCRATCH_UMSK, 0);
  1697. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1698. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1699. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1700. }
  1701. udelay(50);
  1702. }
  1703. static int si_cp_load_microcode(struct radeon_device *rdev)
  1704. {
  1705. const __be32 *fw_data;
  1706. int i;
  1707. if (!rdev->me_fw || !rdev->pfp_fw)
  1708. return -EINVAL;
  1709. si_cp_enable(rdev, false);
  1710. /* PFP */
  1711. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1712. WREG32(CP_PFP_UCODE_ADDR, 0);
  1713. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1714. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1715. WREG32(CP_PFP_UCODE_ADDR, 0);
  1716. /* CE */
  1717. fw_data = (const __be32 *)rdev->ce_fw->data;
  1718. WREG32(CP_CE_UCODE_ADDR, 0);
  1719. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1720. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1721. WREG32(CP_CE_UCODE_ADDR, 0);
  1722. /* ME */
  1723. fw_data = (const __be32 *)rdev->me_fw->data;
  1724. WREG32(CP_ME_RAM_WADDR, 0);
  1725. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1726. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1727. WREG32(CP_ME_RAM_WADDR, 0);
  1728. WREG32(CP_PFP_UCODE_ADDR, 0);
  1729. WREG32(CP_CE_UCODE_ADDR, 0);
  1730. WREG32(CP_ME_RAM_WADDR, 0);
  1731. WREG32(CP_ME_RAM_RADDR, 0);
  1732. return 0;
  1733. }
  1734. static int si_cp_start(struct radeon_device *rdev)
  1735. {
  1736. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1737. int r, i;
  1738. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1739. if (r) {
  1740. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1741. return r;
  1742. }
  1743. /* init the CP */
  1744. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1745. radeon_ring_write(ring, 0x1);
  1746. radeon_ring_write(ring, 0x0);
  1747. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1748. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1749. radeon_ring_write(ring, 0);
  1750. radeon_ring_write(ring, 0);
  1751. /* init the CE partitions */
  1752. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1753. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1754. radeon_ring_write(ring, 0xc000);
  1755. radeon_ring_write(ring, 0xe000);
  1756. radeon_ring_unlock_commit(rdev, ring);
  1757. si_cp_enable(rdev, true);
  1758. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1759. if (r) {
  1760. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1761. return r;
  1762. }
  1763. /* setup clear context state */
  1764. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1765. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1766. for (i = 0; i < si_default_size; i++)
  1767. radeon_ring_write(ring, si_default_state[i]);
  1768. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1769. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1770. /* set clear context state */
  1771. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1772. radeon_ring_write(ring, 0);
  1773. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1774. radeon_ring_write(ring, 0x00000316);
  1775. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1776. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1777. radeon_ring_unlock_commit(rdev, ring);
  1778. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1779. ring = &rdev->ring[i];
  1780. r = radeon_ring_lock(rdev, ring, 2);
  1781. /* clear the compute context state */
  1782. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1783. radeon_ring_write(ring, 0);
  1784. radeon_ring_unlock_commit(rdev, ring);
  1785. }
  1786. return 0;
  1787. }
  1788. static void si_cp_fini(struct radeon_device *rdev)
  1789. {
  1790. struct radeon_ring *ring;
  1791. si_cp_enable(rdev, false);
  1792. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1793. radeon_ring_fini(rdev, ring);
  1794. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1795. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1796. radeon_ring_fini(rdev, ring);
  1797. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1798. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1799. radeon_ring_fini(rdev, ring);
  1800. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1801. }
  1802. static int si_cp_resume(struct radeon_device *rdev)
  1803. {
  1804. struct radeon_ring *ring;
  1805. u32 tmp;
  1806. u32 rb_bufsz;
  1807. int r;
  1808. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1809. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1810. SOFT_RESET_PA |
  1811. SOFT_RESET_VGT |
  1812. SOFT_RESET_SPI |
  1813. SOFT_RESET_SX));
  1814. RREG32(GRBM_SOFT_RESET);
  1815. mdelay(15);
  1816. WREG32(GRBM_SOFT_RESET, 0);
  1817. RREG32(GRBM_SOFT_RESET);
  1818. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1819. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1820. /* Set the write pointer delay */
  1821. WREG32(CP_RB_WPTR_DELAY, 0);
  1822. WREG32(CP_DEBUG, 0);
  1823. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1824. /* ring 0 - compute and gfx */
  1825. /* Set ring buffer size */
  1826. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1827. rb_bufsz = drm_order(ring->ring_size / 8);
  1828. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1829. #ifdef __BIG_ENDIAN
  1830. tmp |= BUF_SWAP_32BIT;
  1831. #endif
  1832. WREG32(CP_RB0_CNTL, tmp);
  1833. /* Initialize the ring buffer's read and write pointers */
  1834. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1835. ring->wptr = 0;
  1836. WREG32(CP_RB0_WPTR, ring->wptr);
  1837. /* set the wb address whether it's enabled or not */
  1838. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1839. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1840. if (rdev->wb.enabled)
  1841. WREG32(SCRATCH_UMSK, 0xff);
  1842. else {
  1843. tmp |= RB_NO_UPDATE;
  1844. WREG32(SCRATCH_UMSK, 0);
  1845. }
  1846. mdelay(1);
  1847. WREG32(CP_RB0_CNTL, tmp);
  1848. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1849. ring->rptr = RREG32(CP_RB0_RPTR);
  1850. /* ring1 - compute only */
  1851. /* Set ring buffer size */
  1852. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1853. rb_bufsz = drm_order(ring->ring_size / 8);
  1854. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1855. #ifdef __BIG_ENDIAN
  1856. tmp |= BUF_SWAP_32BIT;
  1857. #endif
  1858. WREG32(CP_RB1_CNTL, tmp);
  1859. /* Initialize the ring buffer's read and write pointers */
  1860. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1861. ring->wptr = 0;
  1862. WREG32(CP_RB1_WPTR, ring->wptr);
  1863. /* set the wb address whether it's enabled or not */
  1864. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1865. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1866. mdelay(1);
  1867. WREG32(CP_RB1_CNTL, tmp);
  1868. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1869. ring->rptr = RREG32(CP_RB1_RPTR);
  1870. /* ring2 - compute only */
  1871. /* Set ring buffer size */
  1872. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1873. rb_bufsz = drm_order(ring->ring_size / 8);
  1874. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1875. #ifdef __BIG_ENDIAN
  1876. tmp |= BUF_SWAP_32BIT;
  1877. #endif
  1878. WREG32(CP_RB2_CNTL, tmp);
  1879. /* Initialize the ring buffer's read and write pointers */
  1880. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1881. ring->wptr = 0;
  1882. WREG32(CP_RB2_WPTR, ring->wptr);
  1883. /* set the wb address whether it's enabled or not */
  1884. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1885. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1886. mdelay(1);
  1887. WREG32(CP_RB2_CNTL, tmp);
  1888. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1889. ring->rptr = RREG32(CP_RB2_RPTR);
  1890. /* start the rings */
  1891. si_cp_start(rdev);
  1892. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1893. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1894. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1895. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1896. if (r) {
  1897. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1898. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1899. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1900. return r;
  1901. }
  1902. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1903. if (r) {
  1904. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1905. }
  1906. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1907. if (r) {
  1908. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1909. }
  1910. return 0;
  1911. }
  1912. static u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  1913. {
  1914. u32 reset_mask = 0;
  1915. u32 tmp;
  1916. /* GRBM_STATUS */
  1917. tmp = RREG32(GRBM_STATUS);
  1918. if (tmp & (PA_BUSY | SC_BUSY |
  1919. BCI_BUSY | SX_BUSY |
  1920. TA_BUSY | VGT_BUSY |
  1921. DB_BUSY | CB_BUSY |
  1922. GDS_BUSY | SPI_BUSY |
  1923. IA_BUSY | IA_BUSY_NO_DMA))
  1924. reset_mask |= RADEON_RESET_GFX;
  1925. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1926. CP_BUSY | CP_COHERENCY_BUSY))
  1927. reset_mask |= RADEON_RESET_CP;
  1928. if (tmp & GRBM_EE_BUSY)
  1929. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1930. /* GRBM_STATUS2 */
  1931. tmp = RREG32(GRBM_STATUS2);
  1932. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1933. reset_mask |= RADEON_RESET_RLC;
  1934. /* DMA_STATUS_REG 0 */
  1935. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1936. if (!(tmp & DMA_IDLE))
  1937. reset_mask |= RADEON_RESET_DMA;
  1938. /* DMA_STATUS_REG 1 */
  1939. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1940. if (!(tmp & DMA_IDLE))
  1941. reset_mask |= RADEON_RESET_DMA1;
  1942. /* SRBM_STATUS2 */
  1943. tmp = RREG32(SRBM_STATUS2);
  1944. if (tmp & DMA_BUSY)
  1945. reset_mask |= RADEON_RESET_DMA;
  1946. if (tmp & DMA1_BUSY)
  1947. reset_mask |= RADEON_RESET_DMA1;
  1948. /* SRBM_STATUS */
  1949. tmp = RREG32(SRBM_STATUS);
  1950. if (tmp & IH_BUSY)
  1951. reset_mask |= RADEON_RESET_IH;
  1952. if (tmp & SEM_BUSY)
  1953. reset_mask |= RADEON_RESET_SEM;
  1954. if (tmp & GRBM_RQ_PENDING)
  1955. reset_mask |= RADEON_RESET_GRBM;
  1956. if (tmp & VMC_BUSY)
  1957. reset_mask |= RADEON_RESET_VMC;
  1958. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1959. MCC_BUSY | MCD_BUSY))
  1960. reset_mask |= RADEON_RESET_MC;
  1961. if (evergreen_is_display_hung(rdev))
  1962. reset_mask |= RADEON_RESET_DISPLAY;
  1963. /* VM_L2_STATUS */
  1964. tmp = RREG32(VM_L2_STATUS);
  1965. if (tmp & L2_BUSY)
  1966. reset_mask |= RADEON_RESET_VMC;
  1967. return reset_mask;
  1968. }
  1969. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1970. {
  1971. struct evergreen_mc_save save;
  1972. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1973. u32 tmp;
  1974. if (reset_mask == 0)
  1975. return;
  1976. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1977. evergreen_print_gpu_status_regs(rdev);
  1978. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1979. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  1980. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1981. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  1982. /* Disable CP parsing/prefetching */
  1983. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  1984. if (reset_mask & RADEON_RESET_DMA) {
  1985. /* dma0 */
  1986. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1987. tmp &= ~DMA_RB_ENABLE;
  1988. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1989. }
  1990. if (reset_mask & RADEON_RESET_DMA1) {
  1991. /* dma1 */
  1992. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1993. tmp &= ~DMA_RB_ENABLE;
  1994. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1995. }
  1996. udelay(50);
  1997. evergreen_mc_stop(rdev, &save);
  1998. if (evergreen_mc_wait_for_idle(rdev)) {
  1999. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2000. }
  2001. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  2002. grbm_soft_reset = SOFT_RESET_CB |
  2003. SOFT_RESET_DB |
  2004. SOFT_RESET_GDS |
  2005. SOFT_RESET_PA |
  2006. SOFT_RESET_SC |
  2007. SOFT_RESET_BCI |
  2008. SOFT_RESET_SPI |
  2009. SOFT_RESET_SX |
  2010. SOFT_RESET_TC |
  2011. SOFT_RESET_TA |
  2012. SOFT_RESET_VGT |
  2013. SOFT_RESET_IA;
  2014. }
  2015. if (reset_mask & RADEON_RESET_CP) {
  2016. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  2017. srbm_soft_reset |= SOFT_RESET_GRBM;
  2018. }
  2019. if (reset_mask & RADEON_RESET_DMA)
  2020. srbm_soft_reset |= SOFT_RESET_DMA;
  2021. if (reset_mask & RADEON_RESET_DMA1)
  2022. srbm_soft_reset |= SOFT_RESET_DMA1;
  2023. if (reset_mask & RADEON_RESET_DISPLAY)
  2024. srbm_soft_reset |= SOFT_RESET_DC;
  2025. if (reset_mask & RADEON_RESET_RLC)
  2026. grbm_soft_reset |= SOFT_RESET_RLC;
  2027. if (reset_mask & RADEON_RESET_SEM)
  2028. srbm_soft_reset |= SOFT_RESET_SEM;
  2029. if (reset_mask & RADEON_RESET_IH)
  2030. srbm_soft_reset |= SOFT_RESET_IH;
  2031. if (reset_mask & RADEON_RESET_GRBM)
  2032. srbm_soft_reset |= SOFT_RESET_GRBM;
  2033. if (reset_mask & RADEON_RESET_VMC)
  2034. srbm_soft_reset |= SOFT_RESET_VMC;
  2035. if (reset_mask & RADEON_RESET_MC)
  2036. srbm_soft_reset |= SOFT_RESET_MC;
  2037. if (grbm_soft_reset) {
  2038. tmp = RREG32(GRBM_SOFT_RESET);
  2039. tmp |= grbm_soft_reset;
  2040. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2041. WREG32(GRBM_SOFT_RESET, tmp);
  2042. tmp = RREG32(GRBM_SOFT_RESET);
  2043. udelay(50);
  2044. tmp &= ~grbm_soft_reset;
  2045. WREG32(GRBM_SOFT_RESET, tmp);
  2046. tmp = RREG32(GRBM_SOFT_RESET);
  2047. }
  2048. if (srbm_soft_reset) {
  2049. tmp = RREG32(SRBM_SOFT_RESET);
  2050. tmp |= srbm_soft_reset;
  2051. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2052. WREG32(SRBM_SOFT_RESET, tmp);
  2053. tmp = RREG32(SRBM_SOFT_RESET);
  2054. udelay(50);
  2055. tmp &= ~srbm_soft_reset;
  2056. WREG32(SRBM_SOFT_RESET, tmp);
  2057. tmp = RREG32(SRBM_SOFT_RESET);
  2058. }
  2059. /* Wait a little for things to settle down */
  2060. udelay(50);
  2061. evergreen_mc_resume(rdev, &save);
  2062. udelay(50);
  2063. evergreen_print_gpu_status_regs(rdev);
  2064. }
  2065. int si_asic_reset(struct radeon_device *rdev)
  2066. {
  2067. u32 reset_mask;
  2068. reset_mask = si_gpu_check_soft_reset(rdev);
  2069. if (reset_mask)
  2070. r600_set_bios_scratch_engine_hung(rdev, true);
  2071. si_gpu_soft_reset(rdev, reset_mask);
  2072. reset_mask = si_gpu_check_soft_reset(rdev);
  2073. if (!reset_mask)
  2074. r600_set_bios_scratch_engine_hung(rdev, false);
  2075. return 0;
  2076. }
  2077. /**
  2078. * si_gfx_is_lockup - Check if the GFX engine is locked up
  2079. *
  2080. * @rdev: radeon_device pointer
  2081. * @ring: radeon_ring structure holding ring information
  2082. *
  2083. * Check if the GFX engine is locked up.
  2084. * Returns true if the engine appears to be locked up, false if not.
  2085. */
  2086. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2087. {
  2088. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2089. if (!(reset_mask & (RADEON_RESET_GFX |
  2090. RADEON_RESET_COMPUTE |
  2091. RADEON_RESET_CP))) {
  2092. radeon_ring_lockup_update(ring);
  2093. return false;
  2094. }
  2095. /* force CP activities */
  2096. radeon_ring_force_activity(rdev, ring);
  2097. return radeon_ring_test_lockup(rdev, ring);
  2098. }
  2099. /**
  2100. * si_dma_is_lockup - Check if the DMA engine is locked up
  2101. *
  2102. * @rdev: radeon_device pointer
  2103. * @ring: radeon_ring structure holding ring information
  2104. *
  2105. * Check if the async DMA engine is locked up.
  2106. * Returns true if the engine appears to be locked up, false if not.
  2107. */
  2108. bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2109. {
  2110. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2111. u32 mask;
  2112. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2113. mask = RADEON_RESET_DMA;
  2114. else
  2115. mask = RADEON_RESET_DMA1;
  2116. if (!(reset_mask & mask)) {
  2117. radeon_ring_lockup_update(ring);
  2118. return false;
  2119. }
  2120. /* force ring activities */
  2121. radeon_ring_force_activity(rdev, ring);
  2122. return radeon_ring_test_lockup(rdev, ring);
  2123. }
  2124. /* MC */
  2125. static void si_mc_program(struct radeon_device *rdev)
  2126. {
  2127. struct evergreen_mc_save save;
  2128. u32 tmp;
  2129. int i, j;
  2130. /* Initialize HDP */
  2131. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2132. WREG32((0x2c14 + j), 0x00000000);
  2133. WREG32((0x2c18 + j), 0x00000000);
  2134. WREG32((0x2c1c + j), 0x00000000);
  2135. WREG32((0x2c20 + j), 0x00000000);
  2136. WREG32((0x2c24 + j), 0x00000000);
  2137. }
  2138. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2139. evergreen_mc_stop(rdev, &save);
  2140. if (radeon_mc_wait_for_idle(rdev)) {
  2141. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2142. }
  2143. /* Lockout access through VGA aperture*/
  2144. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2145. /* Update configuration */
  2146. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2147. rdev->mc.vram_start >> 12);
  2148. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2149. rdev->mc.vram_end >> 12);
  2150. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2151. rdev->vram_scratch.gpu_addr >> 12);
  2152. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2153. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2154. WREG32(MC_VM_FB_LOCATION, tmp);
  2155. /* XXX double check these! */
  2156. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2157. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2158. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2159. WREG32(MC_VM_AGP_BASE, 0);
  2160. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2161. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2162. if (radeon_mc_wait_for_idle(rdev)) {
  2163. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2164. }
  2165. evergreen_mc_resume(rdev, &save);
  2166. /* we need to own VRAM, so turn off the VGA renderer here
  2167. * to stop it overwriting our objects */
  2168. rv515_vga_render_disable(rdev);
  2169. }
  2170. /* SI MC address space is 40 bits */
  2171. static void si_vram_location(struct radeon_device *rdev,
  2172. struct radeon_mc *mc, u64 base)
  2173. {
  2174. mc->vram_start = base;
  2175. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2176. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2177. mc->real_vram_size = mc->aper_size;
  2178. mc->mc_vram_size = mc->aper_size;
  2179. }
  2180. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2181. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2182. mc->mc_vram_size >> 20, mc->vram_start,
  2183. mc->vram_end, mc->real_vram_size >> 20);
  2184. }
  2185. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2186. {
  2187. u64 size_af, size_bf;
  2188. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2189. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2190. if (size_bf > size_af) {
  2191. if (mc->gtt_size > size_bf) {
  2192. dev_warn(rdev->dev, "limiting GTT\n");
  2193. mc->gtt_size = size_bf;
  2194. }
  2195. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2196. } else {
  2197. if (mc->gtt_size > size_af) {
  2198. dev_warn(rdev->dev, "limiting GTT\n");
  2199. mc->gtt_size = size_af;
  2200. }
  2201. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2202. }
  2203. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2204. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2205. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2206. }
  2207. static void si_vram_gtt_location(struct radeon_device *rdev,
  2208. struct radeon_mc *mc)
  2209. {
  2210. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2211. /* leave room for at least 1024M GTT */
  2212. dev_warn(rdev->dev, "limiting VRAM\n");
  2213. mc->real_vram_size = 0xFFC0000000ULL;
  2214. mc->mc_vram_size = 0xFFC0000000ULL;
  2215. }
  2216. si_vram_location(rdev, &rdev->mc, 0);
  2217. rdev->mc.gtt_base_align = 0;
  2218. si_gtt_location(rdev, mc);
  2219. }
  2220. static int si_mc_init(struct radeon_device *rdev)
  2221. {
  2222. u32 tmp;
  2223. int chansize, numchan;
  2224. /* Get VRAM informations */
  2225. rdev->mc.vram_is_ddr = true;
  2226. tmp = RREG32(MC_ARB_RAMCFG);
  2227. if (tmp & CHANSIZE_OVERRIDE) {
  2228. chansize = 16;
  2229. } else if (tmp & CHANSIZE_MASK) {
  2230. chansize = 64;
  2231. } else {
  2232. chansize = 32;
  2233. }
  2234. tmp = RREG32(MC_SHARED_CHMAP);
  2235. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2236. case 0:
  2237. default:
  2238. numchan = 1;
  2239. break;
  2240. case 1:
  2241. numchan = 2;
  2242. break;
  2243. case 2:
  2244. numchan = 4;
  2245. break;
  2246. case 3:
  2247. numchan = 8;
  2248. break;
  2249. case 4:
  2250. numchan = 3;
  2251. break;
  2252. case 5:
  2253. numchan = 6;
  2254. break;
  2255. case 6:
  2256. numchan = 10;
  2257. break;
  2258. case 7:
  2259. numchan = 12;
  2260. break;
  2261. case 8:
  2262. numchan = 16;
  2263. break;
  2264. }
  2265. rdev->mc.vram_width = numchan * chansize;
  2266. /* Could aper size report 0 ? */
  2267. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2268. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2269. /* size in MB on si */
  2270. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2271. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2272. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2273. si_vram_gtt_location(rdev, &rdev->mc);
  2274. radeon_update_bandwidth_info(rdev);
  2275. return 0;
  2276. }
  2277. /*
  2278. * GART
  2279. */
  2280. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2281. {
  2282. /* flush hdp cache */
  2283. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2284. /* bits 0-15 are the VM contexts0-15 */
  2285. WREG32(VM_INVALIDATE_REQUEST, 1);
  2286. }
  2287. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2288. {
  2289. int r, i;
  2290. if (rdev->gart.robj == NULL) {
  2291. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2292. return -EINVAL;
  2293. }
  2294. r = radeon_gart_table_vram_pin(rdev);
  2295. if (r)
  2296. return r;
  2297. radeon_gart_restore(rdev);
  2298. /* Setup TLB control */
  2299. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2300. (0xA << 7) |
  2301. ENABLE_L1_TLB |
  2302. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2303. ENABLE_ADVANCED_DRIVER_MODEL |
  2304. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2305. /* Setup L2 cache */
  2306. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2307. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2308. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2309. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2310. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2311. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2312. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2313. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2314. /* setup context0 */
  2315. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2316. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2317. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2318. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2319. (u32)(rdev->dummy_page.addr >> 12));
  2320. WREG32(VM_CONTEXT0_CNTL2, 0);
  2321. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2322. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2323. WREG32(0x15D4, 0);
  2324. WREG32(0x15D8, 0);
  2325. WREG32(0x15DC, 0);
  2326. /* empty context1-15 */
  2327. /* set vm size, must be a multiple of 4 */
  2328. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2329. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2330. /* Assign the pt base to something valid for now; the pts used for
  2331. * the VMs are determined by the application and setup and assigned
  2332. * on the fly in the vm part of radeon_gart.c
  2333. */
  2334. for (i = 1; i < 16; i++) {
  2335. if (i < 8)
  2336. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2337. rdev->gart.table_addr >> 12);
  2338. else
  2339. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2340. rdev->gart.table_addr >> 12);
  2341. }
  2342. /* enable context1-15 */
  2343. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2344. (u32)(rdev->dummy_page.addr >> 12));
  2345. WREG32(VM_CONTEXT1_CNTL2, 4);
  2346. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2347. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2348. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2349. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2350. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2351. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2352. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2353. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2354. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2355. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2356. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2357. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2358. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2359. si_pcie_gart_tlb_flush(rdev);
  2360. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2361. (unsigned)(rdev->mc.gtt_size >> 20),
  2362. (unsigned long long)rdev->gart.table_addr);
  2363. rdev->gart.ready = true;
  2364. return 0;
  2365. }
  2366. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2367. {
  2368. /* Disable all tables */
  2369. WREG32(VM_CONTEXT0_CNTL, 0);
  2370. WREG32(VM_CONTEXT1_CNTL, 0);
  2371. /* Setup TLB control */
  2372. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2373. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2374. /* Setup L2 cache */
  2375. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2376. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2377. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2378. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2379. WREG32(VM_L2_CNTL2, 0);
  2380. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2381. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2382. radeon_gart_table_vram_unpin(rdev);
  2383. }
  2384. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2385. {
  2386. si_pcie_gart_disable(rdev);
  2387. radeon_gart_table_vram_free(rdev);
  2388. radeon_gart_fini(rdev);
  2389. }
  2390. /* vm parser */
  2391. static bool si_vm_reg_valid(u32 reg)
  2392. {
  2393. /* context regs are fine */
  2394. if (reg >= 0x28000)
  2395. return true;
  2396. /* check config regs */
  2397. switch (reg) {
  2398. case GRBM_GFX_INDEX:
  2399. case CP_STRMOUT_CNTL:
  2400. case VGT_VTX_VECT_EJECT_REG:
  2401. case VGT_CACHE_INVALIDATION:
  2402. case VGT_ESGS_RING_SIZE:
  2403. case VGT_GSVS_RING_SIZE:
  2404. case VGT_GS_VERTEX_REUSE:
  2405. case VGT_PRIMITIVE_TYPE:
  2406. case VGT_INDEX_TYPE:
  2407. case VGT_NUM_INDICES:
  2408. case VGT_NUM_INSTANCES:
  2409. case VGT_TF_RING_SIZE:
  2410. case VGT_HS_OFFCHIP_PARAM:
  2411. case VGT_TF_MEMORY_BASE:
  2412. case PA_CL_ENHANCE:
  2413. case PA_SU_LINE_STIPPLE_VALUE:
  2414. case PA_SC_LINE_STIPPLE_STATE:
  2415. case PA_SC_ENHANCE:
  2416. case SQC_CACHES:
  2417. case SPI_STATIC_THREAD_MGMT_1:
  2418. case SPI_STATIC_THREAD_MGMT_2:
  2419. case SPI_STATIC_THREAD_MGMT_3:
  2420. case SPI_PS_MAX_WAVE_ID:
  2421. case SPI_CONFIG_CNTL:
  2422. case SPI_CONFIG_CNTL_1:
  2423. case TA_CNTL_AUX:
  2424. return true;
  2425. default:
  2426. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2427. return false;
  2428. }
  2429. }
  2430. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2431. u32 *ib, struct radeon_cs_packet *pkt)
  2432. {
  2433. switch (pkt->opcode) {
  2434. case PACKET3_NOP:
  2435. case PACKET3_SET_BASE:
  2436. case PACKET3_SET_CE_DE_COUNTERS:
  2437. case PACKET3_LOAD_CONST_RAM:
  2438. case PACKET3_WRITE_CONST_RAM:
  2439. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2440. case PACKET3_DUMP_CONST_RAM:
  2441. case PACKET3_INCREMENT_CE_COUNTER:
  2442. case PACKET3_WAIT_ON_DE_COUNTER:
  2443. case PACKET3_CE_WRITE:
  2444. break;
  2445. default:
  2446. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2447. return -EINVAL;
  2448. }
  2449. return 0;
  2450. }
  2451. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2452. u32 *ib, struct radeon_cs_packet *pkt)
  2453. {
  2454. u32 idx = pkt->idx + 1;
  2455. u32 idx_value = ib[idx];
  2456. u32 start_reg, end_reg, reg, i;
  2457. u32 command, info;
  2458. switch (pkt->opcode) {
  2459. case PACKET3_NOP:
  2460. case PACKET3_SET_BASE:
  2461. case PACKET3_CLEAR_STATE:
  2462. case PACKET3_INDEX_BUFFER_SIZE:
  2463. case PACKET3_DISPATCH_DIRECT:
  2464. case PACKET3_DISPATCH_INDIRECT:
  2465. case PACKET3_ALLOC_GDS:
  2466. case PACKET3_WRITE_GDS_RAM:
  2467. case PACKET3_ATOMIC_GDS:
  2468. case PACKET3_ATOMIC:
  2469. case PACKET3_OCCLUSION_QUERY:
  2470. case PACKET3_SET_PREDICATION:
  2471. case PACKET3_COND_EXEC:
  2472. case PACKET3_PRED_EXEC:
  2473. case PACKET3_DRAW_INDIRECT:
  2474. case PACKET3_DRAW_INDEX_INDIRECT:
  2475. case PACKET3_INDEX_BASE:
  2476. case PACKET3_DRAW_INDEX_2:
  2477. case PACKET3_CONTEXT_CONTROL:
  2478. case PACKET3_INDEX_TYPE:
  2479. case PACKET3_DRAW_INDIRECT_MULTI:
  2480. case PACKET3_DRAW_INDEX_AUTO:
  2481. case PACKET3_DRAW_INDEX_IMMD:
  2482. case PACKET3_NUM_INSTANCES:
  2483. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2484. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2485. case PACKET3_DRAW_INDEX_OFFSET_2:
  2486. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2487. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2488. case PACKET3_MPEG_INDEX:
  2489. case PACKET3_WAIT_REG_MEM:
  2490. case PACKET3_MEM_WRITE:
  2491. case PACKET3_PFP_SYNC_ME:
  2492. case PACKET3_SURFACE_SYNC:
  2493. case PACKET3_EVENT_WRITE:
  2494. case PACKET3_EVENT_WRITE_EOP:
  2495. case PACKET3_EVENT_WRITE_EOS:
  2496. case PACKET3_SET_CONTEXT_REG:
  2497. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2498. case PACKET3_SET_SH_REG:
  2499. case PACKET3_SET_SH_REG_OFFSET:
  2500. case PACKET3_INCREMENT_DE_COUNTER:
  2501. case PACKET3_WAIT_ON_CE_COUNTER:
  2502. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2503. case PACKET3_ME_WRITE:
  2504. break;
  2505. case PACKET3_COPY_DATA:
  2506. if ((idx_value & 0xf00) == 0) {
  2507. reg = ib[idx + 3] * 4;
  2508. if (!si_vm_reg_valid(reg))
  2509. return -EINVAL;
  2510. }
  2511. break;
  2512. case PACKET3_WRITE_DATA:
  2513. if ((idx_value & 0xf00) == 0) {
  2514. start_reg = ib[idx + 1] * 4;
  2515. if (idx_value & 0x10000) {
  2516. if (!si_vm_reg_valid(start_reg))
  2517. return -EINVAL;
  2518. } else {
  2519. for (i = 0; i < (pkt->count - 2); i++) {
  2520. reg = start_reg + (4 * i);
  2521. if (!si_vm_reg_valid(reg))
  2522. return -EINVAL;
  2523. }
  2524. }
  2525. }
  2526. break;
  2527. case PACKET3_COND_WRITE:
  2528. if (idx_value & 0x100) {
  2529. reg = ib[idx + 5] * 4;
  2530. if (!si_vm_reg_valid(reg))
  2531. return -EINVAL;
  2532. }
  2533. break;
  2534. case PACKET3_COPY_DW:
  2535. if (idx_value & 0x2) {
  2536. reg = ib[idx + 3] * 4;
  2537. if (!si_vm_reg_valid(reg))
  2538. return -EINVAL;
  2539. }
  2540. break;
  2541. case PACKET3_SET_CONFIG_REG:
  2542. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2543. end_reg = 4 * pkt->count + start_reg - 4;
  2544. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2545. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2546. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2547. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2548. return -EINVAL;
  2549. }
  2550. for (i = 0; i < pkt->count; i++) {
  2551. reg = start_reg + (4 * i);
  2552. if (!si_vm_reg_valid(reg))
  2553. return -EINVAL;
  2554. }
  2555. break;
  2556. case PACKET3_CP_DMA:
  2557. command = ib[idx + 4];
  2558. info = ib[idx + 1];
  2559. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2560. /* src address space is register */
  2561. if (((info & 0x60000000) >> 29) == 0) {
  2562. start_reg = idx_value << 2;
  2563. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2564. reg = start_reg;
  2565. if (!si_vm_reg_valid(reg)) {
  2566. DRM_ERROR("CP DMA Bad SRC register\n");
  2567. return -EINVAL;
  2568. }
  2569. } else {
  2570. for (i = 0; i < (command & 0x1fffff); i++) {
  2571. reg = start_reg + (4 * i);
  2572. if (!si_vm_reg_valid(reg)) {
  2573. DRM_ERROR("CP DMA Bad SRC register\n");
  2574. return -EINVAL;
  2575. }
  2576. }
  2577. }
  2578. }
  2579. }
  2580. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2581. /* dst address space is register */
  2582. if (((info & 0x00300000) >> 20) == 0) {
  2583. start_reg = ib[idx + 2];
  2584. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2585. reg = start_reg;
  2586. if (!si_vm_reg_valid(reg)) {
  2587. DRM_ERROR("CP DMA Bad DST register\n");
  2588. return -EINVAL;
  2589. }
  2590. } else {
  2591. for (i = 0; i < (command & 0x1fffff); i++) {
  2592. reg = start_reg + (4 * i);
  2593. if (!si_vm_reg_valid(reg)) {
  2594. DRM_ERROR("CP DMA Bad DST register\n");
  2595. return -EINVAL;
  2596. }
  2597. }
  2598. }
  2599. }
  2600. }
  2601. break;
  2602. default:
  2603. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2604. return -EINVAL;
  2605. }
  2606. return 0;
  2607. }
  2608. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2609. u32 *ib, struct radeon_cs_packet *pkt)
  2610. {
  2611. u32 idx = pkt->idx + 1;
  2612. u32 idx_value = ib[idx];
  2613. u32 start_reg, reg, i;
  2614. switch (pkt->opcode) {
  2615. case PACKET3_NOP:
  2616. case PACKET3_SET_BASE:
  2617. case PACKET3_CLEAR_STATE:
  2618. case PACKET3_DISPATCH_DIRECT:
  2619. case PACKET3_DISPATCH_INDIRECT:
  2620. case PACKET3_ALLOC_GDS:
  2621. case PACKET3_WRITE_GDS_RAM:
  2622. case PACKET3_ATOMIC_GDS:
  2623. case PACKET3_ATOMIC:
  2624. case PACKET3_OCCLUSION_QUERY:
  2625. case PACKET3_SET_PREDICATION:
  2626. case PACKET3_COND_EXEC:
  2627. case PACKET3_PRED_EXEC:
  2628. case PACKET3_CONTEXT_CONTROL:
  2629. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2630. case PACKET3_WAIT_REG_MEM:
  2631. case PACKET3_MEM_WRITE:
  2632. case PACKET3_PFP_SYNC_ME:
  2633. case PACKET3_SURFACE_SYNC:
  2634. case PACKET3_EVENT_WRITE:
  2635. case PACKET3_EVENT_WRITE_EOP:
  2636. case PACKET3_EVENT_WRITE_EOS:
  2637. case PACKET3_SET_CONTEXT_REG:
  2638. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2639. case PACKET3_SET_SH_REG:
  2640. case PACKET3_SET_SH_REG_OFFSET:
  2641. case PACKET3_INCREMENT_DE_COUNTER:
  2642. case PACKET3_WAIT_ON_CE_COUNTER:
  2643. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2644. case PACKET3_ME_WRITE:
  2645. break;
  2646. case PACKET3_COPY_DATA:
  2647. if ((idx_value & 0xf00) == 0) {
  2648. reg = ib[idx + 3] * 4;
  2649. if (!si_vm_reg_valid(reg))
  2650. return -EINVAL;
  2651. }
  2652. break;
  2653. case PACKET3_WRITE_DATA:
  2654. if ((idx_value & 0xf00) == 0) {
  2655. start_reg = ib[idx + 1] * 4;
  2656. if (idx_value & 0x10000) {
  2657. if (!si_vm_reg_valid(start_reg))
  2658. return -EINVAL;
  2659. } else {
  2660. for (i = 0; i < (pkt->count - 2); i++) {
  2661. reg = start_reg + (4 * i);
  2662. if (!si_vm_reg_valid(reg))
  2663. return -EINVAL;
  2664. }
  2665. }
  2666. }
  2667. break;
  2668. case PACKET3_COND_WRITE:
  2669. if (idx_value & 0x100) {
  2670. reg = ib[idx + 5] * 4;
  2671. if (!si_vm_reg_valid(reg))
  2672. return -EINVAL;
  2673. }
  2674. break;
  2675. case PACKET3_COPY_DW:
  2676. if (idx_value & 0x2) {
  2677. reg = ib[idx + 3] * 4;
  2678. if (!si_vm_reg_valid(reg))
  2679. return -EINVAL;
  2680. }
  2681. break;
  2682. default:
  2683. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2684. return -EINVAL;
  2685. }
  2686. return 0;
  2687. }
  2688. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2689. {
  2690. int ret = 0;
  2691. u32 idx = 0;
  2692. struct radeon_cs_packet pkt;
  2693. do {
  2694. pkt.idx = idx;
  2695. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2696. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2697. pkt.one_reg_wr = 0;
  2698. switch (pkt.type) {
  2699. case RADEON_PACKET_TYPE0:
  2700. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2701. ret = -EINVAL;
  2702. break;
  2703. case RADEON_PACKET_TYPE2:
  2704. idx += 1;
  2705. break;
  2706. case RADEON_PACKET_TYPE3:
  2707. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2708. if (ib->is_const_ib)
  2709. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2710. else {
  2711. switch (ib->ring) {
  2712. case RADEON_RING_TYPE_GFX_INDEX:
  2713. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2714. break;
  2715. case CAYMAN_RING_TYPE_CP1_INDEX:
  2716. case CAYMAN_RING_TYPE_CP2_INDEX:
  2717. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2718. break;
  2719. default:
  2720. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2721. ret = -EINVAL;
  2722. break;
  2723. }
  2724. }
  2725. idx += pkt.count + 2;
  2726. break;
  2727. default:
  2728. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2729. ret = -EINVAL;
  2730. break;
  2731. }
  2732. if (ret)
  2733. break;
  2734. } while (idx < ib->length_dw);
  2735. return ret;
  2736. }
  2737. /*
  2738. * vm
  2739. */
  2740. int si_vm_init(struct radeon_device *rdev)
  2741. {
  2742. /* number of VMs */
  2743. rdev->vm_manager.nvm = 16;
  2744. /* base offset of vram pages */
  2745. rdev->vm_manager.vram_base_offset = 0;
  2746. return 0;
  2747. }
  2748. void si_vm_fini(struct radeon_device *rdev)
  2749. {
  2750. }
  2751. /**
  2752. * si_vm_set_page - update the page tables using the CP
  2753. *
  2754. * @rdev: radeon_device pointer
  2755. * @ib: indirect buffer to fill with commands
  2756. * @pe: addr of the page entry
  2757. * @addr: dst addr to write into pe
  2758. * @count: number of page entries to update
  2759. * @incr: increase next addr by incr bytes
  2760. * @flags: access flags
  2761. *
  2762. * Update the page tables using the CP (SI).
  2763. */
  2764. void si_vm_set_page(struct radeon_device *rdev,
  2765. struct radeon_ib *ib,
  2766. uint64_t pe,
  2767. uint64_t addr, unsigned count,
  2768. uint32_t incr, uint32_t flags)
  2769. {
  2770. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2771. uint64_t value;
  2772. unsigned ndw;
  2773. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2774. while (count) {
  2775. ndw = 2 + count * 2;
  2776. if (ndw > 0x3FFE)
  2777. ndw = 0x3FFE;
  2778. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  2779. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  2780. WRITE_DATA_DST_SEL(1));
  2781. ib->ptr[ib->length_dw++] = pe;
  2782. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  2783. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2784. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2785. value = radeon_vm_map_gart(rdev, addr);
  2786. value &= 0xFFFFFFFFFFFFF000ULL;
  2787. } else if (flags & RADEON_VM_PAGE_VALID) {
  2788. value = addr;
  2789. } else {
  2790. value = 0;
  2791. }
  2792. addr += incr;
  2793. value |= r600_flags;
  2794. ib->ptr[ib->length_dw++] = value;
  2795. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2796. }
  2797. }
  2798. } else {
  2799. /* DMA */
  2800. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2801. while (count) {
  2802. ndw = count * 2;
  2803. if (ndw > 0xFFFFE)
  2804. ndw = 0xFFFFE;
  2805. /* for non-physically contiguous pages (system) */
  2806. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  2807. ib->ptr[ib->length_dw++] = pe;
  2808. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2809. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2810. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2811. value = radeon_vm_map_gart(rdev, addr);
  2812. value &= 0xFFFFFFFFFFFFF000ULL;
  2813. } else if (flags & RADEON_VM_PAGE_VALID) {
  2814. value = addr;
  2815. } else {
  2816. value = 0;
  2817. }
  2818. addr += incr;
  2819. value |= r600_flags;
  2820. ib->ptr[ib->length_dw++] = value;
  2821. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2822. }
  2823. }
  2824. } else {
  2825. while (count) {
  2826. ndw = count * 2;
  2827. if (ndw > 0xFFFFE)
  2828. ndw = 0xFFFFE;
  2829. if (flags & RADEON_VM_PAGE_VALID)
  2830. value = addr;
  2831. else
  2832. value = 0;
  2833. /* for physically contiguous pages (vram) */
  2834. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2835. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2836. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2837. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2838. ib->ptr[ib->length_dw++] = 0;
  2839. ib->ptr[ib->length_dw++] = value; /* value */
  2840. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2841. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2842. ib->ptr[ib->length_dw++] = 0;
  2843. pe += ndw * 4;
  2844. addr += (ndw / 2) * incr;
  2845. count -= ndw / 2;
  2846. }
  2847. }
  2848. while (ib->length_dw & 0x7)
  2849. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  2850. }
  2851. }
  2852. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2853. {
  2854. struct radeon_ring *ring = &rdev->ring[ridx];
  2855. if (vm == NULL)
  2856. return;
  2857. /* write new base address */
  2858. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2859. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2860. WRITE_DATA_DST_SEL(0)));
  2861. if (vm->id < 8) {
  2862. radeon_ring_write(ring,
  2863. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2864. } else {
  2865. radeon_ring_write(ring,
  2866. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2867. }
  2868. radeon_ring_write(ring, 0);
  2869. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2870. /* flush hdp cache */
  2871. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2872. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2873. WRITE_DATA_DST_SEL(0)));
  2874. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2875. radeon_ring_write(ring, 0);
  2876. radeon_ring_write(ring, 0x1);
  2877. /* bits 0-15 are the VM contexts0-15 */
  2878. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2879. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2880. WRITE_DATA_DST_SEL(0)));
  2881. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2882. radeon_ring_write(ring, 0);
  2883. radeon_ring_write(ring, 1 << vm->id);
  2884. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2885. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2886. radeon_ring_write(ring, 0x0);
  2887. }
  2888. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2889. {
  2890. struct radeon_ring *ring = &rdev->ring[ridx];
  2891. if (vm == NULL)
  2892. return;
  2893. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2894. if (vm->id < 8) {
  2895. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2896. } else {
  2897. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2898. }
  2899. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2900. /* flush hdp cache */
  2901. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2902. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2903. radeon_ring_write(ring, 1);
  2904. /* bits 0-7 are the VM contexts0-7 */
  2905. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2906. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2907. radeon_ring_write(ring, 1 << vm->id);
  2908. }
  2909. /*
  2910. * RLC
  2911. */
  2912. void si_rlc_fini(struct radeon_device *rdev)
  2913. {
  2914. int r;
  2915. /* save restore block */
  2916. if (rdev->rlc.save_restore_obj) {
  2917. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2918. if (unlikely(r != 0))
  2919. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2920. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2921. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2922. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2923. rdev->rlc.save_restore_obj = NULL;
  2924. }
  2925. /* clear state block */
  2926. if (rdev->rlc.clear_state_obj) {
  2927. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2928. if (unlikely(r != 0))
  2929. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2930. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2931. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2932. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2933. rdev->rlc.clear_state_obj = NULL;
  2934. }
  2935. }
  2936. int si_rlc_init(struct radeon_device *rdev)
  2937. {
  2938. int r;
  2939. /* save restore block */
  2940. if (rdev->rlc.save_restore_obj == NULL) {
  2941. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2942. RADEON_GEM_DOMAIN_VRAM, NULL,
  2943. &rdev->rlc.save_restore_obj);
  2944. if (r) {
  2945. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2946. return r;
  2947. }
  2948. }
  2949. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2950. if (unlikely(r != 0)) {
  2951. si_rlc_fini(rdev);
  2952. return r;
  2953. }
  2954. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2955. &rdev->rlc.save_restore_gpu_addr);
  2956. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2957. if (r) {
  2958. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2959. si_rlc_fini(rdev);
  2960. return r;
  2961. }
  2962. /* clear state block */
  2963. if (rdev->rlc.clear_state_obj == NULL) {
  2964. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2965. RADEON_GEM_DOMAIN_VRAM, NULL,
  2966. &rdev->rlc.clear_state_obj);
  2967. if (r) {
  2968. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2969. si_rlc_fini(rdev);
  2970. return r;
  2971. }
  2972. }
  2973. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2974. if (unlikely(r != 0)) {
  2975. si_rlc_fini(rdev);
  2976. return r;
  2977. }
  2978. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2979. &rdev->rlc.clear_state_gpu_addr);
  2980. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2981. if (r) {
  2982. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2983. si_rlc_fini(rdev);
  2984. return r;
  2985. }
  2986. return 0;
  2987. }
  2988. static void si_rlc_stop(struct radeon_device *rdev)
  2989. {
  2990. WREG32(RLC_CNTL, 0);
  2991. }
  2992. static void si_rlc_start(struct radeon_device *rdev)
  2993. {
  2994. WREG32(RLC_CNTL, RLC_ENABLE);
  2995. }
  2996. static int si_rlc_resume(struct radeon_device *rdev)
  2997. {
  2998. u32 i;
  2999. const __be32 *fw_data;
  3000. if (!rdev->rlc_fw)
  3001. return -EINVAL;
  3002. si_rlc_stop(rdev);
  3003. WREG32(RLC_RL_BASE, 0);
  3004. WREG32(RLC_RL_SIZE, 0);
  3005. WREG32(RLC_LB_CNTL, 0);
  3006. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  3007. WREG32(RLC_LB_CNTR_INIT, 0);
  3008. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3009. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3010. WREG32(RLC_MC_CNTL, 0);
  3011. WREG32(RLC_UCODE_CNTL, 0);
  3012. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3013. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  3014. WREG32(RLC_UCODE_ADDR, i);
  3015. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3016. }
  3017. WREG32(RLC_UCODE_ADDR, 0);
  3018. si_rlc_start(rdev);
  3019. return 0;
  3020. }
  3021. static void si_enable_interrupts(struct radeon_device *rdev)
  3022. {
  3023. u32 ih_cntl = RREG32(IH_CNTL);
  3024. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3025. ih_cntl |= ENABLE_INTR;
  3026. ih_rb_cntl |= IH_RB_ENABLE;
  3027. WREG32(IH_CNTL, ih_cntl);
  3028. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3029. rdev->ih.enabled = true;
  3030. }
  3031. static void si_disable_interrupts(struct radeon_device *rdev)
  3032. {
  3033. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3034. u32 ih_cntl = RREG32(IH_CNTL);
  3035. ih_rb_cntl &= ~IH_RB_ENABLE;
  3036. ih_cntl &= ~ENABLE_INTR;
  3037. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3038. WREG32(IH_CNTL, ih_cntl);
  3039. /* set rptr, wptr to 0 */
  3040. WREG32(IH_RB_RPTR, 0);
  3041. WREG32(IH_RB_WPTR, 0);
  3042. rdev->ih.enabled = false;
  3043. rdev->ih.rptr = 0;
  3044. }
  3045. static void si_disable_interrupt_state(struct radeon_device *rdev)
  3046. {
  3047. u32 tmp;
  3048. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3049. WREG32(CP_INT_CNTL_RING1, 0);
  3050. WREG32(CP_INT_CNTL_RING2, 0);
  3051. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3052. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3053. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3054. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3055. WREG32(GRBM_INT_CNTL, 0);
  3056. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3057. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3058. if (rdev->num_crtc >= 4) {
  3059. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3060. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3061. }
  3062. if (rdev->num_crtc >= 6) {
  3063. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3064. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3065. }
  3066. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3067. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3068. if (rdev->num_crtc >= 4) {
  3069. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3070. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3071. }
  3072. if (rdev->num_crtc >= 6) {
  3073. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3074. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3075. }
  3076. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3077. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3078. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3079. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3080. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3081. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3082. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3083. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3084. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3085. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3086. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3087. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3088. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3089. }
  3090. static int si_irq_init(struct radeon_device *rdev)
  3091. {
  3092. int ret = 0;
  3093. int rb_bufsz;
  3094. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3095. /* allocate ring */
  3096. ret = r600_ih_ring_alloc(rdev);
  3097. if (ret)
  3098. return ret;
  3099. /* disable irqs */
  3100. si_disable_interrupts(rdev);
  3101. /* init rlc */
  3102. ret = si_rlc_resume(rdev);
  3103. if (ret) {
  3104. r600_ih_ring_fini(rdev);
  3105. return ret;
  3106. }
  3107. /* setup interrupt control */
  3108. /* set dummy read address to ring address */
  3109. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3110. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3111. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3112. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3113. */
  3114. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3115. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3116. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3117. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3118. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3119. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3120. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3121. IH_WPTR_OVERFLOW_CLEAR |
  3122. (rb_bufsz << 1));
  3123. if (rdev->wb.enabled)
  3124. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3125. /* set the writeback address whether it's enabled or not */
  3126. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3127. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3128. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3129. /* set rptr, wptr to 0 */
  3130. WREG32(IH_RB_RPTR, 0);
  3131. WREG32(IH_RB_WPTR, 0);
  3132. /* Default settings for IH_CNTL (disabled at first) */
  3133. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3134. /* RPTR_REARM only works if msi's are enabled */
  3135. if (rdev->msi_enabled)
  3136. ih_cntl |= RPTR_REARM;
  3137. WREG32(IH_CNTL, ih_cntl);
  3138. /* force the active interrupt state to all disabled */
  3139. si_disable_interrupt_state(rdev);
  3140. pci_set_master(rdev->pdev);
  3141. /* enable irqs */
  3142. si_enable_interrupts(rdev);
  3143. return ret;
  3144. }
  3145. int si_irq_set(struct radeon_device *rdev)
  3146. {
  3147. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3148. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3149. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3150. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3151. u32 grbm_int_cntl = 0;
  3152. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3153. u32 dma_cntl, dma_cntl1;
  3154. if (!rdev->irq.installed) {
  3155. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3156. return -EINVAL;
  3157. }
  3158. /* don't enable anything if the ih is disabled */
  3159. if (!rdev->ih.enabled) {
  3160. si_disable_interrupts(rdev);
  3161. /* force the active interrupt state to all disabled */
  3162. si_disable_interrupt_state(rdev);
  3163. return 0;
  3164. }
  3165. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3166. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3167. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3168. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3169. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3170. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3171. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3172. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3173. /* enable CP interrupts on all rings */
  3174. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3175. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3176. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3177. }
  3178. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3179. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3180. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3181. }
  3182. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3183. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3184. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3185. }
  3186. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3187. DRM_DEBUG("si_irq_set: sw int dma\n");
  3188. dma_cntl |= TRAP_ENABLE;
  3189. }
  3190. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3191. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3192. dma_cntl1 |= TRAP_ENABLE;
  3193. }
  3194. if (rdev->irq.crtc_vblank_int[0] ||
  3195. atomic_read(&rdev->irq.pflip[0])) {
  3196. DRM_DEBUG("si_irq_set: vblank 0\n");
  3197. crtc1 |= VBLANK_INT_MASK;
  3198. }
  3199. if (rdev->irq.crtc_vblank_int[1] ||
  3200. atomic_read(&rdev->irq.pflip[1])) {
  3201. DRM_DEBUG("si_irq_set: vblank 1\n");
  3202. crtc2 |= VBLANK_INT_MASK;
  3203. }
  3204. if (rdev->irq.crtc_vblank_int[2] ||
  3205. atomic_read(&rdev->irq.pflip[2])) {
  3206. DRM_DEBUG("si_irq_set: vblank 2\n");
  3207. crtc3 |= VBLANK_INT_MASK;
  3208. }
  3209. if (rdev->irq.crtc_vblank_int[3] ||
  3210. atomic_read(&rdev->irq.pflip[3])) {
  3211. DRM_DEBUG("si_irq_set: vblank 3\n");
  3212. crtc4 |= VBLANK_INT_MASK;
  3213. }
  3214. if (rdev->irq.crtc_vblank_int[4] ||
  3215. atomic_read(&rdev->irq.pflip[4])) {
  3216. DRM_DEBUG("si_irq_set: vblank 4\n");
  3217. crtc5 |= VBLANK_INT_MASK;
  3218. }
  3219. if (rdev->irq.crtc_vblank_int[5] ||
  3220. atomic_read(&rdev->irq.pflip[5])) {
  3221. DRM_DEBUG("si_irq_set: vblank 5\n");
  3222. crtc6 |= VBLANK_INT_MASK;
  3223. }
  3224. if (rdev->irq.hpd[0]) {
  3225. DRM_DEBUG("si_irq_set: hpd 1\n");
  3226. hpd1 |= DC_HPDx_INT_EN;
  3227. }
  3228. if (rdev->irq.hpd[1]) {
  3229. DRM_DEBUG("si_irq_set: hpd 2\n");
  3230. hpd2 |= DC_HPDx_INT_EN;
  3231. }
  3232. if (rdev->irq.hpd[2]) {
  3233. DRM_DEBUG("si_irq_set: hpd 3\n");
  3234. hpd3 |= DC_HPDx_INT_EN;
  3235. }
  3236. if (rdev->irq.hpd[3]) {
  3237. DRM_DEBUG("si_irq_set: hpd 4\n");
  3238. hpd4 |= DC_HPDx_INT_EN;
  3239. }
  3240. if (rdev->irq.hpd[4]) {
  3241. DRM_DEBUG("si_irq_set: hpd 5\n");
  3242. hpd5 |= DC_HPDx_INT_EN;
  3243. }
  3244. if (rdev->irq.hpd[5]) {
  3245. DRM_DEBUG("si_irq_set: hpd 6\n");
  3246. hpd6 |= DC_HPDx_INT_EN;
  3247. }
  3248. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3249. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3250. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3251. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3252. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3253. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3254. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3255. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3256. if (rdev->num_crtc >= 4) {
  3257. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3258. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3259. }
  3260. if (rdev->num_crtc >= 6) {
  3261. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3262. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3263. }
  3264. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3265. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3266. if (rdev->num_crtc >= 4) {
  3267. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3268. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3269. }
  3270. if (rdev->num_crtc >= 6) {
  3271. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3272. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3273. }
  3274. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3275. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3276. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3277. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3278. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3279. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3280. return 0;
  3281. }
  3282. static inline void si_irq_ack(struct radeon_device *rdev)
  3283. {
  3284. u32 tmp;
  3285. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3286. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3287. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3288. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3289. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3290. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3291. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3292. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3293. if (rdev->num_crtc >= 4) {
  3294. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3295. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3296. }
  3297. if (rdev->num_crtc >= 6) {
  3298. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3299. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3300. }
  3301. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3302. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3303. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3304. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3305. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3306. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3307. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3308. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3309. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3310. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3311. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3312. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3313. if (rdev->num_crtc >= 4) {
  3314. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3315. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3316. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3317. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3318. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3319. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3320. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3321. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3322. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3323. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3324. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3325. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3326. }
  3327. if (rdev->num_crtc >= 6) {
  3328. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3329. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3330. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3331. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3332. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3333. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3334. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3335. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3336. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3337. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3338. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3339. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3340. }
  3341. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3342. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3343. tmp |= DC_HPDx_INT_ACK;
  3344. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3345. }
  3346. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3347. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3348. tmp |= DC_HPDx_INT_ACK;
  3349. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3350. }
  3351. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3352. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3353. tmp |= DC_HPDx_INT_ACK;
  3354. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3355. }
  3356. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3357. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3358. tmp |= DC_HPDx_INT_ACK;
  3359. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3360. }
  3361. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3362. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3363. tmp |= DC_HPDx_INT_ACK;
  3364. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3365. }
  3366. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3367. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3368. tmp |= DC_HPDx_INT_ACK;
  3369. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3370. }
  3371. }
  3372. static void si_irq_disable(struct radeon_device *rdev)
  3373. {
  3374. si_disable_interrupts(rdev);
  3375. /* Wait and acknowledge irq */
  3376. mdelay(1);
  3377. si_irq_ack(rdev);
  3378. si_disable_interrupt_state(rdev);
  3379. }
  3380. static void si_irq_suspend(struct radeon_device *rdev)
  3381. {
  3382. si_irq_disable(rdev);
  3383. si_rlc_stop(rdev);
  3384. }
  3385. static void si_irq_fini(struct radeon_device *rdev)
  3386. {
  3387. si_irq_suspend(rdev);
  3388. r600_ih_ring_fini(rdev);
  3389. }
  3390. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3391. {
  3392. u32 wptr, tmp;
  3393. if (rdev->wb.enabled)
  3394. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3395. else
  3396. wptr = RREG32(IH_RB_WPTR);
  3397. if (wptr & RB_OVERFLOW) {
  3398. /* When a ring buffer overflow happen start parsing interrupt
  3399. * from the last not overwritten vector (wptr + 16). Hopefully
  3400. * this should allow us to catchup.
  3401. */
  3402. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3403. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3404. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3405. tmp = RREG32(IH_RB_CNTL);
  3406. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3407. WREG32(IH_RB_CNTL, tmp);
  3408. }
  3409. return (wptr & rdev->ih.ptr_mask);
  3410. }
  3411. /* SI IV Ring
  3412. * Each IV ring entry is 128 bits:
  3413. * [7:0] - interrupt source id
  3414. * [31:8] - reserved
  3415. * [59:32] - interrupt source data
  3416. * [63:60] - reserved
  3417. * [71:64] - RINGID
  3418. * [79:72] - VMID
  3419. * [127:80] - reserved
  3420. */
  3421. int si_irq_process(struct radeon_device *rdev)
  3422. {
  3423. u32 wptr;
  3424. u32 rptr;
  3425. u32 src_id, src_data, ring_id;
  3426. u32 ring_index;
  3427. bool queue_hotplug = false;
  3428. if (!rdev->ih.enabled || rdev->shutdown)
  3429. return IRQ_NONE;
  3430. wptr = si_get_ih_wptr(rdev);
  3431. restart_ih:
  3432. /* is somebody else already processing irqs? */
  3433. if (atomic_xchg(&rdev->ih.lock, 1))
  3434. return IRQ_NONE;
  3435. rptr = rdev->ih.rptr;
  3436. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3437. /* Order reading of wptr vs. reading of IH ring data */
  3438. rmb();
  3439. /* display interrupts */
  3440. si_irq_ack(rdev);
  3441. while (rptr != wptr) {
  3442. /* wptr/rptr are in bytes! */
  3443. ring_index = rptr / 4;
  3444. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3445. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3446. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3447. switch (src_id) {
  3448. case 1: /* D1 vblank/vline */
  3449. switch (src_data) {
  3450. case 0: /* D1 vblank */
  3451. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3452. if (rdev->irq.crtc_vblank_int[0]) {
  3453. drm_handle_vblank(rdev->ddev, 0);
  3454. rdev->pm.vblank_sync = true;
  3455. wake_up(&rdev->irq.vblank_queue);
  3456. }
  3457. if (atomic_read(&rdev->irq.pflip[0]))
  3458. radeon_crtc_handle_flip(rdev, 0);
  3459. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3460. DRM_DEBUG("IH: D1 vblank\n");
  3461. }
  3462. break;
  3463. case 1: /* D1 vline */
  3464. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3465. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3466. DRM_DEBUG("IH: D1 vline\n");
  3467. }
  3468. break;
  3469. default:
  3470. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3471. break;
  3472. }
  3473. break;
  3474. case 2: /* D2 vblank/vline */
  3475. switch (src_data) {
  3476. case 0: /* D2 vblank */
  3477. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3478. if (rdev->irq.crtc_vblank_int[1]) {
  3479. drm_handle_vblank(rdev->ddev, 1);
  3480. rdev->pm.vblank_sync = true;
  3481. wake_up(&rdev->irq.vblank_queue);
  3482. }
  3483. if (atomic_read(&rdev->irq.pflip[1]))
  3484. radeon_crtc_handle_flip(rdev, 1);
  3485. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3486. DRM_DEBUG("IH: D2 vblank\n");
  3487. }
  3488. break;
  3489. case 1: /* D2 vline */
  3490. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3491. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3492. DRM_DEBUG("IH: D2 vline\n");
  3493. }
  3494. break;
  3495. default:
  3496. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3497. break;
  3498. }
  3499. break;
  3500. case 3: /* D3 vblank/vline */
  3501. switch (src_data) {
  3502. case 0: /* D3 vblank */
  3503. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3504. if (rdev->irq.crtc_vblank_int[2]) {
  3505. drm_handle_vblank(rdev->ddev, 2);
  3506. rdev->pm.vblank_sync = true;
  3507. wake_up(&rdev->irq.vblank_queue);
  3508. }
  3509. if (atomic_read(&rdev->irq.pflip[2]))
  3510. radeon_crtc_handle_flip(rdev, 2);
  3511. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3512. DRM_DEBUG("IH: D3 vblank\n");
  3513. }
  3514. break;
  3515. case 1: /* D3 vline */
  3516. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3517. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3518. DRM_DEBUG("IH: D3 vline\n");
  3519. }
  3520. break;
  3521. default:
  3522. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3523. break;
  3524. }
  3525. break;
  3526. case 4: /* D4 vblank/vline */
  3527. switch (src_data) {
  3528. case 0: /* D4 vblank */
  3529. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3530. if (rdev->irq.crtc_vblank_int[3]) {
  3531. drm_handle_vblank(rdev->ddev, 3);
  3532. rdev->pm.vblank_sync = true;
  3533. wake_up(&rdev->irq.vblank_queue);
  3534. }
  3535. if (atomic_read(&rdev->irq.pflip[3]))
  3536. radeon_crtc_handle_flip(rdev, 3);
  3537. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3538. DRM_DEBUG("IH: D4 vblank\n");
  3539. }
  3540. break;
  3541. case 1: /* D4 vline */
  3542. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3543. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3544. DRM_DEBUG("IH: D4 vline\n");
  3545. }
  3546. break;
  3547. default:
  3548. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3549. break;
  3550. }
  3551. break;
  3552. case 5: /* D5 vblank/vline */
  3553. switch (src_data) {
  3554. case 0: /* D5 vblank */
  3555. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3556. if (rdev->irq.crtc_vblank_int[4]) {
  3557. drm_handle_vblank(rdev->ddev, 4);
  3558. rdev->pm.vblank_sync = true;
  3559. wake_up(&rdev->irq.vblank_queue);
  3560. }
  3561. if (atomic_read(&rdev->irq.pflip[4]))
  3562. radeon_crtc_handle_flip(rdev, 4);
  3563. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3564. DRM_DEBUG("IH: D5 vblank\n");
  3565. }
  3566. break;
  3567. case 1: /* D5 vline */
  3568. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3569. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3570. DRM_DEBUG("IH: D5 vline\n");
  3571. }
  3572. break;
  3573. default:
  3574. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3575. break;
  3576. }
  3577. break;
  3578. case 6: /* D6 vblank/vline */
  3579. switch (src_data) {
  3580. case 0: /* D6 vblank */
  3581. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3582. if (rdev->irq.crtc_vblank_int[5]) {
  3583. drm_handle_vblank(rdev->ddev, 5);
  3584. rdev->pm.vblank_sync = true;
  3585. wake_up(&rdev->irq.vblank_queue);
  3586. }
  3587. if (atomic_read(&rdev->irq.pflip[5]))
  3588. radeon_crtc_handle_flip(rdev, 5);
  3589. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3590. DRM_DEBUG("IH: D6 vblank\n");
  3591. }
  3592. break;
  3593. case 1: /* D6 vline */
  3594. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3595. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3596. DRM_DEBUG("IH: D6 vline\n");
  3597. }
  3598. break;
  3599. default:
  3600. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3601. break;
  3602. }
  3603. break;
  3604. case 42: /* HPD hotplug */
  3605. switch (src_data) {
  3606. case 0:
  3607. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3608. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3609. queue_hotplug = true;
  3610. DRM_DEBUG("IH: HPD1\n");
  3611. }
  3612. break;
  3613. case 1:
  3614. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3615. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3616. queue_hotplug = true;
  3617. DRM_DEBUG("IH: HPD2\n");
  3618. }
  3619. break;
  3620. case 2:
  3621. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3622. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3623. queue_hotplug = true;
  3624. DRM_DEBUG("IH: HPD3\n");
  3625. }
  3626. break;
  3627. case 3:
  3628. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3629. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3630. queue_hotplug = true;
  3631. DRM_DEBUG("IH: HPD4\n");
  3632. }
  3633. break;
  3634. case 4:
  3635. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3636. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3637. queue_hotplug = true;
  3638. DRM_DEBUG("IH: HPD5\n");
  3639. }
  3640. break;
  3641. case 5:
  3642. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3643. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3644. queue_hotplug = true;
  3645. DRM_DEBUG("IH: HPD6\n");
  3646. }
  3647. break;
  3648. default:
  3649. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3650. break;
  3651. }
  3652. break;
  3653. case 146:
  3654. case 147:
  3655. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3656. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3657. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3658. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3659. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3660. /* reset addr and status */
  3661. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3662. break;
  3663. case 176: /* RINGID0 CP_INT */
  3664. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3665. break;
  3666. case 177: /* RINGID1 CP_INT */
  3667. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3668. break;
  3669. case 178: /* RINGID2 CP_INT */
  3670. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3671. break;
  3672. case 181: /* CP EOP event */
  3673. DRM_DEBUG("IH: CP EOP\n");
  3674. switch (ring_id) {
  3675. case 0:
  3676. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3677. break;
  3678. case 1:
  3679. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3680. break;
  3681. case 2:
  3682. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3683. break;
  3684. }
  3685. break;
  3686. case 224: /* DMA trap event */
  3687. DRM_DEBUG("IH: DMA trap\n");
  3688. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3689. break;
  3690. case 233: /* GUI IDLE */
  3691. DRM_DEBUG("IH: GUI idle\n");
  3692. break;
  3693. case 244: /* DMA trap event */
  3694. DRM_DEBUG("IH: DMA1 trap\n");
  3695. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3696. break;
  3697. default:
  3698. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3699. break;
  3700. }
  3701. /* wptr/rptr are in bytes! */
  3702. rptr += 16;
  3703. rptr &= rdev->ih.ptr_mask;
  3704. }
  3705. if (queue_hotplug)
  3706. schedule_work(&rdev->hotplug_work);
  3707. rdev->ih.rptr = rptr;
  3708. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3709. atomic_set(&rdev->ih.lock, 0);
  3710. /* make sure wptr hasn't changed while processing */
  3711. wptr = si_get_ih_wptr(rdev);
  3712. if (wptr != rptr)
  3713. goto restart_ih;
  3714. return IRQ_HANDLED;
  3715. }
  3716. /**
  3717. * si_copy_dma - copy pages using the DMA engine
  3718. *
  3719. * @rdev: radeon_device pointer
  3720. * @src_offset: src GPU address
  3721. * @dst_offset: dst GPU address
  3722. * @num_gpu_pages: number of GPU pages to xfer
  3723. * @fence: radeon fence object
  3724. *
  3725. * Copy GPU paging using the DMA engine (SI).
  3726. * Used by the radeon ttm implementation to move pages if
  3727. * registered as the asic copy callback.
  3728. */
  3729. int si_copy_dma(struct radeon_device *rdev,
  3730. uint64_t src_offset, uint64_t dst_offset,
  3731. unsigned num_gpu_pages,
  3732. struct radeon_fence **fence)
  3733. {
  3734. struct radeon_semaphore *sem = NULL;
  3735. int ring_index = rdev->asic->copy.dma_ring_index;
  3736. struct radeon_ring *ring = &rdev->ring[ring_index];
  3737. u32 size_in_bytes, cur_size_in_bytes;
  3738. int i, num_loops;
  3739. int r = 0;
  3740. r = radeon_semaphore_create(rdev, &sem);
  3741. if (r) {
  3742. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3743. return r;
  3744. }
  3745. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3746. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3747. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3748. if (r) {
  3749. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3750. radeon_semaphore_free(rdev, &sem, NULL);
  3751. return r;
  3752. }
  3753. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3754. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3755. ring->idx);
  3756. radeon_fence_note_sync(*fence, ring->idx);
  3757. } else {
  3758. radeon_semaphore_free(rdev, &sem, NULL);
  3759. }
  3760. for (i = 0; i < num_loops; i++) {
  3761. cur_size_in_bytes = size_in_bytes;
  3762. if (cur_size_in_bytes > 0xFFFFF)
  3763. cur_size_in_bytes = 0xFFFFF;
  3764. size_in_bytes -= cur_size_in_bytes;
  3765. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3766. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3767. radeon_ring_write(ring, src_offset & 0xffffffff);
  3768. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3769. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3770. src_offset += cur_size_in_bytes;
  3771. dst_offset += cur_size_in_bytes;
  3772. }
  3773. r = radeon_fence_emit(rdev, fence, ring->idx);
  3774. if (r) {
  3775. radeon_ring_unlock_undo(rdev, ring);
  3776. return r;
  3777. }
  3778. radeon_ring_unlock_commit(rdev, ring);
  3779. radeon_semaphore_free(rdev, &sem, *fence);
  3780. return r;
  3781. }
  3782. /*
  3783. * startup/shutdown callbacks
  3784. */
  3785. static int si_startup(struct radeon_device *rdev)
  3786. {
  3787. struct radeon_ring *ring;
  3788. int r;
  3789. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3790. !rdev->rlc_fw || !rdev->mc_fw) {
  3791. r = si_init_microcode(rdev);
  3792. if (r) {
  3793. DRM_ERROR("Failed to load firmware!\n");
  3794. return r;
  3795. }
  3796. }
  3797. r = si_mc_load_microcode(rdev);
  3798. if (r) {
  3799. DRM_ERROR("Failed to load MC firmware!\n");
  3800. return r;
  3801. }
  3802. r = r600_vram_scratch_init(rdev);
  3803. if (r)
  3804. return r;
  3805. si_mc_program(rdev);
  3806. r = si_pcie_gart_enable(rdev);
  3807. if (r)
  3808. return r;
  3809. si_gpu_init(rdev);
  3810. #if 0
  3811. r = evergreen_blit_init(rdev);
  3812. if (r) {
  3813. r600_blit_fini(rdev);
  3814. rdev->asic->copy = NULL;
  3815. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3816. }
  3817. #endif
  3818. /* allocate rlc buffers */
  3819. r = si_rlc_init(rdev);
  3820. if (r) {
  3821. DRM_ERROR("Failed to init rlc BOs!\n");
  3822. return r;
  3823. }
  3824. /* allocate wb buffer */
  3825. r = radeon_wb_init(rdev);
  3826. if (r)
  3827. return r;
  3828. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3829. if (r) {
  3830. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3831. return r;
  3832. }
  3833. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3834. if (r) {
  3835. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3836. return r;
  3837. }
  3838. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3839. if (r) {
  3840. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3841. return r;
  3842. }
  3843. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3844. if (r) {
  3845. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3846. return r;
  3847. }
  3848. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3849. if (r) {
  3850. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3851. return r;
  3852. }
  3853. /* Enable IRQ */
  3854. r = si_irq_init(rdev);
  3855. if (r) {
  3856. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3857. radeon_irq_kms_fini(rdev);
  3858. return r;
  3859. }
  3860. si_irq_set(rdev);
  3861. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3862. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3863. CP_RB0_RPTR, CP_RB0_WPTR,
  3864. 0, 0xfffff, RADEON_CP_PACKET2);
  3865. if (r)
  3866. return r;
  3867. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3868. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3869. CP_RB1_RPTR, CP_RB1_WPTR,
  3870. 0, 0xfffff, RADEON_CP_PACKET2);
  3871. if (r)
  3872. return r;
  3873. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3874. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3875. CP_RB2_RPTR, CP_RB2_WPTR,
  3876. 0, 0xfffff, RADEON_CP_PACKET2);
  3877. if (r)
  3878. return r;
  3879. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3880. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3881. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3882. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3883. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3884. if (r)
  3885. return r;
  3886. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3887. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3888. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3889. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3890. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3891. if (r)
  3892. return r;
  3893. r = si_cp_load_microcode(rdev);
  3894. if (r)
  3895. return r;
  3896. r = si_cp_resume(rdev);
  3897. if (r)
  3898. return r;
  3899. r = cayman_dma_resume(rdev);
  3900. if (r)
  3901. return r;
  3902. r = radeon_ib_pool_init(rdev);
  3903. if (r) {
  3904. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3905. return r;
  3906. }
  3907. r = radeon_vm_manager_init(rdev);
  3908. if (r) {
  3909. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3910. return r;
  3911. }
  3912. return 0;
  3913. }
  3914. int si_resume(struct radeon_device *rdev)
  3915. {
  3916. int r;
  3917. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3918. * posting will perform necessary task to bring back GPU into good
  3919. * shape.
  3920. */
  3921. /* post card */
  3922. atom_asic_init(rdev->mode_info.atom_context);
  3923. rdev->accel_working = true;
  3924. r = si_startup(rdev);
  3925. if (r) {
  3926. DRM_ERROR("si startup failed on resume\n");
  3927. rdev->accel_working = false;
  3928. return r;
  3929. }
  3930. return r;
  3931. }
  3932. int si_suspend(struct radeon_device *rdev)
  3933. {
  3934. si_cp_enable(rdev, false);
  3935. cayman_dma_stop(rdev);
  3936. si_irq_suspend(rdev);
  3937. radeon_wb_disable(rdev);
  3938. si_pcie_gart_disable(rdev);
  3939. return 0;
  3940. }
  3941. /* Plan is to move initialization in that function and use
  3942. * helper function so that radeon_device_init pretty much
  3943. * do nothing more than calling asic specific function. This
  3944. * should also allow to remove a bunch of callback function
  3945. * like vram_info.
  3946. */
  3947. int si_init(struct radeon_device *rdev)
  3948. {
  3949. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3950. int r;
  3951. /* Read BIOS */
  3952. if (!radeon_get_bios(rdev)) {
  3953. if (ASIC_IS_AVIVO(rdev))
  3954. return -EINVAL;
  3955. }
  3956. /* Must be an ATOMBIOS */
  3957. if (!rdev->is_atom_bios) {
  3958. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3959. return -EINVAL;
  3960. }
  3961. r = radeon_atombios_init(rdev);
  3962. if (r)
  3963. return r;
  3964. /* Post card if necessary */
  3965. if (!radeon_card_posted(rdev)) {
  3966. if (!rdev->bios) {
  3967. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3968. return -EINVAL;
  3969. }
  3970. DRM_INFO("GPU not posted. posting now...\n");
  3971. atom_asic_init(rdev->mode_info.atom_context);
  3972. }
  3973. /* Initialize scratch registers */
  3974. si_scratch_init(rdev);
  3975. /* Initialize surface registers */
  3976. radeon_surface_init(rdev);
  3977. /* Initialize clocks */
  3978. radeon_get_clock_info(rdev->ddev);
  3979. /* Fence driver */
  3980. r = radeon_fence_driver_init(rdev);
  3981. if (r)
  3982. return r;
  3983. /* initialize memory controller */
  3984. r = si_mc_init(rdev);
  3985. if (r)
  3986. return r;
  3987. /* Memory manager */
  3988. r = radeon_bo_init(rdev);
  3989. if (r)
  3990. return r;
  3991. r = radeon_irq_kms_init(rdev);
  3992. if (r)
  3993. return r;
  3994. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3995. ring->ring_obj = NULL;
  3996. r600_ring_init(rdev, ring, 1024 * 1024);
  3997. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3998. ring->ring_obj = NULL;
  3999. r600_ring_init(rdev, ring, 1024 * 1024);
  4000. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4001. ring->ring_obj = NULL;
  4002. r600_ring_init(rdev, ring, 1024 * 1024);
  4003. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4004. ring->ring_obj = NULL;
  4005. r600_ring_init(rdev, ring, 64 * 1024);
  4006. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4007. ring->ring_obj = NULL;
  4008. r600_ring_init(rdev, ring, 64 * 1024);
  4009. rdev->ih.ring_obj = NULL;
  4010. r600_ih_ring_init(rdev, 64 * 1024);
  4011. r = r600_pcie_gart_init(rdev);
  4012. if (r)
  4013. return r;
  4014. rdev->accel_working = true;
  4015. r = si_startup(rdev);
  4016. if (r) {
  4017. dev_err(rdev->dev, "disabling GPU acceleration\n");
  4018. si_cp_fini(rdev);
  4019. cayman_dma_fini(rdev);
  4020. si_irq_fini(rdev);
  4021. si_rlc_fini(rdev);
  4022. radeon_wb_fini(rdev);
  4023. radeon_ib_pool_fini(rdev);
  4024. radeon_vm_manager_fini(rdev);
  4025. radeon_irq_kms_fini(rdev);
  4026. si_pcie_gart_fini(rdev);
  4027. rdev->accel_working = false;
  4028. }
  4029. /* Don't start up if the MC ucode is missing.
  4030. * The default clocks and voltages before the MC ucode
  4031. * is loaded are not suffient for advanced operations.
  4032. */
  4033. if (!rdev->mc_fw) {
  4034. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  4035. return -EINVAL;
  4036. }
  4037. return 0;
  4038. }
  4039. void si_fini(struct radeon_device *rdev)
  4040. {
  4041. #if 0
  4042. r600_blit_fini(rdev);
  4043. #endif
  4044. si_cp_fini(rdev);
  4045. cayman_dma_fini(rdev);
  4046. si_irq_fini(rdev);
  4047. si_rlc_fini(rdev);
  4048. radeon_wb_fini(rdev);
  4049. radeon_vm_manager_fini(rdev);
  4050. radeon_ib_pool_fini(rdev);
  4051. radeon_irq_kms_fini(rdev);
  4052. si_pcie_gart_fini(rdev);
  4053. r600_vram_scratch_fini(rdev);
  4054. radeon_gem_fini(rdev);
  4055. radeon_fence_driver_fini(rdev);
  4056. radeon_bo_fini(rdev);
  4057. radeon_atombios_fini(rdev);
  4058. kfree(rdev->bios);
  4059. rdev->bios = NULL;
  4060. }
  4061. /**
  4062. * si_get_gpu_clock - return GPU clock counter snapshot
  4063. *
  4064. * @rdev: radeon_device pointer
  4065. *
  4066. * Fetches a GPU clock counter snapshot (SI).
  4067. * Returns the 64 bit clock counter snapshot.
  4068. */
  4069. uint64_t si_get_gpu_clock(struct radeon_device *rdev)
  4070. {
  4071. uint64_t clock;
  4072. mutex_lock(&rdev->gpu_clock_mutex);
  4073. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4074. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4075. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4076. mutex_unlock(&rdev->gpu_clock_mutex);
  4077. return clock;
  4078. }