exynos_tmu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
  3. *
  4. * Copyright (C) 2011 Samsung Electronics
  5. * Donggeun Kim <dg77.kim@samsung.com>
  6. * Amit Daniel Kachhap <amit.kachhap@linaro.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/platform_device.h>
  29. #include "exynos_thermal_common.h"
  30. #include "exynos_tmu.h"
  31. #include "exynos_tmu_data.h"
  32. /* Exynos generic registers */
  33. #define EXYNOS_TMU_REG_TRIMINFO 0x0
  34. #define EXYNOS_TMU_REG_CONTROL 0x20
  35. #define EXYNOS_TMU_REG_STATUS 0x28
  36. #define EXYNOS_TMU_REG_CURRENT_TEMP 0x40
  37. #define EXYNOS_TMU_REG_INTEN 0x70
  38. #define EXYNOS_TMU_REG_INTSTAT 0x74
  39. #define EXYNOS_TMU_REG_INTCLEAR 0x78
  40. #define EXYNOS_TMU_TRIM_TEMP_MASK 0xff
  41. #define EXYNOS_TMU_GAIN_SHIFT 8
  42. #define EXYNOS_TMU_GAIN_MASK 0xf
  43. #define EXYNOS_TMU_REF_VOLTAGE_SHIFT 24
  44. #define EXYNOS_TMU_REF_VOLTAGE_MASK 0x1f
  45. #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK 0xf
  46. #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT 8
  47. #define EXYNOS_TMU_CORE_EN_SHIFT 0
  48. #define EXYNOS_TMU_DEF_CODE_TO_TEMP_OFFSET 50
  49. /* Exynos4210 specific registers */
  50. #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP 0x44
  51. #define EXYNOS4210_TMU_REG_TRIG_LEVEL0 0x50
  52. #define EXYNOS4210_TMU_REG_TRIG_LEVEL1 0x54
  53. #define EXYNOS4210_TMU_REG_TRIG_LEVEL2 0x58
  54. #define EXYNOS4210_TMU_REG_TRIG_LEVEL3 0x5C
  55. #define EXYNOS4210_TMU_REG_PAST_TEMP0 0x60
  56. #define EXYNOS4210_TMU_REG_PAST_TEMP1 0x64
  57. #define EXYNOS4210_TMU_REG_PAST_TEMP2 0x68
  58. #define EXYNOS4210_TMU_REG_PAST_TEMP3 0x6C
  59. #define EXYNOS4210_TMU_TRIG_LEVEL0_MASK 0x1
  60. #define EXYNOS4210_TMU_TRIG_LEVEL1_MASK 0x10
  61. #define EXYNOS4210_TMU_TRIG_LEVEL2_MASK 0x100
  62. #define EXYNOS4210_TMU_TRIG_LEVEL3_MASK 0x1000
  63. #define EXYNOS4210_TMU_TRIG_LEVEL_MASK 0x1111
  64. #define EXYNOS4210_TMU_INTCLEAR_VAL 0x1111
  65. /* Exynos5250 and Exynos4412 specific registers */
  66. #define EXYNOS_TMU_TRIMINFO_CON 0x14
  67. #define EXYNOS_THD_TEMP_RISE 0x50
  68. #define EXYNOS_THD_TEMP_FALL 0x54
  69. #define EXYNOS_EMUL_CON 0x80
  70. #define EXYNOS_TRIMINFO_RELOAD 0x1
  71. #define EXYNOS_TRIMINFO_SHIFT 0x0
  72. #define EXYNOS_TMU_RISE_INT_MASK 0x111
  73. #define EXYNOS_TMU_RISE_INT_SHIFT 0
  74. #define EXYNOS_TMU_FALL_INT_MASK 0x111
  75. #define EXYNOS_TMU_FALL_INT_SHIFT 12
  76. #define EXYNOS_TMU_CLEAR_RISE_INT 0x111
  77. #define EXYNOS_TMU_CLEAR_FALL_INT (0x111 << 12)
  78. #define EXYNOS_TMU_TRIP_MODE_SHIFT 13
  79. #define EXYNOS_TMU_TRIP_MODE_MASK 0x7
  80. #define EXYNOS_TMU_INTEN_RISE0_SHIFT 0
  81. #define EXYNOS_TMU_INTEN_RISE1_SHIFT 4
  82. #define EXYNOS_TMU_INTEN_RISE2_SHIFT 8
  83. #define EXYNOS_TMU_INTEN_RISE3_SHIFT 12
  84. #define EXYNOS_TMU_INTEN_FALL0_SHIFT 16
  85. #define EXYNOS_TMU_INTEN_FALL1_SHIFT 20
  86. #define EXYNOS_TMU_INTEN_FALL2_SHIFT 24
  87. #define EFUSE_MIN_VALUE 40
  88. #define EFUSE_MAX_VALUE 100
  89. #ifdef CONFIG_THERMAL_EMULATION
  90. #define EXYNOS_EMUL_TIME 0x57F0
  91. #define EXYNOS_EMUL_TIME_MASK 0xffff
  92. #define EXYNOS_EMUL_TIME_SHIFT 16
  93. #define EXYNOS_EMUL_DATA_SHIFT 8
  94. #define EXYNOS_EMUL_DATA_MASK 0xFF
  95. #define EXYNOS_EMUL_ENABLE 0x1
  96. #endif /* CONFIG_THERMAL_EMULATION */
  97. struct exynos_tmu_data {
  98. struct exynos_tmu_platform_data *pdata;
  99. struct resource *mem;
  100. void __iomem *base;
  101. int irq;
  102. enum soc_type soc;
  103. struct work_struct irq_work;
  104. struct mutex lock;
  105. struct clk *clk;
  106. u8 temp_error1, temp_error2;
  107. };
  108. /*
  109. * TMU treats temperature as a mapped temperature code.
  110. * The temperature is converted differently depending on the calibration type.
  111. */
  112. static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
  113. {
  114. struct exynos_tmu_platform_data *pdata = data->pdata;
  115. int temp_code;
  116. if (data->soc == SOC_ARCH_EXYNOS4210)
  117. /* temp should range between 25 and 125 */
  118. if (temp < 25 || temp > 125) {
  119. temp_code = -EINVAL;
  120. goto out;
  121. }
  122. switch (pdata->cal_type) {
  123. case TYPE_TWO_POINT_TRIMMING:
  124. temp_code = (temp - 25) *
  125. (data->temp_error2 - data->temp_error1) /
  126. (85 - 25) + data->temp_error1;
  127. break;
  128. case TYPE_ONE_POINT_TRIMMING:
  129. temp_code = temp + data->temp_error1 - 25;
  130. break;
  131. default:
  132. temp_code = temp + EXYNOS_TMU_DEF_CODE_TO_TEMP_OFFSET;
  133. break;
  134. }
  135. out:
  136. return temp_code;
  137. }
  138. /*
  139. * Calculate a temperature value from a temperature code.
  140. * The unit of the temperature is degree Celsius.
  141. */
  142. static int code_to_temp(struct exynos_tmu_data *data, u8 temp_code)
  143. {
  144. struct exynos_tmu_platform_data *pdata = data->pdata;
  145. int temp;
  146. if (data->soc == SOC_ARCH_EXYNOS4210)
  147. /* temp_code should range between 75 and 175 */
  148. if (temp_code < 75 || temp_code > 175) {
  149. temp = -ENODATA;
  150. goto out;
  151. }
  152. switch (pdata->cal_type) {
  153. case TYPE_TWO_POINT_TRIMMING:
  154. temp = (temp_code - data->temp_error1) * (85 - 25) /
  155. (data->temp_error2 - data->temp_error1) + 25;
  156. break;
  157. case TYPE_ONE_POINT_TRIMMING:
  158. temp = temp_code - data->temp_error1 + 25;
  159. break;
  160. default:
  161. temp = temp_code - EXYNOS_TMU_DEF_CODE_TO_TEMP_OFFSET;
  162. break;
  163. }
  164. out:
  165. return temp;
  166. }
  167. static int exynos_tmu_initialize(struct platform_device *pdev)
  168. {
  169. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  170. struct exynos_tmu_platform_data *pdata = data->pdata;
  171. unsigned int status, trim_info;
  172. unsigned int rising_threshold = 0, falling_threshold = 0;
  173. int ret = 0, threshold_code, i, trigger_levs = 0;
  174. mutex_lock(&data->lock);
  175. clk_enable(data->clk);
  176. status = readb(data->base + EXYNOS_TMU_REG_STATUS);
  177. if (!status) {
  178. ret = -EBUSY;
  179. goto out;
  180. }
  181. if (data->soc == SOC_ARCH_EXYNOS) {
  182. __raw_writel(EXYNOS_TRIMINFO_RELOAD,
  183. data->base + EXYNOS_TMU_TRIMINFO_CON);
  184. }
  185. /* Save trimming info in order to perform calibration */
  186. trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
  187. data->temp_error1 = trim_info & EXYNOS_TMU_TRIM_TEMP_MASK;
  188. data->temp_error2 = ((trim_info >> 8) & EXYNOS_TMU_TRIM_TEMP_MASK);
  189. if ((EFUSE_MIN_VALUE > data->temp_error1) ||
  190. (data->temp_error1 > EFUSE_MAX_VALUE) ||
  191. (data->temp_error2 != 0))
  192. data->temp_error1 = pdata->efuse_value;
  193. /* Count trigger levels to be enabled */
  194. for (i = 0; i < MAX_THRESHOLD_LEVS; i++)
  195. if (pdata->trigger_levels[i])
  196. trigger_levs++;
  197. if (data->soc == SOC_ARCH_EXYNOS4210) {
  198. /* Write temperature code for threshold */
  199. threshold_code = temp_to_code(data, pdata->threshold);
  200. if (threshold_code < 0) {
  201. ret = threshold_code;
  202. goto out;
  203. }
  204. writeb(threshold_code,
  205. data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
  206. for (i = 0; i < trigger_levs; i++)
  207. writeb(pdata->trigger_levels[i],
  208. data->base + EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
  209. writel(EXYNOS4210_TMU_INTCLEAR_VAL,
  210. data->base + EXYNOS_TMU_REG_INTCLEAR);
  211. } else if (data->soc == SOC_ARCH_EXYNOS) {
  212. /* Write temperature code for rising and falling threshold */
  213. for (i = 0; i < trigger_levs; i++) {
  214. threshold_code = temp_to_code(data,
  215. pdata->trigger_levels[i]);
  216. if (threshold_code < 0) {
  217. ret = threshold_code;
  218. goto out;
  219. }
  220. rising_threshold |= threshold_code << 8 * i;
  221. if (pdata->threshold_falling) {
  222. threshold_code = temp_to_code(data,
  223. pdata->trigger_levels[i] -
  224. pdata->threshold_falling);
  225. if (threshold_code > 0)
  226. falling_threshold |=
  227. threshold_code << 8 * i;
  228. }
  229. }
  230. writel(rising_threshold,
  231. data->base + EXYNOS_THD_TEMP_RISE);
  232. writel(falling_threshold,
  233. data->base + EXYNOS_THD_TEMP_FALL);
  234. writel(EXYNOS_TMU_CLEAR_RISE_INT | EXYNOS_TMU_CLEAR_FALL_INT,
  235. data->base + EXYNOS_TMU_REG_INTCLEAR);
  236. }
  237. out:
  238. clk_disable(data->clk);
  239. mutex_unlock(&data->lock);
  240. return ret;
  241. }
  242. static void exynos_tmu_control(struct platform_device *pdev, bool on)
  243. {
  244. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  245. struct exynos_tmu_platform_data *pdata = data->pdata;
  246. unsigned int con, interrupt_en;
  247. mutex_lock(&data->lock);
  248. clk_enable(data->clk);
  249. con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
  250. if (pdata->reference_voltage) {
  251. con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK <<
  252. EXYNOS_TMU_REF_VOLTAGE_SHIFT);
  253. con |= pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
  254. }
  255. if (pdata->gain) {
  256. con &= ~(EXYNOS_TMU_GAIN_MASK << EXYNOS_TMU_GAIN_SHIFT);
  257. con |= (pdata->gain << EXYNOS_TMU_GAIN_SHIFT);
  258. }
  259. if (pdata->noise_cancel_mode) {
  260. con &= ~(EXYNOS_TMU_TRIP_MODE_MASK <<
  261. EXYNOS_TMU_TRIP_MODE_SHIFT);
  262. con |= (pdata->noise_cancel_mode << EXYNOS_TMU_TRIP_MODE_SHIFT);
  263. }
  264. if (on) {
  265. con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
  266. interrupt_en =
  267. pdata->trigger_level3_en << EXYNOS_TMU_INTEN_RISE3_SHIFT |
  268. pdata->trigger_level2_en << EXYNOS_TMU_INTEN_RISE2_SHIFT |
  269. pdata->trigger_level1_en << EXYNOS_TMU_INTEN_RISE1_SHIFT |
  270. pdata->trigger_level0_en << EXYNOS_TMU_INTEN_RISE0_SHIFT;
  271. if (pdata->threshold_falling)
  272. interrupt_en |=
  273. interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
  274. } else {
  275. con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
  276. interrupt_en = 0; /* Disable all interrupts */
  277. }
  278. writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
  279. writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
  280. clk_disable(data->clk);
  281. mutex_unlock(&data->lock);
  282. }
  283. static int exynos_tmu_read(struct exynos_tmu_data *data)
  284. {
  285. u8 temp_code;
  286. int temp;
  287. mutex_lock(&data->lock);
  288. clk_enable(data->clk);
  289. temp_code = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
  290. temp = code_to_temp(data, temp_code);
  291. clk_disable(data->clk);
  292. mutex_unlock(&data->lock);
  293. return temp;
  294. }
  295. #ifdef CONFIG_THERMAL_EMULATION
  296. static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp)
  297. {
  298. struct exynos_tmu_data *data = drv_data;
  299. unsigned int reg;
  300. int ret = -EINVAL;
  301. if (data->soc == SOC_ARCH_EXYNOS4210)
  302. goto out;
  303. if (temp && temp < MCELSIUS)
  304. goto out;
  305. mutex_lock(&data->lock);
  306. clk_enable(data->clk);
  307. reg = readl(data->base + EXYNOS_EMUL_CON);
  308. if (temp) {
  309. temp /= MCELSIUS;
  310. reg = (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT) |
  311. (temp_to_code(data, temp)
  312. << EXYNOS_EMUL_DATA_SHIFT) | EXYNOS_EMUL_ENABLE;
  313. } else {
  314. reg &= ~EXYNOS_EMUL_ENABLE;
  315. }
  316. writel(reg, data->base + EXYNOS_EMUL_CON);
  317. clk_disable(data->clk);
  318. mutex_unlock(&data->lock);
  319. return 0;
  320. out:
  321. return ret;
  322. }
  323. #else
  324. static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp)
  325. { return -EINVAL; }
  326. #endif/*CONFIG_THERMAL_EMULATION*/
  327. static void exynos_tmu_work(struct work_struct *work)
  328. {
  329. struct exynos_tmu_data *data = container_of(work,
  330. struct exynos_tmu_data, irq_work);
  331. exynos_report_trigger();
  332. mutex_lock(&data->lock);
  333. clk_enable(data->clk);
  334. if (data->soc == SOC_ARCH_EXYNOS)
  335. writel(EXYNOS_TMU_CLEAR_RISE_INT |
  336. EXYNOS_TMU_CLEAR_FALL_INT,
  337. data->base + EXYNOS_TMU_REG_INTCLEAR);
  338. else
  339. writel(EXYNOS4210_TMU_INTCLEAR_VAL,
  340. data->base + EXYNOS_TMU_REG_INTCLEAR);
  341. clk_disable(data->clk);
  342. mutex_unlock(&data->lock);
  343. enable_irq(data->irq);
  344. }
  345. static irqreturn_t exynos_tmu_irq(int irq, void *id)
  346. {
  347. struct exynos_tmu_data *data = id;
  348. disable_irq_nosync(irq);
  349. schedule_work(&data->irq_work);
  350. return IRQ_HANDLED;
  351. }
  352. static struct thermal_sensor_conf exynos_sensor_conf = {
  353. .name = "exynos-therm",
  354. .read_temperature = (int (*)(void *))exynos_tmu_read,
  355. .write_emul_temp = exynos_tmu_set_emulation,
  356. };
  357. #ifdef CONFIG_OF
  358. static const struct of_device_id exynos_tmu_match[] = {
  359. {
  360. .compatible = "samsung,exynos4210-tmu",
  361. .data = (void *)EXYNOS4210_TMU_DRV_DATA,
  362. },
  363. {
  364. .compatible = "samsung,exynos4412-tmu",
  365. .data = (void *)EXYNOS5250_TMU_DRV_DATA,
  366. },
  367. {
  368. .compatible = "samsung,exynos5250-tmu",
  369. .data = (void *)EXYNOS5250_TMU_DRV_DATA,
  370. },
  371. {},
  372. };
  373. MODULE_DEVICE_TABLE(of, exynos_tmu_match);
  374. #endif
  375. static struct platform_device_id exynos_tmu_driver_ids[] = {
  376. {
  377. .name = "exynos4210-tmu",
  378. .driver_data = (kernel_ulong_t)EXYNOS4210_TMU_DRV_DATA,
  379. },
  380. {
  381. .name = "exynos5250-tmu",
  382. .driver_data = (kernel_ulong_t)EXYNOS5250_TMU_DRV_DATA,
  383. },
  384. { },
  385. };
  386. MODULE_DEVICE_TABLE(platform, exynos_tmu_driver_ids);
  387. static inline struct exynos_tmu_platform_data *exynos_get_driver_data(
  388. struct platform_device *pdev)
  389. {
  390. #ifdef CONFIG_OF
  391. if (pdev->dev.of_node) {
  392. const struct of_device_id *match;
  393. match = of_match_node(exynos_tmu_match, pdev->dev.of_node);
  394. if (!match)
  395. return NULL;
  396. return (struct exynos_tmu_platform_data *) match->data;
  397. }
  398. #endif
  399. return (struct exynos_tmu_platform_data *)
  400. platform_get_device_id(pdev)->driver_data;
  401. }
  402. static int exynos_tmu_probe(struct platform_device *pdev)
  403. {
  404. struct exynos_tmu_data *data;
  405. struct exynos_tmu_platform_data *pdata = pdev->dev.platform_data;
  406. int ret, i;
  407. if (!pdata)
  408. pdata = exynos_get_driver_data(pdev);
  409. if (!pdata) {
  410. dev_err(&pdev->dev, "No platform init data supplied.\n");
  411. return -ENODEV;
  412. }
  413. data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
  414. GFP_KERNEL);
  415. if (!data) {
  416. dev_err(&pdev->dev, "Failed to allocate driver structure\n");
  417. return -ENOMEM;
  418. }
  419. data->irq = platform_get_irq(pdev, 0);
  420. if (data->irq < 0) {
  421. dev_err(&pdev->dev, "Failed to get platform irq\n");
  422. return data->irq;
  423. }
  424. INIT_WORK(&data->irq_work, exynos_tmu_work);
  425. data->mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  426. data->base = devm_ioremap_resource(&pdev->dev, data->mem);
  427. if (IS_ERR(data->base))
  428. return PTR_ERR(data->base);
  429. ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
  430. IRQF_TRIGGER_RISING, "exynos-tmu", data);
  431. if (ret) {
  432. dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
  433. return ret;
  434. }
  435. data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
  436. if (IS_ERR(data->clk)) {
  437. dev_err(&pdev->dev, "Failed to get clock\n");
  438. return PTR_ERR(data->clk);
  439. }
  440. ret = clk_prepare(data->clk);
  441. if (ret)
  442. return ret;
  443. if (pdata->type == SOC_ARCH_EXYNOS ||
  444. pdata->type == SOC_ARCH_EXYNOS4210)
  445. data->soc = pdata->type;
  446. else {
  447. ret = -EINVAL;
  448. dev_err(&pdev->dev, "Platform not supported\n");
  449. goto err_clk;
  450. }
  451. data->pdata = pdata;
  452. platform_set_drvdata(pdev, data);
  453. mutex_init(&data->lock);
  454. ret = exynos_tmu_initialize(pdev);
  455. if (ret) {
  456. dev_err(&pdev->dev, "Failed to initialize TMU\n");
  457. goto err_clk;
  458. }
  459. exynos_tmu_control(pdev, true);
  460. /* Register the sensor with thermal management interface */
  461. (&exynos_sensor_conf)->private_data = data;
  462. exynos_sensor_conf.trip_data.trip_count = pdata->trigger_level0_en +
  463. pdata->trigger_level1_en + pdata->trigger_level2_en +
  464. pdata->trigger_level3_en;
  465. for (i = 0; i < exynos_sensor_conf.trip_data.trip_count; i++)
  466. exynos_sensor_conf.trip_data.trip_val[i] =
  467. pdata->threshold + pdata->trigger_levels[i];
  468. exynos_sensor_conf.trip_data.trigger_falling = pdata->threshold_falling;
  469. exynos_sensor_conf.cooling_data.freq_clip_count =
  470. pdata->freq_tab_count;
  471. for (i = 0; i < pdata->freq_tab_count; i++) {
  472. exynos_sensor_conf.cooling_data.freq_data[i].freq_clip_max =
  473. pdata->freq_tab[i].freq_clip_max;
  474. exynos_sensor_conf.cooling_data.freq_data[i].temp_level =
  475. pdata->freq_tab[i].temp_level;
  476. }
  477. ret = exynos_register_thermal(&exynos_sensor_conf);
  478. if (ret) {
  479. dev_err(&pdev->dev, "Failed to register thermal interface\n");
  480. goto err_clk;
  481. }
  482. return 0;
  483. err_clk:
  484. clk_unprepare(data->clk);
  485. return ret;
  486. }
  487. static int exynos_tmu_remove(struct platform_device *pdev)
  488. {
  489. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  490. exynos_tmu_control(pdev, false);
  491. exynos_unregister_thermal();
  492. clk_unprepare(data->clk);
  493. return 0;
  494. }
  495. #ifdef CONFIG_PM_SLEEP
  496. static int exynos_tmu_suspend(struct device *dev)
  497. {
  498. exynos_tmu_control(to_platform_device(dev), false);
  499. return 0;
  500. }
  501. static int exynos_tmu_resume(struct device *dev)
  502. {
  503. struct platform_device *pdev = to_platform_device(dev);
  504. exynos_tmu_initialize(pdev);
  505. exynos_tmu_control(pdev, true);
  506. return 0;
  507. }
  508. static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
  509. exynos_tmu_suspend, exynos_tmu_resume);
  510. #define EXYNOS_TMU_PM (&exynos_tmu_pm)
  511. #else
  512. #define EXYNOS_TMU_PM NULL
  513. #endif
  514. static struct platform_driver exynos_tmu_driver = {
  515. .driver = {
  516. .name = "exynos-tmu",
  517. .owner = THIS_MODULE,
  518. .pm = EXYNOS_TMU_PM,
  519. .of_match_table = of_match_ptr(exynos_tmu_match),
  520. },
  521. .probe = exynos_tmu_probe,
  522. .remove = exynos_tmu_remove,
  523. .id_table = exynos_tmu_driver_ids,
  524. };
  525. module_platform_driver(exynos_tmu_driver);
  526. MODULE_DESCRIPTION("EXYNOS TMU Driver");
  527. MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
  528. MODULE_LICENSE("GPL");
  529. MODULE_ALIAS("platform:exynos-tmu");