emulate.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. /* Misc flags */
  77. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  78. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  79. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  80. #define Undefined (1<<25) /* No Such Instruction */
  81. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  82. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  83. #define No64 (1<<28)
  84. /* Source 2 operand type */
  85. #define Src2None (0<<29)
  86. #define Src2CL (1<<29)
  87. #define Src2ImmByte (2<<29)
  88. #define Src2One (3<<29)
  89. #define Src2Imm (4<<29)
  90. #define Src2Mask (7<<29)
  91. #define X2(x...) x, x
  92. #define X3(x...) X2(x), x
  93. #define X4(x...) X2(x), X2(x)
  94. #define X5(x...) X4(x), x
  95. #define X6(x...) X4(x), X2(x)
  96. #define X7(x...) X4(x), X3(x)
  97. #define X8(x...) X4(x), X4(x)
  98. #define X16(x...) X8(x), X8(x)
  99. struct opcode {
  100. u32 flags;
  101. u8 intercept;
  102. union {
  103. int (*execute)(struct x86_emulate_ctxt *ctxt);
  104. struct opcode *group;
  105. struct group_dual *gdual;
  106. struct gprefix *gprefix;
  107. } u;
  108. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  109. };
  110. struct group_dual {
  111. struct opcode mod012[8];
  112. struct opcode mod3[8];
  113. };
  114. struct gprefix {
  115. struct opcode pfx_no;
  116. struct opcode pfx_66;
  117. struct opcode pfx_f2;
  118. struct opcode pfx_f3;
  119. };
  120. /* EFLAGS bit definitions. */
  121. #define EFLG_ID (1<<21)
  122. #define EFLG_VIP (1<<20)
  123. #define EFLG_VIF (1<<19)
  124. #define EFLG_AC (1<<18)
  125. #define EFLG_VM (1<<17)
  126. #define EFLG_RF (1<<16)
  127. #define EFLG_IOPL (3<<12)
  128. #define EFLG_NT (1<<14)
  129. #define EFLG_OF (1<<11)
  130. #define EFLG_DF (1<<10)
  131. #define EFLG_IF (1<<9)
  132. #define EFLG_TF (1<<8)
  133. #define EFLG_SF (1<<7)
  134. #define EFLG_ZF (1<<6)
  135. #define EFLG_AF (1<<4)
  136. #define EFLG_PF (1<<2)
  137. #define EFLG_CF (1<<0)
  138. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  139. #define EFLG_RESERVED_ONE_MASK 2
  140. /*
  141. * Instruction emulation:
  142. * Most instructions are emulated directly via a fragment of inline assembly
  143. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  144. * any modified flags.
  145. */
  146. #if defined(CONFIG_X86_64)
  147. #define _LO32 "k" /* force 32-bit operand */
  148. #define _STK "%%rsp" /* stack pointer */
  149. #elif defined(__i386__)
  150. #define _LO32 "" /* force 32-bit operand */
  151. #define _STK "%%esp" /* stack pointer */
  152. #endif
  153. /*
  154. * These EFLAGS bits are restored from saved value during emulation, and
  155. * any changes are written back to the saved value after emulation.
  156. */
  157. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  158. /* Before executing instruction: restore necessary bits in EFLAGS. */
  159. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  160. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  161. "movl %"_sav",%"_LO32 _tmp"; " \
  162. "push %"_tmp"; " \
  163. "push %"_tmp"; " \
  164. "movl %"_msk",%"_LO32 _tmp"; " \
  165. "andl %"_LO32 _tmp",("_STK"); " \
  166. "pushf; " \
  167. "notl %"_LO32 _tmp"; " \
  168. "andl %"_LO32 _tmp",("_STK"); " \
  169. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  170. "pop %"_tmp"; " \
  171. "orl %"_LO32 _tmp",("_STK"); " \
  172. "popf; " \
  173. "pop %"_sav"; "
  174. /* After executing instruction: write-back necessary bits in EFLAGS. */
  175. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  176. /* _sav |= EFLAGS & _msk; */ \
  177. "pushf; " \
  178. "pop %"_tmp"; " \
  179. "andl %"_msk",%"_LO32 _tmp"; " \
  180. "orl %"_LO32 _tmp",%"_sav"; "
  181. #ifdef CONFIG_X86_64
  182. #define ON64(x) x
  183. #else
  184. #define ON64(x)
  185. #endif
  186. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  187. do { \
  188. __asm__ __volatile__ ( \
  189. _PRE_EFLAGS("0", "4", "2") \
  190. _op _suffix " %"_x"3,%1; " \
  191. _POST_EFLAGS("0", "4", "2") \
  192. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  193. "=&r" (_tmp) \
  194. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  195. } while (0)
  196. /* Raw emulation: instruction has two explicit operands. */
  197. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  198. do { \
  199. unsigned long _tmp; \
  200. \
  201. switch ((_dst).bytes) { \
  202. case 2: \
  203. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  204. break; \
  205. case 4: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  207. break; \
  208. case 8: \
  209. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  210. break; \
  211. } \
  212. } while (0)
  213. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  214. do { \
  215. unsigned long _tmp; \
  216. switch ((_dst).bytes) { \
  217. case 1: \
  218. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  219. break; \
  220. default: \
  221. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  222. _wx, _wy, _lx, _ly, _qx, _qy); \
  223. break; \
  224. } \
  225. } while (0)
  226. /* Source operand is byte-sized and may be restricted to just %cl. */
  227. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "c", "b", "c", "b", "c", "b", "c")
  230. /* Source operand is byte, word, long or quad sized. */
  231. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  232. __emulate_2op(_op, _src, _dst, _eflags, \
  233. "b", "q", "w", "r", _LO32, "r", "", "r")
  234. /* Source operand is word, long or quad sized. */
  235. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  236. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  237. "w", "r", _LO32, "r", "", "r")
  238. /* Instruction has three operands and one operand is stored in ECX register */
  239. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  240. do { \
  241. unsigned long _tmp; \
  242. _type _clv = (_cl).val; \
  243. _type _srcv = (_src).val; \
  244. _type _dstv = (_dst).val; \
  245. \
  246. __asm__ __volatile__ ( \
  247. _PRE_EFLAGS("0", "5", "2") \
  248. _op _suffix " %4,%1 \n" \
  249. _POST_EFLAGS("0", "5", "2") \
  250. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  251. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  252. ); \
  253. \
  254. (_cl).val = (unsigned long) _clv; \
  255. (_src).val = (unsigned long) _srcv; \
  256. (_dst).val = (unsigned long) _dstv; \
  257. } while (0)
  258. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  259. do { \
  260. switch ((_dst).bytes) { \
  261. case 2: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "w", unsigned short); \
  264. break; \
  265. case 4: \
  266. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "l", unsigned int); \
  268. break; \
  269. case 8: \
  270. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  271. "q", unsigned long)); \
  272. break; \
  273. } \
  274. } while (0)
  275. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  276. do { \
  277. unsigned long _tmp; \
  278. \
  279. __asm__ __volatile__ ( \
  280. _PRE_EFLAGS("0", "3", "2") \
  281. _op _suffix " %1; " \
  282. _POST_EFLAGS("0", "3", "2") \
  283. : "=m" (_eflags), "+m" ((_dst).val), \
  284. "=&r" (_tmp) \
  285. : "i" (EFLAGS_MASK)); \
  286. } while (0)
  287. /* Instruction has only one explicit operand (no source operand). */
  288. #define emulate_1op(_op, _dst, _eflags) \
  289. do { \
  290. switch ((_dst).bytes) { \
  291. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  292. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  293. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  294. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  295. } \
  296. } while (0)
  297. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  298. do { \
  299. unsigned long _tmp; \
  300. \
  301. __asm__ __volatile__ ( \
  302. _PRE_EFLAGS("0", "4", "1") \
  303. _op _suffix " %5; " \
  304. _POST_EFLAGS("0", "4", "1") \
  305. : "=m" (_eflags), "=&r" (_tmp), \
  306. "+a" (_rax), "+d" (_rdx) \
  307. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  308. "a" (_rax), "d" (_rdx)); \
  309. } while (0)
  310. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  311. do { \
  312. unsigned long _tmp; \
  313. \
  314. __asm__ __volatile__ ( \
  315. _PRE_EFLAGS("0", "5", "1") \
  316. "1: \n\t" \
  317. _op _suffix " %6; " \
  318. "2: \n\t" \
  319. _POST_EFLAGS("0", "5", "1") \
  320. ".pushsection .fixup,\"ax\" \n\t" \
  321. "3: movb $1, %4 \n\t" \
  322. "jmp 2b \n\t" \
  323. ".popsection \n\t" \
  324. _ASM_EXTABLE(1b, 3b) \
  325. : "=m" (_eflags), "=&r" (_tmp), \
  326. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  327. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  328. "a" (_rax), "d" (_rdx)); \
  329. } while (0)
  330. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  331. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  332. do { \
  333. switch((_src).bytes) { \
  334. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  335. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  336. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  337. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  338. } \
  339. } while (0)
  340. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  341. do { \
  342. switch((_src).bytes) { \
  343. case 1: \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "b", _ex); \
  346. break; \
  347. case 2: \
  348. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  349. _eflags, "w", _ex); \
  350. break; \
  351. case 4: \
  352. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  353. _eflags, "l", _ex); \
  354. break; \
  355. case 8: ON64( \
  356. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  357. _eflags, "q", _ex)); \
  358. break; \
  359. } \
  360. } while (0)
  361. /* Fetch next part of the instruction being emulated. */
  362. #define insn_fetch(_type, _size, _eip) \
  363. ({ unsigned long _x; \
  364. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  365. if (rc != X86EMUL_CONTINUE) \
  366. goto done; \
  367. (_eip) += (_size); \
  368. (_type)_x; \
  369. })
  370. #define insn_fetch_arr(_arr, _size, _eip) \
  371. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  372. if (rc != X86EMUL_CONTINUE) \
  373. goto done; \
  374. (_eip) += (_size); \
  375. })
  376. static inline unsigned long ad_mask(struct decode_cache *c)
  377. {
  378. return (1UL << (c->ad_bytes << 3)) - 1;
  379. }
  380. /* Access/update address held in a register, based on addressing mode. */
  381. static inline unsigned long
  382. address_mask(struct decode_cache *c, unsigned long reg)
  383. {
  384. if (c->ad_bytes == sizeof(unsigned long))
  385. return reg;
  386. else
  387. return reg & ad_mask(c);
  388. }
  389. static inline unsigned long
  390. register_address(struct decode_cache *c, unsigned long reg)
  391. {
  392. return address_mask(c, reg);
  393. }
  394. static inline void
  395. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  396. {
  397. if (c->ad_bytes == sizeof(unsigned long))
  398. *reg += inc;
  399. else
  400. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  401. }
  402. static inline void jmp_rel(struct decode_cache *c, int rel)
  403. {
  404. register_address_increment(c, &c->eip, rel);
  405. }
  406. static void set_seg_override(struct decode_cache *c, int seg)
  407. {
  408. c->has_seg_override = true;
  409. c->seg_override = seg;
  410. }
  411. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  412. struct x86_emulate_ops *ops, int seg)
  413. {
  414. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  415. return 0;
  416. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  417. }
  418. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  419. struct x86_emulate_ops *ops,
  420. struct decode_cache *c)
  421. {
  422. if (!c->has_seg_override)
  423. return 0;
  424. return c->seg_override;
  425. }
  426. static ulong linear(struct x86_emulate_ctxt *ctxt,
  427. struct segmented_address addr)
  428. {
  429. struct decode_cache *c = &ctxt->decode;
  430. ulong la;
  431. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  432. if (c->ad_bytes != 8)
  433. la &= (u32)-1;
  434. return la;
  435. }
  436. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  437. u32 error, bool valid)
  438. {
  439. ctxt->exception.vector = vec;
  440. ctxt->exception.error_code = error;
  441. ctxt->exception.error_code_valid = valid;
  442. return X86EMUL_PROPAGATE_FAULT;
  443. }
  444. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  445. {
  446. return emulate_exception(ctxt, GP_VECTOR, err, true);
  447. }
  448. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  449. {
  450. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  451. }
  452. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  453. {
  454. return emulate_exception(ctxt, TS_VECTOR, err, true);
  455. }
  456. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  457. {
  458. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  459. }
  460. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  461. {
  462. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  463. }
  464. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  465. struct x86_emulate_ops *ops,
  466. unsigned long eip, u8 *dest)
  467. {
  468. struct fetch_cache *fc = &ctxt->decode.fetch;
  469. int rc;
  470. int size, cur_size;
  471. if (eip == fc->end) {
  472. cur_size = fc->end - fc->start;
  473. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  474. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  475. size, ctxt->vcpu, &ctxt->exception);
  476. if (rc != X86EMUL_CONTINUE)
  477. return rc;
  478. fc->end += size;
  479. }
  480. *dest = fc->data[eip - fc->start];
  481. return X86EMUL_CONTINUE;
  482. }
  483. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  484. struct x86_emulate_ops *ops,
  485. unsigned long eip, void *dest, unsigned size)
  486. {
  487. int rc;
  488. /* x86 instructions are limited to 15 bytes. */
  489. if (eip + size - ctxt->eip > 15)
  490. return X86EMUL_UNHANDLEABLE;
  491. while (size--) {
  492. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  493. if (rc != X86EMUL_CONTINUE)
  494. return rc;
  495. }
  496. return X86EMUL_CONTINUE;
  497. }
  498. /*
  499. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  500. * pointer into the block that addresses the relevant register.
  501. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  502. */
  503. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  504. int highbyte_regs)
  505. {
  506. void *p;
  507. p = &regs[modrm_reg];
  508. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  509. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  510. return p;
  511. }
  512. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  513. struct x86_emulate_ops *ops,
  514. struct segmented_address addr,
  515. u16 *size, unsigned long *address, int op_bytes)
  516. {
  517. int rc;
  518. if (op_bytes == 2)
  519. op_bytes = 3;
  520. *address = 0;
  521. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  522. ctxt->vcpu, &ctxt->exception);
  523. if (rc != X86EMUL_CONTINUE)
  524. return rc;
  525. addr.ea += 2;
  526. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  527. ctxt->vcpu, &ctxt->exception);
  528. return rc;
  529. }
  530. static int test_cc(unsigned int condition, unsigned int flags)
  531. {
  532. int rc = 0;
  533. switch ((condition & 15) >> 1) {
  534. case 0: /* o */
  535. rc |= (flags & EFLG_OF);
  536. break;
  537. case 1: /* b/c/nae */
  538. rc |= (flags & EFLG_CF);
  539. break;
  540. case 2: /* z/e */
  541. rc |= (flags & EFLG_ZF);
  542. break;
  543. case 3: /* be/na */
  544. rc |= (flags & (EFLG_CF|EFLG_ZF));
  545. break;
  546. case 4: /* s */
  547. rc |= (flags & EFLG_SF);
  548. break;
  549. case 5: /* p/pe */
  550. rc |= (flags & EFLG_PF);
  551. break;
  552. case 7: /* le/ng */
  553. rc |= (flags & EFLG_ZF);
  554. /* fall through */
  555. case 6: /* l/nge */
  556. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  557. break;
  558. }
  559. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  560. return (!!rc ^ (condition & 1));
  561. }
  562. static void fetch_register_operand(struct operand *op)
  563. {
  564. switch (op->bytes) {
  565. case 1:
  566. op->val = *(u8 *)op->addr.reg;
  567. break;
  568. case 2:
  569. op->val = *(u16 *)op->addr.reg;
  570. break;
  571. case 4:
  572. op->val = *(u32 *)op->addr.reg;
  573. break;
  574. case 8:
  575. op->val = *(u64 *)op->addr.reg;
  576. break;
  577. }
  578. }
  579. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  580. {
  581. ctxt->ops->get_fpu(ctxt);
  582. switch (reg) {
  583. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  584. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  585. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  586. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  587. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  588. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  589. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  590. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  591. #ifdef CONFIG_X86_64
  592. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  593. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  594. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  595. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  596. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  597. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  598. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  599. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  600. #endif
  601. default: BUG();
  602. }
  603. ctxt->ops->put_fpu(ctxt);
  604. }
  605. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  606. int reg)
  607. {
  608. ctxt->ops->get_fpu(ctxt);
  609. switch (reg) {
  610. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  611. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  612. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  613. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  614. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  615. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  616. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  617. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  618. #ifdef CONFIG_X86_64
  619. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  620. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  621. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  622. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  623. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  624. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  625. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  626. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  627. #endif
  628. default: BUG();
  629. }
  630. ctxt->ops->put_fpu(ctxt);
  631. }
  632. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  633. struct operand *op,
  634. struct decode_cache *c,
  635. int inhibit_bytereg)
  636. {
  637. unsigned reg = c->modrm_reg;
  638. int highbyte_regs = c->rex_prefix == 0;
  639. if (!(c->d & ModRM))
  640. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  641. if (c->d & Sse) {
  642. op->type = OP_XMM;
  643. op->bytes = 16;
  644. op->addr.xmm = reg;
  645. read_sse_reg(ctxt, &op->vec_val, reg);
  646. return;
  647. }
  648. op->type = OP_REG;
  649. if ((c->d & ByteOp) && !inhibit_bytereg) {
  650. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  651. op->bytes = 1;
  652. } else {
  653. op->addr.reg = decode_register(reg, c->regs, 0);
  654. op->bytes = c->op_bytes;
  655. }
  656. fetch_register_operand(op);
  657. op->orig_val = op->val;
  658. }
  659. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. struct operand *op)
  662. {
  663. struct decode_cache *c = &ctxt->decode;
  664. u8 sib;
  665. int index_reg = 0, base_reg = 0, scale;
  666. int rc = X86EMUL_CONTINUE;
  667. ulong modrm_ea = 0;
  668. if (c->rex_prefix) {
  669. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  670. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  671. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  672. }
  673. c->modrm = insn_fetch(u8, 1, c->eip);
  674. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  675. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  676. c->modrm_rm |= (c->modrm & 0x07);
  677. c->modrm_seg = VCPU_SREG_DS;
  678. if (c->modrm_mod == 3) {
  679. op->type = OP_REG;
  680. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  681. op->addr.reg = decode_register(c->modrm_rm,
  682. c->regs, c->d & ByteOp);
  683. if (c->d & Sse) {
  684. op->type = OP_XMM;
  685. op->bytes = 16;
  686. op->addr.xmm = c->modrm_rm;
  687. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  688. return rc;
  689. }
  690. fetch_register_operand(op);
  691. return rc;
  692. }
  693. op->type = OP_MEM;
  694. if (c->ad_bytes == 2) {
  695. unsigned bx = c->regs[VCPU_REGS_RBX];
  696. unsigned bp = c->regs[VCPU_REGS_RBP];
  697. unsigned si = c->regs[VCPU_REGS_RSI];
  698. unsigned di = c->regs[VCPU_REGS_RDI];
  699. /* 16-bit ModR/M decode. */
  700. switch (c->modrm_mod) {
  701. case 0:
  702. if (c->modrm_rm == 6)
  703. modrm_ea += insn_fetch(u16, 2, c->eip);
  704. break;
  705. case 1:
  706. modrm_ea += insn_fetch(s8, 1, c->eip);
  707. break;
  708. case 2:
  709. modrm_ea += insn_fetch(u16, 2, c->eip);
  710. break;
  711. }
  712. switch (c->modrm_rm) {
  713. case 0:
  714. modrm_ea += bx + si;
  715. break;
  716. case 1:
  717. modrm_ea += bx + di;
  718. break;
  719. case 2:
  720. modrm_ea += bp + si;
  721. break;
  722. case 3:
  723. modrm_ea += bp + di;
  724. break;
  725. case 4:
  726. modrm_ea += si;
  727. break;
  728. case 5:
  729. modrm_ea += di;
  730. break;
  731. case 6:
  732. if (c->modrm_mod != 0)
  733. modrm_ea += bp;
  734. break;
  735. case 7:
  736. modrm_ea += bx;
  737. break;
  738. }
  739. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  740. (c->modrm_rm == 6 && c->modrm_mod != 0))
  741. c->modrm_seg = VCPU_SREG_SS;
  742. modrm_ea = (u16)modrm_ea;
  743. } else {
  744. /* 32/64-bit ModR/M decode. */
  745. if ((c->modrm_rm & 7) == 4) {
  746. sib = insn_fetch(u8, 1, c->eip);
  747. index_reg |= (sib >> 3) & 7;
  748. base_reg |= sib & 7;
  749. scale = sib >> 6;
  750. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  751. modrm_ea += insn_fetch(s32, 4, c->eip);
  752. else
  753. modrm_ea += c->regs[base_reg];
  754. if (index_reg != 4)
  755. modrm_ea += c->regs[index_reg] << scale;
  756. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  757. if (ctxt->mode == X86EMUL_MODE_PROT64)
  758. c->rip_relative = 1;
  759. } else
  760. modrm_ea += c->regs[c->modrm_rm];
  761. switch (c->modrm_mod) {
  762. case 0:
  763. if (c->modrm_rm == 5)
  764. modrm_ea += insn_fetch(s32, 4, c->eip);
  765. break;
  766. case 1:
  767. modrm_ea += insn_fetch(s8, 1, c->eip);
  768. break;
  769. case 2:
  770. modrm_ea += insn_fetch(s32, 4, c->eip);
  771. break;
  772. }
  773. }
  774. op->addr.mem.ea = modrm_ea;
  775. done:
  776. return rc;
  777. }
  778. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  779. struct x86_emulate_ops *ops,
  780. struct operand *op)
  781. {
  782. struct decode_cache *c = &ctxt->decode;
  783. int rc = X86EMUL_CONTINUE;
  784. op->type = OP_MEM;
  785. switch (c->ad_bytes) {
  786. case 2:
  787. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  788. break;
  789. case 4:
  790. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  791. break;
  792. case 8:
  793. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  794. break;
  795. }
  796. done:
  797. return rc;
  798. }
  799. static void fetch_bit_operand(struct decode_cache *c)
  800. {
  801. long sv = 0, mask;
  802. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  803. mask = ~(c->dst.bytes * 8 - 1);
  804. if (c->src.bytes == 2)
  805. sv = (s16)c->src.val & (s16)mask;
  806. else if (c->src.bytes == 4)
  807. sv = (s32)c->src.val & (s32)mask;
  808. c->dst.addr.mem.ea += (sv >> 3);
  809. }
  810. /* only subword offset */
  811. c->src.val &= (c->dst.bytes << 3) - 1;
  812. }
  813. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  814. struct x86_emulate_ops *ops,
  815. unsigned long addr, void *dest, unsigned size)
  816. {
  817. int rc;
  818. struct read_cache *mc = &ctxt->decode.mem_read;
  819. while (size) {
  820. int n = min(size, 8u);
  821. size -= n;
  822. if (mc->pos < mc->end)
  823. goto read_cached;
  824. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  825. &ctxt->exception, ctxt->vcpu);
  826. if (rc != X86EMUL_CONTINUE)
  827. return rc;
  828. mc->end += n;
  829. read_cached:
  830. memcpy(dest, mc->data + mc->pos, n);
  831. mc->pos += n;
  832. dest += n;
  833. addr += n;
  834. }
  835. return X86EMUL_CONTINUE;
  836. }
  837. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  838. struct x86_emulate_ops *ops,
  839. unsigned int size, unsigned short port,
  840. void *dest)
  841. {
  842. struct read_cache *rc = &ctxt->decode.io_read;
  843. if (rc->pos == rc->end) { /* refill pio read ahead */
  844. struct decode_cache *c = &ctxt->decode;
  845. unsigned int in_page, n;
  846. unsigned int count = c->rep_prefix ?
  847. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  848. in_page = (ctxt->eflags & EFLG_DF) ?
  849. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  850. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  851. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  852. count);
  853. if (n == 0)
  854. n = 1;
  855. rc->pos = rc->end = 0;
  856. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  857. return 0;
  858. rc->end = n * size;
  859. }
  860. memcpy(dest, rc->data + rc->pos, size);
  861. rc->pos += size;
  862. return 1;
  863. }
  864. static u32 desc_limit_scaled(struct desc_struct *desc)
  865. {
  866. u32 limit = get_desc_limit(desc);
  867. return desc->g ? (limit << 12) | 0xfff : limit;
  868. }
  869. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  870. struct x86_emulate_ops *ops,
  871. u16 selector, struct desc_ptr *dt)
  872. {
  873. if (selector & 1 << 2) {
  874. struct desc_struct desc;
  875. memset (dt, 0, sizeof *dt);
  876. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  877. ctxt->vcpu))
  878. return;
  879. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  880. dt->address = get_desc_base(&desc);
  881. } else
  882. ops->get_gdt(dt, ctxt->vcpu);
  883. }
  884. /* allowed just for 8 bytes segments */
  885. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  886. struct x86_emulate_ops *ops,
  887. u16 selector, struct desc_struct *desc)
  888. {
  889. struct desc_ptr dt;
  890. u16 index = selector >> 3;
  891. int ret;
  892. ulong addr;
  893. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  894. if (dt.size < index * 8 + 7)
  895. return emulate_gp(ctxt, selector & 0xfffc);
  896. addr = dt.address + index * 8;
  897. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  898. &ctxt->exception);
  899. return ret;
  900. }
  901. /* allowed just for 8 bytes segments */
  902. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  903. struct x86_emulate_ops *ops,
  904. u16 selector, struct desc_struct *desc)
  905. {
  906. struct desc_ptr dt;
  907. u16 index = selector >> 3;
  908. ulong addr;
  909. int ret;
  910. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  911. if (dt.size < index * 8 + 7)
  912. return emulate_gp(ctxt, selector & 0xfffc);
  913. addr = dt.address + index * 8;
  914. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  915. &ctxt->exception);
  916. return ret;
  917. }
  918. /* Does not support long mode */
  919. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  920. struct x86_emulate_ops *ops,
  921. u16 selector, int seg)
  922. {
  923. struct desc_struct seg_desc;
  924. u8 dpl, rpl, cpl;
  925. unsigned err_vec = GP_VECTOR;
  926. u32 err_code = 0;
  927. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  928. int ret;
  929. memset(&seg_desc, 0, sizeof seg_desc);
  930. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  931. || ctxt->mode == X86EMUL_MODE_REAL) {
  932. /* set real mode segment descriptor */
  933. set_desc_base(&seg_desc, selector << 4);
  934. set_desc_limit(&seg_desc, 0xffff);
  935. seg_desc.type = 3;
  936. seg_desc.p = 1;
  937. seg_desc.s = 1;
  938. goto load;
  939. }
  940. /* NULL selector is not valid for TR, CS and SS */
  941. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  942. && null_selector)
  943. goto exception;
  944. /* TR should be in GDT only */
  945. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  946. goto exception;
  947. if (null_selector) /* for NULL selector skip all following checks */
  948. goto load;
  949. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  950. if (ret != X86EMUL_CONTINUE)
  951. return ret;
  952. err_code = selector & 0xfffc;
  953. err_vec = GP_VECTOR;
  954. /* can't load system descriptor into segment selecor */
  955. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  956. goto exception;
  957. if (!seg_desc.p) {
  958. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  959. goto exception;
  960. }
  961. rpl = selector & 3;
  962. dpl = seg_desc.dpl;
  963. cpl = ops->cpl(ctxt->vcpu);
  964. switch (seg) {
  965. case VCPU_SREG_SS:
  966. /*
  967. * segment is not a writable data segment or segment
  968. * selector's RPL != CPL or segment selector's RPL != CPL
  969. */
  970. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  971. goto exception;
  972. break;
  973. case VCPU_SREG_CS:
  974. if (!(seg_desc.type & 8))
  975. goto exception;
  976. if (seg_desc.type & 4) {
  977. /* conforming */
  978. if (dpl > cpl)
  979. goto exception;
  980. } else {
  981. /* nonconforming */
  982. if (rpl > cpl || dpl != cpl)
  983. goto exception;
  984. }
  985. /* CS(RPL) <- CPL */
  986. selector = (selector & 0xfffc) | cpl;
  987. break;
  988. case VCPU_SREG_TR:
  989. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  990. goto exception;
  991. break;
  992. case VCPU_SREG_LDTR:
  993. if (seg_desc.s || seg_desc.type != 2)
  994. goto exception;
  995. break;
  996. default: /* DS, ES, FS, or GS */
  997. /*
  998. * segment is not a data or readable code segment or
  999. * ((segment is a data or nonconforming code segment)
  1000. * and (both RPL and CPL > DPL))
  1001. */
  1002. if ((seg_desc.type & 0xa) == 0x8 ||
  1003. (((seg_desc.type & 0xc) != 0xc) &&
  1004. (rpl > dpl && cpl > dpl)))
  1005. goto exception;
  1006. break;
  1007. }
  1008. if (seg_desc.s) {
  1009. /* mark segment as accessed */
  1010. seg_desc.type |= 1;
  1011. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1012. if (ret != X86EMUL_CONTINUE)
  1013. return ret;
  1014. }
  1015. load:
  1016. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1017. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  1018. return X86EMUL_CONTINUE;
  1019. exception:
  1020. emulate_exception(ctxt, err_vec, err_code, true);
  1021. return X86EMUL_PROPAGATE_FAULT;
  1022. }
  1023. static void write_register_operand(struct operand *op)
  1024. {
  1025. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1026. switch (op->bytes) {
  1027. case 1:
  1028. *(u8 *)op->addr.reg = (u8)op->val;
  1029. break;
  1030. case 2:
  1031. *(u16 *)op->addr.reg = (u16)op->val;
  1032. break;
  1033. case 4:
  1034. *op->addr.reg = (u32)op->val;
  1035. break; /* 64b: zero-extend */
  1036. case 8:
  1037. *op->addr.reg = op->val;
  1038. break;
  1039. }
  1040. }
  1041. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1042. struct x86_emulate_ops *ops)
  1043. {
  1044. int rc;
  1045. struct decode_cache *c = &ctxt->decode;
  1046. switch (c->dst.type) {
  1047. case OP_REG:
  1048. write_register_operand(&c->dst);
  1049. break;
  1050. case OP_MEM:
  1051. if (c->lock_prefix)
  1052. rc = ops->cmpxchg_emulated(
  1053. linear(ctxt, c->dst.addr.mem),
  1054. &c->dst.orig_val,
  1055. &c->dst.val,
  1056. c->dst.bytes,
  1057. &ctxt->exception,
  1058. ctxt->vcpu);
  1059. else
  1060. rc = ops->write_emulated(
  1061. linear(ctxt, c->dst.addr.mem),
  1062. &c->dst.val,
  1063. c->dst.bytes,
  1064. &ctxt->exception,
  1065. ctxt->vcpu);
  1066. if (rc != X86EMUL_CONTINUE)
  1067. return rc;
  1068. break;
  1069. case OP_XMM:
  1070. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1071. break;
  1072. case OP_NONE:
  1073. /* no writeback */
  1074. break;
  1075. default:
  1076. break;
  1077. }
  1078. return X86EMUL_CONTINUE;
  1079. }
  1080. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1081. struct x86_emulate_ops *ops)
  1082. {
  1083. struct decode_cache *c = &ctxt->decode;
  1084. c->dst.type = OP_MEM;
  1085. c->dst.bytes = c->op_bytes;
  1086. c->dst.val = c->src.val;
  1087. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1088. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1089. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1090. }
  1091. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1092. struct x86_emulate_ops *ops,
  1093. void *dest, int len)
  1094. {
  1095. struct decode_cache *c = &ctxt->decode;
  1096. int rc;
  1097. struct segmented_address addr;
  1098. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1099. addr.seg = VCPU_SREG_SS;
  1100. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1101. if (rc != X86EMUL_CONTINUE)
  1102. return rc;
  1103. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1104. return rc;
  1105. }
  1106. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1107. struct x86_emulate_ops *ops,
  1108. void *dest, int len)
  1109. {
  1110. int rc;
  1111. unsigned long val, change_mask;
  1112. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1113. int cpl = ops->cpl(ctxt->vcpu);
  1114. rc = emulate_pop(ctxt, ops, &val, len);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. return rc;
  1117. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1118. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1119. switch(ctxt->mode) {
  1120. case X86EMUL_MODE_PROT64:
  1121. case X86EMUL_MODE_PROT32:
  1122. case X86EMUL_MODE_PROT16:
  1123. if (cpl == 0)
  1124. change_mask |= EFLG_IOPL;
  1125. if (cpl <= iopl)
  1126. change_mask |= EFLG_IF;
  1127. break;
  1128. case X86EMUL_MODE_VM86:
  1129. if (iopl < 3)
  1130. return emulate_gp(ctxt, 0);
  1131. change_mask |= EFLG_IF;
  1132. break;
  1133. default: /* real mode */
  1134. change_mask |= (EFLG_IOPL | EFLG_IF);
  1135. break;
  1136. }
  1137. *(unsigned long *)dest =
  1138. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1139. return rc;
  1140. }
  1141. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1142. struct x86_emulate_ops *ops, int seg)
  1143. {
  1144. struct decode_cache *c = &ctxt->decode;
  1145. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1146. emulate_push(ctxt, ops);
  1147. }
  1148. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1149. struct x86_emulate_ops *ops, int seg)
  1150. {
  1151. struct decode_cache *c = &ctxt->decode;
  1152. unsigned long selector;
  1153. int rc;
  1154. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1155. if (rc != X86EMUL_CONTINUE)
  1156. return rc;
  1157. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1158. return rc;
  1159. }
  1160. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1161. struct x86_emulate_ops *ops)
  1162. {
  1163. struct decode_cache *c = &ctxt->decode;
  1164. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1165. int rc = X86EMUL_CONTINUE;
  1166. int reg = VCPU_REGS_RAX;
  1167. while (reg <= VCPU_REGS_RDI) {
  1168. (reg == VCPU_REGS_RSP) ?
  1169. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1170. emulate_push(ctxt, ops);
  1171. rc = writeback(ctxt, ops);
  1172. if (rc != X86EMUL_CONTINUE)
  1173. return rc;
  1174. ++reg;
  1175. }
  1176. /* Disable writeback. */
  1177. c->dst.type = OP_NONE;
  1178. return rc;
  1179. }
  1180. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1181. struct x86_emulate_ops *ops)
  1182. {
  1183. struct decode_cache *c = &ctxt->decode;
  1184. int rc = X86EMUL_CONTINUE;
  1185. int reg = VCPU_REGS_RDI;
  1186. while (reg >= VCPU_REGS_RAX) {
  1187. if (reg == VCPU_REGS_RSP) {
  1188. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1189. c->op_bytes);
  1190. --reg;
  1191. }
  1192. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1193. if (rc != X86EMUL_CONTINUE)
  1194. break;
  1195. --reg;
  1196. }
  1197. return rc;
  1198. }
  1199. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1200. struct x86_emulate_ops *ops, int irq)
  1201. {
  1202. struct decode_cache *c = &ctxt->decode;
  1203. int rc;
  1204. struct desc_ptr dt;
  1205. gva_t cs_addr;
  1206. gva_t eip_addr;
  1207. u16 cs, eip;
  1208. /* TODO: Add limit checks */
  1209. c->src.val = ctxt->eflags;
  1210. emulate_push(ctxt, ops);
  1211. rc = writeback(ctxt, ops);
  1212. if (rc != X86EMUL_CONTINUE)
  1213. return rc;
  1214. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1215. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1216. emulate_push(ctxt, ops);
  1217. rc = writeback(ctxt, ops);
  1218. if (rc != X86EMUL_CONTINUE)
  1219. return rc;
  1220. c->src.val = c->eip;
  1221. emulate_push(ctxt, ops);
  1222. rc = writeback(ctxt, ops);
  1223. if (rc != X86EMUL_CONTINUE)
  1224. return rc;
  1225. c->dst.type = OP_NONE;
  1226. ops->get_idt(&dt, ctxt->vcpu);
  1227. eip_addr = dt.address + (irq << 2);
  1228. cs_addr = dt.address + (irq << 2) + 2;
  1229. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1230. if (rc != X86EMUL_CONTINUE)
  1231. return rc;
  1232. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1233. if (rc != X86EMUL_CONTINUE)
  1234. return rc;
  1235. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1236. if (rc != X86EMUL_CONTINUE)
  1237. return rc;
  1238. c->eip = eip;
  1239. return rc;
  1240. }
  1241. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1242. struct x86_emulate_ops *ops, int irq)
  1243. {
  1244. switch(ctxt->mode) {
  1245. case X86EMUL_MODE_REAL:
  1246. return emulate_int_real(ctxt, ops, irq);
  1247. case X86EMUL_MODE_VM86:
  1248. case X86EMUL_MODE_PROT16:
  1249. case X86EMUL_MODE_PROT32:
  1250. case X86EMUL_MODE_PROT64:
  1251. default:
  1252. /* Protected mode interrupts unimplemented yet */
  1253. return X86EMUL_UNHANDLEABLE;
  1254. }
  1255. }
  1256. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1257. struct x86_emulate_ops *ops)
  1258. {
  1259. struct decode_cache *c = &ctxt->decode;
  1260. int rc = X86EMUL_CONTINUE;
  1261. unsigned long temp_eip = 0;
  1262. unsigned long temp_eflags = 0;
  1263. unsigned long cs = 0;
  1264. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1265. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1266. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1267. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1268. /* TODO: Add stack limit check */
  1269. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1270. if (rc != X86EMUL_CONTINUE)
  1271. return rc;
  1272. if (temp_eip & ~0xffff)
  1273. return emulate_gp(ctxt, 0);
  1274. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1275. if (rc != X86EMUL_CONTINUE)
  1276. return rc;
  1277. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1278. if (rc != X86EMUL_CONTINUE)
  1279. return rc;
  1280. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1281. if (rc != X86EMUL_CONTINUE)
  1282. return rc;
  1283. c->eip = temp_eip;
  1284. if (c->op_bytes == 4)
  1285. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1286. else if (c->op_bytes == 2) {
  1287. ctxt->eflags &= ~0xffff;
  1288. ctxt->eflags |= temp_eflags;
  1289. }
  1290. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1291. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1292. return rc;
  1293. }
  1294. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1295. struct x86_emulate_ops* ops)
  1296. {
  1297. switch(ctxt->mode) {
  1298. case X86EMUL_MODE_REAL:
  1299. return emulate_iret_real(ctxt, ops);
  1300. case X86EMUL_MODE_VM86:
  1301. case X86EMUL_MODE_PROT16:
  1302. case X86EMUL_MODE_PROT32:
  1303. case X86EMUL_MODE_PROT64:
  1304. default:
  1305. /* iret from protected mode unimplemented yet */
  1306. return X86EMUL_UNHANDLEABLE;
  1307. }
  1308. }
  1309. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1310. struct x86_emulate_ops *ops)
  1311. {
  1312. struct decode_cache *c = &ctxt->decode;
  1313. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1314. }
  1315. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. struct decode_cache *c = &ctxt->decode;
  1318. switch (c->modrm_reg) {
  1319. case 0: /* rol */
  1320. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1321. break;
  1322. case 1: /* ror */
  1323. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1324. break;
  1325. case 2: /* rcl */
  1326. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1327. break;
  1328. case 3: /* rcr */
  1329. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1330. break;
  1331. case 4: /* sal/shl */
  1332. case 6: /* sal/shl */
  1333. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1334. break;
  1335. case 5: /* shr */
  1336. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1337. break;
  1338. case 7: /* sar */
  1339. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1340. break;
  1341. }
  1342. }
  1343. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1344. struct x86_emulate_ops *ops)
  1345. {
  1346. struct decode_cache *c = &ctxt->decode;
  1347. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1348. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1349. u8 de = 0;
  1350. switch (c->modrm_reg) {
  1351. case 0 ... 1: /* test */
  1352. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1353. break;
  1354. case 2: /* not */
  1355. c->dst.val = ~c->dst.val;
  1356. break;
  1357. case 3: /* neg */
  1358. emulate_1op("neg", c->dst, ctxt->eflags);
  1359. break;
  1360. case 4: /* mul */
  1361. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1362. break;
  1363. case 5: /* imul */
  1364. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1365. break;
  1366. case 6: /* div */
  1367. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1368. ctxt->eflags, de);
  1369. break;
  1370. case 7: /* idiv */
  1371. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1372. ctxt->eflags, de);
  1373. break;
  1374. default:
  1375. return X86EMUL_UNHANDLEABLE;
  1376. }
  1377. if (de)
  1378. return emulate_de(ctxt);
  1379. return X86EMUL_CONTINUE;
  1380. }
  1381. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1382. struct x86_emulate_ops *ops)
  1383. {
  1384. struct decode_cache *c = &ctxt->decode;
  1385. switch (c->modrm_reg) {
  1386. case 0: /* inc */
  1387. emulate_1op("inc", c->dst, ctxt->eflags);
  1388. break;
  1389. case 1: /* dec */
  1390. emulate_1op("dec", c->dst, ctxt->eflags);
  1391. break;
  1392. case 2: /* call near abs */ {
  1393. long int old_eip;
  1394. old_eip = c->eip;
  1395. c->eip = c->src.val;
  1396. c->src.val = old_eip;
  1397. emulate_push(ctxt, ops);
  1398. break;
  1399. }
  1400. case 4: /* jmp abs */
  1401. c->eip = c->src.val;
  1402. break;
  1403. case 6: /* push */
  1404. emulate_push(ctxt, ops);
  1405. break;
  1406. }
  1407. return X86EMUL_CONTINUE;
  1408. }
  1409. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1410. struct x86_emulate_ops *ops)
  1411. {
  1412. struct decode_cache *c = &ctxt->decode;
  1413. u64 old = c->dst.orig_val64;
  1414. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1415. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1416. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1417. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1418. ctxt->eflags &= ~EFLG_ZF;
  1419. } else {
  1420. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1421. (u32) c->regs[VCPU_REGS_RBX];
  1422. ctxt->eflags |= EFLG_ZF;
  1423. }
  1424. return X86EMUL_CONTINUE;
  1425. }
  1426. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1427. struct x86_emulate_ops *ops)
  1428. {
  1429. struct decode_cache *c = &ctxt->decode;
  1430. int rc;
  1431. unsigned long cs;
  1432. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1433. if (rc != X86EMUL_CONTINUE)
  1434. return rc;
  1435. if (c->op_bytes == 4)
  1436. c->eip = (u32)c->eip;
  1437. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1438. if (rc != X86EMUL_CONTINUE)
  1439. return rc;
  1440. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1441. return rc;
  1442. }
  1443. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1444. struct x86_emulate_ops *ops, int seg)
  1445. {
  1446. struct decode_cache *c = &ctxt->decode;
  1447. unsigned short sel;
  1448. int rc;
  1449. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1450. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1451. if (rc != X86EMUL_CONTINUE)
  1452. return rc;
  1453. c->dst.val = c->src.val;
  1454. return rc;
  1455. }
  1456. static inline void
  1457. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1458. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1459. struct desc_struct *ss)
  1460. {
  1461. memset(cs, 0, sizeof(struct desc_struct));
  1462. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1463. memset(ss, 0, sizeof(struct desc_struct));
  1464. cs->l = 0; /* will be adjusted later */
  1465. set_desc_base(cs, 0); /* flat segment */
  1466. cs->g = 1; /* 4kb granularity */
  1467. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1468. cs->type = 0x0b; /* Read, Execute, Accessed */
  1469. cs->s = 1;
  1470. cs->dpl = 0; /* will be adjusted later */
  1471. cs->p = 1;
  1472. cs->d = 1;
  1473. set_desc_base(ss, 0); /* flat segment */
  1474. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1475. ss->g = 1; /* 4kb granularity */
  1476. ss->s = 1;
  1477. ss->type = 0x03; /* Read/Write, Accessed */
  1478. ss->d = 1; /* 32bit stack segment */
  1479. ss->dpl = 0;
  1480. ss->p = 1;
  1481. }
  1482. static int
  1483. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1484. {
  1485. struct decode_cache *c = &ctxt->decode;
  1486. struct desc_struct cs, ss;
  1487. u64 msr_data;
  1488. u16 cs_sel, ss_sel;
  1489. /* syscall is not available in real mode */
  1490. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1491. ctxt->mode == X86EMUL_MODE_VM86)
  1492. return emulate_ud(ctxt);
  1493. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1494. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1495. msr_data >>= 32;
  1496. cs_sel = (u16)(msr_data & 0xfffc);
  1497. ss_sel = (u16)(msr_data + 8);
  1498. if (is_long_mode(ctxt->vcpu)) {
  1499. cs.d = 0;
  1500. cs.l = 1;
  1501. }
  1502. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1503. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1504. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1505. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1506. c->regs[VCPU_REGS_RCX] = c->eip;
  1507. if (is_long_mode(ctxt->vcpu)) {
  1508. #ifdef CONFIG_X86_64
  1509. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1510. ops->get_msr(ctxt->vcpu,
  1511. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1512. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1513. c->eip = msr_data;
  1514. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1515. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1516. #endif
  1517. } else {
  1518. /* legacy mode */
  1519. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1520. c->eip = (u32)msr_data;
  1521. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1522. }
  1523. return X86EMUL_CONTINUE;
  1524. }
  1525. static int
  1526. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1527. {
  1528. struct decode_cache *c = &ctxt->decode;
  1529. struct desc_struct cs, ss;
  1530. u64 msr_data;
  1531. u16 cs_sel, ss_sel;
  1532. /* inject #GP if in real mode */
  1533. if (ctxt->mode == X86EMUL_MODE_REAL)
  1534. return emulate_gp(ctxt, 0);
  1535. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1536. * Therefore, we inject an #UD.
  1537. */
  1538. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1539. return emulate_ud(ctxt);
  1540. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1541. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1542. switch (ctxt->mode) {
  1543. case X86EMUL_MODE_PROT32:
  1544. if ((msr_data & 0xfffc) == 0x0)
  1545. return emulate_gp(ctxt, 0);
  1546. break;
  1547. case X86EMUL_MODE_PROT64:
  1548. if (msr_data == 0x0)
  1549. return emulate_gp(ctxt, 0);
  1550. break;
  1551. }
  1552. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1553. cs_sel = (u16)msr_data;
  1554. cs_sel &= ~SELECTOR_RPL_MASK;
  1555. ss_sel = cs_sel + 8;
  1556. ss_sel &= ~SELECTOR_RPL_MASK;
  1557. if (ctxt->mode == X86EMUL_MODE_PROT64
  1558. || is_long_mode(ctxt->vcpu)) {
  1559. cs.d = 0;
  1560. cs.l = 1;
  1561. }
  1562. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1563. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1564. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1565. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1566. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1567. c->eip = msr_data;
  1568. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1569. c->regs[VCPU_REGS_RSP] = msr_data;
  1570. return X86EMUL_CONTINUE;
  1571. }
  1572. static int
  1573. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1574. {
  1575. struct decode_cache *c = &ctxt->decode;
  1576. struct desc_struct cs, ss;
  1577. u64 msr_data;
  1578. int usermode;
  1579. u16 cs_sel, ss_sel;
  1580. /* inject #GP if in real mode or Virtual 8086 mode */
  1581. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1582. ctxt->mode == X86EMUL_MODE_VM86)
  1583. return emulate_gp(ctxt, 0);
  1584. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1585. if ((c->rex_prefix & 0x8) != 0x0)
  1586. usermode = X86EMUL_MODE_PROT64;
  1587. else
  1588. usermode = X86EMUL_MODE_PROT32;
  1589. cs.dpl = 3;
  1590. ss.dpl = 3;
  1591. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1592. switch (usermode) {
  1593. case X86EMUL_MODE_PROT32:
  1594. cs_sel = (u16)(msr_data + 16);
  1595. if ((msr_data & 0xfffc) == 0x0)
  1596. return emulate_gp(ctxt, 0);
  1597. ss_sel = (u16)(msr_data + 24);
  1598. break;
  1599. case X86EMUL_MODE_PROT64:
  1600. cs_sel = (u16)(msr_data + 32);
  1601. if (msr_data == 0x0)
  1602. return emulate_gp(ctxt, 0);
  1603. ss_sel = cs_sel + 8;
  1604. cs.d = 0;
  1605. cs.l = 1;
  1606. break;
  1607. }
  1608. cs_sel |= SELECTOR_RPL_MASK;
  1609. ss_sel |= SELECTOR_RPL_MASK;
  1610. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1611. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1612. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1613. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1614. c->eip = c->regs[VCPU_REGS_RDX];
  1615. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1616. return X86EMUL_CONTINUE;
  1617. }
  1618. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1619. struct x86_emulate_ops *ops)
  1620. {
  1621. int iopl;
  1622. if (ctxt->mode == X86EMUL_MODE_REAL)
  1623. return false;
  1624. if (ctxt->mode == X86EMUL_MODE_VM86)
  1625. return true;
  1626. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1627. return ops->cpl(ctxt->vcpu) > iopl;
  1628. }
  1629. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1630. struct x86_emulate_ops *ops,
  1631. u16 port, u16 len)
  1632. {
  1633. struct desc_struct tr_seg;
  1634. u32 base3;
  1635. int r;
  1636. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1637. unsigned mask = (1 << len) - 1;
  1638. unsigned long base;
  1639. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1640. if (!tr_seg.p)
  1641. return false;
  1642. if (desc_limit_scaled(&tr_seg) < 103)
  1643. return false;
  1644. base = get_desc_base(&tr_seg);
  1645. #ifdef CONFIG_X86_64
  1646. base |= ((u64)base3) << 32;
  1647. #endif
  1648. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1649. if (r != X86EMUL_CONTINUE)
  1650. return false;
  1651. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1652. return false;
  1653. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1654. NULL);
  1655. if (r != X86EMUL_CONTINUE)
  1656. return false;
  1657. if ((perm >> bit_idx) & mask)
  1658. return false;
  1659. return true;
  1660. }
  1661. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1662. struct x86_emulate_ops *ops,
  1663. u16 port, u16 len)
  1664. {
  1665. if (ctxt->perm_ok)
  1666. return true;
  1667. if (emulator_bad_iopl(ctxt, ops))
  1668. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1669. return false;
  1670. ctxt->perm_ok = true;
  1671. return true;
  1672. }
  1673. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1674. struct x86_emulate_ops *ops,
  1675. struct tss_segment_16 *tss)
  1676. {
  1677. struct decode_cache *c = &ctxt->decode;
  1678. tss->ip = c->eip;
  1679. tss->flag = ctxt->eflags;
  1680. tss->ax = c->regs[VCPU_REGS_RAX];
  1681. tss->cx = c->regs[VCPU_REGS_RCX];
  1682. tss->dx = c->regs[VCPU_REGS_RDX];
  1683. tss->bx = c->regs[VCPU_REGS_RBX];
  1684. tss->sp = c->regs[VCPU_REGS_RSP];
  1685. tss->bp = c->regs[VCPU_REGS_RBP];
  1686. tss->si = c->regs[VCPU_REGS_RSI];
  1687. tss->di = c->regs[VCPU_REGS_RDI];
  1688. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1689. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1690. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1691. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1692. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1693. }
  1694. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1695. struct x86_emulate_ops *ops,
  1696. struct tss_segment_16 *tss)
  1697. {
  1698. struct decode_cache *c = &ctxt->decode;
  1699. int ret;
  1700. c->eip = tss->ip;
  1701. ctxt->eflags = tss->flag | 2;
  1702. c->regs[VCPU_REGS_RAX] = tss->ax;
  1703. c->regs[VCPU_REGS_RCX] = tss->cx;
  1704. c->regs[VCPU_REGS_RDX] = tss->dx;
  1705. c->regs[VCPU_REGS_RBX] = tss->bx;
  1706. c->regs[VCPU_REGS_RSP] = tss->sp;
  1707. c->regs[VCPU_REGS_RBP] = tss->bp;
  1708. c->regs[VCPU_REGS_RSI] = tss->si;
  1709. c->regs[VCPU_REGS_RDI] = tss->di;
  1710. /*
  1711. * SDM says that segment selectors are loaded before segment
  1712. * descriptors
  1713. */
  1714. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1715. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1716. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1717. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1718. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1719. /*
  1720. * Now load segment descriptors. If fault happenes at this stage
  1721. * it is handled in a context of new task
  1722. */
  1723. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1724. if (ret != X86EMUL_CONTINUE)
  1725. return ret;
  1726. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1727. if (ret != X86EMUL_CONTINUE)
  1728. return ret;
  1729. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1730. if (ret != X86EMUL_CONTINUE)
  1731. return ret;
  1732. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1733. if (ret != X86EMUL_CONTINUE)
  1734. return ret;
  1735. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1736. if (ret != X86EMUL_CONTINUE)
  1737. return ret;
  1738. return X86EMUL_CONTINUE;
  1739. }
  1740. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1741. struct x86_emulate_ops *ops,
  1742. u16 tss_selector, u16 old_tss_sel,
  1743. ulong old_tss_base, struct desc_struct *new_desc)
  1744. {
  1745. struct tss_segment_16 tss_seg;
  1746. int ret;
  1747. u32 new_tss_base = get_desc_base(new_desc);
  1748. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1749. &ctxt->exception);
  1750. if (ret != X86EMUL_CONTINUE)
  1751. /* FIXME: need to provide precise fault address */
  1752. return ret;
  1753. save_state_to_tss16(ctxt, ops, &tss_seg);
  1754. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1755. &ctxt->exception);
  1756. if (ret != X86EMUL_CONTINUE)
  1757. /* FIXME: need to provide precise fault address */
  1758. return ret;
  1759. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1760. &ctxt->exception);
  1761. if (ret != X86EMUL_CONTINUE)
  1762. /* FIXME: need to provide precise fault address */
  1763. return ret;
  1764. if (old_tss_sel != 0xffff) {
  1765. tss_seg.prev_task_link = old_tss_sel;
  1766. ret = ops->write_std(new_tss_base,
  1767. &tss_seg.prev_task_link,
  1768. sizeof tss_seg.prev_task_link,
  1769. ctxt->vcpu, &ctxt->exception);
  1770. if (ret != X86EMUL_CONTINUE)
  1771. /* FIXME: need to provide precise fault address */
  1772. return ret;
  1773. }
  1774. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1775. }
  1776. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1777. struct x86_emulate_ops *ops,
  1778. struct tss_segment_32 *tss)
  1779. {
  1780. struct decode_cache *c = &ctxt->decode;
  1781. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1782. tss->eip = c->eip;
  1783. tss->eflags = ctxt->eflags;
  1784. tss->eax = c->regs[VCPU_REGS_RAX];
  1785. tss->ecx = c->regs[VCPU_REGS_RCX];
  1786. tss->edx = c->regs[VCPU_REGS_RDX];
  1787. tss->ebx = c->regs[VCPU_REGS_RBX];
  1788. tss->esp = c->regs[VCPU_REGS_RSP];
  1789. tss->ebp = c->regs[VCPU_REGS_RBP];
  1790. tss->esi = c->regs[VCPU_REGS_RSI];
  1791. tss->edi = c->regs[VCPU_REGS_RDI];
  1792. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1793. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1794. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1795. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1796. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1797. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1798. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1799. }
  1800. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1801. struct x86_emulate_ops *ops,
  1802. struct tss_segment_32 *tss)
  1803. {
  1804. struct decode_cache *c = &ctxt->decode;
  1805. int ret;
  1806. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1807. return emulate_gp(ctxt, 0);
  1808. c->eip = tss->eip;
  1809. ctxt->eflags = tss->eflags | 2;
  1810. c->regs[VCPU_REGS_RAX] = tss->eax;
  1811. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1812. c->regs[VCPU_REGS_RDX] = tss->edx;
  1813. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1814. c->regs[VCPU_REGS_RSP] = tss->esp;
  1815. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1816. c->regs[VCPU_REGS_RSI] = tss->esi;
  1817. c->regs[VCPU_REGS_RDI] = tss->edi;
  1818. /*
  1819. * SDM says that segment selectors are loaded before segment
  1820. * descriptors
  1821. */
  1822. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1823. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1824. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1825. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1826. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1827. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1828. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1829. /*
  1830. * Now load segment descriptors. If fault happenes at this stage
  1831. * it is handled in a context of new task
  1832. */
  1833. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1834. if (ret != X86EMUL_CONTINUE)
  1835. return ret;
  1836. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1837. if (ret != X86EMUL_CONTINUE)
  1838. return ret;
  1839. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1840. if (ret != X86EMUL_CONTINUE)
  1841. return ret;
  1842. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1843. if (ret != X86EMUL_CONTINUE)
  1844. return ret;
  1845. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1846. if (ret != X86EMUL_CONTINUE)
  1847. return ret;
  1848. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1849. if (ret != X86EMUL_CONTINUE)
  1850. return ret;
  1851. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1852. if (ret != X86EMUL_CONTINUE)
  1853. return ret;
  1854. return X86EMUL_CONTINUE;
  1855. }
  1856. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1857. struct x86_emulate_ops *ops,
  1858. u16 tss_selector, u16 old_tss_sel,
  1859. ulong old_tss_base, struct desc_struct *new_desc)
  1860. {
  1861. struct tss_segment_32 tss_seg;
  1862. int ret;
  1863. u32 new_tss_base = get_desc_base(new_desc);
  1864. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1865. &ctxt->exception);
  1866. if (ret != X86EMUL_CONTINUE)
  1867. /* FIXME: need to provide precise fault address */
  1868. return ret;
  1869. save_state_to_tss32(ctxt, ops, &tss_seg);
  1870. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1871. &ctxt->exception);
  1872. if (ret != X86EMUL_CONTINUE)
  1873. /* FIXME: need to provide precise fault address */
  1874. return ret;
  1875. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1876. &ctxt->exception);
  1877. if (ret != X86EMUL_CONTINUE)
  1878. /* FIXME: need to provide precise fault address */
  1879. return ret;
  1880. if (old_tss_sel != 0xffff) {
  1881. tss_seg.prev_task_link = old_tss_sel;
  1882. ret = ops->write_std(new_tss_base,
  1883. &tss_seg.prev_task_link,
  1884. sizeof tss_seg.prev_task_link,
  1885. ctxt->vcpu, &ctxt->exception);
  1886. if (ret != X86EMUL_CONTINUE)
  1887. /* FIXME: need to provide precise fault address */
  1888. return ret;
  1889. }
  1890. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1891. }
  1892. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1893. struct x86_emulate_ops *ops,
  1894. u16 tss_selector, int reason,
  1895. bool has_error_code, u32 error_code)
  1896. {
  1897. struct desc_struct curr_tss_desc, next_tss_desc;
  1898. int ret;
  1899. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1900. ulong old_tss_base =
  1901. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1902. u32 desc_limit;
  1903. /* FIXME: old_tss_base == ~0 ? */
  1904. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1905. if (ret != X86EMUL_CONTINUE)
  1906. return ret;
  1907. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1908. if (ret != X86EMUL_CONTINUE)
  1909. return ret;
  1910. /* FIXME: check that next_tss_desc is tss */
  1911. if (reason != TASK_SWITCH_IRET) {
  1912. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1913. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1914. return emulate_gp(ctxt, 0);
  1915. }
  1916. desc_limit = desc_limit_scaled(&next_tss_desc);
  1917. if (!next_tss_desc.p ||
  1918. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1919. desc_limit < 0x2b)) {
  1920. emulate_ts(ctxt, tss_selector & 0xfffc);
  1921. return X86EMUL_PROPAGATE_FAULT;
  1922. }
  1923. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1924. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1925. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1926. &curr_tss_desc);
  1927. }
  1928. if (reason == TASK_SWITCH_IRET)
  1929. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1930. /* set back link to prev task only if NT bit is set in eflags
  1931. note that old_tss_sel is not used afetr this point */
  1932. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1933. old_tss_sel = 0xffff;
  1934. if (next_tss_desc.type & 8)
  1935. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1936. old_tss_base, &next_tss_desc);
  1937. else
  1938. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1939. old_tss_base, &next_tss_desc);
  1940. if (ret != X86EMUL_CONTINUE)
  1941. return ret;
  1942. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1943. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1944. if (reason != TASK_SWITCH_IRET) {
  1945. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1946. write_segment_descriptor(ctxt, ops, tss_selector,
  1947. &next_tss_desc);
  1948. }
  1949. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1950. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1951. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1952. if (has_error_code) {
  1953. struct decode_cache *c = &ctxt->decode;
  1954. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1955. c->lock_prefix = 0;
  1956. c->src.val = (unsigned long) error_code;
  1957. emulate_push(ctxt, ops);
  1958. }
  1959. return ret;
  1960. }
  1961. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1962. u16 tss_selector, int reason,
  1963. bool has_error_code, u32 error_code)
  1964. {
  1965. struct x86_emulate_ops *ops = ctxt->ops;
  1966. struct decode_cache *c = &ctxt->decode;
  1967. int rc;
  1968. c->eip = ctxt->eip;
  1969. c->dst.type = OP_NONE;
  1970. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1971. has_error_code, error_code);
  1972. if (rc == X86EMUL_CONTINUE) {
  1973. rc = writeback(ctxt, ops);
  1974. if (rc == X86EMUL_CONTINUE)
  1975. ctxt->eip = c->eip;
  1976. }
  1977. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1978. }
  1979. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1980. int reg, struct operand *op)
  1981. {
  1982. struct decode_cache *c = &ctxt->decode;
  1983. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1984. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1985. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1986. op->addr.mem.seg = seg;
  1987. }
  1988. static int em_push(struct x86_emulate_ctxt *ctxt)
  1989. {
  1990. emulate_push(ctxt, ctxt->ops);
  1991. return X86EMUL_CONTINUE;
  1992. }
  1993. static int em_das(struct x86_emulate_ctxt *ctxt)
  1994. {
  1995. struct decode_cache *c = &ctxt->decode;
  1996. u8 al, old_al;
  1997. bool af, cf, old_cf;
  1998. cf = ctxt->eflags & X86_EFLAGS_CF;
  1999. al = c->dst.val;
  2000. old_al = al;
  2001. old_cf = cf;
  2002. cf = false;
  2003. af = ctxt->eflags & X86_EFLAGS_AF;
  2004. if ((al & 0x0f) > 9 || af) {
  2005. al -= 6;
  2006. cf = old_cf | (al >= 250);
  2007. af = true;
  2008. } else {
  2009. af = false;
  2010. }
  2011. if (old_al > 0x99 || old_cf) {
  2012. al -= 0x60;
  2013. cf = true;
  2014. }
  2015. c->dst.val = al;
  2016. /* Set PF, ZF, SF */
  2017. c->src.type = OP_IMM;
  2018. c->src.val = 0;
  2019. c->src.bytes = 1;
  2020. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2021. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2022. if (cf)
  2023. ctxt->eflags |= X86_EFLAGS_CF;
  2024. if (af)
  2025. ctxt->eflags |= X86_EFLAGS_AF;
  2026. return X86EMUL_CONTINUE;
  2027. }
  2028. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2029. {
  2030. struct decode_cache *c = &ctxt->decode;
  2031. u16 sel, old_cs;
  2032. ulong old_eip;
  2033. int rc;
  2034. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2035. old_eip = c->eip;
  2036. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2037. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2038. return X86EMUL_CONTINUE;
  2039. c->eip = 0;
  2040. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2041. c->src.val = old_cs;
  2042. emulate_push(ctxt, ctxt->ops);
  2043. rc = writeback(ctxt, ctxt->ops);
  2044. if (rc != X86EMUL_CONTINUE)
  2045. return rc;
  2046. c->src.val = old_eip;
  2047. emulate_push(ctxt, ctxt->ops);
  2048. rc = writeback(ctxt, ctxt->ops);
  2049. if (rc != X86EMUL_CONTINUE)
  2050. return rc;
  2051. c->dst.type = OP_NONE;
  2052. return X86EMUL_CONTINUE;
  2053. }
  2054. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2055. {
  2056. struct decode_cache *c = &ctxt->decode;
  2057. int rc;
  2058. c->dst.type = OP_REG;
  2059. c->dst.addr.reg = &c->eip;
  2060. c->dst.bytes = c->op_bytes;
  2061. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2062. if (rc != X86EMUL_CONTINUE)
  2063. return rc;
  2064. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2065. return X86EMUL_CONTINUE;
  2066. }
  2067. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2068. {
  2069. struct decode_cache *c = &ctxt->decode;
  2070. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2071. return X86EMUL_CONTINUE;
  2072. }
  2073. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2074. {
  2075. struct decode_cache *c = &ctxt->decode;
  2076. c->dst.val = c->src2.val;
  2077. return em_imul(ctxt);
  2078. }
  2079. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2080. {
  2081. struct decode_cache *c = &ctxt->decode;
  2082. c->dst.type = OP_REG;
  2083. c->dst.bytes = c->src.bytes;
  2084. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2085. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2086. return X86EMUL_CONTINUE;
  2087. }
  2088. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2089. {
  2090. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2091. struct decode_cache *c = &ctxt->decode;
  2092. u64 tsc = 0;
  2093. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2094. return emulate_gp(ctxt, 0);
  2095. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2096. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2097. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2098. return X86EMUL_CONTINUE;
  2099. }
  2100. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2101. {
  2102. struct decode_cache *c = &ctxt->decode;
  2103. c->dst.val = c->src.val;
  2104. return X86EMUL_CONTINUE;
  2105. }
  2106. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2107. {
  2108. struct decode_cache *c = &ctxt->decode;
  2109. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2110. return X86EMUL_CONTINUE;
  2111. }
  2112. #define D(_y) { .flags = (_y) }
  2113. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2114. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2115. .check_perm = (_p) }
  2116. #define N D(0)
  2117. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2118. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2119. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2120. #define II(_f, _e, _i) \
  2121. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2122. #define IIP(_f, _e, _i, _p) \
  2123. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2124. .check_perm = (_p) }
  2125. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2126. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2127. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2128. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2129. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2130. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2131. static struct opcode group1[] = {
  2132. X7(D(Lock)), N
  2133. };
  2134. static struct opcode group1A[] = {
  2135. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2136. };
  2137. static struct opcode group3[] = {
  2138. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2139. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2140. X4(D(SrcMem | ModRM)),
  2141. };
  2142. static struct opcode group4[] = {
  2143. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2144. N, N, N, N, N, N,
  2145. };
  2146. static struct opcode group5[] = {
  2147. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2148. D(SrcMem | ModRM | Stack),
  2149. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2150. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2151. D(SrcMem | ModRM | Stack), N,
  2152. };
  2153. static struct group_dual group7 = { {
  2154. N, N, DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2155. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2156. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2157. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2158. }, {
  2159. D(SrcNone | ModRM | Priv | VendorSpecific), N,
  2160. N, D(SrcNone | ModRM | Priv | VendorSpecific),
  2161. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2162. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), N,
  2163. } };
  2164. static struct opcode group8[] = {
  2165. N, N, N, N,
  2166. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2167. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2168. };
  2169. static struct group_dual group9 = { {
  2170. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2171. }, {
  2172. N, N, N, N, N, N, N, N,
  2173. } };
  2174. static struct opcode group11[] = {
  2175. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2176. };
  2177. static struct gprefix pfx_0f_6f_0f_7f = {
  2178. N, N, N, I(Sse, em_movdqu),
  2179. };
  2180. static struct opcode opcode_table[256] = {
  2181. /* 0x00 - 0x07 */
  2182. D6ALU(Lock),
  2183. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2184. /* 0x08 - 0x0F */
  2185. D6ALU(Lock),
  2186. D(ImplicitOps | Stack | No64), N,
  2187. /* 0x10 - 0x17 */
  2188. D6ALU(Lock),
  2189. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2190. /* 0x18 - 0x1F */
  2191. D6ALU(Lock),
  2192. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2193. /* 0x20 - 0x27 */
  2194. D6ALU(Lock), N, N,
  2195. /* 0x28 - 0x2F */
  2196. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2197. /* 0x30 - 0x37 */
  2198. D6ALU(Lock), N, N,
  2199. /* 0x38 - 0x3F */
  2200. D6ALU(0), N, N,
  2201. /* 0x40 - 0x4F */
  2202. X16(D(DstReg)),
  2203. /* 0x50 - 0x57 */
  2204. X8(I(SrcReg | Stack, em_push)),
  2205. /* 0x58 - 0x5F */
  2206. X8(D(DstReg | Stack)),
  2207. /* 0x60 - 0x67 */
  2208. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2209. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2210. N, N, N, N,
  2211. /* 0x68 - 0x6F */
  2212. I(SrcImm | Mov | Stack, em_push),
  2213. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2214. I(SrcImmByte | Mov | Stack, em_push),
  2215. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2216. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2217. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2218. /* 0x70 - 0x7F */
  2219. X16(D(SrcImmByte)),
  2220. /* 0x80 - 0x87 */
  2221. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2222. G(DstMem | SrcImm | ModRM | Group, group1),
  2223. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2224. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2225. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2226. /* 0x88 - 0x8F */
  2227. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2228. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2229. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2230. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2231. /* 0x90 - 0x97 */
  2232. X8(D(SrcAcc | DstReg)),
  2233. /* 0x98 - 0x9F */
  2234. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2235. I(SrcImmFAddr | No64, em_call_far), N,
  2236. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2237. /* 0xA0 - 0xA7 */
  2238. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2239. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2240. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2241. D2bv(SrcSI | DstDI | String),
  2242. /* 0xA8 - 0xAF */
  2243. D2bv(DstAcc | SrcImm),
  2244. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2245. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2246. D2bv(SrcAcc | DstDI | String),
  2247. /* 0xB0 - 0xB7 */
  2248. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2249. /* 0xB8 - 0xBF */
  2250. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2251. /* 0xC0 - 0xC7 */
  2252. D2bv(DstMem | SrcImmByte | ModRM),
  2253. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2254. D(ImplicitOps | Stack),
  2255. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2256. G(ByteOp, group11), G(0, group11),
  2257. /* 0xC8 - 0xCF */
  2258. N, N, N, D(ImplicitOps | Stack),
  2259. D(ImplicitOps), DI(SrcImmByte, intn),
  2260. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2261. /* 0xD0 - 0xD7 */
  2262. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2263. N, N, N, N,
  2264. /* 0xD8 - 0xDF */
  2265. N, N, N, N, N, N, N, N,
  2266. /* 0xE0 - 0xE7 */
  2267. X4(D(SrcImmByte)),
  2268. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2269. /* 0xE8 - 0xEF */
  2270. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2271. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2272. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2273. /* 0xF0 - 0xF7 */
  2274. N, N, N, N,
  2275. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2276. G(ByteOp, group3), G(0, group3),
  2277. /* 0xF8 - 0xFF */
  2278. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2279. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2280. };
  2281. static struct opcode twobyte_table[256] = {
  2282. /* 0x00 - 0x0F */
  2283. N, GD(0, &group7), N, N,
  2284. N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
  2285. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2286. N, D(ImplicitOps | ModRM), N, N,
  2287. /* 0x10 - 0x1F */
  2288. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2289. /* 0x20 - 0x2F */
  2290. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2291. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2292. N, N, N, N,
  2293. N, N, N, N, N, N, N, N,
  2294. /* 0x30 - 0x3F */
  2295. D(ImplicitOps | Priv), II(ImplicitOps, em_rdtsc, rdtsc),
  2296. D(ImplicitOps | Priv), N,
  2297. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2298. N, N,
  2299. N, N, N, N, N, N, N, N,
  2300. /* 0x40 - 0x4F */
  2301. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2302. /* 0x50 - 0x5F */
  2303. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2304. /* 0x60 - 0x6F */
  2305. N, N, N, N,
  2306. N, N, N, N,
  2307. N, N, N, N,
  2308. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2309. /* 0x70 - 0x7F */
  2310. N, N, N, N,
  2311. N, N, N, N,
  2312. N, N, N, N,
  2313. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2314. /* 0x80 - 0x8F */
  2315. X16(D(SrcImm)),
  2316. /* 0x90 - 0x9F */
  2317. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2318. /* 0xA0 - 0xA7 */
  2319. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2320. N, D(DstMem | SrcReg | ModRM | BitOp),
  2321. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2322. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2323. /* 0xA8 - 0xAF */
  2324. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2325. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2326. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2327. D(DstMem | SrcReg | Src2CL | ModRM),
  2328. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2329. /* 0xB0 - 0xB7 */
  2330. D2bv(DstMem | SrcReg | ModRM | Lock),
  2331. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2332. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2333. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2334. /* 0xB8 - 0xBF */
  2335. N, N,
  2336. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2337. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2338. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2339. /* 0xC0 - 0xCF */
  2340. D2bv(DstMem | SrcReg | ModRM | Lock),
  2341. N, D(DstMem | SrcReg | ModRM | Mov),
  2342. N, N, N, GD(0, &group9),
  2343. N, N, N, N, N, N, N, N,
  2344. /* 0xD0 - 0xDF */
  2345. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2346. /* 0xE0 - 0xEF */
  2347. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2348. /* 0xF0 - 0xFF */
  2349. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2350. };
  2351. #undef D
  2352. #undef N
  2353. #undef G
  2354. #undef GD
  2355. #undef I
  2356. #undef GP
  2357. #undef D2bv
  2358. #undef I2bv
  2359. #undef D6ALU
  2360. static unsigned imm_size(struct decode_cache *c)
  2361. {
  2362. unsigned size;
  2363. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2364. if (size == 8)
  2365. size = 4;
  2366. return size;
  2367. }
  2368. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2369. unsigned size, bool sign_extension)
  2370. {
  2371. struct decode_cache *c = &ctxt->decode;
  2372. struct x86_emulate_ops *ops = ctxt->ops;
  2373. int rc = X86EMUL_CONTINUE;
  2374. op->type = OP_IMM;
  2375. op->bytes = size;
  2376. op->addr.mem.ea = c->eip;
  2377. /* NB. Immediates are sign-extended as necessary. */
  2378. switch (op->bytes) {
  2379. case 1:
  2380. op->val = insn_fetch(s8, 1, c->eip);
  2381. break;
  2382. case 2:
  2383. op->val = insn_fetch(s16, 2, c->eip);
  2384. break;
  2385. case 4:
  2386. op->val = insn_fetch(s32, 4, c->eip);
  2387. break;
  2388. }
  2389. if (!sign_extension) {
  2390. switch (op->bytes) {
  2391. case 1:
  2392. op->val &= 0xff;
  2393. break;
  2394. case 2:
  2395. op->val &= 0xffff;
  2396. break;
  2397. case 4:
  2398. op->val &= 0xffffffff;
  2399. break;
  2400. }
  2401. }
  2402. done:
  2403. return rc;
  2404. }
  2405. int
  2406. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2407. {
  2408. struct x86_emulate_ops *ops = ctxt->ops;
  2409. struct decode_cache *c = &ctxt->decode;
  2410. int rc = X86EMUL_CONTINUE;
  2411. int mode = ctxt->mode;
  2412. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2413. bool op_prefix = false;
  2414. struct opcode opcode, *g_mod012, *g_mod3;
  2415. struct operand memop = { .type = OP_NONE };
  2416. c->eip = ctxt->eip;
  2417. c->fetch.start = c->eip;
  2418. c->fetch.end = c->fetch.start + insn_len;
  2419. if (insn_len > 0)
  2420. memcpy(c->fetch.data, insn, insn_len);
  2421. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2422. switch (mode) {
  2423. case X86EMUL_MODE_REAL:
  2424. case X86EMUL_MODE_VM86:
  2425. case X86EMUL_MODE_PROT16:
  2426. def_op_bytes = def_ad_bytes = 2;
  2427. break;
  2428. case X86EMUL_MODE_PROT32:
  2429. def_op_bytes = def_ad_bytes = 4;
  2430. break;
  2431. #ifdef CONFIG_X86_64
  2432. case X86EMUL_MODE_PROT64:
  2433. def_op_bytes = 4;
  2434. def_ad_bytes = 8;
  2435. break;
  2436. #endif
  2437. default:
  2438. return -1;
  2439. }
  2440. c->op_bytes = def_op_bytes;
  2441. c->ad_bytes = def_ad_bytes;
  2442. /* Legacy prefixes. */
  2443. for (;;) {
  2444. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2445. case 0x66: /* operand-size override */
  2446. op_prefix = true;
  2447. /* switch between 2/4 bytes */
  2448. c->op_bytes = def_op_bytes ^ 6;
  2449. break;
  2450. case 0x67: /* address-size override */
  2451. if (mode == X86EMUL_MODE_PROT64)
  2452. /* switch between 4/8 bytes */
  2453. c->ad_bytes = def_ad_bytes ^ 12;
  2454. else
  2455. /* switch between 2/4 bytes */
  2456. c->ad_bytes = def_ad_bytes ^ 6;
  2457. break;
  2458. case 0x26: /* ES override */
  2459. case 0x2e: /* CS override */
  2460. case 0x36: /* SS override */
  2461. case 0x3e: /* DS override */
  2462. set_seg_override(c, (c->b >> 3) & 3);
  2463. break;
  2464. case 0x64: /* FS override */
  2465. case 0x65: /* GS override */
  2466. set_seg_override(c, c->b & 7);
  2467. break;
  2468. case 0x40 ... 0x4f: /* REX */
  2469. if (mode != X86EMUL_MODE_PROT64)
  2470. goto done_prefixes;
  2471. c->rex_prefix = c->b;
  2472. continue;
  2473. case 0xf0: /* LOCK */
  2474. c->lock_prefix = 1;
  2475. break;
  2476. case 0xf2: /* REPNE/REPNZ */
  2477. case 0xf3: /* REP/REPE/REPZ */
  2478. c->rep_prefix = c->b;
  2479. break;
  2480. default:
  2481. goto done_prefixes;
  2482. }
  2483. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2484. c->rex_prefix = 0;
  2485. }
  2486. done_prefixes:
  2487. /* REX prefix. */
  2488. if (c->rex_prefix & 8)
  2489. c->op_bytes = 8; /* REX.W */
  2490. /* Opcode byte(s). */
  2491. opcode = opcode_table[c->b];
  2492. /* Two-byte opcode? */
  2493. if (c->b == 0x0f) {
  2494. c->twobyte = 1;
  2495. c->b = insn_fetch(u8, 1, c->eip);
  2496. opcode = twobyte_table[c->b];
  2497. }
  2498. c->d = opcode.flags;
  2499. if (c->d & Group) {
  2500. dual = c->d & GroupDual;
  2501. c->modrm = insn_fetch(u8, 1, c->eip);
  2502. --c->eip;
  2503. if (c->d & GroupDual) {
  2504. g_mod012 = opcode.u.gdual->mod012;
  2505. g_mod3 = opcode.u.gdual->mod3;
  2506. } else
  2507. g_mod012 = g_mod3 = opcode.u.group;
  2508. c->d &= ~(Group | GroupDual);
  2509. goffset = (c->modrm >> 3) & 7;
  2510. if ((c->modrm >> 6) == 3)
  2511. opcode = g_mod3[goffset];
  2512. else
  2513. opcode = g_mod012[goffset];
  2514. c->d |= opcode.flags;
  2515. }
  2516. if (c->d & Prefix) {
  2517. if (c->rep_prefix && op_prefix)
  2518. return X86EMUL_UNHANDLEABLE;
  2519. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2520. switch (simd_prefix) {
  2521. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2522. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2523. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2524. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2525. }
  2526. c->d |= opcode.flags;
  2527. }
  2528. c->execute = opcode.u.execute;
  2529. c->check_perm = opcode.check_perm;
  2530. c->intercept = opcode.intercept;
  2531. /* Unrecognised? */
  2532. if (c->d == 0 || (c->d & Undefined))
  2533. return -1;
  2534. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2535. return -1;
  2536. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2537. c->op_bytes = 8;
  2538. if (c->d & Op3264) {
  2539. if (mode == X86EMUL_MODE_PROT64)
  2540. c->op_bytes = 8;
  2541. else
  2542. c->op_bytes = 4;
  2543. }
  2544. if (c->d & Sse)
  2545. c->op_bytes = 16;
  2546. /* ModRM and SIB bytes. */
  2547. if (c->d & ModRM) {
  2548. rc = decode_modrm(ctxt, ops, &memop);
  2549. if (!c->has_seg_override)
  2550. set_seg_override(c, c->modrm_seg);
  2551. } else if (c->d & MemAbs)
  2552. rc = decode_abs(ctxt, ops, &memop);
  2553. if (rc != X86EMUL_CONTINUE)
  2554. goto done;
  2555. if (!c->has_seg_override)
  2556. set_seg_override(c, VCPU_SREG_DS);
  2557. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2558. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2559. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2560. if (memop.type == OP_MEM && c->rip_relative)
  2561. memop.addr.mem.ea += c->eip;
  2562. /*
  2563. * Decode and fetch the source operand: register, memory
  2564. * or immediate.
  2565. */
  2566. switch (c->d & SrcMask) {
  2567. case SrcNone:
  2568. break;
  2569. case SrcReg:
  2570. decode_register_operand(ctxt, &c->src, c, 0);
  2571. break;
  2572. case SrcMem16:
  2573. memop.bytes = 2;
  2574. goto srcmem_common;
  2575. case SrcMem32:
  2576. memop.bytes = 4;
  2577. goto srcmem_common;
  2578. case SrcMem:
  2579. memop.bytes = (c->d & ByteOp) ? 1 :
  2580. c->op_bytes;
  2581. srcmem_common:
  2582. c->src = memop;
  2583. break;
  2584. case SrcImmU16:
  2585. rc = decode_imm(ctxt, &c->src, 2, false);
  2586. break;
  2587. case SrcImm:
  2588. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2589. break;
  2590. case SrcImmU:
  2591. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2592. break;
  2593. case SrcImmByte:
  2594. rc = decode_imm(ctxt, &c->src, 1, true);
  2595. break;
  2596. case SrcImmUByte:
  2597. rc = decode_imm(ctxt, &c->src, 1, false);
  2598. break;
  2599. case SrcAcc:
  2600. c->src.type = OP_REG;
  2601. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2602. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2603. fetch_register_operand(&c->src);
  2604. break;
  2605. case SrcOne:
  2606. c->src.bytes = 1;
  2607. c->src.val = 1;
  2608. break;
  2609. case SrcSI:
  2610. c->src.type = OP_MEM;
  2611. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2612. c->src.addr.mem.ea =
  2613. register_address(c, c->regs[VCPU_REGS_RSI]);
  2614. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2615. c->src.val = 0;
  2616. break;
  2617. case SrcImmFAddr:
  2618. c->src.type = OP_IMM;
  2619. c->src.addr.mem.ea = c->eip;
  2620. c->src.bytes = c->op_bytes + 2;
  2621. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2622. break;
  2623. case SrcMemFAddr:
  2624. memop.bytes = c->op_bytes + 2;
  2625. goto srcmem_common;
  2626. break;
  2627. }
  2628. if (rc != X86EMUL_CONTINUE)
  2629. goto done;
  2630. /*
  2631. * Decode and fetch the second source operand: register, memory
  2632. * or immediate.
  2633. */
  2634. switch (c->d & Src2Mask) {
  2635. case Src2None:
  2636. break;
  2637. case Src2CL:
  2638. c->src2.bytes = 1;
  2639. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2640. break;
  2641. case Src2ImmByte:
  2642. rc = decode_imm(ctxt, &c->src2, 1, true);
  2643. break;
  2644. case Src2One:
  2645. c->src2.bytes = 1;
  2646. c->src2.val = 1;
  2647. break;
  2648. case Src2Imm:
  2649. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2650. break;
  2651. }
  2652. if (rc != X86EMUL_CONTINUE)
  2653. goto done;
  2654. /* Decode and fetch the destination operand: register or memory. */
  2655. switch (c->d & DstMask) {
  2656. case DstReg:
  2657. decode_register_operand(ctxt, &c->dst, c,
  2658. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2659. break;
  2660. case DstImmUByte:
  2661. c->dst.type = OP_IMM;
  2662. c->dst.addr.mem.ea = c->eip;
  2663. c->dst.bytes = 1;
  2664. c->dst.val = insn_fetch(u8, 1, c->eip);
  2665. break;
  2666. case DstMem:
  2667. case DstMem64:
  2668. c->dst = memop;
  2669. if ((c->d & DstMask) == DstMem64)
  2670. c->dst.bytes = 8;
  2671. else
  2672. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2673. if (c->d & BitOp)
  2674. fetch_bit_operand(c);
  2675. c->dst.orig_val = c->dst.val;
  2676. break;
  2677. case DstAcc:
  2678. c->dst.type = OP_REG;
  2679. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2680. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2681. fetch_register_operand(&c->dst);
  2682. c->dst.orig_val = c->dst.val;
  2683. break;
  2684. case DstDI:
  2685. c->dst.type = OP_MEM;
  2686. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2687. c->dst.addr.mem.ea =
  2688. register_address(c, c->regs[VCPU_REGS_RDI]);
  2689. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2690. c->dst.val = 0;
  2691. break;
  2692. case ImplicitOps:
  2693. /* Special instructions do their own operand decoding. */
  2694. default:
  2695. c->dst.type = OP_NONE; /* Disable writeback. */
  2696. return 0;
  2697. }
  2698. done:
  2699. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2700. }
  2701. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. struct decode_cache *c = &ctxt->decode;
  2704. /* The second termination condition only applies for REPE
  2705. * and REPNE. Test if the repeat string operation prefix is
  2706. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2707. * corresponding termination condition according to:
  2708. * - if REPE/REPZ and ZF = 0 then done
  2709. * - if REPNE/REPNZ and ZF = 1 then done
  2710. */
  2711. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2712. (c->b == 0xae) || (c->b == 0xaf))
  2713. && (((c->rep_prefix == REPE_PREFIX) &&
  2714. ((ctxt->eflags & EFLG_ZF) == 0))
  2715. || ((c->rep_prefix == REPNE_PREFIX) &&
  2716. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2717. return true;
  2718. return false;
  2719. }
  2720. int
  2721. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2722. {
  2723. struct x86_emulate_ops *ops = ctxt->ops;
  2724. u64 msr_data;
  2725. struct decode_cache *c = &ctxt->decode;
  2726. int rc = X86EMUL_CONTINUE;
  2727. int saved_dst_type = c->dst.type;
  2728. int irq; /* Used for int 3, int, and into */
  2729. ctxt->decode.mem_read.pos = 0;
  2730. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2731. rc = emulate_ud(ctxt);
  2732. goto done;
  2733. }
  2734. /* LOCK prefix is allowed only with some instructions */
  2735. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2736. rc = emulate_ud(ctxt);
  2737. goto done;
  2738. }
  2739. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2740. rc = emulate_ud(ctxt);
  2741. goto done;
  2742. }
  2743. if ((c->d & Sse)
  2744. && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
  2745. || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
  2746. rc = emulate_ud(ctxt);
  2747. goto done;
  2748. }
  2749. if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
  2750. rc = emulate_nm(ctxt);
  2751. goto done;
  2752. }
  2753. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2754. rc = ops->intercept(ctxt, c->intercept,
  2755. X86_ICPT_PRE_EXCEPT);
  2756. if (rc != X86EMUL_CONTINUE)
  2757. goto done;
  2758. }
  2759. /* Privileged instruction can be executed only in CPL=0 */
  2760. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2761. rc = emulate_gp(ctxt, 0);
  2762. goto done;
  2763. }
  2764. /* Do instruction specific permission checks */
  2765. if (c->check_perm) {
  2766. rc = c->check_perm(ctxt);
  2767. if (rc != X86EMUL_CONTINUE)
  2768. goto done;
  2769. }
  2770. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2771. rc = ops->intercept(ctxt, c->intercept,
  2772. X86_ICPT_POST_EXCEPT);
  2773. if (rc != X86EMUL_CONTINUE)
  2774. goto done;
  2775. }
  2776. if (c->rep_prefix && (c->d & String)) {
  2777. /* All REP prefixes have the same first termination condition */
  2778. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2779. ctxt->eip = c->eip;
  2780. goto done;
  2781. }
  2782. }
  2783. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2784. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2785. c->src.valptr, c->src.bytes);
  2786. if (rc != X86EMUL_CONTINUE)
  2787. goto done;
  2788. c->src.orig_val64 = c->src.val64;
  2789. }
  2790. if (c->src2.type == OP_MEM) {
  2791. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2792. &c->src2.val, c->src2.bytes);
  2793. if (rc != X86EMUL_CONTINUE)
  2794. goto done;
  2795. }
  2796. if ((c->d & DstMask) == ImplicitOps)
  2797. goto special_insn;
  2798. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2799. /* optimisation - avoid slow emulated read if Mov */
  2800. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2801. &c->dst.val, c->dst.bytes);
  2802. if (rc != X86EMUL_CONTINUE)
  2803. goto done;
  2804. }
  2805. c->dst.orig_val = c->dst.val;
  2806. special_insn:
  2807. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2808. rc = ops->intercept(ctxt, c->intercept,
  2809. X86_ICPT_POST_MEMACCESS);
  2810. if (rc != X86EMUL_CONTINUE)
  2811. goto done;
  2812. }
  2813. if (c->execute) {
  2814. rc = c->execute(ctxt);
  2815. if (rc != X86EMUL_CONTINUE)
  2816. goto done;
  2817. goto writeback;
  2818. }
  2819. if (c->twobyte)
  2820. goto twobyte_insn;
  2821. switch (c->b) {
  2822. case 0x00 ... 0x05:
  2823. add: /* add */
  2824. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2825. break;
  2826. case 0x06: /* push es */
  2827. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2828. break;
  2829. case 0x07: /* pop es */
  2830. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2831. break;
  2832. case 0x08 ... 0x0d:
  2833. or: /* or */
  2834. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2835. break;
  2836. case 0x0e: /* push cs */
  2837. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2838. break;
  2839. case 0x10 ... 0x15:
  2840. adc: /* adc */
  2841. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2842. break;
  2843. case 0x16: /* push ss */
  2844. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2845. break;
  2846. case 0x17: /* pop ss */
  2847. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2848. break;
  2849. case 0x18 ... 0x1d:
  2850. sbb: /* sbb */
  2851. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2852. break;
  2853. case 0x1e: /* push ds */
  2854. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2855. break;
  2856. case 0x1f: /* pop ds */
  2857. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2858. break;
  2859. case 0x20 ... 0x25:
  2860. and: /* and */
  2861. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2862. break;
  2863. case 0x28 ... 0x2d:
  2864. sub: /* sub */
  2865. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2866. break;
  2867. case 0x30 ... 0x35:
  2868. xor: /* xor */
  2869. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2870. break;
  2871. case 0x38 ... 0x3d:
  2872. cmp: /* cmp */
  2873. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2874. break;
  2875. case 0x40 ... 0x47: /* inc r16/r32 */
  2876. emulate_1op("inc", c->dst, ctxt->eflags);
  2877. break;
  2878. case 0x48 ... 0x4f: /* dec r16/r32 */
  2879. emulate_1op("dec", c->dst, ctxt->eflags);
  2880. break;
  2881. case 0x58 ... 0x5f: /* pop reg */
  2882. pop_instruction:
  2883. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2884. break;
  2885. case 0x60: /* pusha */
  2886. rc = emulate_pusha(ctxt, ops);
  2887. break;
  2888. case 0x61: /* popa */
  2889. rc = emulate_popa(ctxt, ops);
  2890. break;
  2891. case 0x63: /* movsxd */
  2892. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2893. goto cannot_emulate;
  2894. c->dst.val = (s32) c->src.val;
  2895. break;
  2896. case 0x6c: /* insb */
  2897. case 0x6d: /* insw/insd */
  2898. c->src.val = c->regs[VCPU_REGS_RDX];
  2899. goto do_io_in;
  2900. case 0x6e: /* outsb */
  2901. case 0x6f: /* outsw/outsd */
  2902. c->dst.val = c->regs[VCPU_REGS_RDX];
  2903. goto do_io_out;
  2904. break;
  2905. case 0x70 ... 0x7f: /* jcc (short) */
  2906. if (test_cc(c->b, ctxt->eflags))
  2907. jmp_rel(c, c->src.val);
  2908. break;
  2909. case 0x80 ... 0x83: /* Grp1 */
  2910. switch (c->modrm_reg) {
  2911. case 0:
  2912. goto add;
  2913. case 1:
  2914. goto or;
  2915. case 2:
  2916. goto adc;
  2917. case 3:
  2918. goto sbb;
  2919. case 4:
  2920. goto and;
  2921. case 5:
  2922. goto sub;
  2923. case 6:
  2924. goto xor;
  2925. case 7:
  2926. goto cmp;
  2927. }
  2928. break;
  2929. case 0x84 ... 0x85:
  2930. test:
  2931. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2932. break;
  2933. case 0x86 ... 0x87: /* xchg */
  2934. xchg:
  2935. /* Write back the register source. */
  2936. c->src.val = c->dst.val;
  2937. write_register_operand(&c->src);
  2938. /*
  2939. * Write back the memory destination with implicit LOCK
  2940. * prefix.
  2941. */
  2942. c->dst.val = c->src.orig_val;
  2943. c->lock_prefix = 1;
  2944. break;
  2945. case 0x8c: /* mov r/m, sreg */
  2946. if (c->modrm_reg > VCPU_SREG_GS) {
  2947. rc = emulate_ud(ctxt);
  2948. goto done;
  2949. }
  2950. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2951. break;
  2952. case 0x8d: /* lea r16/r32, m */
  2953. c->dst.val = c->src.addr.mem.ea;
  2954. break;
  2955. case 0x8e: { /* mov seg, r/m16 */
  2956. uint16_t sel;
  2957. sel = c->src.val;
  2958. if (c->modrm_reg == VCPU_SREG_CS ||
  2959. c->modrm_reg > VCPU_SREG_GS) {
  2960. rc = emulate_ud(ctxt);
  2961. goto done;
  2962. }
  2963. if (c->modrm_reg == VCPU_SREG_SS)
  2964. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2965. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2966. c->dst.type = OP_NONE; /* Disable writeback. */
  2967. break;
  2968. }
  2969. case 0x8f: /* pop (sole member of Grp1a) */
  2970. rc = emulate_grp1a(ctxt, ops);
  2971. break;
  2972. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2973. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2974. break;
  2975. goto xchg;
  2976. case 0x98: /* cbw/cwde/cdqe */
  2977. switch (c->op_bytes) {
  2978. case 2: c->dst.val = (s8)c->dst.val; break;
  2979. case 4: c->dst.val = (s16)c->dst.val; break;
  2980. case 8: c->dst.val = (s32)c->dst.val; break;
  2981. }
  2982. break;
  2983. case 0x9c: /* pushf */
  2984. c->src.val = (unsigned long) ctxt->eflags;
  2985. emulate_push(ctxt, ops);
  2986. break;
  2987. case 0x9d: /* popf */
  2988. c->dst.type = OP_REG;
  2989. c->dst.addr.reg = &ctxt->eflags;
  2990. c->dst.bytes = c->op_bytes;
  2991. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2992. break;
  2993. case 0xa6 ... 0xa7: /* cmps */
  2994. c->dst.type = OP_NONE; /* Disable writeback. */
  2995. goto cmp;
  2996. case 0xa8 ... 0xa9: /* test ax, imm */
  2997. goto test;
  2998. case 0xae ... 0xaf: /* scas */
  2999. goto cmp;
  3000. case 0xc0 ... 0xc1:
  3001. emulate_grp2(ctxt);
  3002. break;
  3003. case 0xc3: /* ret */
  3004. c->dst.type = OP_REG;
  3005. c->dst.addr.reg = &c->eip;
  3006. c->dst.bytes = c->op_bytes;
  3007. goto pop_instruction;
  3008. case 0xc4: /* les */
  3009. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3010. break;
  3011. case 0xc5: /* lds */
  3012. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3013. break;
  3014. case 0xcb: /* ret far */
  3015. rc = emulate_ret_far(ctxt, ops);
  3016. break;
  3017. case 0xcc: /* int3 */
  3018. irq = 3;
  3019. goto do_interrupt;
  3020. case 0xcd: /* int n */
  3021. irq = c->src.val;
  3022. do_interrupt:
  3023. rc = emulate_int(ctxt, ops, irq);
  3024. break;
  3025. case 0xce: /* into */
  3026. if (ctxt->eflags & EFLG_OF) {
  3027. irq = 4;
  3028. goto do_interrupt;
  3029. }
  3030. break;
  3031. case 0xcf: /* iret */
  3032. rc = emulate_iret(ctxt, ops);
  3033. break;
  3034. case 0xd0 ... 0xd1: /* Grp2 */
  3035. emulate_grp2(ctxt);
  3036. break;
  3037. case 0xd2 ... 0xd3: /* Grp2 */
  3038. c->src.val = c->regs[VCPU_REGS_RCX];
  3039. emulate_grp2(ctxt);
  3040. break;
  3041. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3042. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3043. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3044. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3045. jmp_rel(c, c->src.val);
  3046. break;
  3047. case 0xe3: /* jcxz/jecxz/jrcxz */
  3048. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3049. jmp_rel(c, c->src.val);
  3050. break;
  3051. case 0xe4: /* inb */
  3052. case 0xe5: /* in */
  3053. goto do_io_in;
  3054. case 0xe6: /* outb */
  3055. case 0xe7: /* out */
  3056. goto do_io_out;
  3057. case 0xe8: /* call (near) */ {
  3058. long int rel = c->src.val;
  3059. c->src.val = (unsigned long) c->eip;
  3060. jmp_rel(c, rel);
  3061. emulate_push(ctxt, ops);
  3062. break;
  3063. }
  3064. case 0xe9: /* jmp rel */
  3065. goto jmp;
  3066. case 0xea: { /* jmp far */
  3067. unsigned short sel;
  3068. jump_far:
  3069. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3070. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3071. goto done;
  3072. c->eip = 0;
  3073. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3074. break;
  3075. }
  3076. case 0xeb:
  3077. jmp: /* jmp rel short */
  3078. jmp_rel(c, c->src.val);
  3079. c->dst.type = OP_NONE; /* Disable writeback. */
  3080. break;
  3081. case 0xec: /* in al,dx */
  3082. case 0xed: /* in (e/r)ax,dx */
  3083. c->src.val = c->regs[VCPU_REGS_RDX];
  3084. do_io_in:
  3085. c->dst.bytes = min(c->dst.bytes, 4u);
  3086. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  3087. rc = emulate_gp(ctxt, 0);
  3088. goto done;
  3089. }
  3090. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3091. &c->dst.val))
  3092. goto done; /* IO is needed */
  3093. break;
  3094. case 0xee: /* out dx,al */
  3095. case 0xef: /* out dx,(e/r)ax */
  3096. c->dst.val = c->regs[VCPU_REGS_RDX];
  3097. do_io_out:
  3098. c->src.bytes = min(c->src.bytes, 4u);
  3099. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  3100. c->src.bytes)) {
  3101. rc = emulate_gp(ctxt, 0);
  3102. goto done;
  3103. }
  3104. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3105. &c->src.val, 1, ctxt->vcpu);
  3106. c->dst.type = OP_NONE; /* Disable writeback. */
  3107. break;
  3108. case 0xf4: /* hlt */
  3109. ctxt->vcpu->arch.halt_request = 1;
  3110. break;
  3111. case 0xf5: /* cmc */
  3112. /* complement carry flag from eflags reg */
  3113. ctxt->eflags ^= EFLG_CF;
  3114. break;
  3115. case 0xf6 ... 0xf7: /* Grp3 */
  3116. rc = emulate_grp3(ctxt, ops);
  3117. break;
  3118. case 0xf8: /* clc */
  3119. ctxt->eflags &= ~EFLG_CF;
  3120. break;
  3121. case 0xf9: /* stc */
  3122. ctxt->eflags |= EFLG_CF;
  3123. break;
  3124. case 0xfa: /* cli */
  3125. if (emulator_bad_iopl(ctxt, ops)) {
  3126. rc = emulate_gp(ctxt, 0);
  3127. goto done;
  3128. } else
  3129. ctxt->eflags &= ~X86_EFLAGS_IF;
  3130. break;
  3131. case 0xfb: /* sti */
  3132. if (emulator_bad_iopl(ctxt, ops)) {
  3133. rc = emulate_gp(ctxt, 0);
  3134. goto done;
  3135. } else {
  3136. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3137. ctxt->eflags |= X86_EFLAGS_IF;
  3138. }
  3139. break;
  3140. case 0xfc: /* cld */
  3141. ctxt->eflags &= ~EFLG_DF;
  3142. break;
  3143. case 0xfd: /* std */
  3144. ctxt->eflags |= EFLG_DF;
  3145. break;
  3146. case 0xfe: /* Grp4 */
  3147. grp45:
  3148. rc = emulate_grp45(ctxt, ops);
  3149. break;
  3150. case 0xff: /* Grp5 */
  3151. if (c->modrm_reg == 5)
  3152. goto jump_far;
  3153. goto grp45;
  3154. default:
  3155. goto cannot_emulate;
  3156. }
  3157. if (rc != X86EMUL_CONTINUE)
  3158. goto done;
  3159. writeback:
  3160. rc = writeback(ctxt, ops);
  3161. if (rc != X86EMUL_CONTINUE)
  3162. goto done;
  3163. /*
  3164. * restore dst type in case the decoding will be reused
  3165. * (happens for string instruction )
  3166. */
  3167. c->dst.type = saved_dst_type;
  3168. if ((c->d & SrcMask) == SrcSI)
  3169. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3170. VCPU_REGS_RSI, &c->src);
  3171. if ((c->d & DstMask) == DstDI)
  3172. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3173. &c->dst);
  3174. if (c->rep_prefix && (c->d & String)) {
  3175. struct read_cache *r = &ctxt->decode.io_read;
  3176. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3177. if (!string_insn_completed(ctxt)) {
  3178. /*
  3179. * Re-enter guest when pio read ahead buffer is empty
  3180. * or, if it is not used, after each 1024 iteration.
  3181. */
  3182. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3183. (r->end == 0 || r->end != r->pos)) {
  3184. /*
  3185. * Reset read cache. Usually happens before
  3186. * decode, but since instruction is restarted
  3187. * we have to do it here.
  3188. */
  3189. ctxt->decode.mem_read.end = 0;
  3190. return EMULATION_RESTART;
  3191. }
  3192. goto done; /* skip rip writeback */
  3193. }
  3194. }
  3195. ctxt->eip = c->eip;
  3196. done:
  3197. if (rc == X86EMUL_PROPAGATE_FAULT)
  3198. ctxt->have_exception = true;
  3199. if (rc == X86EMUL_INTERCEPTED)
  3200. return EMULATION_INTERCEPTED;
  3201. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3202. twobyte_insn:
  3203. switch (c->b) {
  3204. case 0x01: /* lgdt, lidt, lmsw */
  3205. switch (c->modrm_reg) {
  3206. u16 size;
  3207. unsigned long address;
  3208. case 0: /* vmcall */
  3209. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3210. goto cannot_emulate;
  3211. rc = kvm_fix_hypercall(ctxt->vcpu);
  3212. if (rc != X86EMUL_CONTINUE)
  3213. goto done;
  3214. /* Let the processor re-execute the fixed hypercall */
  3215. c->eip = ctxt->eip;
  3216. /* Disable writeback. */
  3217. c->dst.type = OP_NONE;
  3218. break;
  3219. case 2: /* lgdt */
  3220. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3221. &size, &address, c->op_bytes);
  3222. if (rc != X86EMUL_CONTINUE)
  3223. goto done;
  3224. realmode_lgdt(ctxt->vcpu, size, address);
  3225. /* Disable writeback. */
  3226. c->dst.type = OP_NONE;
  3227. break;
  3228. case 3: /* lidt/vmmcall */
  3229. if (c->modrm_mod == 3) {
  3230. switch (c->modrm_rm) {
  3231. case 1:
  3232. rc = kvm_fix_hypercall(ctxt->vcpu);
  3233. break;
  3234. default:
  3235. goto cannot_emulate;
  3236. }
  3237. } else {
  3238. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3239. &size, &address,
  3240. c->op_bytes);
  3241. if (rc != X86EMUL_CONTINUE)
  3242. goto done;
  3243. realmode_lidt(ctxt->vcpu, size, address);
  3244. }
  3245. /* Disable writeback. */
  3246. c->dst.type = OP_NONE;
  3247. break;
  3248. case 4: /* smsw */
  3249. c->dst.bytes = 2;
  3250. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3251. break;
  3252. case 6: /* lmsw */
  3253. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3254. (c->src.val & 0x0f), ctxt->vcpu);
  3255. c->dst.type = OP_NONE;
  3256. break;
  3257. case 5: /* not defined */
  3258. emulate_ud(ctxt);
  3259. rc = X86EMUL_PROPAGATE_FAULT;
  3260. goto done;
  3261. case 7: /* invlpg*/
  3262. emulate_invlpg(ctxt->vcpu,
  3263. linear(ctxt, c->src.addr.mem));
  3264. /* Disable writeback. */
  3265. c->dst.type = OP_NONE;
  3266. break;
  3267. default:
  3268. goto cannot_emulate;
  3269. }
  3270. break;
  3271. case 0x05: /* syscall */
  3272. rc = emulate_syscall(ctxt, ops);
  3273. break;
  3274. case 0x06:
  3275. emulate_clts(ctxt->vcpu);
  3276. break;
  3277. case 0x09: /* wbinvd */
  3278. kvm_emulate_wbinvd(ctxt->vcpu);
  3279. break;
  3280. case 0x08: /* invd */
  3281. case 0x0d: /* GrpP (prefetch) */
  3282. case 0x18: /* Grp16 (prefetch/nop) */
  3283. break;
  3284. case 0x20: /* mov cr, reg */
  3285. switch (c->modrm_reg) {
  3286. case 1:
  3287. case 5 ... 7:
  3288. case 9 ... 15:
  3289. emulate_ud(ctxt);
  3290. rc = X86EMUL_PROPAGATE_FAULT;
  3291. goto done;
  3292. }
  3293. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3294. break;
  3295. case 0x21: /* mov from dr to reg */
  3296. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3297. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3298. emulate_ud(ctxt);
  3299. rc = X86EMUL_PROPAGATE_FAULT;
  3300. goto done;
  3301. }
  3302. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3303. break;
  3304. case 0x22: /* mov reg, cr */
  3305. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3306. emulate_gp(ctxt, 0);
  3307. rc = X86EMUL_PROPAGATE_FAULT;
  3308. goto done;
  3309. }
  3310. c->dst.type = OP_NONE;
  3311. break;
  3312. case 0x23: /* mov from reg to dr */
  3313. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3314. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3315. emulate_ud(ctxt);
  3316. rc = X86EMUL_PROPAGATE_FAULT;
  3317. goto done;
  3318. }
  3319. if (ops->set_dr(c->modrm_reg, c->src.val &
  3320. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3321. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3322. /* #UD condition is already handled by the code above */
  3323. emulate_gp(ctxt, 0);
  3324. rc = X86EMUL_PROPAGATE_FAULT;
  3325. goto done;
  3326. }
  3327. c->dst.type = OP_NONE; /* no writeback */
  3328. break;
  3329. case 0x30:
  3330. /* wrmsr */
  3331. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3332. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3333. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3334. emulate_gp(ctxt, 0);
  3335. rc = X86EMUL_PROPAGATE_FAULT;
  3336. goto done;
  3337. }
  3338. rc = X86EMUL_CONTINUE;
  3339. break;
  3340. case 0x32:
  3341. /* rdmsr */
  3342. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3343. emulate_gp(ctxt, 0);
  3344. rc = X86EMUL_PROPAGATE_FAULT;
  3345. goto done;
  3346. } else {
  3347. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3348. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3349. }
  3350. rc = X86EMUL_CONTINUE;
  3351. break;
  3352. case 0x34: /* sysenter */
  3353. rc = emulate_sysenter(ctxt, ops);
  3354. break;
  3355. case 0x35: /* sysexit */
  3356. rc = emulate_sysexit(ctxt, ops);
  3357. break;
  3358. case 0x40 ... 0x4f: /* cmov */
  3359. c->dst.val = c->dst.orig_val = c->src.val;
  3360. if (!test_cc(c->b, ctxt->eflags))
  3361. c->dst.type = OP_NONE; /* no writeback */
  3362. break;
  3363. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3364. if (test_cc(c->b, ctxt->eflags))
  3365. jmp_rel(c, c->src.val);
  3366. break;
  3367. case 0x90 ... 0x9f: /* setcc r/m8 */
  3368. c->dst.val = test_cc(c->b, ctxt->eflags);
  3369. break;
  3370. case 0xa0: /* push fs */
  3371. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3372. break;
  3373. case 0xa1: /* pop fs */
  3374. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3375. break;
  3376. case 0xa3:
  3377. bt: /* bt */
  3378. c->dst.type = OP_NONE;
  3379. /* only subword offset */
  3380. c->src.val &= (c->dst.bytes << 3) - 1;
  3381. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3382. break;
  3383. case 0xa4: /* shld imm8, r, r/m */
  3384. case 0xa5: /* shld cl, r, r/m */
  3385. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3386. break;
  3387. case 0xa8: /* push gs */
  3388. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3389. break;
  3390. case 0xa9: /* pop gs */
  3391. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3392. break;
  3393. case 0xab:
  3394. bts: /* bts */
  3395. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3396. break;
  3397. case 0xac: /* shrd imm8, r, r/m */
  3398. case 0xad: /* shrd cl, r, r/m */
  3399. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3400. break;
  3401. case 0xae: /* clflush */
  3402. break;
  3403. case 0xb0 ... 0xb1: /* cmpxchg */
  3404. /*
  3405. * Save real source value, then compare EAX against
  3406. * destination.
  3407. */
  3408. c->src.orig_val = c->src.val;
  3409. c->src.val = c->regs[VCPU_REGS_RAX];
  3410. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3411. if (ctxt->eflags & EFLG_ZF) {
  3412. /* Success: write back to memory. */
  3413. c->dst.val = c->src.orig_val;
  3414. } else {
  3415. /* Failure: write the value we saw to EAX. */
  3416. c->dst.type = OP_REG;
  3417. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3418. }
  3419. break;
  3420. case 0xb2: /* lss */
  3421. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3422. break;
  3423. case 0xb3:
  3424. btr: /* btr */
  3425. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3426. break;
  3427. case 0xb4: /* lfs */
  3428. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3429. break;
  3430. case 0xb5: /* lgs */
  3431. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3432. break;
  3433. case 0xb6 ... 0xb7: /* movzx */
  3434. c->dst.bytes = c->op_bytes;
  3435. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3436. : (u16) c->src.val;
  3437. break;
  3438. case 0xba: /* Grp8 */
  3439. switch (c->modrm_reg & 3) {
  3440. case 0:
  3441. goto bt;
  3442. case 1:
  3443. goto bts;
  3444. case 2:
  3445. goto btr;
  3446. case 3:
  3447. goto btc;
  3448. }
  3449. break;
  3450. case 0xbb:
  3451. btc: /* btc */
  3452. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3453. break;
  3454. case 0xbc: { /* bsf */
  3455. u8 zf;
  3456. __asm__ ("bsf %2, %0; setz %1"
  3457. : "=r"(c->dst.val), "=q"(zf)
  3458. : "r"(c->src.val));
  3459. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3460. if (zf) {
  3461. ctxt->eflags |= X86_EFLAGS_ZF;
  3462. c->dst.type = OP_NONE; /* Disable writeback. */
  3463. }
  3464. break;
  3465. }
  3466. case 0xbd: { /* bsr */
  3467. u8 zf;
  3468. __asm__ ("bsr %2, %0; setz %1"
  3469. : "=r"(c->dst.val), "=q"(zf)
  3470. : "r"(c->src.val));
  3471. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3472. if (zf) {
  3473. ctxt->eflags |= X86_EFLAGS_ZF;
  3474. c->dst.type = OP_NONE; /* Disable writeback. */
  3475. }
  3476. break;
  3477. }
  3478. case 0xbe ... 0xbf: /* movsx */
  3479. c->dst.bytes = c->op_bytes;
  3480. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3481. (s16) c->src.val;
  3482. break;
  3483. case 0xc0 ... 0xc1: /* xadd */
  3484. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3485. /* Write back the register source. */
  3486. c->src.val = c->dst.orig_val;
  3487. write_register_operand(&c->src);
  3488. break;
  3489. case 0xc3: /* movnti */
  3490. c->dst.bytes = c->op_bytes;
  3491. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3492. (u64) c->src.val;
  3493. break;
  3494. case 0xc7: /* Grp9 (cmpxchg8b) */
  3495. rc = emulate_grp9(ctxt, ops);
  3496. break;
  3497. default:
  3498. goto cannot_emulate;
  3499. }
  3500. if (rc != X86EMUL_CONTINUE)
  3501. goto done;
  3502. goto writeback;
  3503. cannot_emulate:
  3504. return -1;
  3505. }