xmit.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #include "ar9003_mac.h"
  18. #define BITS_PER_BYTE 8
  19. #define OFDM_PLCP_BITS 22
  20. #define HT_RC_2_MCS(_rc) ((_rc) & 0x1f)
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  31. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  32. #define OFDM_SIFS_TIME 16
  33. static u16 bits_per_symbol[][2] = {
  34. /* 20MHz 40MHz */
  35. { 26, 54 }, /* 0: BPSK */
  36. { 52, 108 }, /* 1: QPSK 1/2 */
  37. { 78, 162 }, /* 2: QPSK 3/4 */
  38. { 104, 216 }, /* 3: 16-QAM 1/2 */
  39. { 156, 324 }, /* 4: 16-QAM 3/4 */
  40. { 208, 432 }, /* 5: 64-QAM 2/3 */
  41. { 234, 486 }, /* 6: 64-QAM 3/4 */
  42. { 260, 540 }, /* 7: 64-QAM 5/6 */
  43. };
  44. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  45. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  46. struct ath_atx_tid *tid,
  47. struct list_head *bf_head);
  48. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  49. struct ath_txq *txq, struct list_head *bf_q,
  50. struct ath_tx_status *ts, int txok, int sendbar);
  51. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  52. struct list_head *head);
  53. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
  54. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
  55. int nframes, int nbad, int txok, bool update_rc);
  56. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  57. int seqno);
  58. enum {
  59. MCS_HT20,
  60. MCS_HT20_SGI,
  61. MCS_HT40,
  62. MCS_HT40_SGI,
  63. };
  64. static int ath_max_4ms_framelen[4][32] = {
  65. [MCS_HT20] = {
  66. 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
  67. 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
  68. 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
  69. 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
  70. },
  71. [MCS_HT20_SGI] = {
  72. 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
  73. 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
  74. 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
  75. 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
  76. },
  77. [MCS_HT40] = {
  78. 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
  79. 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
  80. 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
  81. 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
  82. },
  83. [MCS_HT40_SGI] = {
  84. 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
  85. 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
  86. 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
  87. 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
  88. }
  89. };
  90. /*********************/
  91. /* Aggregation logic */
  92. /*********************/
  93. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  94. {
  95. struct ath_atx_ac *ac = tid->ac;
  96. if (tid->paused)
  97. return;
  98. if (tid->sched)
  99. return;
  100. tid->sched = true;
  101. list_add_tail(&tid->list, &ac->tid_q);
  102. if (ac->sched)
  103. return;
  104. ac->sched = true;
  105. list_add_tail(&ac->list, &txq->axq_acq);
  106. }
  107. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  108. {
  109. struct ath_txq *txq = tid->ac->txq;
  110. WARN_ON(!tid->paused);
  111. spin_lock_bh(&txq->axq_lock);
  112. tid->paused = false;
  113. if (list_empty(&tid->buf_q))
  114. goto unlock;
  115. ath_tx_queue_tid(txq, tid);
  116. ath_txq_schedule(sc, txq);
  117. unlock:
  118. spin_unlock_bh(&txq->axq_lock);
  119. }
  120. static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
  121. {
  122. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  123. BUILD_BUG_ON(sizeof(struct ath_frame_info) >
  124. sizeof(tx_info->rate_driver_data));
  125. return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
  126. }
  127. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  128. {
  129. struct ath_txq *txq = tid->ac->txq;
  130. struct ath_buf *bf;
  131. struct list_head bf_head;
  132. struct ath_tx_status ts;
  133. struct ath_frame_info *fi;
  134. INIT_LIST_HEAD(&bf_head);
  135. memset(&ts, 0, sizeof(ts));
  136. spin_lock_bh(&txq->axq_lock);
  137. while (!list_empty(&tid->buf_q)) {
  138. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  139. list_move_tail(&bf->list, &bf_head);
  140. spin_unlock_bh(&txq->axq_lock);
  141. fi = get_frame_info(bf->bf_mpdu);
  142. if (fi->retries) {
  143. ath_tx_update_baw(sc, tid, fi->seqno);
  144. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  145. } else {
  146. ath_tx_send_normal(sc, txq, tid, &bf_head);
  147. }
  148. spin_lock_bh(&txq->axq_lock);
  149. }
  150. spin_unlock_bh(&txq->axq_lock);
  151. }
  152. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  153. int seqno)
  154. {
  155. int index, cindex;
  156. index = ATH_BA_INDEX(tid->seq_start, seqno);
  157. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  158. __clear_bit(cindex, tid->tx_buf);
  159. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  160. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  161. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  162. }
  163. }
  164. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  165. u16 seqno)
  166. {
  167. int index, cindex;
  168. index = ATH_BA_INDEX(tid->seq_start, seqno);
  169. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  170. __set_bit(cindex, tid->tx_buf);
  171. if (index >= ((tid->baw_tail - tid->baw_head) &
  172. (ATH_TID_MAX_BUFS - 1))) {
  173. tid->baw_tail = cindex;
  174. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  175. }
  176. }
  177. /*
  178. * TODO: For frame(s) that are in the retry state, we will reuse the
  179. * sequence number(s) without setting the retry bit. The
  180. * alternative is to give up on these and BAR the receiver's window
  181. * forward.
  182. */
  183. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  184. struct ath_atx_tid *tid)
  185. {
  186. struct ath_buf *bf;
  187. struct list_head bf_head;
  188. struct ath_tx_status ts;
  189. struct ath_frame_info *fi;
  190. memset(&ts, 0, sizeof(ts));
  191. INIT_LIST_HEAD(&bf_head);
  192. for (;;) {
  193. if (list_empty(&tid->buf_q))
  194. break;
  195. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  196. list_move_tail(&bf->list, &bf_head);
  197. fi = get_frame_info(bf->bf_mpdu);
  198. if (fi->retries)
  199. ath_tx_update_baw(sc, tid, fi->seqno);
  200. spin_unlock(&txq->axq_lock);
  201. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  202. spin_lock(&txq->axq_lock);
  203. }
  204. tid->seq_next = tid->seq_start;
  205. tid->baw_tail = tid->baw_head;
  206. }
  207. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  208. struct sk_buff *skb)
  209. {
  210. struct ath_frame_info *fi = get_frame_info(skb);
  211. struct ieee80211_hdr *hdr;
  212. TX_STAT_INC(txq->axq_qnum, a_retries);
  213. if (fi->retries++ > 0)
  214. return;
  215. hdr = (struct ieee80211_hdr *)skb->data;
  216. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  217. }
  218. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  219. {
  220. struct ath_buf *bf = NULL;
  221. spin_lock_bh(&sc->tx.txbuflock);
  222. if (unlikely(list_empty(&sc->tx.txbuf))) {
  223. spin_unlock_bh(&sc->tx.txbuflock);
  224. return NULL;
  225. }
  226. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  227. list_del(&bf->list);
  228. spin_unlock_bh(&sc->tx.txbuflock);
  229. return bf;
  230. }
  231. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  232. {
  233. spin_lock_bh(&sc->tx.txbuflock);
  234. list_add_tail(&bf->list, &sc->tx.txbuf);
  235. spin_unlock_bh(&sc->tx.txbuflock);
  236. }
  237. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  238. {
  239. struct ath_buf *tbf;
  240. tbf = ath_tx_get_buffer(sc);
  241. if (WARN_ON(!tbf))
  242. return NULL;
  243. ATH_TXBUF_RESET(tbf);
  244. tbf->aphy = bf->aphy;
  245. tbf->bf_mpdu = bf->bf_mpdu;
  246. tbf->bf_buf_addr = bf->bf_buf_addr;
  247. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  248. tbf->bf_state = bf->bf_state;
  249. return tbf;
  250. }
  251. static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
  252. struct ath_tx_status *ts, int txok,
  253. int *nframes, int *nbad)
  254. {
  255. struct ath_frame_info *fi;
  256. u16 seq_st = 0;
  257. u32 ba[WME_BA_BMP_SIZE >> 5];
  258. int ba_index;
  259. int isaggr = 0;
  260. *nbad = 0;
  261. *nframes = 0;
  262. isaggr = bf_isaggr(bf);
  263. if (isaggr) {
  264. seq_st = ts->ts_seqnum;
  265. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  266. }
  267. while (bf) {
  268. fi = get_frame_info(bf->bf_mpdu);
  269. ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
  270. (*nframes)++;
  271. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  272. (*nbad)++;
  273. bf = bf->bf_next;
  274. }
  275. }
  276. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  277. struct ath_buf *bf, struct list_head *bf_q,
  278. struct ath_tx_status *ts, int txok, bool retry)
  279. {
  280. struct ath_node *an = NULL;
  281. struct sk_buff *skb;
  282. struct ieee80211_sta *sta;
  283. struct ieee80211_hw *hw;
  284. struct ieee80211_hdr *hdr;
  285. struct ieee80211_tx_info *tx_info;
  286. struct ath_atx_tid *tid = NULL;
  287. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  288. struct list_head bf_head, bf_pending;
  289. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  290. u32 ba[WME_BA_BMP_SIZE >> 5];
  291. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  292. bool rc_update = true;
  293. struct ieee80211_tx_rate rates[4];
  294. struct ath_frame_info *fi;
  295. int nframes;
  296. u8 tidno;
  297. skb = bf->bf_mpdu;
  298. hdr = (struct ieee80211_hdr *)skb->data;
  299. tx_info = IEEE80211_SKB_CB(skb);
  300. hw = bf->aphy->hw;
  301. memcpy(rates, tx_info->control.rates, sizeof(rates));
  302. rcu_read_lock();
  303. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  304. if (!sta) {
  305. rcu_read_unlock();
  306. INIT_LIST_HEAD(&bf_head);
  307. while (bf) {
  308. bf_next = bf->bf_next;
  309. bf->bf_state.bf_type |= BUF_XRETRY;
  310. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
  311. !bf->bf_stale || bf_next != NULL)
  312. list_move_tail(&bf->list, &bf_head);
  313. ath_tx_rc_status(bf, ts, 1, 1, 0, false);
  314. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  315. 0, 0);
  316. bf = bf_next;
  317. }
  318. return;
  319. }
  320. an = (struct ath_node *)sta->drv_priv;
  321. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  322. tid = ATH_AN_2_TID(an, tidno);
  323. /*
  324. * The hardware occasionally sends a tx status for the wrong TID.
  325. * In this case, the BA status cannot be considered valid and all
  326. * subframes need to be retransmitted
  327. */
  328. if (tidno != ts->tid)
  329. txok = false;
  330. isaggr = bf_isaggr(bf);
  331. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  332. if (isaggr && txok) {
  333. if (ts->ts_flags & ATH9K_TX_BA) {
  334. seq_st = ts->ts_seqnum;
  335. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  336. } else {
  337. /*
  338. * AR5416 can become deaf/mute when BA
  339. * issue happens. Chip needs to be reset.
  340. * But AP code may have sychronization issues
  341. * when perform internal reset in this routine.
  342. * Only enable reset in STA mode for now.
  343. */
  344. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  345. needreset = 1;
  346. }
  347. }
  348. INIT_LIST_HEAD(&bf_pending);
  349. INIT_LIST_HEAD(&bf_head);
  350. ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
  351. while (bf) {
  352. txfail = txpending = 0;
  353. bf_next = bf->bf_next;
  354. skb = bf->bf_mpdu;
  355. tx_info = IEEE80211_SKB_CB(skb);
  356. fi = get_frame_info(skb);
  357. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
  358. /* transmit completion, subframe is
  359. * acked by block ack */
  360. acked_cnt++;
  361. } else if (!isaggr && txok) {
  362. /* transmit completion */
  363. acked_cnt++;
  364. } else {
  365. if (!(tid->state & AGGR_CLEANUP) && retry) {
  366. if (fi->retries < ATH_MAX_SW_RETRIES) {
  367. ath_tx_set_retry(sc, txq, bf->bf_mpdu);
  368. txpending = 1;
  369. } else {
  370. bf->bf_state.bf_type |= BUF_XRETRY;
  371. txfail = 1;
  372. sendbar = 1;
  373. txfail_cnt++;
  374. }
  375. } else {
  376. /*
  377. * cleanup in progress, just fail
  378. * the un-acked sub-frames
  379. */
  380. txfail = 1;
  381. }
  382. }
  383. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  384. bf_next == NULL) {
  385. /*
  386. * Make sure the last desc is reclaimed if it
  387. * not a holding desc.
  388. */
  389. if (!bf_last->bf_stale)
  390. list_move_tail(&bf->list, &bf_head);
  391. else
  392. INIT_LIST_HEAD(&bf_head);
  393. } else {
  394. BUG_ON(list_empty(bf_q));
  395. list_move_tail(&bf->list, &bf_head);
  396. }
  397. if (!txpending || (tid->state & AGGR_CLEANUP)) {
  398. /*
  399. * complete the acked-ones/xretried ones; update
  400. * block-ack window
  401. */
  402. spin_lock_bh(&txq->axq_lock);
  403. ath_tx_update_baw(sc, tid, fi->seqno);
  404. spin_unlock_bh(&txq->axq_lock);
  405. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  406. memcpy(tx_info->control.rates, rates, sizeof(rates));
  407. ath_tx_rc_status(bf, ts, nframes, nbad, txok, true);
  408. rc_update = false;
  409. } else {
  410. ath_tx_rc_status(bf, ts, nframes, nbad, txok, false);
  411. }
  412. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  413. !txfail, sendbar);
  414. } else {
  415. /* retry the un-acked ones */
  416. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
  417. if (bf->bf_next == NULL && bf_last->bf_stale) {
  418. struct ath_buf *tbf;
  419. tbf = ath_clone_txbuf(sc, bf_last);
  420. /*
  421. * Update tx baw and complete the
  422. * frame with failed status if we
  423. * run out of tx buf.
  424. */
  425. if (!tbf) {
  426. spin_lock_bh(&txq->axq_lock);
  427. ath_tx_update_baw(sc, tid, fi->seqno);
  428. spin_unlock_bh(&txq->axq_lock);
  429. bf->bf_state.bf_type |=
  430. BUF_XRETRY;
  431. ath_tx_rc_status(bf, ts, nframes,
  432. nbad, 0, false);
  433. ath_tx_complete_buf(sc, bf, txq,
  434. &bf_head,
  435. ts, 0, 0);
  436. break;
  437. }
  438. ath9k_hw_cleartxdesc(sc->sc_ah,
  439. tbf->bf_desc);
  440. list_add_tail(&tbf->list, &bf_head);
  441. } else {
  442. /*
  443. * Clear descriptor status words for
  444. * software retry
  445. */
  446. ath9k_hw_cleartxdesc(sc->sc_ah,
  447. bf->bf_desc);
  448. }
  449. }
  450. /*
  451. * Put this buffer to the temporary pending
  452. * queue to retain ordering
  453. */
  454. list_splice_tail_init(&bf_head, &bf_pending);
  455. }
  456. bf = bf_next;
  457. }
  458. /* prepend un-acked frames to the beginning of the pending frame queue */
  459. if (!list_empty(&bf_pending)) {
  460. spin_lock_bh(&txq->axq_lock);
  461. list_splice(&bf_pending, &tid->buf_q);
  462. ath_tx_queue_tid(txq, tid);
  463. spin_unlock_bh(&txq->axq_lock);
  464. }
  465. if (tid->state & AGGR_CLEANUP) {
  466. ath_tx_flush_tid(sc, tid);
  467. if (tid->baw_head == tid->baw_tail) {
  468. tid->state &= ~AGGR_ADDBA_COMPLETE;
  469. tid->state &= ~AGGR_CLEANUP;
  470. }
  471. }
  472. rcu_read_unlock();
  473. if (needreset)
  474. ath_reset(sc, false);
  475. }
  476. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  477. struct ath_atx_tid *tid)
  478. {
  479. struct sk_buff *skb;
  480. struct ieee80211_tx_info *tx_info;
  481. struct ieee80211_tx_rate *rates;
  482. u32 max_4ms_framelen, frmlen;
  483. u16 aggr_limit, legacy = 0;
  484. int i;
  485. skb = bf->bf_mpdu;
  486. tx_info = IEEE80211_SKB_CB(skb);
  487. rates = tx_info->control.rates;
  488. /*
  489. * Find the lowest frame length among the rate series that will have a
  490. * 4ms transmit duration.
  491. * TODO - TXOP limit needs to be considered.
  492. */
  493. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  494. for (i = 0; i < 4; i++) {
  495. if (rates[i].count) {
  496. int modeidx;
  497. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  498. legacy = 1;
  499. break;
  500. }
  501. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  502. modeidx = MCS_HT40;
  503. else
  504. modeidx = MCS_HT20;
  505. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  506. modeidx++;
  507. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  508. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  509. }
  510. }
  511. /*
  512. * limit aggregate size by the minimum rate if rate selected is
  513. * not a probe rate, if rate selected is a probe rate then
  514. * avoid aggregation of this packet.
  515. */
  516. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  517. return 0;
  518. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  519. aggr_limit = min((max_4ms_framelen * 3) / 8,
  520. (u32)ATH_AMPDU_LIMIT_MAX);
  521. else
  522. aggr_limit = min(max_4ms_framelen,
  523. (u32)ATH_AMPDU_LIMIT_MAX);
  524. /*
  525. * h/w can accept aggregates upto 16 bit lengths (65535).
  526. * The IE, however can hold upto 65536, which shows up here
  527. * as zero. Ignore 65536 since we are constrained by hw.
  528. */
  529. if (tid->an->maxampdu)
  530. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  531. return aggr_limit;
  532. }
  533. /*
  534. * Returns the number of delimiters to be added to
  535. * meet the minimum required mpdudensity.
  536. */
  537. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  538. struct ath_buf *bf, u16 frmlen)
  539. {
  540. struct sk_buff *skb = bf->bf_mpdu;
  541. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  542. u32 nsymbits, nsymbols;
  543. u16 minlen;
  544. u8 flags, rix;
  545. int width, streams, half_gi, ndelim, mindelim;
  546. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  547. /* Select standard number of delimiters based on frame length alone */
  548. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  549. /*
  550. * If encryption enabled, hardware requires some more padding between
  551. * subframes.
  552. * TODO - this could be improved to be dependent on the rate.
  553. * The hardware can keep up at lower rates, but not higher rates
  554. */
  555. if (fi->keyix != ATH9K_TXKEYIX_INVALID)
  556. ndelim += ATH_AGGR_ENCRYPTDELIM;
  557. /*
  558. * Convert desired mpdu density from microeconds to bytes based
  559. * on highest rate in rate series (i.e. first rate) to determine
  560. * required minimum length for subframe. Take into account
  561. * whether high rate is 20 or 40Mhz and half or full GI.
  562. *
  563. * If there is no mpdu density restriction, no further calculation
  564. * is needed.
  565. */
  566. if (tid->an->mpdudensity == 0)
  567. return ndelim;
  568. rix = tx_info->control.rates[0].idx;
  569. flags = tx_info->control.rates[0].flags;
  570. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  571. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  572. if (half_gi)
  573. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  574. else
  575. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  576. if (nsymbols == 0)
  577. nsymbols = 1;
  578. streams = HT_RC_2_STREAMS(rix);
  579. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  580. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  581. if (frmlen < minlen) {
  582. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  583. ndelim = max(mindelim, ndelim);
  584. }
  585. return ndelim;
  586. }
  587. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  588. struct ath_txq *txq,
  589. struct ath_atx_tid *tid,
  590. struct list_head *bf_q,
  591. int *aggr_len)
  592. {
  593. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  594. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  595. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  596. u16 aggr_limit = 0, al = 0, bpad = 0,
  597. al_delta, h_baw = tid->baw_size / 2;
  598. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  599. struct ieee80211_tx_info *tx_info;
  600. struct ath_frame_info *fi;
  601. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  602. do {
  603. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  604. fi = get_frame_info(bf->bf_mpdu);
  605. /* do not step over block-ack window */
  606. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
  607. status = ATH_AGGR_BAW_CLOSED;
  608. break;
  609. }
  610. if (!rl) {
  611. aggr_limit = ath_lookup_rate(sc, bf, tid);
  612. rl = 1;
  613. }
  614. /* do not exceed aggregation limit */
  615. al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
  616. if (nframes &&
  617. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  618. status = ATH_AGGR_LIMITED;
  619. break;
  620. }
  621. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  622. if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
  623. !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
  624. break;
  625. /* do not exceed subframe limit */
  626. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  627. status = ATH_AGGR_LIMITED;
  628. break;
  629. }
  630. nframes++;
  631. /* add padding for previous frame to aggregation length */
  632. al += bpad + al_delta;
  633. /*
  634. * Get the delimiters needed to meet the MPDU
  635. * density for this node.
  636. */
  637. ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
  638. bpad = PADBYTES(al_delta) + (ndelim << 2);
  639. bf->bf_next = NULL;
  640. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
  641. /* link buffers of this frame to the aggregate */
  642. if (!fi->retries)
  643. ath_tx_addto_baw(sc, tid, fi->seqno);
  644. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  645. list_move_tail(&bf->list, bf_q);
  646. if (bf_prev) {
  647. bf_prev->bf_next = bf;
  648. ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
  649. bf->bf_daddr);
  650. }
  651. bf_prev = bf;
  652. } while (!list_empty(&tid->buf_q));
  653. *aggr_len = al;
  654. return status;
  655. #undef PADBYTES
  656. }
  657. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  658. struct ath_atx_tid *tid)
  659. {
  660. struct ath_buf *bf;
  661. enum ATH_AGGR_STATUS status;
  662. struct ath_frame_info *fi;
  663. struct list_head bf_q;
  664. int aggr_len;
  665. do {
  666. if (list_empty(&tid->buf_q))
  667. return;
  668. INIT_LIST_HEAD(&bf_q);
  669. status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
  670. /*
  671. * no frames picked up to be aggregated;
  672. * block-ack window is not open.
  673. */
  674. if (list_empty(&bf_q))
  675. break;
  676. bf = list_first_entry(&bf_q, struct ath_buf, list);
  677. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  678. /* if only one frame, send as non-aggregate */
  679. if (bf == bf->bf_lastbf) {
  680. fi = get_frame_info(bf->bf_mpdu);
  681. bf->bf_state.bf_type &= ~BUF_AGGR;
  682. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  683. ath_buf_set_rate(sc, bf, fi->framelen);
  684. ath_tx_txqaddbuf(sc, txq, &bf_q);
  685. continue;
  686. }
  687. /* setup first desc of aggregate */
  688. bf->bf_state.bf_type |= BUF_AGGR;
  689. ath_buf_set_rate(sc, bf, aggr_len);
  690. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
  691. /* anchor last desc of aggregate */
  692. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  693. ath_tx_txqaddbuf(sc, txq, &bf_q);
  694. TX_STAT_INC(txq->axq_qnum, a_aggr);
  695. } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
  696. status != ATH_AGGR_BAW_CLOSED);
  697. }
  698. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  699. u16 tid, u16 *ssn)
  700. {
  701. struct ath_atx_tid *txtid;
  702. struct ath_node *an;
  703. an = (struct ath_node *)sta->drv_priv;
  704. txtid = ATH_AN_2_TID(an, tid);
  705. if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
  706. return -EAGAIN;
  707. txtid->state |= AGGR_ADDBA_PROGRESS;
  708. txtid->paused = true;
  709. *ssn = txtid->seq_start;
  710. return 0;
  711. }
  712. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  713. {
  714. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  715. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  716. struct ath_txq *txq = txtid->ac->txq;
  717. if (txtid->state & AGGR_CLEANUP)
  718. return;
  719. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  720. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  721. return;
  722. }
  723. spin_lock_bh(&txq->axq_lock);
  724. txtid->paused = true;
  725. /*
  726. * If frames are still being transmitted for this TID, they will be
  727. * cleaned up during tx completion. To prevent race conditions, this
  728. * TID can only be reused after all in-progress subframes have been
  729. * completed.
  730. */
  731. if (txtid->baw_head != txtid->baw_tail)
  732. txtid->state |= AGGR_CLEANUP;
  733. else
  734. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  735. spin_unlock_bh(&txq->axq_lock);
  736. ath_tx_flush_tid(sc, txtid);
  737. }
  738. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  739. {
  740. struct ath_atx_tid *txtid;
  741. struct ath_node *an;
  742. an = (struct ath_node *)sta->drv_priv;
  743. if (sc->sc_flags & SC_OP_TXAGGR) {
  744. txtid = ATH_AN_2_TID(an, tid);
  745. txtid->baw_size =
  746. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  747. txtid->state |= AGGR_ADDBA_COMPLETE;
  748. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  749. ath_tx_resume_tid(sc, txtid);
  750. }
  751. }
  752. /********************/
  753. /* Queue Management */
  754. /********************/
  755. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  756. struct ath_txq *txq)
  757. {
  758. struct ath_atx_ac *ac, *ac_tmp;
  759. struct ath_atx_tid *tid, *tid_tmp;
  760. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  761. list_del(&ac->list);
  762. ac->sched = false;
  763. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  764. list_del(&tid->list);
  765. tid->sched = false;
  766. ath_tid_drain(sc, txq, tid);
  767. }
  768. }
  769. }
  770. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  771. {
  772. struct ath_hw *ah = sc->sc_ah;
  773. struct ath_common *common = ath9k_hw_common(ah);
  774. struct ath9k_tx_queue_info qi;
  775. static const int subtype_txq_to_hwq[] = {
  776. [WME_AC_BE] = ATH_TXQ_AC_BE,
  777. [WME_AC_BK] = ATH_TXQ_AC_BK,
  778. [WME_AC_VI] = ATH_TXQ_AC_VI,
  779. [WME_AC_VO] = ATH_TXQ_AC_VO,
  780. };
  781. int qnum, i;
  782. memset(&qi, 0, sizeof(qi));
  783. qi.tqi_subtype = subtype_txq_to_hwq[subtype];
  784. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  785. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  786. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  787. qi.tqi_physCompBuf = 0;
  788. /*
  789. * Enable interrupts only for EOL and DESC conditions.
  790. * We mark tx descriptors to receive a DESC interrupt
  791. * when a tx queue gets deep; otherwise waiting for the
  792. * EOL to reap descriptors. Note that this is done to
  793. * reduce interrupt load and this only defers reaping
  794. * descriptors, never transmitting frames. Aside from
  795. * reducing interrupts this also permits more concurrency.
  796. * The only potential downside is if the tx queue backs
  797. * up in which case the top half of the kernel may backup
  798. * due to a lack of tx descriptors.
  799. *
  800. * The UAPSD queue is an exception, since we take a desc-
  801. * based intr on the EOSP frames.
  802. */
  803. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  804. qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
  805. TXQ_FLAG_TXERRINT_ENABLE;
  806. } else {
  807. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  808. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  809. else
  810. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  811. TXQ_FLAG_TXDESCINT_ENABLE;
  812. }
  813. qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  814. if (qnum == -1) {
  815. /*
  816. * NB: don't print a message, this happens
  817. * normally on parts with too few tx queues
  818. */
  819. return NULL;
  820. }
  821. if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
  822. ath_err(common, "qnum %u out of range, max %zu!\n",
  823. qnum, ARRAY_SIZE(sc->tx.txq));
  824. ath9k_hw_releasetxqueue(ah, qnum);
  825. return NULL;
  826. }
  827. if (!ATH_TXQ_SETUP(sc, qnum)) {
  828. struct ath_txq *txq = &sc->tx.txq[qnum];
  829. txq->axq_qnum = qnum;
  830. txq->axq_link = NULL;
  831. INIT_LIST_HEAD(&txq->axq_q);
  832. INIT_LIST_HEAD(&txq->axq_acq);
  833. spin_lock_init(&txq->axq_lock);
  834. txq->axq_depth = 0;
  835. txq->axq_tx_inprogress = false;
  836. sc->tx.txqsetup |= 1<<qnum;
  837. txq->txq_headidx = txq->txq_tailidx = 0;
  838. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  839. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  840. INIT_LIST_HEAD(&txq->txq_fifo_pending);
  841. }
  842. return &sc->tx.txq[qnum];
  843. }
  844. int ath_txq_update(struct ath_softc *sc, int qnum,
  845. struct ath9k_tx_queue_info *qinfo)
  846. {
  847. struct ath_hw *ah = sc->sc_ah;
  848. int error = 0;
  849. struct ath9k_tx_queue_info qi;
  850. if (qnum == sc->beacon.beaconq) {
  851. /*
  852. * XXX: for beacon queue, we just save the parameter.
  853. * It will be picked up by ath_beaconq_config when
  854. * it's necessary.
  855. */
  856. sc->beacon.beacon_qi = *qinfo;
  857. return 0;
  858. }
  859. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  860. ath9k_hw_get_txq_props(ah, qnum, &qi);
  861. qi.tqi_aifs = qinfo->tqi_aifs;
  862. qi.tqi_cwmin = qinfo->tqi_cwmin;
  863. qi.tqi_cwmax = qinfo->tqi_cwmax;
  864. qi.tqi_burstTime = qinfo->tqi_burstTime;
  865. qi.tqi_readyTime = qinfo->tqi_readyTime;
  866. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  867. ath_err(ath9k_hw_common(sc->sc_ah),
  868. "Unable to update hardware queue %u!\n", qnum);
  869. error = -EIO;
  870. } else {
  871. ath9k_hw_resettxqueue(ah, qnum);
  872. }
  873. return error;
  874. }
  875. int ath_cabq_update(struct ath_softc *sc)
  876. {
  877. struct ath9k_tx_queue_info qi;
  878. int qnum = sc->beacon.cabq->axq_qnum;
  879. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  880. /*
  881. * Ensure the readytime % is within the bounds.
  882. */
  883. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  884. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  885. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  886. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  887. qi.tqi_readyTime = (sc->beacon_interval *
  888. sc->config.cabqReadytime) / 100;
  889. ath_txq_update(sc, qnum, &qi);
  890. return 0;
  891. }
  892. /*
  893. * Drain a given TX queue (could be Beacon or Data)
  894. *
  895. * This assumes output has been stopped and
  896. * we do not need to block ath_tx_tasklet.
  897. */
  898. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  899. {
  900. struct ath_buf *bf, *lastbf;
  901. struct list_head bf_head;
  902. struct ath_tx_status ts;
  903. memset(&ts, 0, sizeof(ts));
  904. INIT_LIST_HEAD(&bf_head);
  905. for (;;) {
  906. spin_lock_bh(&txq->axq_lock);
  907. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  908. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  909. txq->txq_headidx = txq->txq_tailidx = 0;
  910. spin_unlock_bh(&txq->axq_lock);
  911. break;
  912. } else {
  913. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  914. struct ath_buf, list);
  915. }
  916. } else {
  917. if (list_empty(&txq->axq_q)) {
  918. txq->axq_link = NULL;
  919. spin_unlock_bh(&txq->axq_lock);
  920. break;
  921. }
  922. bf = list_first_entry(&txq->axq_q, struct ath_buf,
  923. list);
  924. if (bf->bf_stale) {
  925. list_del(&bf->list);
  926. spin_unlock_bh(&txq->axq_lock);
  927. ath_tx_return_buffer(sc, bf);
  928. continue;
  929. }
  930. }
  931. lastbf = bf->bf_lastbf;
  932. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  933. list_cut_position(&bf_head,
  934. &txq->txq_fifo[txq->txq_tailidx],
  935. &lastbf->list);
  936. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  937. } else {
  938. /* remove ath_buf's of the same mpdu from txq */
  939. list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
  940. }
  941. txq->axq_depth--;
  942. spin_unlock_bh(&txq->axq_lock);
  943. if (bf_isampdu(bf))
  944. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
  945. retry_tx);
  946. else
  947. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  948. }
  949. spin_lock_bh(&txq->axq_lock);
  950. txq->axq_tx_inprogress = false;
  951. spin_unlock_bh(&txq->axq_lock);
  952. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  953. spin_lock_bh(&txq->axq_lock);
  954. while (!list_empty(&txq->txq_fifo_pending)) {
  955. bf = list_first_entry(&txq->txq_fifo_pending,
  956. struct ath_buf, list);
  957. list_cut_position(&bf_head,
  958. &txq->txq_fifo_pending,
  959. &bf->bf_lastbf->list);
  960. spin_unlock_bh(&txq->axq_lock);
  961. if (bf_isampdu(bf))
  962. ath_tx_complete_aggr(sc, txq, bf, &bf_head,
  963. &ts, 0, retry_tx);
  964. else
  965. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  966. &ts, 0, 0);
  967. spin_lock_bh(&txq->axq_lock);
  968. }
  969. spin_unlock_bh(&txq->axq_lock);
  970. }
  971. /* flush any pending frames if aggregation is enabled */
  972. if (sc->sc_flags & SC_OP_TXAGGR) {
  973. if (!retry_tx) {
  974. spin_lock_bh(&txq->axq_lock);
  975. ath_txq_drain_pending_buffers(sc, txq);
  976. spin_unlock_bh(&txq->axq_lock);
  977. }
  978. }
  979. }
  980. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  981. {
  982. struct ath_hw *ah = sc->sc_ah;
  983. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  984. struct ath_txq *txq;
  985. int i, npend = 0;
  986. if (sc->sc_flags & SC_OP_INVALID)
  987. return;
  988. /* Stop beacon queue */
  989. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  990. /* Stop data queues */
  991. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  992. if (ATH_TXQ_SETUP(sc, i)) {
  993. txq = &sc->tx.txq[i];
  994. ath9k_hw_stoptxdma(ah, txq->axq_qnum);
  995. npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
  996. }
  997. }
  998. if (npend) {
  999. int r;
  1000. ath_err(common, "Failed to stop TX DMA. Resetting hardware!\n");
  1001. r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
  1002. if (r)
  1003. ath_err(common,
  1004. "Unable to reset hardware; reset status %d\n",
  1005. r);
  1006. }
  1007. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1008. if (ATH_TXQ_SETUP(sc, i))
  1009. ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
  1010. }
  1011. }
  1012. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1013. {
  1014. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1015. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1016. }
  1017. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1018. {
  1019. struct ath_atx_ac *ac;
  1020. struct ath_atx_tid *tid;
  1021. if (list_empty(&txq->axq_acq))
  1022. return;
  1023. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  1024. list_del(&ac->list);
  1025. ac->sched = false;
  1026. do {
  1027. if (list_empty(&ac->tid_q))
  1028. return;
  1029. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
  1030. list_del(&tid->list);
  1031. tid->sched = false;
  1032. if (tid->paused)
  1033. continue;
  1034. ath_tx_sched_aggr(sc, txq, tid);
  1035. /*
  1036. * add tid to round-robin queue if more frames
  1037. * are pending for the tid
  1038. */
  1039. if (!list_empty(&tid->buf_q))
  1040. ath_tx_queue_tid(txq, tid);
  1041. break;
  1042. } while (!list_empty(&ac->tid_q));
  1043. if (!list_empty(&ac->tid_q)) {
  1044. if (!ac->sched) {
  1045. ac->sched = true;
  1046. list_add_tail(&ac->list, &txq->axq_acq);
  1047. }
  1048. }
  1049. }
  1050. /***********/
  1051. /* TX, DMA */
  1052. /***********/
  1053. /*
  1054. * Insert a chain of ath_buf (descriptors) on a txq and
  1055. * assume the descriptors are already chained together by caller.
  1056. */
  1057. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1058. struct list_head *head)
  1059. {
  1060. struct ath_hw *ah = sc->sc_ah;
  1061. struct ath_common *common = ath9k_hw_common(ah);
  1062. struct ath_buf *bf;
  1063. /*
  1064. * Insert the frame on the outbound list and
  1065. * pass it on to the hardware.
  1066. */
  1067. if (list_empty(head))
  1068. return;
  1069. bf = list_first_entry(head, struct ath_buf, list);
  1070. ath_dbg(common, ATH_DBG_QUEUE,
  1071. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1072. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1073. if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
  1074. list_splice_tail_init(head, &txq->txq_fifo_pending);
  1075. return;
  1076. }
  1077. if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
  1078. ath_dbg(common, ATH_DBG_XMIT,
  1079. "Initializing tx fifo %d which is non-empty\n",
  1080. txq->txq_headidx);
  1081. INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
  1082. list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1083. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1084. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1085. ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
  1086. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1087. } else {
  1088. list_splice_tail_init(head, &txq->axq_q);
  1089. if (txq->axq_link == NULL) {
  1090. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1091. ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
  1092. txq->axq_qnum, ito64(bf->bf_daddr),
  1093. bf->bf_desc);
  1094. } else {
  1095. *txq->axq_link = bf->bf_daddr;
  1096. ath_dbg(common, ATH_DBG_XMIT,
  1097. "link[%u] (%p)=%llx (%p)\n",
  1098. txq->axq_qnum, txq->axq_link,
  1099. ito64(bf->bf_daddr), bf->bf_desc);
  1100. }
  1101. ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
  1102. &txq->axq_link);
  1103. ath9k_hw_txstart(ah, txq->axq_qnum);
  1104. }
  1105. txq->axq_depth++;
  1106. }
  1107. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1108. struct ath_buf *bf, struct ath_tx_control *txctl)
  1109. {
  1110. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  1111. struct list_head bf_head;
  1112. bf->bf_state.bf_type |= BUF_AMPDU;
  1113. TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
  1114. /*
  1115. * Do not queue to h/w when any of the following conditions is true:
  1116. * - there are pending frames in software queue
  1117. * - the TID is currently paused for ADDBA/BAR request
  1118. * - seqno is not within block-ack window
  1119. * - h/w queue depth exceeds low water mark
  1120. */
  1121. if (!list_empty(&tid->buf_q) || tid->paused ||
  1122. !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
  1123. txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
  1124. /*
  1125. * Add this frame to software queue for scheduling later
  1126. * for aggregation.
  1127. */
  1128. list_add_tail(&bf->list, &tid->buf_q);
  1129. ath_tx_queue_tid(txctl->txq, tid);
  1130. return;
  1131. }
  1132. INIT_LIST_HEAD(&bf_head);
  1133. list_add(&bf->list, &bf_head);
  1134. /* Add sub-frame to BAW */
  1135. if (!fi->retries)
  1136. ath_tx_addto_baw(sc, tid, fi->seqno);
  1137. /* Queue to h/w without aggregation */
  1138. bf->bf_lastbf = bf;
  1139. ath_buf_set_rate(sc, bf, fi->framelen);
  1140. ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
  1141. }
  1142. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1143. struct ath_atx_tid *tid,
  1144. struct list_head *bf_head)
  1145. {
  1146. struct ath_frame_info *fi;
  1147. struct ath_buf *bf;
  1148. bf = list_first_entry(bf_head, struct ath_buf, list);
  1149. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1150. /* update starting sequence number for subsequent ADDBA request */
  1151. if (tid)
  1152. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1153. bf->bf_lastbf = bf;
  1154. fi = get_frame_info(bf->bf_mpdu);
  1155. ath_buf_set_rate(sc, bf, fi->framelen);
  1156. ath_tx_txqaddbuf(sc, txq, bf_head);
  1157. TX_STAT_INC(txq->axq_qnum, queued);
  1158. }
  1159. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1160. {
  1161. struct ieee80211_hdr *hdr;
  1162. enum ath9k_pkt_type htype;
  1163. __le16 fc;
  1164. hdr = (struct ieee80211_hdr *)skb->data;
  1165. fc = hdr->frame_control;
  1166. if (ieee80211_is_beacon(fc))
  1167. htype = ATH9K_PKT_TYPE_BEACON;
  1168. else if (ieee80211_is_probe_resp(fc))
  1169. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1170. else if (ieee80211_is_atim(fc))
  1171. htype = ATH9K_PKT_TYPE_ATIM;
  1172. else if (ieee80211_is_pspoll(fc))
  1173. htype = ATH9K_PKT_TYPE_PSPOLL;
  1174. else
  1175. htype = ATH9K_PKT_TYPE_NORMAL;
  1176. return htype;
  1177. }
  1178. static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
  1179. int framelen)
  1180. {
  1181. struct ath_wiphy *aphy = hw->priv;
  1182. struct ath_softc *sc = aphy->sc;
  1183. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1184. struct ieee80211_sta *sta = tx_info->control.sta;
  1185. struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
  1186. struct ieee80211_hdr *hdr;
  1187. struct ath_frame_info *fi = get_frame_info(skb);
  1188. struct ath_node *an;
  1189. struct ath_atx_tid *tid;
  1190. enum ath9k_key_type keytype;
  1191. u16 seqno = 0;
  1192. u8 tidno;
  1193. keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1194. hdr = (struct ieee80211_hdr *)skb->data;
  1195. if (sta && ieee80211_is_data_qos(hdr->frame_control) &&
  1196. conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
  1197. an = (struct ath_node *) sta->drv_priv;
  1198. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  1199. /*
  1200. * Override seqno set by upper layer with the one
  1201. * in tx aggregation state.
  1202. */
  1203. tid = ATH_AN_2_TID(an, tidno);
  1204. seqno = tid->seq_next;
  1205. hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
  1206. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1207. }
  1208. memset(fi, 0, sizeof(*fi));
  1209. if (hw_key)
  1210. fi->keyix = hw_key->hw_key_idx;
  1211. else
  1212. fi->keyix = ATH9K_TXKEYIX_INVALID;
  1213. fi->keytype = keytype;
  1214. fi->framelen = framelen;
  1215. fi->seqno = seqno;
  1216. }
  1217. static int setup_tx_flags(struct sk_buff *skb)
  1218. {
  1219. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1220. int flags = 0;
  1221. flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
  1222. flags |= ATH9K_TXDESC_INTREQ;
  1223. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1224. flags |= ATH9K_TXDESC_NOACK;
  1225. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1226. flags |= ATH9K_TXDESC_LDPC;
  1227. return flags;
  1228. }
  1229. /*
  1230. * rix - rate index
  1231. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1232. * width - 0 for 20 MHz, 1 for 40 MHz
  1233. * half_gi - to use 4us v/s 3.6 us for symbol time
  1234. */
  1235. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  1236. int width, int half_gi, bool shortPreamble)
  1237. {
  1238. u32 nbits, nsymbits, duration, nsymbols;
  1239. int streams;
  1240. /* find number of symbols: PLCP + data */
  1241. streams = HT_RC_2_STREAMS(rix);
  1242. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1243. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  1244. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1245. if (!half_gi)
  1246. duration = SYMBOL_TIME(nsymbols);
  1247. else
  1248. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1249. /* addup duration for legacy/ht training and signal fields */
  1250. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1251. return duration;
  1252. }
  1253. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
  1254. {
  1255. struct ath_hw *ah = sc->sc_ah;
  1256. struct ath9k_channel *curchan = ah->curchan;
  1257. if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
  1258. (curchan->channelFlags & CHANNEL_5GHZ) &&
  1259. (chainmask == 0x7) && (rate < 0x90))
  1260. return 0x3;
  1261. else
  1262. return chainmask;
  1263. }
  1264. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
  1265. {
  1266. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1267. struct ath9k_11n_rate_series series[4];
  1268. struct sk_buff *skb;
  1269. struct ieee80211_tx_info *tx_info;
  1270. struct ieee80211_tx_rate *rates;
  1271. const struct ieee80211_rate *rate;
  1272. struct ieee80211_hdr *hdr;
  1273. int i, flags = 0;
  1274. u8 rix = 0, ctsrate = 0;
  1275. bool is_pspoll;
  1276. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1277. skb = bf->bf_mpdu;
  1278. tx_info = IEEE80211_SKB_CB(skb);
  1279. rates = tx_info->control.rates;
  1280. hdr = (struct ieee80211_hdr *)skb->data;
  1281. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1282. /*
  1283. * We check if Short Preamble is needed for the CTS rate by
  1284. * checking the BSS's global flag.
  1285. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1286. */
  1287. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1288. ctsrate = rate->hw_value;
  1289. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1290. ctsrate |= rate->hw_value_short;
  1291. for (i = 0; i < 4; i++) {
  1292. bool is_40, is_sgi, is_sp;
  1293. int phy;
  1294. if (!rates[i].count || (rates[i].idx < 0))
  1295. continue;
  1296. rix = rates[i].idx;
  1297. series[i].Tries = rates[i].count;
  1298. if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
  1299. (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
  1300. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1301. flags |= ATH9K_TXDESC_RTSENA;
  1302. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1303. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1304. flags |= ATH9K_TXDESC_CTSENA;
  1305. }
  1306. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1307. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1308. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1309. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1310. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1311. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1312. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1313. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1314. /* MCS rates */
  1315. series[i].Rate = rix | 0x80;
  1316. series[i].ChSel = ath_txchainmask_reduction(sc,
  1317. common->tx_chainmask, series[i].Rate);
  1318. series[i].PktDuration = ath_pkt_duration(sc, rix, len,
  1319. is_40, is_sgi, is_sp);
  1320. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  1321. series[i].RateFlags |= ATH9K_RATESERIES_STBC;
  1322. continue;
  1323. }
  1324. /* legacy rates */
  1325. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1326. !(rate->flags & IEEE80211_RATE_ERP_G))
  1327. phy = WLAN_RC_PHY_CCK;
  1328. else
  1329. phy = WLAN_RC_PHY_OFDM;
  1330. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1331. series[i].Rate = rate->hw_value;
  1332. if (rate->hw_value_short) {
  1333. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1334. series[i].Rate |= rate->hw_value_short;
  1335. } else {
  1336. is_sp = false;
  1337. }
  1338. if (bf->bf_state.bfs_paprd)
  1339. series[i].ChSel = common->tx_chainmask;
  1340. else
  1341. series[i].ChSel = ath_txchainmask_reduction(sc,
  1342. common->tx_chainmask, series[i].Rate);
  1343. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1344. phy, rate->bitrate * 100, len, rix, is_sp);
  1345. }
  1346. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1347. if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
  1348. flags &= ~ATH9K_TXDESC_RTSENA;
  1349. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1350. if (flags & ATH9K_TXDESC_RTSENA)
  1351. flags &= ~ATH9K_TXDESC_CTSENA;
  1352. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1353. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1354. bf->bf_lastbf->bf_desc,
  1355. !is_pspoll, ctsrate,
  1356. 0, series, 4, flags);
  1357. if (sc->config.ath_aggr_prot && flags)
  1358. ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
  1359. }
  1360. static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
  1361. struct ath_txq *txq,
  1362. struct sk_buff *skb)
  1363. {
  1364. struct ath_wiphy *aphy = hw->priv;
  1365. struct ath_softc *sc = aphy->sc;
  1366. struct ath_hw *ah = sc->sc_ah;
  1367. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1368. struct ath_frame_info *fi = get_frame_info(skb);
  1369. struct ath_buf *bf;
  1370. struct ath_desc *ds;
  1371. int frm_type;
  1372. bf = ath_tx_get_buffer(sc);
  1373. if (!bf) {
  1374. ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1375. return NULL;
  1376. }
  1377. ATH_TXBUF_RESET(bf);
  1378. bf->aphy = aphy;
  1379. bf->bf_flags = setup_tx_flags(skb);
  1380. bf->bf_mpdu = skb;
  1381. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1382. skb->len, DMA_TO_DEVICE);
  1383. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1384. bf->bf_mpdu = NULL;
  1385. bf->bf_buf_addr = 0;
  1386. ath_err(ath9k_hw_common(sc->sc_ah),
  1387. "dma_mapping_error() on TX\n");
  1388. ath_tx_return_buffer(sc, bf);
  1389. return NULL;
  1390. }
  1391. frm_type = get_hw_packet_type(skb);
  1392. ds = bf->bf_desc;
  1393. ath9k_hw_set_desc_link(ah, ds, 0);
  1394. ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
  1395. fi->keyix, fi->keytype, bf->bf_flags);
  1396. ath9k_hw_filltxdesc(ah, ds,
  1397. skb->len, /* segment length */
  1398. true, /* first segment */
  1399. true, /* last segment */
  1400. ds, /* first descriptor */
  1401. bf->bf_buf_addr,
  1402. txq->axq_qnum);
  1403. return bf;
  1404. }
  1405. /* FIXME: tx power */
  1406. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1407. struct ath_tx_control *txctl)
  1408. {
  1409. struct sk_buff *skb = bf->bf_mpdu;
  1410. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1411. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1412. struct list_head bf_head;
  1413. struct ath_atx_tid *tid;
  1414. u8 tidno;
  1415. spin_lock_bh(&txctl->txq->axq_lock);
  1416. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && txctl->an) {
  1417. tidno = ieee80211_get_qos_ctl(hdr)[0] &
  1418. IEEE80211_QOS_CTL_TID_MASK;
  1419. tid = ATH_AN_2_TID(txctl->an, tidno);
  1420. WARN_ON(tid->ac->txq != txctl->txq);
  1421. /*
  1422. * Try aggregation if it's a unicast data frame
  1423. * and the destination is HT capable.
  1424. */
  1425. ath_tx_send_ampdu(sc, tid, bf, txctl);
  1426. } else {
  1427. INIT_LIST_HEAD(&bf_head);
  1428. list_add_tail(&bf->list, &bf_head);
  1429. bf->bf_state.bfs_ftype = txctl->frame_type;
  1430. bf->bf_state.bfs_paprd = txctl->paprd;
  1431. if (bf->bf_state.bfs_paprd)
  1432. ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
  1433. bf->bf_state.bfs_paprd);
  1434. ath_tx_send_normal(sc, txctl->txq, NULL, &bf_head);
  1435. }
  1436. spin_unlock_bh(&txctl->txq->axq_lock);
  1437. }
  1438. /* Upon failure caller should free skb */
  1439. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1440. struct ath_tx_control *txctl)
  1441. {
  1442. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1443. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1444. struct ieee80211_sta *sta = info->control.sta;
  1445. struct ath_wiphy *aphy = hw->priv;
  1446. struct ath_softc *sc = aphy->sc;
  1447. struct ath_txq *txq = txctl->txq;
  1448. struct ath_buf *bf;
  1449. int padpos, padsize;
  1450. int frmlen = skb->len + FCS_LEN;
  1451. int q;
  1452. txctl->an = (struct ath_node *)sta->drv_priv;
  1453. if (info->control.hw_key)
  1454. frmlen += info->control.hw_key->icv_len;
  1455. /*
  1456. * As a temporary workaround, assign seq# here; this will likely need
  1457. * to be cleaned up to work better with Beacon transmission and virtual
  1458. * BSSes.
  1459. */
  1460. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1461. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1462. sc->tx.seq_no += 0x10;
  1463. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1464. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1465. }
  1466. /* Add the padding after the header if this is not already done */
  1467. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1468. padsize = padpos & 3;
  1469. if (padsize && skb->len > padpos) {
  1470. if (skb_headroom(skb) < padsize)
  1471. return -ENOMEM;
  1472. skb_push(skb, padsize);
  1473. memmove(skb->data, skb->data + padsize, padpos);
  1474. }
  1475. setup_frame_info(hw, skb, frmlen);
  1476. /*
  1477. * At this point, the vif, hw_key and sta pointers in the tx control
  1478. * info are no longer valid (overwritten by the ath_frame_info data.
  1479. */
  1480. bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
  1481. if (unlikely(!bf))
  1482. return -ENOMEM;
  1483. q = skb_get_queue_mapping(skb);
  1484. spin_lock_bh(&txq->axq_lock);
  1485. if (txq == sc->tx.txq_map[q] &&
  1486. ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
  1487. ath_mac80211_stop_queue(sc, q);
  1488. txq->stopped = 1;
  1489. }
  1490. spin_unlock_bh(&txq->axq_lock);
  1491. ath_tx_start_dma(sc, bf, txctl);
  1492. return 0;
  1493. }
  1494. /*****************/
  1495. /* TX Completion */
  1496. /*****************/
  1497. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1498. struct ath_wiphy *aphy, int tx_flags, int ftype,
  1499. struct ath_txq *txq)
  1500. {
  1501. struct ieee80211_hw *hw = sc->hw;
  1502. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1503. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1504. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1505. int q, padpos, padsize;
  1506. ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1507. if (aphy)
  1508. hw = aphy->hw;
  1509. if (tx_flags & ATH_TX_BAR)
  1510. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1511. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1512. /* Frame was ACKed */
  1513. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1514. }
  1515. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1516. padsize = padpos & 3;
  1517. if (padsize && skb->len>padpos+padsize) {
  1518. /*
  1519. * Remove MAC header padding before giving the frame back to
  1520. * mac80211.
  1521. */
  1522. memmove(skb->data + padsize, skb->data, padpos);
  1523. skb_pull(skb, padsize);
  1524. }
  1525. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1526. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1527. ath_dbg(common, ATH_DBG_PS,
  1528. "Going back to sleep after having received TX status (0x%lx)\n",
  1529. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1530. PS_WAIT_FOR_CAB |
  1531. PS_WAIT_FOR_PSPOLL_DATA |
  1532. PS_WAIT_FOR_TX_ACK));
  1533. }
  1534. if (unlikely(ftype))
  1535. ath9k_tx_status(hw, skb, ftype);
  1536. else {
  1537. q = skb_get_queue_mapping(skb);
  1538. if (txq == sc->tx.txq_map[q]) {
  1539. spin_lock_bh(&txq->axq_lock);
  1540. if (WARN_ON(--txq->pending_frames < 0))
  1541. txq->pending_frames = 0;
  1542. spin_unlock_bh(&txq->axq_lock);
  1543. }
  1544. ieee80211_tx_status(hw, skb);
  1545. }
  1546. }
  1547. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1548. struct ath_txq *txq, struct list_head *bf_q,
  1549. struct ath_tx_status *ts, int txok, int sendbar)
  1550. {
  1551. struct sk_buff *skb = bf->bf_mpdu;
  1552. unsigned long flags;
  1553. int tx_flags = 0;
  1554. if (sendbar)
  1555. tx_flags = ATH_TX_BAR;
  1556. if (!txok) {
  1557. tx_flags |= ATH_TX_ERROR;
  1558. if (bf_isxretried(bf))
  1559. tx_flags |= ATH_TX_XRETRY;
  1560. }
  1561. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  1562. bf->bf_buf_addr = 0;
  1563. if (bf->bf_state.bfs_paprd) {
  1564. if (!sc->paprd_pending)
  1565. dev_kfree_skb_any(skb);
  1566. else
  1567. complete(&sc->paprd_complete);
  1568. } else {
  1569. ath_debug_stat_tx(sc, bf, ts);
  1570. ath_tx_complete(sc, skb, bf->aphy, tx_flags,
  1571. bf->bf_state.bfs_ftype, txq);
  1572. }
  1573. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  1574. * accidentally reference it later.
  1575. */
  1576. bf->bf_mpdu = NULL;
  1577. /*
  1578. * Return the list of ath_buf of this mpdu to free queue
  1579. */
  1580. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1581. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1582. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1583. }
  1584. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
  1585. int nframes, int nbad, int txok, bool update_rc)
  1586. {
  1587. struct sk_buff *skb = bf->bf_mpdu;
  1588. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1589. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1590. struct ieee80211_hw *hw = bf->aphy->hw;
  1591. struct ath_softc *sc = bf->aphy->sc;
  1592. struct ath_hw *ah = sc->sc_ah;
  1593. u8 i, tx_rateindex;
  1594. if (txok)
  1595. tx_info->status.ack_signal = ts->ts_rssi;
  1596. tx_rateindex = ts->ts_rateindex;
  1597. WARN_ON(tx_rateindex >= hw->max_rates);
  1598. if (ts->ts_status & ATH9K_TXERR_FILT)
  1599. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1600. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
  1601. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1602. BUG_ON(nbad > nframes);
  1603. tx_info->status.ampdu_len = nframes;
  1604. tx_info->status.ampdu_ack_len = nframes - nbad;
  1605. }
  1606. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1607. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1608. /*
  1609. * If an underrun error is seen assume it as an excessive
  1610. * retry only if max frame trigger level has been reached
  1611. * (2 KB for single stream, and 4 KB for dual stream).
  1612. * Adjust the long retry as if the frame was tried
  1613. * hw->max_rate_tries times to affect how rate control updates
  1614. * PER for the failed rate.
  1615. * In case of congestion on the bus penalizing this type of
  1616. * underruns should help hardware actually transmit new frames
  1617. * successfully by eventually preferring slower rates.
  1618. * This itself should also alleviate congestion on the bus.
  1619. */
  1620. if (ieee80211_is_data(hdr->frame_control) &&
  1621. (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
  1622. ATH9K_TX_DELIM_UNDERRUN)) &&
  1623. ah->tx_trig_level >= sc->sc_ah->caps.tx_triglevel_max)
  1624. tx_info->status.rates[tx_rateindex].count =
  1625. hw->max_rate_tries;
  1626. }
  1627. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1628. tx_info->status.rates[i].count = 0;
  1629. tx_info->status.rates[i].idx = -1;
  1630. }
  1631. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1632. }
  1633. static void ath_wake_mac80211_queue(struct ath_softc *sc, int qnum)
  1634. {
  1635. struct ath_txq *txq;
  1636. txq = sc->tx.txq_map[qnum];
  1637. spin_lock_bh(&txq->axq_lock);
  1638. if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
  1639. if (ath_mac80211_start_queue(sc, qnum))
  1640. txq->stopped = 0;
  1641. }
  1642. spin_unlock_bh(&txq->axq_lock);
  1643. }
  1644. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1645. {
  1646. struct ath_hw *ah = sc->sc_ah;
  1647. struct ath_common *common = ath9k_hw_common(ah);
  1648. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1649. struct list_head bf_head;
  1650. struct ath_desc *ds;
  1651. struct ath_tx_status ts;
  1652. int txok;
  1653. int status;
  1654. int qnum;
  1655. ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1656. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1657. txq->axq_link);
  1658. for (;;) {
  1659. spin_lock_bh(&txq->axq_lock);
  1660. if (list_empty(&txq->axq_q)) {
  1661. txq->axq_link = NULL;
  1662. spin_unlock_bh(&txq->axq_lock);
  1663. break;
  1664. }
  1665. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1666. /*
  1667. * There is a race condition that a BH gets scheduled
  1668. * after sw writes TxE and before hw re-load the last
  1669. * descriptor to get the newly chained one.
  1670. * Software must keep the last DONE descriptor as a
  1671. * holding descriptor - software does so by marking
  1672. * it with the STALE flag.
  1673. */
  1674. bf_held = NULL;
  1675. if (bf->bf_stale) {
  1676. bf_held = bf;
  1677. if (list_is_last(&bf_held->list, &txq->axq_q)) {
  1678. spin_unlock_bh(&txq->axq_lock);
  1679. break;
  1680. } else {
  1681. bf = list_entry(bf_held->list.next,
  1682. struct ath_buf, list);
  1683. }
  1684. }
  1685. lastbf = bf->bf_lastbf;
  1686. ds = lastbf->bf_desc;
  1687. memset(&ts, 0, sizeof(ts));
  1688. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1689. if (status == -EINPROGRESS) {
  1690. spin_unlock_bh(&txq->axq_lock);
  1691. break;
  1692. }
  1693. /*
  1694. * Remove ath_buf's of the same transmit unit from txq,
  1695. * however leave the last descriptor back as the holding
  1696. * descriptor for hw.
  1697. */
  1698. lastbf->bf_stale = true;
  1699. INIT_LIST_HEAD(&bf_head);
  1700. if (!list_is_singular(&lastbf->list))
  1701. list_cut_position(&bf_head,
  1702. &txq->axq_q, lastbf->list.prev);
  1703. txq->axq_depth--;
  1704. txok = !(ts.ts_status & ATH9K_TXERR_MASK);
  1705. txq->axq_tx_inprogress = false;
  1706. if (bf_held)
  1707. list_del(&bf_held->list);
  1708. spin_unlock_bh(&txq->axq_lock);
  1709. if (bf_held)
  1710. ath_tx_return_buffer(sc, bf_held);
  1711. if (!bf_isampdu(bf)) {
  1712. /*
  1713. * This frame is sent out as a single frame.
  1714. * Use hardware retry status for this frame.
  1715. */
  1716. if (ts.ts_status & ATH9K_TXERR_XRETRY)
  1717. bf->bf_state.bf_type |= BUF_XRETRY;
  1718. ath_tx_rc_status(bf, &ts, 1, txok ? 0 : 1, txok, true);
  1719. }
  1720. qnum = skb_get_queue_mapping(bf->bf_mpdu);
  1721. if (bf_isampdu(bf))
  1722. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok,
  1723. true);
  1724. else
  1725. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
  1726. if (txq == sc->tx.txq_map[qnum])
  1727. ath_wake_mac80211_queue(sc, qnum);
  1728. spin_lock_bh(&txq->axq_lock);
  1729. if (sc->sc_flags & SC_OP_TXAGGR)
  1730. ath_txq_schedule(sc, txq);
  1731. spin_unlock_bh(&txq->axq_lock);
  1732. }
  1733. }
  1734. static void ath_tx_complete_poll_work(struct work_struct *work)
  1735. {
  1736. struct ath_softc *sc = container_of(work, struct ath_softc,
  1737. tx_complete_work.work);
  1738. struct ath_txq *txq;
  1739. int i;
  1740. bool needreset = false;
  1741. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1742. if (ATH_TXQ_SETUP(sc, i)) {
  1743. txq = &sc->tx.txq[i];
  1744. spin_lock_bh(&txq->axq_lock);
  1745. if (txq->axq_depth) {
  1746. if (txq->axq_tx_inprogress) {
  1747. needreset = true;
  1748. spin_unlock_bh(&txq->axq_lock);
  1749. break;
  1750. } else {
  1751. txq->axq_tx_inprogress = true;
  1752. }
  1753. }
  1754. spin_unlock_bh(&txq->axq_lock);
  1755. }
  1756. if (needreset) {
  1757. ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1758. "tx hung, resetting the chip\n");
  1759. ath9k_ps_wakeup(sc);
  1760. ath_reset(sc, true);
  1761. ath9k_ps_restore(sc);
  1762. }
  1763. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1764. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1765. }
  1766. void ath_tx_tasklet(struct ath_softc *sc)
  1767. {
  1768. int i;
  1769. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1770. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1771. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1772. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1773. ath_tx_processq(sc, &sc->tx.txq[i]);
  1774. }
  1775. }
  1776. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1777. {
  1778. struct ath_tx_status txs;
  1779. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1780. struct ath_hw *ah = sc->sc_ah;
  1781. struct ath_txq *txq;
  1782. struct ath_buf *bf, *lastbf;
  1783. struct list_head bf_head;
  1784. int status;
  1785. int txok;
  1786. int qnum;
  1787. for (;;) {
  1788. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
  1789. if (status == -EINPROGRESS)
  1790. break;
  1791. if (status == -EIO) {
  1792. ath_dbg(common, ATH_DBG_XMIT,
  1793. "Error processing tx status\n");
  1794. break;
  1795. }
  1796. /* Skip beacon completions */
  1797. if (txs.qid == sc->beacon.beaconq)
  1798. continue;
  1799. txq = &sc->tx.txq[txs.qid];
  1800. spin_lock_bh(&txq->axq_lock);
  1801. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1802. spin_unlock_bh(&txq->axq_lock);
  1803. return;
  1804. }
  1805. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  1806. struct ath_buf, list);
  1807. lastbf = bf->bf_lastbf;
  1808. INIT_LIST_HEAD(&bf_head);
  1809. list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
  1810. &lastbf->list);
  1811. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1812. txq->axq_depth--;
  1813. txq->axq_tx_inprogress = false;
  1814. spin_unlock_bh(&txq->axq_lock);
  1815. txok = !(txs.ts_status & ATH9K_TXERR_MASK);
  1816. if (!bf_isampdu(bf)) {
  1817. if (txs.ts_status & ATH9K_TXERR_XRETRY)
  1818. bf->bf_state.bf_type |= BUF_XRETRY;
  1819. ath_tx_rc_status(bf, &txs, 1, txok ? 0 : 1, txok, true);
  1820. }
  1821. qnum = skb_get_queue_mapping(bf->bf_mpdu);
  1822. if (bf_isampdu(bf))
  1823. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs,
  1824. txok, true);
  1825. else
  1826. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  1827. &txs, txok, 0);
  1828. if (txq == sc->tx.txq_map[qnum])
  1829. ath_wake_mac80211_queue(sc, qnum);
  1830. spin_lock_bh(&txq->axq_lock);
  1831. if (!list_empty(&txq->txq_fifo_pending)) {
  1832. INIT_LIST_HEAD(&bf_head);
  1833. bf = list_first_entry(&txq->txq_fifo_pending,
  1834. struct ath_buf, list);
  1835. list_cut_position(&bf_head, &txq->txq_fifo_pending,
  1836. &bf->bf_lastbf->list);
  1837. ath_tx_txqaddbuf(sc, txq, &bf_head);
  1838. } else if (sc->sc_flags & SC_OP_TXAGGR)
  1839. ath_txq_schedule(sc, txq);
  1840. spin_unlock_bh(&txq->axq_lock);
  1841. }
  1842. }
  1843. /*****************/
  1844. /* Init, Cleanup */
  1845. /*****************/
  1846. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1847. {
  1848. struct ath_descdma *dd = &sc->txsdma;
  1849. u8 txs_len = sc->sc_ah->caps.txs_len;
  1850. dd->dd_desc_len = size * txs_len;
  1851. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1852. &dd->dd_desc_paddr, GFP_KERNEL);
  1853. if (!dd->dd_desc)
  1854. return -ENOMEM;
  1855. return 0;
  1856. }
  1857. static int ath_tx_edma_init(struct ath_softc *sc)
  1858. {
  1859. int err;
  1860. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1861. if (!err)
  1862. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1863. sc->txsdma.dd_desc_paddr,
  1864. ATH_TXSTATUS_RING_SIZE);
  1865. return err;
  1866. }
  1867. static void ath_tx_edma_cleanup(struct ath_softc *sc)
  1868. {
  1869. struct ath_descdma *dd = &sc->txsdma;
  1870. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1871. dd->dd_desc_paddr);
  1872. }
  1873. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1874. {
  1875. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1876. int error = 0;
  1877. spin_lock_init(&sc->tx.txbuflock);
  1878. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1879. "tx", nbufs, 1, 1);
  1880. if (error != 0) {
  1881. ath_err(common,
  1882. "Failed to allocate tx descriptors: %d\n", error);
  1883. goto err;
  1884. }
  1885. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1886. "beacon", ATH_BCBUF, 1, 1);
  1887. if (error != 0) {
  1888. ath_err(common,
  1889. "Failed to allocate beacon descriptors: %d\n", error);
  1890. goto err;
  1891. }
  1892. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1893. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1894. error = ath_tx_edma_init(sc);
  1895. if (error)
  1896. goto err;
  1897. }
  1898. err:
  1899. if (error != 0)
  1900. ath_tx_cleanup(sc);
  1901. return error;
  1902. }
  1903. void ath_tx_cleanup(struct ath_softc *sc)
  1904. {
  1905. if (sc->beacon.bdma.dd_desc_len != 0)
  1906. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  1907. if (sc->tx.txdma.dd_desc_len != 0)
  1908. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  1909. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  1910. ath_tx_edma_cleanup(sc);
  1911. }
  1912. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1913. {
  1914. struct ath_atx_tid *tid;
  1915. struct ath_atx_ac *ac;
  1916. int tidno, acno;
  1917. for (tidno = 0, tid = &an->tid[tidno];
  1918. tidno < WME_NUM_TID;
  1919. tidno++, tid++) {
  1920. tid->an = an;
  1921. tid->tidno = tidno;
  1922. tid->seq_start = tid->seq_next = 0;
  1923. tid->baw_size = WME_MAX_BA;
  1924. tid->baw_head = tid->baw_tail = 0;
  1925. tid->sched = false;
  1926. tid->paused = false;
  1927. tid->state &= ~AGGR_CLEANUP;
  1928. INIT_LIST_HEAD(&tid->buf_q);
  1929. acno = TID_TO_WME_AC(tidno);
  1930. tid->ac = &an->ac[acno];
  1931. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1932. tid->state &= ~AGGR_ADDBA_PROGRESS;
  1933. }
  1934. for (acno = 0, ac = &an->ac[acno];
  1935. acno < WME_NUM_AC; acno++, ac++) {
  1936. ac->sched = false;
  1937. ac->txq = sc->tx.txq_map[acno];
  1938. INIT_LIST_HEAD(&ac->tid_q);
  1939. }
  1940. }
  1941. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  1942. {
  1943. struct ath_atx_ac *ac;
  1944. struct ath_atx_tid *tid;
  1945. struct ath_txq *txq;
  1946. int tidno;
  1947. for (tidno = 0, tid = &an->tid[tidno];
  1948. tidno < WME_NUM_TID; tidno++, tid++) {
  1949. ac = tid->ac;
  1950. txq = ac->txq;
  1951. spin_lock_bh(&txq->axq_lock);
  1952. if (tid->sched) {
  1953. list_del(&tid->list);
  1954. tid->sched = false;
  1955. }
  1956. if (ac->sched) {
  1957. list_del(&ac->list);
  1958. tid->ac->sched = false;
  1959. }
  1960. ath_tid_drain(sc, txq, tid);
  1961. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1962. tid->state &= ~AGGR_CLEANUP;
  1963. spin_unlock_bh(&txq->axq_lock);
  1964. }
  1965. }