recv.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #include "ar9003_mac.h"
  18. #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb))
  19. static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
  20. int mindelta, int main_rssi_avg,
  21. int alt_rssi_avg, int pkt_count)
  22. {
  23. return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
  24. (alt_rssi_avg > main_rssi_avg + maxdelta)) ||
  25. (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
  26. }
  27. static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
  28. {
  29. return sc->ps_enabled &&
  30. (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
  31. }
  32. static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc,
  33. struct ieee80211_hdr *hdr)
  34. {
  35. struct ieee80211_hw *hw = sc->pri_wiphy->hw;
  36. int i;
  37. spin_lock_bh(&sc->wiphy_lock);
  38. for (i = 0; i < sc->num_sec_wiphy; i++) {
  39. struct ath_wiphy *aphy = sc->sec_wiphy[i];
  40. if (aphy == NULL)
  41. continue;
  42. if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr)
  43. == 0) {
  44. hw = aphy->hw;
  45. break;
  46. }
  47. }
  48. spin_unlock_bh(&sc->wiphy_lock);
  49. return hw;
  50. }
  51. /*
  52. * Setup and link descriptors.
  53. *
  54. * 11N: we can no longer afford to self link the last descriptor.
  55. * MAC acknowledges BA status as long as it copies frames to host
  56. * buffer (or rx fifo). This can incorrectly acknowledge packets
  57. * to a sender if last desc is self-linked.
  58. */
  59. static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
  60. {
  61. struct ath_hw *ah = sc->sc_ah;
  62. struct ath_common *common = ath9k_hw_common(ah);
  63. struct ath_desc *ds;
  64. struct sk_buff *skb;
  65. ATH_RXBUF_RESET(bf);
  66. ds = bf->bf_desc;
  67. ds->ds_link = 0; /* link to null */
  68. ds->ds_data = bf->bf_buf_addr;
  69. /* virtual addr of the beginning of the buffer. */
  70. skb = bf->bf_mpdu;
  71. BUG_ON(skb == NULL);
  72. ds->ds_vdata = skb->data;
  73. /*
  74. * setup rx descriptors. The rx_bufsize here tells the hardware
  75. * how much data it can DMA to us and that we are prepared
  76. * to process
  77. */
  78. ath9k_hw_setuprxdesc(ah, ds,
  79. common->rx_bufsize,
  80. 0);
  81. if (sc->rx.rxlink == NULL)
  82. ath9k_hw_putrxbuf(ah, bf->bf_daddr);
  83. else
  84. *sc->rx.rxlink = bf->bf_daddr;
  85. sc->rx.rxlink = &ds->ds_link;
  86. ath9k_hw_rxena(ah);
  87. }
  88. static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
  89. {
  90. /* XXX block beacon interrupts */
  91. ath9k_hw_setantenna(sc->sc_ah, antenna);
  92. sc->rx.defant = antenna;
  93. sc->rx.rxotherant = 0;
  94. }
  95. static void ath_opmode_init(struct ath_softc *sc)
  96. {
  97. struct ath_hw *ah = sc->sc_ah;
  98. struct ath_common *common = ath9k_hw_common(ah);
  99. u32 rfilt, mfilt[2];
  100. /* configure rx filter */
  101. rfilt = ath_calcrxfilter(sc);
  102. ath9k_hw_setrxfilter(ah, rfilt);
  103. /* configure bssid mask */
  104. ath_hw_setbssidmask(common);
  105. /* configure operational mode */
  106. ath9k_hw_setopmode(ah);
  107. /* calculate and install multicast filter */
  108. mfilt[0] = mfilt[1] = ~0;
  109. ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
  110. }
  111. static bool ath_rx_edma_buf_link(struct ath_softc *sc,
  112. enum ath9k_rx_qtype qtype)
  113. {
  114. struct ath_hw *ah = sc->sc_ah;
  115. struct ath_rx_edma *rx_edma;
  116. struct sk_buff *skb;
  117. struct ath_buf *bf;
  118. rx_edma = &sc->rx.rx_edma[qtype];
  119. if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
  120. return false;
  121. bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
  122. list_del_init(&bf->list);
  123. skb = bf->bf_mpdu;
  124. ATH_RXBUF_RESET(bf);
  125. memset(skb->data, 0, ah->caps.rx_status_len);
  126. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  127. ah->caps.rx_status_len, DMA_TO_DEVICE);
  128. SKB_CB_ATHBUF(skb) = bf;
  129. ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
  130. skb_queue_tail(&rx_edma->rx_fifo, skb);
  131. return true;
  132. }
  133. static void ath_rx_addbuffer_edma(struct ath_softc *sc,
  134. enum ath9k_rx_qtype qtype, int size)
  135. {
  136. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  137. u32 nbuf = 0;
  138. if (list_empty(&sc->rx.rxbuf)) {
  139. ath_dbg(common, ATH_DBG_QUEUE, "No free rx buf available\n");
  140. return;
  141. }
  142. while (!list_empty(&sc->rx.rxbuf)) {
  143. nbuf++;
  144. if (!ath_rx_edma_buf_link(sc, qtype))
  145. break;
  146. if (nbuf >= size)
  147. break;
  148. }
  149. }
  150. static void ath_rx_remove_buffer(struct ath_softc *sc,
  151. enum ath9k_rx_qtype qtype)
  152. {
  153. struct ath_buf *bf;
  154. struct ath_rx_edma *rx_edma;
  155. struct sk_buff *skb;
  156. rx_edma = &sc->rx.rx_edma[qtype];
  157. while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
  158. bf = SKB_CB_ATHBUF(skb);
  159. BUG_ON(!bf);
  160. list_add_tail(&bf->list, &sc->rx.rxbuf);
  161. }
  162. }
  163. static void ath_rx_edma_cleanup(struct ath_softc *sc)
  164. {
  165. struct ath_buf *bf;
  166. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
  167. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
  168. list_for_each_entry(bf, &sc->rx.rxbuf, list) {
  169. if (bf->bf_mpdu)
  170. dev_kfree_skb_any(bf->bf_mpdu);
  171. }
  172. INIT_LIST_HEAD(&sc->rx.rxbuf);
  173. kfree(sc->rx.rx_bufptr);
  174. sc->rx.rx_bufptr = NULL;
  175. }
  176. static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
  177. {
  178. skb_queue_head_init(&rx_edma->rx_fifo);
  179. skb_queue_head_init(&rx_edma->rx_buffers);
  180. rx_edma->rx_fifo_hwsize = size;
  181. }
  182. static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
  183. {
  184. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  185. struct ath_hw *ah = sc->sc_ah;
  186. struct sk_buff *skb;
  187. struct ath_buf *bf;
  188. int error = 0, i;
  189. u32 size;
  190. common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN +
  191. ah->caps.rx_status_len,
  192. min(common->cachelsz, (u16)64));
  193. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  194. ah->caps.rx_status_len);
  195. ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
  196. ah->caps.rx_lp_qdepth);
  197. ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
  198. ah->caps.rx_hp_qdepth);
  199. size = sizeof(struct ath_buf) * nbufs;
  200. bf = kzalloc(size, GFP_KERNEL);
  201. if (!bf)
  202. return -ENOMEM;
  203. INIT_LIST_HEAD(&sc->rx.rxbuf);
  204. sc->rx.rx_bufptr = bf;
  205. for (i = 0; i < nbufs; i++, bf++) {
  206. skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
  207. if (!skb) {
  208. error = -ENOMEM;
  209. goto rx_init_fail;
  210. }
  211. memset(skb->data, 0, common->rx_bufsize);
  212. bf->bf_mpdu = skb;
  213. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  214. common->rx_bufsize,
  215. DMA_BIDIRECTIONAL);
  216. if (unlikely(dma_mapping_error(sc->dev,
  217. bf->bf_buf_addr))) {
  218. dev_kfree_skb_any(skb);
  219. bf->bf_mpdu = NULL;
  220. bf->bf_buf_addr = 0;
  221. ath_err(common,
  222. "dma_mapping_error() on RX init\n");
  223. error = -ENOMEM;
  224. goto rx_init_fail;
  225. }
  226. list_add_tail(&bf->list, &sc->rx.rxbuf);
  227. }
  228. return 0;
  229. rx_init_fail:
  230. ath_rx_edma_cleanup(sc);
  231. return error;
  232. }
  233. static void ath_edma_start_recv(struct ath_softc *sc)
  234. {
  235. spin_lock_bh(&sc->rx.rxbuflock);
  236. ath9k_hw_rxena(sc->sc_ah);
  237. ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
  238. sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
  239. ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
  240. sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
  241. ath_opmode_init(sc);
  242. ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
  243. spin_unlock_bh(&sc->rx.rxbuflock);
  244. }
  245. static void ath_edma_stop_recv(struct ath_softc *sc)
  246. {
  247. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
  248. ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
  249. }
  250. int ath_rx_init(struct ath_softc *sc, int nbufs)
  251. {
  252. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  253. struct sk_buff *skb;
  254. struct ath_buf *bf;
  255. int error = 0;
  256. spin_lock_init(&sc->sc_pcu_lock);
  257. sc->sc_flags &= ~SC_OP_RXFLUSH;
  258. spin_lock_init(&sc->rx.rxbuflock);
  259. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  260. return ath_rx_edma_init(sc, nbufs);
  261. } else {
  262. common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN,
  263. min(common->cachelsz, (u16)64));
  264. ath_dbg(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
  265. common->cachelsz, common->rx_bufsize);
  266. /* Initialize rx descriptors */
  267. error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
  268. "rx", nbufs, 1, 0);
  269. if (error != 0) {
  270. ath_err(common,
  271. "failed to allocate rx descriptors: %d\n",
  272. error);
  273. goto err;
  274. }
  275. list_for_each_entry(bf, &sc->rx.rxbuf, list) {
  276. skb = ath_rxbuf_alloc(common, common->rx_bufsize,
  277. GFP_KERNEL);
  278. if (skb == NULL) {
  279. error = -ENOMEM;
  280. goto err;
  281. }
  282. bf->bf_mpdu = skb;
  283. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  284. common->rx_bufsize,
  285. DMA_FROM_DEVICE);
  286. if (unlikely(dma_mapping_error(sc->dev,
  287. bf->bf_buf_addr))) {
  288. dev_kfree_skb_any(skb);
  289. bf->bf_mpdu = NULL;
  290. bf->bf_buf_addr = 0;
  291. ath_err(common,
  292. "dma_mapping_error() on RX init\n");
  293. error = -ENOMEM;
  294. goto err;
  295. }
  296. }
  297. sc->rx.rxlink = NULL;
  298. }
  299. err:
  300. if (error)
  301. ath_rx_cleanup(sc);
  302. return error;
  303. }
  304. void ath_rx_cleanup(struct ath_softc *sc)
  305. {
  306. struct ath_hw *ah = sc->sc_ah;
  307. struct ath_common *common = ath9k_hw_common(ah);
  308. struct sk_buff *skb;
  309. struct ath_buf *bf;
  310. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  311. ath_rx_edma_cleanup(sc);
  312. return;
  313. } else {
  314. list_for_each_entry(bf, &sc->rx.rxbuf, list) {
  315. skb = bf->bf_mpdu;
  316. if (skb) {
  317. dma_unmap_single(sc->dev, bf->bf_buf_addr,
  318. common->rx_bufsize,
  319. DMA_FROM_DEVICE);
  320. dev_kfree_skb(skb);
  321. bf->bf_buf_addr = 0;
  322. bf->bf_mpdu = NULL;
  323. }
  324. }
  325. if (sc->rx.rxdma.dd_desc_len != 0)
  326. ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
  327. }
  328. }
  329. /*
  330. * Calculate the receive filter according to the
  331. * operating mode and state:
  332. *
  333. * o always accept unicast, broadcast, and multicast traffic
  334. * o maintain current state of phy error reception (the hal
  335. * may enable phy error frames for noise immunity work)
  336. * o probe request frames are accepted only when operating in
  337. * hostap, adhoc, or monitor modes
  338. * o enable promiscuous mode according to the interface state
  339. * o accept beacons:
  340. * - when operating in adhoc mode so the 802.11 layer creates
  341. * node table entries for peers,
  342. * - when operating in station mode for collecting rssi data when
  343. * the station is otherwise quiet, or
  344. * - when operating as a repeater so we see repeater-sta beacons
  345. * - when scanning
  346. */
  347. u32 ath_calcrxfilter(struct ath_softc *sc)
  348. {
  349. #define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR)
  350. u32 rfilt;
  351. rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE)
  352. | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
  353. | ATH9K_RX_FILTER_MCAST;
  354. if (sc->rx.rxfilter & FIF_PROBE_REQ)
  355. rfilt |= ATH9K_RX_FILTER_PROBEREQ;
  356. /*
  357. * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
  358. * mode interface or when in monitor mode. AP mode does not need this
  359. * since it receives all in-BSS frames anyway.
  360. */
  361. if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) &&
  362. (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) ||
  363. (sc->sc_ah->is_monitoring))
  364. rfilt |= ATH9K_RX_FILTER_PROM;
  365. if (sc->rx.rxfilter & FIF_CONTROL)
  366. rfilt |= ATH9K_RX_FILTER_CONTROL;
  367. if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
  368. (sc->nvifs <= 1) &&
  369. !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
  370. rfilt |= ATH9K_RX_FILTER_MYBEACON;
  371. else
  372. rfilt |= ATH9K_RX_FILTER_BEACON;
  373. if ((AR_SREV_9280_20_OR_LATER(sc->sc_ah) ||
  374. AR_SREV_9285_12_OR_LATER(sc->sc_ah)) &&
  375. (sc->sc_ah->opmode == NL80211_IFTYPE_AP) &&
  376. (sc->rx.rxfilter & FIF_PSPOLL))
  377. rfilt |= ATH9K_RX_FILTER_PSPOLL;
  378. if (conf_is_ht(&sc->hw->conf))
  379. rfilt |= ATH9K_RX_FILTER_COMP_BAR;
  380. if (sc->sec_wiphy || (sc->nvifs > 1) ||
  381. (sc->rx.rxfilter & FIF_OTHER_BSS)) {
  382. /* The following may also be needed for other older chips */
  383. if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
  384. rfilt |= ATH9K_RX_FILTER_PROM;
  385. rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
  386. }
  387. return rfilt;
  388. #undef RX_FILTER_PRESERVE
  389. }
  390. int ath_startrecv(struct ath_softc *sc)
  391. {
  392. struct ath_hw *ah = sc->sc_ah;
  393. struct ath_buf *bf, *tbf;
  394. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  395. ath_edma_start_recv(sc);
  396. return 0;
  397. }
  398. spin_lock_bh(&sc->rx.rxbuflock);
  399. if (list_empty(&sc->rx.rxbuf))
  400. goto start_recv;
  401. sc->rx.rxlink = NULL;
  402. list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
  403. ath_rx_buf_link(sc, bf);
  404. }
  405. /* We could have deleted elements so the list may be empty now */
  406. if (list_empty(&sc->rx.rxbuf))
  407. goto start_recv;
  408. bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
  409. ath9k_hw_putrxbuf(ah, bf->bf_daddr);
  410. ath9k_hw_rxena(ah);
  411. start_recv:
  412. ath_opmode_init(sc);
  413. ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
  414. spin_unlock_bh(&sc->rx.rxbuflock);
  415. return 0;
  416. }
  417. bool ath_stoprecv(struct ath_softc *sc)
  418. {
  419. struct ath_hw *ah = sc->sc_ah;
  420. bool stopped;
  421. spin_lock_bh(&sc->rx.rxbuflock);
  422. ath9k_hw_abortpcurecv(ah);
  423. ath9k_hw_setrxfilter(ah, 0);
  424. stopped = ath9k_hw_stopdmarecv(ah);
  425. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  426. ath_edma_stop_recv(sc);
  427. else
  428. sc->rx.rxlink = NULL;
  429. spin_unlock_bh(&sc->rx.rxbuflock);
  430. ATH_DBG_WARN(!stopped, "Could not stop RX, we could be "
  431. "confusing the DMA engine when we start RX up\n");
  432. return stopped;
  433. }
  434. void ath_flushrecv(struct ath_softc *sc)
  435. {
  436. sc->sc_flags |= SC_OP_RXFLUSH;
  437. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  438. ath_rx_tasklet(sc, 1, true);
  439. ath_rx_tasklet(sc, 1, false);
  440. sc->sc_flags &= ~SC_OP_RXFLUSH;
  441. }
  442. static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
  443. {
  444. /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
  445. struct ieee80211_mgmt *mgmt;
  446. u8 *pos, *end, id, elen;
  447. struct ieee80211_tim_ie *tim;
  448. mgmt = (struct ieee80211_mgmt *)skb->data;
  449. pos = mgmt->u.beacon.variable;
  450. end = skb->data + skb->len;
  451. while (pos + 2 < end) {
  452. id = *pos++;
  453. elen = *pos++;
  454. if (pos + elen > end)
  455. break;
  456. if (id == WLAN_EID_TIM) {
  457. if (elen < sizeof(*tim))
  458. break;
  459. tim = (struct ieee80211_tim_ie *) pos;
  460. if (tim->dtim_count != 0)
  461. break;
  462. return tim->bitmap_ctrl & 0x01;
  463. }
  464. pos += elen;
  465. }
  466. return false;
  467. }
  468. static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
  469. {
  470. struct ieee80211_mgmt *mgmt;
  471. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  472. if (skb->len < 24 + 8 + 2 + 2)
  473. return;
  474. mgmt = (struct ieee80211_mgmt *)skb->data;
  475. if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0)
  476. return; /* not from our current AP */
  477. sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
  478. if (sc->ps_flags & PS_BEACON_SYNC) {
  479. sc->ps_flags &= ~PS_BEACON_SYNC;
  480. ath_dbg(common, ATH_DBG_PS,
  481. "Reconfigure Beacon timers based on timestamp from the AP\n");
  482. ath_beacon_config(sc, NULL);
  483. }
  484. if (ath_beacon_dtim_pending_cab(skb)) {
  485. /*
  486. * Remain awake waiting for buffered broadcast/multicast
  487. * frames. If the last broadcast/multicast frame is not
  488. * received properly, the next beacon frame will work as
  489. * a backup trigger for returning into NETWORK SLEEP state,
  490. * so we are waiting for it as well.
  491. */
  492. ath_dbg(common, ATH_DBG_PS,
  493. "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
  494. sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
  495. return;
  496. }
  497. if (sc->ps_flags & PS_WAIT_FOR_CAB) {
  498. /*
  499. * This can happen if a broadcast frame is dropped or the AP
  500. * fails to send a frame indicating that all CAB frames have
  501. * been delivered.
  502. */
  503. sc->ps_flags &= ~PS_WAIT_FOR_CAB;
  504. ath_dbg(common, ATH_DBG_PS,
  505. "PS wait for CAB frames timed out\n");
  506. }
  507. }
  508. static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb)
  509. {
  510. struct ieee80211_hdr *hdr;
  511. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  512. hdr = (struct ieee80211_hdr *)skb->data;
  513. /* Process Beacon and CAB receive in PS state */
  514. if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
  515. && ieee80211_is_beacon(hdr->frame_control))
  516. ath_rx_ps_beacon(sc, skb);
  517. else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
  518. (ieee80211_is_data(hdr->frame_control) ||
  519. ieee80211_is_action(hdr->frame_control)) &&
  520. is_multicast_ether_addr(hdr->addr1) &&
  521. !ieee80211_has_moredata(hdr->frame_control)) {
  522. /*
  523. * No more broadcast/multicast frames to be received at this
  524. * point.
  525. */
  526. sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
  527. ath_dbg(common, ATH_DBG_PS,
  528. "All PS CAB frames received, back to sleep\n");
  529. } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
  530. !is_multicast_ether_addr(hdr->addr1) &&
  531. !ieee80211_has_morefrags(hdr->frame_control)) {
  532. sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
  533. ath_dbg(common, ATH_DBG_PS,
  534. "Going back to sleep after having received PS-Poll data (0x%lx)\n",
  535. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  536. PS_WAIT_FOR_CAB |
  537. PS_WAIT_FOR_PSPOLL_DATA |
  538. PS_WAIT_FOR_TX_ACK));
  539. }
  540. }
  541. static void ath_rx_send_to_mac80211(struct ieee80211_hw *hw,
  542. struct ath_softc *sc, struct sk_buff *skb,
  543. struct ieee80211_rx_status *rxs)
  544. {
  545. struct ieee80211_hdr *hdr;
  546. hdr = (struct ieee80211_hdr *)skb->data;
  547. /* Send the frame to mac80211 */
  548. if (is_multicast_ether_addr(hdr->addr1)) {
  549. int i;
  550. /*
  551. * Deliver broadcast/multicast frames to all suitable
  552. * virtual wiphys.
  553. */
  554. /* TODO: filter based on channel configuration */
  555. for (i = 0; i < sc->num_sec_wiphy; i++) {
  556. struct ath_wiphy *aphy = sc->sec_wiphy[i];
  557. struct sk_buff *nskb;
  558. if (aphy == NULL)
  559. continue;
  560. nskb = skb_copy(skb, GFP_ATOMIC);
  561. if (!nskb)
  562. continue;
  563. ieee80211_rx(aphy->hw, nskb);
  564. }
  565. ieee80211_rx(sc->hw, skb);
  566. } else
  567. /* Deliver unicast frames based on receiver address */
  568. ieee80211_rx(hw, skb);
  569. }
  570. static bool ath_edma_get_buffers(struct ath_softc *sc,
  571. enum ath9k_rx_qtype qtype)
  572. {
  573. struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
  574. struct ath_hw *ah = sc->sc_ah;
  575. struct ath_common *common = ath9k_hw_common(ah);
  576. struct sk_buff *skb;
  577. struct ath_buf *bf;
  578. int ret;
  579. skb = skb_peek(&rx_edma->rx_fifo);
  580. if (!skb)
  581. return false;
  582. bf = SKB_CB_ATHBUF(skb);
  583. BUG_ON(!bf);
  584. dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
  585. common->rx_bufsize, DMA_FROM_DEVICE);
  586. ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data);
  587. if (ret == -EINPROGRESS) {
  588. /*let device gain the buffer again*/
  589. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  590. common->rx_bufsize, DMA_FROM_DEVICE);
  591. return false;
  592. }
  593. __skb_unlink(skb, &rx_edma->rx_fifo);
  594. if (ret == -EINVAL) {
  595. /* corrupt descriptor, skip this one and the following one */
  596. list_add_tail(&bf->list, &sc->rx.rxbuf);
  597. ath_rx_edma_buf_link(sc, qtype);
  598. skb = skb_peek(&rx_edma->rx_fifo);
  599. if (!skb)
  600. return true;
  601. bf = SKB_CB_ATHBUF(skb);
  602. BUG_ON(!bf);
  603. __skb_unlink(skb, &rx_edma->rx_fifo);
  604. list_add_tail(&bf->list, &sc->rx.rxbuf);
  605. ath_rx_edma_buf_link(sc, qtype);
  606. return true;
  607. }
  608. skb_queue_tail(&rx_edma->rx_buffers, skb);
  609. return true;
  610. }
  611. static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
  612. struct ath_rx_status *rs,
  613. enum ath9k_rx_qtype qtype)
  614. {
  615. struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
  616. struct sk_buff *skb;
  617. struct ath_buf *bf;
  618. while (ath_edma_get_buffers(sc, qtype));
  619. skb = __skb_dequeue(&rx_edma->rx_buffers);
  620. if (!skb)
  621. return NULL;
  622. bf = SKB_CB_ATHBUF(skb);
  623. ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data);
  624. return bf;
  625. }
  626. static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
  627. struct ath_rx_status *rs)
  628. {
  629. struct ath_hw *ah = sc->sc_ah;
  630. struct ath_common *common = ath9k_hw_common(ah);
  631. struct ath_desc *ds;
  632. struct ath_buf *bf;
  633. int ret;
  634. if (list_empty(&sc->rx.rxbuf)) {
  635. sc->rx.rxlink = NULL;
  636. return NULL;
  637. }
  638. bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
  639. ds = bf->bf_desc;
  640. /*
  641. * Must provide the virtual address of the current
  642. * descriptor, the physical address, and the virtual
  643. * address of the next descriptor in the h/w chain.
  644. * This allows the HAL to look ahead to see if the
  645. * hardware is done with a descriptor by checking the
  646. * done bit in the following descriptor and the address
  647. * of the current descriptor the DMA engine is working
  648. * on. All this is necessary because of our use of
  649. * a self-linked list to avoid rx overruns.
  650. */
  651. ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0);
  652. if (ret == -EINPROGRESS) {
  653. struct ath_rx_status trs;
  654. struct ath_buf *tbf;
  655. struct ath_desc *tds;
  656. memset(&trs, 0, sizeof(trs));
  657. if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
  658. sc->rx.rxlink = NULL;
  659. return NULL;
  660. }
  661. tbf = list_entry(bf->list.next, struct ath_buf, list);
  662. /*
  663. * On some hardware the descriptor status words could
  664. * get corrupted, including the done bit. Because of
  665. * this, check if the next descriptor's done bit is
  666. * set or not.
  667. *
  668. * If the next descriptor's done bit is set, the current
  669. * descriptor has been corrupted. Force s/w to discard
  670. * this descriptor and continue...
  671. */
  672. tds = tbf->bf_desc;
  673. ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0);
  674. if (ret == -EINPROGRESS)
  675. return NULL;
  676. }
  677. if (!bf->bf_mpdu)
  678. return bf;
  679. /*
  680. * Synchronize the DMA transfer with CPU before
  681. * 1. accessing the frame
  682. * 2. requeueing the same buffer to h/w
  683. */
  684. dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
  685. common->rx_bufsize,
  686. DMA_FROM_DEVICE);
  687. return bf;
  688. }
  689. /* Assumes you've already done the endian to CPU conversion */
  690. static bool ath9k_rx_accept(struct ath_common *common,
  691. struct ieee80211_hdr *hdr,
  692. struct ieee80211_rx_status *rxs,
  693. struct ath_rx_status *rx_stats,
  694. bool *decrypt_error)
  695. {
  696. struct ath_hw *ah = common->ah;
  697. __le16 fc;
  698. u8 rx_status_len = ah->caps.rx_status_len;
  699. fc = hdr->frame_control;
  700. if (!rx_stats->rs_datalen)
  701. return false;
  702. /*
  703. * rs_status follows rs_datalen so if rs_datalen is too large
  704. * we can take a hint that hardware corrupted it, so ignore
  705. * those frames.
  706. */
  707. if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len))
  708. return false;
  709. /*
  710. * rs_more indicates chained descriptors which can be used
  711. * to link buffers together for a sort of scatter-gather
  712. * operation.
  713. * reject the frame, we don't support scatter-gather yet and
  714. * the frame is probably corrupt anyway
  715. */
  716. if (rx_stats->rs_more)
  717. return false;
  718. /*
  719. * The rx_stats->rs_status will not be set until the end of the
  720. * chained descriptors so it can be ignored if rs_more is set. The
  721. * rs_more will be false at the last element of the chained
  722. * descriptors.
  723. */
  724. if (rx_stats->rs_status != 0) {
  725. if (rx_stats->rs_status & ATH9K_RXERR_CRC)
  726. rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
  727. if (rx_stats->rs_status & ATH9K_RXERR_PHY)
  728. return false;
  729. if (rx_stats->rs_status & ATH9K_RXERR_DECRYPT) {
  730. *decrypt_error = true;
  731. } else if (rx_stats->rs_status & ATH9K_RXERR_MIC) {
  732. /*
  733. * The MIC error bit is only valid if the frame
  734. * is not a control frame or fragment, and it was
  735. * decrypted using a valid TKIP key.
  736. */
  737. if (!ieee80211_is_ctl(fc) &&
  738. !ieee80211_has_morefrags(fc) &&
  739. !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
  740. test_bit(rx_stats->rs_keyix, common->tkip_keymap))
  741. rxs->flag |= RX_FLAG_MMIC_ERROR;
  742. else
  743. rx_stats->rs_status &= ~ATH9K_RXERR_MIC;
  744. }
  745. /*
  746. * Reject error frames with the exception of
  747. * decryption and MIC failures. For monitor mode,
  748. * we also ignore the CRC error.
  749. */
  750. if (ah->is_monitoring) {
  751. if (rx_stats->rs_status &
  752. ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
  753. ATH9K_RXERR_CRC))
  754. return false;
  755. } else {
  756. if (rx_stats->rs_status &
  757. ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) {
  758. return false;
  759. }
  760. }
  761. }
  762. return true;
  763. }
  764. static int ath9k_process_rate(struct ath_common *common,
  765. struct ieee80211_hw *hw,
  766. struct ath_rx_status *rx_stats,
  767. struct ieee80211_rx_status *rxs)
  768. {
  769. struct ieee80211_supported_band *sband;
  770. enum ieee80211_band band;
  771. unsigned int i = 0;
  772. band = hw->conf.channel->band;
  773. sband = hw->wiphy->bands[band];
  774. if (rx_stats->rs_rate & 0x80) {
  775. /* HT rate */
  776. rxs->flag |= RX_FLAG_HT;
  777. if (rx_stats->rs_flags & ATH9K_RX_2040)
  778. rxs->flag |= RX_FLAG_40MHZ;
  779. if (rx_stats->rs_flags & ATH9K_RX_GI)
  780. rxs->flag |= RX_FLAG_SHORT_GI;
  781. rxs->rate_idx = rx_stats->rs_rate & 0x7f;
  782. return 0;
  783. }
  784. for (i = 0; i < sband->n_bitrates; i++) {
  785. if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
  786. rxs->rate_idx = i;
  787. return 0;
  788. }
  789. if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
  790. rxs->flag |= RX_FLAG_SHORTPRE;
  791. rxs->rate_idx = i;
  792. return 0;
  793. }
  794. }
  795. /*
  796. * No valid hardware bitrate found -- we should not get here
  797. * because hardware has already validated this frame as OK.
  798. */
  799. ath_dbg(common, ATH_DBG_XMIT,
  800. "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
  801. rx_stats->rs_rate);
  802. return -EINVAL;
  803. }
  804. static void ath9k_process_rssi(struct ath_common *common,
  805. struct ieee80211_hw *hw,
  806. struct ieee80211_hdr *hdr,
  807. struct ath_rx_status *rx_stats)
  808. {
  809. struct ath_wiphy *aphy = hw->priv;
  810. struct ath_hw *ah = common->ah;
  811. int last_rssi;
  812. __le16 fc;
  813. if (ah->opmode != NL80211_IFTYPE_STATION)
  814. return;
  815. fc = hdr->frame_control;
  816. if (!ieee80211_is_beacon(fc) ||
  817. compare_ether_addr(hdr->addr3, common->curbssid))
  818. return;
  819. if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
  820. ATH_RSSI_LPF(aphy->last_rssi, rx_stats->rs_rssi);
  821. last_rssi = aphy->last_rssi;
  822. if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
  823. rx_stats->rs_rssi = ATH_EP_RND(last_rssi,
  824. ATH_RSSI_EP_MULTIPLIER);
  825. if (rx_stats->rs_rssi < 0)
  826. rx_stats->rs_rssi = 0;
  827. /* Update Beacon RSSI, this is used by ANI. */
  828. ah->stats.avgbrssi = rx_stats->rs_rssi;
  829. }
  830. /*
  831. * For Decrypt or Demic errors, we only mark packet status here and always push
  832. * up the frame up to let mac80211 handle the actual error case, be it no
  833. * decryption key or real decryption error. This let us keep statistics there.
  834. */
  835. static int ath9k_rx_skb_preprocess(struct ath_common *common,
  836. struct ieee80211_hw *hw,
  837. struct ieee80211_hdr *hdr,
  838. struct ath_rx_status *rx_stats,
  839. struct ieee80211_rx_status *rx_status,
  840. bool *decrypt_error)
  841. {
  842. memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
  843. /*
  844. * everything but the rate is checked here, the rate check is done
  845. * separately to avoid doing two lookups for a rate for each frame.
  846. */
  847. if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
  848. return -EINVAL;
  849. ath9k_process_rssi(common, hw, hdr, rx_stats);
  850. if (ath9k_process_rate(common, hw, rx_stats, rx_status))
  851. return -EINVAL;
  852. rx_status->band = hw->conf.channel->band;
  853. rx_status->freq = hw->conf.channel->center_freq;
  854. rx_status->signal = ATH_DEFAULT_NOISE_FLOOR + rx_stats->rs_rssi;
  855. rx_status->antenna = rx_stats->rs_antenna;
  856. rx_status->flag |= RX_FLAG_TSFT;
  857. return 0;
  858. }
  859. static void ath9k_rx_skb_postprocess(struct ath_common *common,
  860. struct sk_buff *skb,
  861. struct ath_rx_status *rx_stats,
  862. struct ieee80211_rx_status *rxs,
  863. bool decrypt_error)
  864. {
  865. struct ath_hw *ah = common->ah;
  866. struct ieee80211_hdr *hdr;
  867. int hdrlen, padpos, padsize;
  868. u8 keyix;
  869. __le16 fc;
  870. /* see if any padding is done by the hw and remove it */
  871. hdr = (struct ieee80211_hdr *) skb->data;
  872. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  873. fc = hdr->frame_control;
  874. padpos = ath9k_cmn_padpos(hdr->frame_control);
  875. /* The MAC header is padded to have 32-bit boundary if the
  876. * packet payload is non-zero. The general calculation for
  877. * padsize would take into account odd header lengths:
  878. * padsize = (4 - padpos % 4) % 4; However, since only
  879. * even-length headers are used, padding can only be 0 or 2
  880. * bytes and we can optimize this a bit. In addition, we must
  881. * not try to remove padding from short control frames that do
  882. * not have payload. */
  883. padsize = padpos & 3;
  884. if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
  885. memmove(skb->data + padsize, skb->data, padpos);
  886. skb_pull(skb, padsize);
  887. }
  888. keyix = rx_stats->rs_keyix;
  889. if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
  890. ieee80211_has_protected(fc)) {
  891. rxs->flag |= RX_FLAG_DECRYPTED;
  892. } else if (ieee80211_has_protected(fc)
  893. && !decrypt_error && skb->len >= hdrlen + 4) {
  894. keyix = skb->data[hdrlen + 3] >> 6;
  895. if (test_bit(keyix, common->keymap))
  896. rxs->flag |= RX_FLAG_DECRYPTED;
  897. }
  898. if (ah->sw_mgmt_crypto &&
  899. (rxs->flag & RX_FLAG_DECRYPTED) &&
  900. ieee80211_is_mgmt(fc))
  901. /* Use software decrypt for management frames. */
  902. rxs->flag &= ~RX_FLAG_DECRYPTED;
  903. }
  904. static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
  905. struct ath_hw_antcomb_conf ant_conf,
  906. int main_rssi_avg)
  907. {
  908. antcomb->quick_scan_cnt = 0;
  909. if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
  910. antcomb->rssi_lna2 = main_rssi_avg;
  911. else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
  912. antcomb->rssi_lna1 = main_rssi_avg;
  913. switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
  914. case (0x10): /* LNA2 A-B */
  915. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  916. antcomb->first_quick_scan_conf =
  917. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  918. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
  919. break;
  920. case (0x20): /* LNA1 A-B */
  921. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  922. antcomb->first_quick_scan_conf =
  923. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  924. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
  925. break;
  926. case (0x21): /* LNA1 LNA2 */
  927. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
  928. antcomb->first_quick_scan_conf =
  929. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  930. antcomb->second_quick_scan_conf =
  931. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  932. break;
  933. case (0x12): /* LNA2 LNA1 */
  934. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
  935. antcomb->first_quick_scan_conf =
  936. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  937. antcomb->second_quick_scan_conf =
  938. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  939. break;
  940. case (0x13): /* LNA2 A+B */
  941. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  942. antcomb->first_quick_scan_conf =
  943. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  944. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
  945. break;
  946. case (0x23): /* LNA1 A+B */
  947. antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  948. antcomb->first_quick_scan_conf =
  949. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  950. antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
  951. break;
  952. default:
  953. break;
  954. }
  955. }
  956. static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
  957. struct ath_hw_antcomb_conf *div_ant_conf,
  958. int main_rssi_avg, int alt_rssi_avg,
  959. int alt_ratio)
  960. {
  961. /* alt_good */
  962. switch (antcomb->quick_scan_cnt) {
  963. case 0:
  964. /* set alt to main, and alt to first conf */
  965. div_ant_conf->main_lna_conf = antcomb->main_conf;
  966. div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
  967. break;
  968. case 1:
  969. /* set alt to main, and alt to first conf */
  970. div_ant_conf->main_lna_conf = antcomb->main_conf;
  971. div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
  972. antcomb->rssi_first = main_rssi_avg;
  973. antcomb->rssi_second = alt_rssi_avg;
  974. if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
  975. /* main is LNA1 */
  976. if (ath_is_alt_ant_ratio_better(alt_ratio,
  977. ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
  978. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  979. main_rssi_avg, alt_rssi_avg,
  980. antcomb->total_pkt_count))
  981. antcomb->first_ratio = true;
  982. else
  983. antcomb->first_ratio = false;
  984. } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
  985. if (ath_is_alt_ant_ratio_better(alt_ratio,
  986. ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
  987. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  988. main_rssi_avg, alt_rssi_avg,
  989. antcomb->total_pkt_count))
  990. antcomb->first_ratio = true;
  991. else
  992. antcomb->first_ratio = false;
  993. } else {
  994. if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
  995. (alt_rssi_avg > main_rssi_avg +
  996. ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
  997. (alt_rssi_avg > main_rssi_avg)) &&
  998. (antcomb->total_pkt_count > 50))
  999. antcomb->first_ratio = true;
  1000. else
  1001. antcomb->first_ratio = false;
  1002. }
  1003. break;
  1004. case 2:
  1005. antcomb->alt_good = false;
  1006. antcomb->scan_not_start = false;
  1007. antcomb->scan = false;
  1008. antcomb->rssi_first = main_rssi_avg;
  1009. antcomb->rssi_third = alt_rssi_avg;
  1010. if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
  1011. antcomb->rssi_lna1 = alt_rssi_avg;
  1012. else if (antcomb->second_quick_scan_conf ==
  1013. ATH_ANT_DIV_COMB_LNA2)
  1014. antcomb->rssi_lna2 = alt_rssi_avg;
  1015. else if (antcomb->second_quick_scan_conf ==
  1016. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
  1017. if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
  1018. antcomb->rssi_lna2 = main_rssi_avg;
  1019. else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
  1020. antcomb->rssi_lna1 = main_rssi_avg;
  1021. }
  1022. if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
  1023. ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
  1024. div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
  1025. else
  1026. div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
  1027. if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
  1028. if (ath_is_alt_ant_ratio_better(alt_ratio,
  1029. ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
  1030. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  1031. main_rssi_avg, alt_rssi_avg,
  1032. antcomb->total_pkt_count))
  1033. antcomb->second_ratio = true;
  1034. else
  1035. antcomb->second_ratio = false;
  1036. } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
  1037. if (ath_is_alt_ant_ratio_better(alt_ratio,
  1038. ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
  1039. ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
  1040. main_rssi_avg, alt_rssi_avg,
  1041. antcomb->total_pkt_count))
  1042. antcomb->second_ratio = true;
  1043. else
  1044. antcomb->second_ratio = false;
  1045. } else {
  1046. if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
  1047. (alt_rssi_avg > main_rssi_avg +
  1048. ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
  1049. (alt_rssi_avg > main_rssi_avg)) &&
  1050. (antcomb->total_pkt_count > 50))
  1051. antcomb->second_ratio = true;
  1052. else
  1053. antcomb->second_ratio = false;
  1054. }
  1055. /* set alt to the conf with maximun ratio */
  1056. if (antcomb->first_ratio && antcomb->second_ratio) {
  1057. if (antcomb->rssi_second > antcomb->rssi_third) {
  1058. /* first alt*/
  1059. if ((antcomb->first_quick_scan_conf ==
  1060. ATH_ANT_DIV_COMB_LNA1) ||
  1061. (antcomb->first_quick_scan_conf ==
  1062. ATH_ANT_DIV_COMB_LNA2))
  1063. /* Set alt LNA1 or LNA2*/
  1064. if (div_ant_conf->main_lna_conf ==
  1065. ATH_ANT_DIV_COMB_LNA2)
  1066. div_ant_conf->alt_lna_conf =
  1067. ATH_ANT_DIV_COMB_LNA1;
  1068. else
  1069. div_ant_conf->alt_lna_conf =
  1070. ATH_ANT_DIV_COMB_LNA2;
  1071. else
  1072. /* Set alt to A+B or A-B */
  1073. div_ant_conf->alt_lna_conf =
  1074. antcomb->first_quick_scan_conf;
  1075. } else if ((antcomb->second_quick_scan_conf ==
  1076. ATH_ANT_DIV_COMB_LNA1) ||
  1077. (antcomb->second_quick_scan_conf ==
  1078. ATH_ANT_DIV_COMB_LNA2)) {
  1079. /* Set alt LNA1 or LNA2 */
  1080. if (div_ant_conf->main_lna_conf ==
  1081. ATH_ANT_DIV_COMB_LNA2)
  1082. div_ant_conf->alt_lna_conf =
  1083. ATH_ANT_DIV_COMB_LNA1;
  1084. else
  1085. div_ant_conf->alt_lna_conf =
  1086. ATH_ANT_DIV_COMB_LNA2;
  1087. } else {
  1088. /* Set alt to A+B or A-B */
  1089. div_ant_conf->alt_lna_conf =
  1090. antcomb->second_quick_scan_conf;
  1091. }
  1092. } else if (antcomb->first_ratio) {
  1093. /* first alt */
  1094. if ((antcomb->first_quick_scan_conf ==
  1095. ATH_ANT_DIV_COMB_LNA1) ||
  1096. (antcomb->first_quick_scan_conf ==
  1097. ATH_ANT_DIV_COMB_LNA2))
  1098. /* Set alt LNA1 or LNA2 */
  1099. if (div_ant_conf->main_lna_conf ==
  1100. ATH_ANT_DIV_COMB_LNA2)
  1101. div_ant_conf->alt_lna_conf =
  1102. ATH_ANT_DIV_COMB_LNA1;
  1103. else
  1104. div_ant_conf->alt_lna_conf =
  1105. ATH_ANT_DIV_COMB_LNA2;
  1106. else
  1107. /* Set alt to A+B or A-B */
  1108. div_ant_conf->alt_lna_conf =
  1109. antcomb->first_quick_scan_conf;
  1110. } else if (antcomb->second_ratio) {
  1111. /* second alt */
  1112. if ((antcomb->second_quick_scan_conf ==
  1113. ATH_ANT_DIV_COMB_LNA1) ||
  1114. (antcomb->second_quick_scan_conf ==
  1115. ATH_ANT_DIV_COMB_LNA2))
  1116. /* Set alt LNA1 or LNA2 */
  1117. if (div_ant_conf->main_lna_conf ==
  1118. ATH_ANT_DIV_COMB_LNA2)
  1119. div_ant_conf->alt_lna_conf =
  1120. ATH_ANT_DIV_COMB_LNA1;
  1121. else
  1122. div_ant_conf->alt_lna_conf =
  1123. ATH_ANT_DIV_COMB_LNA2;
  1124. else
  1125. /* Set alt to A+B or A-B */
  1126. div_ant_conf->alt_lna_conf =
  1127. antcomb->second_quick_scan_conf;
  1128. } else {
  1129. /* main is largest */
  1130. if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
  1131. (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
  1132. /* Set alt LNA1 or LNA2 */
  1133. if (div_ant_conf->main_lna_conf ==
  1134. ATH_ANT_DIV_COMB_LNA2)
  1135. div_ant_conf->alt_lna_conf =
  1136. ATH_ANT_DIV_COMB_LNA1;
  1137. else
  1138. div_ant_conf->alt_lna_conf =
  1139. ATH_ANT_DIV_COMB_LNA2;
  1140. else
  1141. /* Set alt to A+B or A-B */
  1142. div_ant_conf->alt_lna_conf = antcomb->main_conf;
  1143. }
  1144. break;
  1145. default:
  1146. break;
  1147. }
  1148. }
  1149. static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf)
  1150. {
  1151. /* Adjust the fast_div_bias based on main and alt lna conf */
  1152. switch ((ant_conf->main_lna_conf << 4) | ant_conf->alt_lna_conf) {
  1153. case (0x01): /* A-B LNA2 */
  1154. ant_conf->fast_div_bias = 0x3b;
  1155. break;
  1156. case (0x02): /* A-B LNA1 */
  1157. ant_conf->fast_div_bias = 0x3d;
  1158. break;
  1159. case (0x03): /* A-B A+B */
  1160. ant_conf->fast_div_bias = 0x1;
  1161. break;
  1162. case (0x10): /* LNA2 A-B */
  1163. ant_conf->fast_div_bias = 0x7;
  1164. break;
  1165. case (0x12): /* LNA2 LNA1 */
  1166. ant_conf->fast_div_bias = 0x2;
  1167. break;
  1168. case (0x13): /* LNA2 A+B */
  1169. ant_conf->fast_div_bias = 0x7;
  1170. break;
  1171. case (0x20): /* LNA1 A-B */
  1172. ant_conf->fast_div_bias = 0x6;
  1173. break;
  1174. case (0x21): /* LNA1 LNA2 */
  1175. ant_conf->fast_div_bias = 0x0;
  1176. break;
  1177. case (0x23): /* LNA1 A+B */
  1178. ant_conf->fast_div_bias = 0x6;
  1179. break;
  1180. case (0x30): /* A+B A-B */
  1181. ant_conf->fast_div_bias = 0x1;
  1182. break;
  1183. case (0x31): /* A+B LNA2 */
  1184. ant_conf->fast_div_bias = 0x3b;
  1185. break;
  1186. case (0x32): /* A+B LNA1 */
  1187. ant_conf->fast_div_bias = 0x3d;
  1188. break;
  1189. default:
  1190. break;
  1191. }
  1192. }
  1193. /* Antenna diversity and combining */
  1194. static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
  1195. {
  1196. struct ath_hw_antcomb_conf div_ant_conf;
  1197. struct ath_ant_comb *antcomb = &sc->ant_comb;
  1198. int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
  1199. int curr_main_set, curr_bias;
  1200. int main_rssi = rs->rs_rssi_ctl0;
  1201. int alt_rssi = rs->rs_rssi_ctl1;
  1202. int rx_ant_conf, main_ant_conf;
  1203. bool short_scan = false;
  1204. rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
  1205. ATH_ANT_RX_MASK;
  1206. main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
  1207. ATH_ANT_RX_MASK;
  1208. /* Record packet only when alt_rssi is positive */
  1209. if (alt_rssi > 0) {
  1210. antcomb->total_pkt_count++;
  1211. antcomb->main_total_rssi += main_rssi;
  1212. antcomb->alt_total_rssi += alt_rssi;
  1213. if (main_ant_conf == rx_ant_conf)
  1214. antcomb->main_recv_cnt++;
  1215. else
  1216. antcomb->alt_recv_cnt++;
  1217. }
  1218. /* Short scan check */
  1219. if (antcomb->scan && antcomb->alt_good) {
  1220. if (time_after(jiffies, antcomb->scan_start_time +
  1221. msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
  1222. short_scan = true;
  1223. else
  1224. if (antcomb->total_pkt_count ==
  1225. ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
  1226. alt_ratio = ((antcomb->alt_recv_cnt * 100) /
  1227. antcomb->total_pkt_count);
  1228. if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
  1229. short_scan = true;
  1230. }
  1231. }
  1232. if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
  1233. rs->rs_moreaggr) && !short_scan)
  1234. return;
  1235. if (antcomb->total_pkt_count) {
  1236. alt_ratio = ((antcomb->alt_recv_cnt * 100) /
  1237. antcomb->total_pkt_count);
  1238. main_rssi_avg = (antcomb->main_total_rssi /
  1239. antcomb->total_pkt_count);
  1240. alt_rssi_avg = (antcomb->alt_total_rssi /
  1241. antcomb->total_pkt_count);
  1242. }
  1243. ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
  1244. curr_alt_set = div_ant_conf.alt_lna_conf;
  1245. curr_main_set = div_ant_conf.main_lna_conf;
  1246. curr_bias = div_ant_conf.fast_div_bias;
  1247. antcomb->count++;
  1248. if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
  1249. if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
  1250. ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
  1251. main_rssi_avg);
  1252. antcomb->alt_good = true;
  1253. } else {
  1254. antcomb->alt_good = false;
  1255. }
  1256. antcomb->count = 0;
  1257. antcomb->scan = true;
  1258. antcomb->scan_not_start = true;
  1259. }
  1260. if (!antcomb->scan) {
  1261. if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
  1262. if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
  1263. /* Switch main and alt LNA */
  1264. div_ant_conf.main_lna_conf =
  1265. ATH_ANT_DIV_COMB_LNA2;
  1266. div_ant_conf.alt_lna_conf =
  1267. ATH_ANT_DIV_COMB_LNA1;
  1268. } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
  1269. div_ant_conf.main_lna_conf =
  1270. ATH_ANT_DIV_COMB_LNA1;
  1271. div_ant_conf.alt_lna_conf =
  1272. ATH_ANT_DIV_COMB_LNA2;
  1273. }
  1274. goto div_comb_done;
  1275. } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
  1276. (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
  1277. /* Set alt to another LNA */
  1278. if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
  1279. div_ant_conf.alt_lna_conf =
  1280. ATH_ANT_DIV_COMB_LNA1;
  1281. else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
  1282. div_ant_conf.alt_lna_conf =
  1283. ATH_ANT_DIV_COMB_LNA2;
  1284. goto div_comb_done;
  1285. }
  1286. if ((alt_rssi_avg < (main_rssi_avg +
  1287. ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA)))
  1288. goto div_comb_done;
  1289. }
  1290. if (!antcomb->scan_not_start) {
  1291. switch (curr_alt_set) {
  1292. case ATH_ANT_DIV_COMB_LNA2:
  1293. antcomb->rssi_lna2 = alt_rssi_avg;
  1294. antcomb->rssi_lna1 = main_rssi_avg;
  1295. antcomb->scan = true;
  1296. /* set to A+B */
  1297. div_ant_conf.main_lna_conf =
  1298. ATH_ANT_DIV_COMB_LNA1;
  1299. div_ant_conf.alt_lna_conf =
  1300. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1301. break;
  1302. case ATH_ANT_DIV_COMB_LNA1:
  1303. antcomb->rssi_lna1 = alt_rssi_avg;
  1304. antcomb->rssi_lna2 = main_rssi_avg;
  1305. antcomb->scan = true;
  1306. /* set to A+B */
  1307. div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
  1308. div_ant_conf.alt_lna_conf =
  1309. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1310. break;
  1311. case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
  1312. antcomb->rssi_add = alt_rssi_avg;
  1313. antcomb->scan = true;
  1314. /* set to A-B */
  1315. div_ant_conf.alt_lna_conf =
  1316. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  1317. break;
  1318. case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
  1319. antcomb->rssi_sub = alt_rssi_avg;
  1320. antcomb->scan = false;
  1321. if (antcomb->rssi_lna2 >
  1322. (antcomb->rssi_lna1 +
  1323. ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
  1324. /* use LNA2 as main LNA */
  1325. if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
  1326. (antcomb->rssi_add > antcomb->rssi_sub)) {
  1327. /* set to A+B */
  1328. div_ant_conf.main_lna_conf =
  1329. ATH_ANT_DIV_COMB_LNA2;
  1330. div_ant_conf.alt_lna_conf =
  1331. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1332. } else if (antcomb->rssi_sub >
  1333. antcomb->rssi_lna1) {
  1334. /* set to A-B */
  1335. div_ant_conf.main_lna_conf =
  1336. ATH_ANT_DIV_COMB_LNA2;
  1337. div_ant_conf.alt_lna_conf =
  1338. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  1339. } else {
  1340. /* set to LNA1 */
  1341. div_ant_conf.main_lna_conf =
  1342. ATH_ANT_DIV_COMB_LNA2;
  1343. div_ant_conf.alt_lna_conf =
  1344. ATH_ANT_DIV_COMB_LNA1;
  1345. }
  1346. } else {
  1347. /* use LNA1 as main LNA */
  1348. if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
  1349. (antcomb->rssi_add > antcomb->rssi_sub)) {
  1350. /* set to A+B */
  1351. div_ant_conf.main_lna_conf =
  1352. ATH_ANT_DIV_COMB_LNA1;
  1353. div_ant_conf.alt_lna_conf =
  1354. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
  1355. } else if (antcomb->rssi_sub >
  1356. antcomb->rssi_lna1) {
  1357. /* set to A-B */
  1358. div_ant_conf.main_lna_conf =
  1359. ATH_ANT_DIV_COMB_LNA1;
  1360. div_ant_conf.alt_lna_conf =
  1361. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
  1362. } else {
  1363. /* set to LNA2 */
  1364. div_ant_conf.main_lna_conf =
  1365. ATH_ANT_DIV_COMB_LNA1;
  1366. div_ant_conf.alt_lna_conf =
  1367. ATH_ANT_DIV_COMB_LNA2;
  1368. }
  1369. }
  1370. break;
  1371. default:
  1372. break;
  1373. }
  1374. } else {
  1375. if (!antcomb->alt_good) {
  1376. antcomb->scan_not_start = false;
  1377. /* Set alt to another LNA */
  1378. if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
  1379. div_ant_conf.main_lna_conf =
  1380. ATH_ANT_DIV_COMB_LNA2;
  1381. div_ant_conf.alt_lna_conf =
  1382. ATH_ANT_DIV_COMB_LNA1;
  1383. } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
  1384. div_ant_conf.main_lna_conf =
  1385. ATH_ANT_DIV_COMB_LNA1;
  1386. div_ant_conf.alt_lna_conf =
  1387. ATH_ANT_DIV_COMB_LNA2;
  1388. }
  1389. goto div_comb_done;
  1390. }
  1391. }
  1392. ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
  1393. main_rssi_avg, alt_rssi_avg,
  1394. alt_ratio);
  1395. antcomb->quick_scan_cnt++;
  1396. div_comb_done:
  1397. ath_ant_div_conf_fast_divbias(&div_ant_conf);
  1398. ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
  1399. antcomb->scan_start_time = jiffies;
  1400. antcomb->total_pkt_count = 0;
  1401. antcomb->main_total_rssi = 0;
  1402. antcomb->alt_total_rssi = 0;
  1403. antcomb->main_recv_cnt = 0;
  1404. antcomb->alt_recv_cnt = 0;
  1405. }
  1406. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
  1407. {
  1408. struct ath_buf *bf;
  1409. struct sk_buff *skb = NULL, *requeue_skb;
  1410. struct ieee80211_rx_status *rxs;
  1411. struct ath_hw *ah = sc->sc_ah;
  1412. struct ath_common *common = ath9k_hw_common(ah);
  1413. /*
  1414. * The hw can techncically differ from common->hw when using ath9k
  1415. * virtual wiphy so to account for that we iterate over the active
  1416. * wiphys and find the appropriate wiphy and therefore hw.
  1417. */
  1418. struct ieee80211_hw *hw = NULL;
  1419. struct ieee80211_hdr *hdr;
  1420. int retval;
  1421. bool decrypt_error = false;
  1422. struct ath_rx_status rs;
  1423. enum ath9k_rx_qtype qtype;
  1424. bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1425. int dma_type;
  1426. u8 rx_status_len = ah->caps.rx_status_len;
  1427. u64 tsf = 0;
  1428. u32 tsf_lower = 0;
  1429. unsigned long flags;
  1430. if (edma)
  1431. dma_type = DMA_BIDIRECTIONAL;
  1432. else
  1433. dma_type = DMA_FROM_DEVICE;
  1434. qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
  1435. spin_lock_bh(&sc->rx.rxbuflock);
  1436. tsf = ath9k_hw_gettsf64(ah);
  1437. tsf_lower = tsf & 0xffffffff;
  1438. do {
  1439. /* If handling rx interrupt and flush is in progress => exit */
  1440. if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
  1441. break;
  1442. memset(&rs, 0, sizeof(rs));
  1443. if (edma)
  1444. bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
  1445. else
  1446. bf = ath_get_next_rx_buf(sc, &rs);
  1447. if (!bf)
  1448. break;
  1449. skb = bf->bf_mpdu;
  1450. if (!skb)
  1451. continue;
  1452. hdr = (struct ieee80211_hdr *) (skb->data + rx_status_len);
  1453. rxs = IEEE80211_SKB_RXCB(skb);
  1454. hw = ath_get_virt_hw(sc, hdr);
  1455. ath_debug_stat_rx(sc, &rs);
  1456. /*
  1457. * If we're asked to flush receive queue, directly
  1458. * chain it back at the queue without processing it.
  1459. */
  1460. if (flush)
  1461. goto requeue;
  1462. retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
  1463. rxs, &decrypt_error);
  1464. if (retval)
  1465. goto requeue;
  1466. rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
  1467. if (rs.rs_tstamp > tsf_lower &&
  1468. unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
  1469. rxs->mactime -= 0x100000000ULL;
  1470. if (rs.rs_tstamp < tsf_lower &&
  1471. unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
  1472. rxs->mactime += 0x100000000ULL;
  1473. /* Ensure we always have an skb to requeue once we are done
  1474. * processing the current buffer's skb */
  1475. requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
  1476. /* If there is no memory we ignore the current RX'd frame,
  1477. * tell hardware it can give us a new frame using the old
  1478. * skb and put it at the tail of the sc->rx.rxbuf list for
  1479. * processing. */
  1480. if (!requeue_skb)
  1481. goto requeue;
  1482. /* Unmap the frame */
  1483. dma_unmap_single(sc->dev, bf->bf_buf_addr,
  1484. common->rx_bufsize,
  1485. dma_type);
  1486. skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
  1487. if (ah->caps.rx_status_len)
  1488. skb_pull(skb, ah->caps.rx_status_len);
  1489. ath9k_rx_skb_postprocess(common, skb, &rs,
  1490. rxs, decrypt_error);
  1491. /* We will now give hardware our shiny new allocated skb */
  1492. bf->bf_mpdu = requeue_skb;
  1493. bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
  1494. common->rx_bufsize,
  1495. dma_type);
  1496. if (unlikely(dma_mapping_error(sc->dev,
  1497. bf->bf_buf_addr))) {
  1498. dev_kfree_skb_any(requeue_skb);
  1499. bf->bf_mpdu = NULL;
  1500. bf->bf_buf_addr = 0;
  1501. ath_err(common, "dma_mapping_error() on RX\n");
  1502. ath_rx_send_to_mac80211(hw, sc, skb, rxs);
  1503. break;
  1504. }
  1505. /*
  1506. * change the default rx antenna if rx diversity chooses the
  1507. * other antenna 3 times in a row.
  1508. */
  1509. if (sc->rx.defant != rs.rs_antenna) {
  1510. if (++sc->rx.rxotherant >= 3)
  1511. ath_setdefantenna(sc, rs.rs_antenna);
  1512. } else {
  1513. sc->rx.rxotherant = 0;
  1514. }
  1515. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  1516. if (unlikely(ath9k_check_auto_sleep(sc) ||
  1517. (sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1518. PS_WAIT_FOR_CAB |
  1519. PS_WAIT_FOR_PSPOLL_DATA))))
  1520. ath_rx_ps(sc, skb);
  1521. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  1522. if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
  1523. ath_ant_comb_scan(sc, &rs);
  1524. ath_rx_send_to_mac80211(hw, sc, skb, rxs);
  1525. requeue:
  1526. if (edma) {
  1527. list_add_tail(&bf->list, &sc->rx.rxbuf);
  1528. ath_rx_edma_buf_link(sc, qtype);
  1529. } else {
  1530. list_move_tail(&bf->list, &sc->rx.rxbuf);
  1531. ath_rx_buf_link(sc, bf);
  1532. }
  1533. } while (1);
  1534. spin_unlock_bh(&sc->rx.rxbuflock);
  1535. return 0;
  1536. }