eq.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. return async_ev_mask;
  84. }
  85. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  86. {
  87. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  88. req_not << 31),
  89. eq->doorbell);
  90. /* We still want ordering, just not swabbing, so add a barrier */
  91. mb();
  92. }
  93. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry, u8 eqe_factor)
  94. {
  95. /* (entry & (eq->nent - 1)) gives us a cyclic array */
  96. unsigned long offset = (entry & (eq->nent - 1)) * (MLX4_EQ_ENTRY_SIZE << eqe_factor);
  97. /* CX3 is capable of extending the EQE from 32 to 64 bytes.
  98. * When this feature is enabled, the first (in the lower addresses)
  99. * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
  100. * contain the legacy EQE information.
  101. */
  102. return eq->page_list[offset / PAGE_SIZE].buf + (offset + (eqe_factor ? MLX4_EQ_ENTRY_SIZE : 0)) % PAGE_SIZE;
  103. }
  104. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq, u8 eqe_factor)
  105. {
  106. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index, eqe_factor);
  107. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  108. }
  109. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  110. {
  111. struct mlx4_eqe *eqe =
  112. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  113. return (!!(eqe->owner & 0x80) ^
  114. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  115. eqe : NULL;
  116. }
  117. void mlx4_gen_slave_eqe(struct work_struct *work)
  118. {
  119. struct mlx4_mfunc_master_ctx *master =
  120. container_of(work, struct mlx4_mfunc_master_ctx,
  121. slave_event_work);
  122. struct mlx4_mfunc *mfunc =
  123. container_of(master, struct mlx4_mfunc, master);
  124. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  125. struct mlx4_dev *dev = &priv->dev;
  126. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  127. struct mlx4_eqe *eqe;
  128. u8 slave;
  129. int i;
  130. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  131. eqe = next_slave_event_eqe(slave_eq)) {
  132. slave = eqe->slave_id;
  133. /* All active slaves need to receive the event */
  134. if (slave == ALL_SLAVES) {
  135. for (i = 0; i < dev->num_slaves; i++) {
  136. if (i != dev->caps.function &&
  137. master->slave_state[i].active)
  138. if (mlx4_GEN_EQE(dev, i, eqe))
  139. mlx4_warn(dev, "Failed to "
  140. " generate event "
  141. "for slave %d\n", i);
  142. }
  143. } else {
  144. if (mlx4_GEN_EQE(dev, slave, eqe))
  145. mlx4_warn(dev, "Failed to generate event "
  146. "for slave %d\n", slave);
  147. }
  148. ++slave_eq->cons;
  149. }
  150. }
  151. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  152. {
  153. struct mlx4_priv *priv = mlx4_priv(dev);
  154. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  155. struct mlx4_eqe *s_eqe;
  156. unsigned long flags;
  157. spin_lock_irqsave(&slave_eq->event_lock, flags);
  158. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  159. if ((!!(s_eqe->owner & 0x80)) ^
  160. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  161. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  162. "No free EQE on slave events queue\n", slave);
  163. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  164. return;
  165. }
  166. memcpy(s_eqe, eqe, dev->caps.eqe_size - 1);
  167. s_eqe->slave_id = slave;
  168. /* ensure all information is written before setting the ownersip bit */
  169. wmb();
  170. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  171. ++slave_eq->prod;
  172. queue_work(priv->mfunc.master.comm_wq,
  173. &priv->mfunc.master.slave_event_work);
  174. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  175. }
  176. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  177. struct mlx4_eqe *eqe)
  178. {
  179. struct mlx4_priv *priv = mlx4_priv(dev);
  180. struct mlx4_slave_state *s_slave =
  181. &priv->mfunc.master.slave_state[slave];
  182. if (!s_slave->active) {
  183. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  184. return;
  185. }
  186. slave_event(dev, slave, eqe);
  187. }
  188. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  189. {
  190. struct mlx4_eqe eqe;
  191. struct mlx4_priv *priv = mlx4_priv(dev);
  192. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  193. if (!s_slave->active)
  194. return 0;
  195. memset(&eqe, 0, sizeof eqe);
  196. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  197. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  198. eqe.event.port_mgmt_change.port = port;
  199. return mlx4_GEN_EQE(dev, slave, &eqe);
  200. }
  201. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  202. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  203. {
  204. struct mlx4_eqe eqe;
  205. /*don't send if we don't have the that slave */
  206. if (dev->num_vfs < slave)
  207. return 0;
  208. memset(&eqe, 0, sizeof eqe);
  209. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  210. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  211. eqe.event.port_mgmt_change.port = port;
  212. return mlx4_GEN_EQE(dev, slave, &eqe);
  213. }
  214. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  215. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  216. u8 port_subtype_change)
  217. {
  218. struct mlx4_eqe eqe;
  219. /*don't send if we don't have the that slave */
  220. if (dev->num_vfs < slave)
  221. return 0;
  222. memset(&eqe, 0, sizeof eqe);
  223. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  224. eqe.subtype = port_subtype_change;
  225. eqe.event.port_change.port = cpu_to_be32(port << 28);
  226. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  227. port_subtype_change, slave, port);
  228. return mlx4_GEN_EQE(dev, slave, &eqe);
  229. }
  230. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  231. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  232. {
  233. struct mlx4_priv *priv = mlx4_priv(dev);
  234. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  235. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  236. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  237. __func__, slave, port);
  238. return SLAVE_PORT_DOWN;
  239. }
  240. return s_state[slave].port_state[port];
  241. }
  242. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  243. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  244. enum slave_port_state state)
  245. {
  246. struct mlx4_priv *priv = mlx4_priv(dev);
  247. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  248. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  249. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  250. __func__, slave, port);
  251. return -1;
  252. }
  253. s_state[slave].port_state[port] = state;
  254. return 0;
  255. }
  256. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  257. {
  258. int i;
  259. enum slave_port_gen_event gen_event;
  260. for (i = 0; i < dev->num_slaves; i++)
  261. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  262. }
  263. /**************************************************************************
  264. The function get as input the new event to that port,
  265. and according to the prev state change the slave's port state.
  266. The events are:
  267. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  268. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  269. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  270. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  271. ***************************************************************************/
  272. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  273. u8 port, int event,
  274. enum slave_port_gen_event *gen_event)
  275. {
  276. struct mlx4_priv *priv = mlx4_priv(dev);
  277. struct mlx4_slave_state *ctx = NULL;
  278. unsigned long flags;
  279. int ret = -1;
  280. enum slave_port_state cur_state =
  281. mlx4_get_slave_port_state(dev, slave, port);
  282. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  283. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  284. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  285. __func__, slave, port);
  286. return ret;
  287. }
  288. ctx = &priv->mfunc.master.slave_state[slave];
  289. spin_lock_irqsave(&ctx->lock, flags);
  290. switch (cur_state) {
  291. case SLAVE_PORT_DOWN:
  292. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  293. mlx4_set_slave_port_state(dev, slave, port,
  294. SLAVE_PENDING_UP);
  295. break;
  296. case SLAVE_PENDING_UP:
  297. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  298. mlx4_set_slave_port_state(dev, slave, port,
  299. SLAVE_PORT_DOWN);
  300. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  301. mlx4_set_slave_port_state(dev, slave, port,
  302. SLAVE_PORT_UP);
  303. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  304. }
  305. break;
  306. case SLAVE_PORT_UP:
  307. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  308. mlx4_set_slave_port_state(dev, slave, port,
  309. SLAVE_PORT_DOWN);
  310. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  311. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  312. event) {
  313. mlx4_set_slave_port_state(dev, slave, port,
  314. SLAVE_PENDING_UP);
  315. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  316. }
  317. break;
  318. default:
  319. pr_err("%s: BUG!!! UNKNOWN state: "
  320. "slave:%d, port:%d\n", __func__, slave, port);
  321. goto out;
  322. }
  323. ret = mlx4_get_slave_port_state(dev, slave, port);
  324. out:
  325. spin_unlock_irqrestore(&ctx->lock, flags);
  326. return ret;
  327. }
  328. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  329. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  330. {
  331. struct mlx4_eqe eqe;
  332. memset(&eqe, 0, sizeof eqe);
  333. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  334. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  335. eqe.event.port_mgmt_change.port = port;
  336. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  337. cpu_to_be32((u32) attr);
  338. slave_event(dev, ALL_SLAVES, &eqe);
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  342. void mlx4_master_handle_slave_flr(struct work_struct *work)
  343. {
  344. struct mlx4_mfunc_master_ctx *master =
  345. container_of(work, struct mlx4_mfunc_master_ctx,
  346. slave_flr_event_work);
  347. struct mlx4_mfunc *mfunc =
  348. container_of(master, struct mlx4_mfunc, master);
  349. struct mlx4_priv *priv =
  350. container_of(mfunc, struct mlx4_priv, mfunc);
  351. struct mlx4_dev *dev = &priv->dev;
  352. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  353. int i;
  354. int err;
  355. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  356. for (i = 0 ; i < dev->num_slaves; i++) {
  357. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  358. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  359. "clean slave: %d\n", i);
  360. mlx4_delete_all_resources_for_slave(dev, i);
  361. /*return the slave to running mode*/
  362. spin_lock(&priv->mfunc.master.slave_state_lock);
  363. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  364. slave_state[i].is_slave_going_down = 0;
  365. spin_unlock(&priv->mfunc.master.slave_state_lock);
  366. /*notify the FW:*/
  367. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  368. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  369. if (err)
  370. mlx4_warn(dev, "Failed to notify FW on "
  371. "FLR done (slave:%d)\n", i);
  372. }
  373. }
  374. }
  375. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  376. {
  377. struct mlx4_priv *priv = mlx4_priv(dev);
  378. struct mlx4_eqe *eqe;
  379. int cqn;
  380. int eqes_found = 0;
  381. int set_ci = 0;
  382. int port;
  383. int slave = 0;
  384. int ret;
  385. u32 flr_slave;
  386. u8 update_slave_state;
  387. int i;
  388. enum slave_port_gen_event gen_event;
  389. while ((eqe = next_eqe_sw(eq, dev->caps.eqe_factor))) {
  390. /*
  391. * Make sure we read EQ entry contents after we've
  392. * checked the ownership bit.
  393. */
  394. rmb();
  395. switch (eqe->type) {
  396. case MLX4_EVENT_TYPE_COMP:
  397. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  398. mlx4_cq_completion(dev, cqn);
  399. break;
  400. case MLX4_EVENT_TYPE_PATH_MIG:
  401. case MLX4_EVENT_TYPE_COMM_EST:
  402. case MLX4_EVENT_TYPE_SQ_DRAINED:
  403. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  404. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  405. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  406. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  407. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  408. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  409. if (mlx4_is_master(dev)) {
  410. /* forward only to slave owning the QP */
  411. ret = mlx4_get_slave_from_resource_id(dev,
  412. RES_QP,
  413. be32_to_cpu(eqe->event.qp.qpn)
  414. & 0xffffff, &slave);
  415. if (ret && ret != -ENOENT) {
  416. mlx4_dbg(dev, "QP event %02x(%02x) on "
  417. "EQ %d at index %u: could "
  418. "not get slave id (%d)\n",
  419. eqe->type, eqe->subtype,
  420. eq->eqn, eq->cons_index, ret);
  421. break;
  422. }
  423. if (!ret && slave != dev->caps.function) {
  424. mlx4_slave_event(dev, slave, eqe);
  425. break;
  426. }
  427. }
  428. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  429. 0xffffff, eqe->type);
  430. break;
  431. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  432. mlx4_warn(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  433. __func__);
  434. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  435. if (mlx4_is_master(dev)) {
  436. /* forward only to slave owning the SRQ */
  437. ret = mlx4_get_slave_from_resource_id(dev,
  438. RES_SRQ,
  439. be32_to_cpu(eqe->event.srq.srqn)
  440. & 0xffffff,
  441. &slave);
  442. if (ret && ret != -ENOENT) {
  443. mlx4_warn(dev, "SRQ event %02x(%02x) "
  444. "on EQ %d at index %u: could"
  445. " not get slave id (%d)\n",
  446. eqe->type, eqe->subtype,
  447. eq->eqn, eq->cons_index, ret);
  448. break;
  449. }
  450. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  451. " event: %02x(%02x)\n", __func__,
  452. slave,
  453. be32_to_cpu(eqe->event.srq.srqn),
  454. eqe->type, eqe->subtype);
  455. if (!ret && slave != dev->caps.function) {
  456. mlx4_warn(dev, "%s: sending event "
  457. "%02x(%02x) to slave:%d\n",
  458. __func__, eqe->type,
  459. eqe->subtype, slave);
  460. mlx4_slave_event(dev, slave, eqe);
  461. break;
  462. }
  463. }
  464. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  465. 0xffffff, eqe->type);
  466. break;
  467. case MLX4_EVENT_TYPE_CMD:
  468. mlx4_cmd_event(dev,
  469. be16_to_cpu(eqe->event.cmd.token),
  470. eqe->event.cmd.status,
  471. be64_to_cpu(eqe->event.cmd.out_param));
  472. break;
  473. case MLX4_EVENT_TYPE_PORT_CHANGE:
  474. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  475. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  476. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  477. port);
  478. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  479. if (!mlx4_is_master(dev))
  480. break;
  481. for (i = 0; i < dev->num_slaves; i++) {
  482. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  483. if (i == mlx4_master_func_num(dev))
  484. continue;
  485. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  486. " to slave: %d, port:%d\n",
  487. __func__, i, port);
  488. mlx4_slave_event(dev, i, eqe);
  489. } else { /* IB port */
  490. set_and_calc_slave_port_state(dev, i, port,
  491. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  492. &gen_event);
  493. /*we can be in pending state, then do not send port_down event*/
  494. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  495. if (i == mlx4_master_func_num(dev))
  496. continue;
  497. mlx4_slave_event(dev, i, eqe);
  498. }
  499. }
  500. }
  501. } else {
  502. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  503. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  504. if (!mlx4_is_master(dev))
  505. break;
  506. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  507. for (i = 0; i < dev->num_slaves; i++) {
  508. if (i == mlx4_master_func_num(dev))
  509. continue;
  510. mlx4_slave_event(dev, i, eqe);
  511. }
  512. else /* IB port */
  513. /* port-up event will be sent to a slave when the
  514. * slave's alias-guid is set. This is done in alias_GUID.c
  515. */
  516. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  517. }
  518. break;
  519. case MLX4_EVENT_TYPE_CQ_ERROR:
  520. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  521. eqe->event.cq_err.syndrome == 1 ?
  522. "overrun" : "access violation",
  523. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  524. if (mlx4_is_master(dev)) {
  525. ret = mlx4_get_slave_from_resource_id(dev,
  526. RES_CQ,
  527. be32_to_cpu(eqe->event.cq_err.cqn)
  528. & 0xffffff, &slave);
  529. if (ret && ret != -ENOENT) {
  530. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  531. "EQ %d at index %u: could "
  532. "not get slave id (%d)\n",
  533. eqe->type, eqe->subtype,
  534. eq->eqn, eq->cons_index, ret);
  535. break;
  536. }
  537. if (!ret && slave != dev->caps.function) {
  538. mlx4_slave_event(dev, slave, eqe);
  539. break;
  540. }
  541. }
  542. mlx4_cq_event(dev,
  543. be32_to_cpu(eqe->event.cq_err.cqn)
  544. & 0xffffff,
  545. eqe->type);
  546. break;
  547. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  548. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  549. break;
  550. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  551. if (!mlx4_is_master(dev)) {
  552. mlx4_warn(dev, "Received comm channel event "
  553. "for non master device\n");
  554. break;
  555. }
  556. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  557. eqe->event.comm_channel_arm.bit_vec,
  558. sizeof eqe->event.comm_channel_arm.bit_vec);
  559. queue_work(priv->mfunc.master.comm_wq,
  560. &priv->mfunc.master.comm_work);
  561. break;
  562. case MLX4_EVENT_TYPE_FLR_EVENT:
  563. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  564. if (!mlx4_is_master(dev)) {
  565. mlx4_warn(dev, "Non-master function received"
  566. "FLR event\n");
  567. break;
  568. }
  569. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  570. if (flr_slave >= dev->num_slaves) {
  571. mlx4_warn(dev,
  572. "Got FLR for unknown function: %d\n",
  573. flr_slave);
  574. update_slave_state = 0;
  575. } else
  576. update_slave_state = 1;
  577. spin_lock(&priv->mfunc.master.slave_state_lock);
  578. if (update_slave_state) {
  579. priv->mfunc.master.slave_state[flr_slave].active = false;
  580. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  581. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  582. }
  583. spin_unlock(&priv->mfunc.master.slave_state_lock);
  584. queue_work(priv->mfunc.master.comm_wq,
  585. &priv->mfunc.master.slave_flr_event_work);
  586. break;
  587. case MLX4_EVENT_TYPE_FATAL_WARNING:
  588. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  589. if (mlx4_is_master(dev))
  590. for (i = 0; i < dev->num_slaves; i++) {
  591. mlx4_dbg(dev, "%s: Sending "
  592. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  593. " to slave: %d\n", __func__, i);
  594. if (i == dev->caps.function)
  595. continue;
  596. mlx4_slave_event(dev, i, eqe);
  597. }
  598. mlx4_err(dev, "Temperature Threshold was reached! "
  599. "Threshold: %d celsius degrees; "
  600. "Current Temperature: %d\n",
  601. be16_to_cpu(eqe->event.warming.warning_threshold),
  602. be16_to_cpu(eqe->event.warming.current_temperature));
  603. } else
  604. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  605. "subtype %02x on EQ %d at index %u. owner=%x, "
  606. "nent=0x%x, slave=%x, ownership=%s\n",
  607. eqe->type, eqe->subtype, eq->eqn,
  608. eq->cons_index, eqe->owner, eq->nent,
  609. eqe->slave_id,
  610. !!(eqe->owner & 0x80) ^
  611. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  612. break;
  613. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  614. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  615. (unsigned long) eqe);
  616. break;
  617. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  618. case MLX4_EVENT_TYPE_ECC_DETECT:
  619. default:
  620. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  621. "index %u. owner=%x, nent=0x%x, slave=%x, "
  622. "ownership=%s\n",
  623. eqe->type, eqe->subtype, eq->eqn,
  624. eq->cons_index, eqe->owner, eq->nent,
  625. eqe->slave_id,
  626. !!(eqe->owner & 0x80) ^
  627. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  628. break;
  629. };
  630. ++eq->cons_index;
  631. eqes_found = 1;
  632. ++set_ci;
  633. /*
  634. * The HCA will think the queue has overflowed if we
  635. * don't tell it we've been processing events. We
  636. * create our EQs with MLX4_NUM_SPARE_EQE extra
  637. * entries, so we must update our consumer index at
  638. * least that often.
  639. */
  640. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  641. eq_set_ci(eq, 0);
  642. set_ci = 0;
  643. }
  644. }
  645. eq_set_ci(eq, 1);
  646. return eqes_found;
  647. }
  648. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  649. {
  650. struct mlx4_dev *dev = dev_ptr;
  651. struct mlx4_priv *priv = mlx4_priv(dev);
  652. int work = 0;
  653. int i;
  654. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  655. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  656. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  657. return IRQ_RETVAL(work);
  658. }
  659. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  660. {
  661. struct mlx4_eq *eq = eq_ptr;
  662. struct mlx4_dev *dev = eq->dev;
  663. mlx4_eq_int(dev, eq);
  664. /* MSI-X vectors always belong to us */
  665. return IRQ_HANDLED;
  666. }
  667. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  668. struct mlx4_vhcr *vhcr,
  669. struct mlx4_cmd_mailbox *inbox,
  670. struct mlx4_cmd_mailbox *outbox,
  671. struct mlx4_cmd_info *cmd)
  672. {
  673. struct mlx4_priv *priv = mlx4_priv(dev);
  674. struct mlx4_slave_event_eq_info *event_eq =
  675. priv->mfunc.master.slave_state[slave].event_eq;
  676. u32 in_modifier = vhcr->in_modifier;
  677. u32 eqn = in_modifier & 0x1FF;
  678. u64 in_param = vhcr->in_param;
  679. int err = 0;
  680. int i;
  681. if (slave == dev->caps.function)
  682. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  683. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  684. MLX4_CMD_NATIVE);
  685. if (!err)
  686. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  687. if (in_param & (1LL << i))
  688. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  689. return err;
  690. }
  691. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  692. int eq_num)
  693. {
  694. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  695. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  696. MLX4_CMD_WRAPPED);
  697. }
  698. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  699. int eq_num)
  700. {
  701. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  702. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  703. MLX4_CMD_WRAPPED);
  704. }
  705. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  706. int eq_num)
  707. {
  708. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  709. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  710. MLX4_CMD_WRAPPED);
  711. }
  712. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  713. {
  714. /*
  715. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  716. * we need to map, take the difference of highest index and
  717. * the lowest index we'll use and add 1.
  718. */
  719. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  720. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  721. }
  722. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  723. {
  724. struct mlx4_priv *priv = mlx4_priv(dev);
  725. int index;
  726. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  727. if (!priv->eq_table.uar_map[index]) {
  728. priv->eq_table.uar_map[index] =
  729. ioremap(pci_resource_start(dev->pdev, 2) +
  730. ((eq->eqn / 4) << PAGE_SHIFT),
  731. PAGE_SIZE);
  732. if (!priv->eq_table.uar_map[index]) {
  733. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  734. eq->eqn);
  735. return NULL;
  736. }
  737. }
  738. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  739. }
  740. static void mlx4_unmap_uar(struct mlx4_dev *dev)
  741. {
  742. struct mlx4_priv *priv = mlx4_priv(dev);
  743. int i;
  744. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  745. if (priv->eq_table.uar_map[i]) {
  746. iounmap(priv->eq_table.uar_map[i]);
  747. priv->eq_table.uar_map[i] = NULL;
  748. }
  749. }
  750. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  751. u8 intr, struct mlx4_eq *eq)
  752. {
  753. struct mlx4_priv *priv = mlx4_priv(dev);
  754. struct mlx4_cmd_mailbox *mailbox;
  755. struct mlx4_eq_context *eq_context;
  756. int npages;
  757. u64 *dma_list = NULL;
  758. dma_addr_t t;
  759. u64 mtt_addr;
  760. int err = -ENOMEM;
  761. int i;
  762. eq->dev = dev;
  763. eq->nent = roundup_pow_of_two(max(nent, 2));
  764. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  765. npages = PAGE_ALIGN(eq->nent * (MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor)) / PAGE_SIZE;
  766. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  767. GFP_KERNEL);
  768. if (!eq->page_list)
  769. goto err_out;
  770. for (i = 0; i < npages; ++i)
  771. eq->page_list[i].buf = NULL;
  772. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  773. if (!dma_list)
  774. goto err_out_free;
  775. mailbox = mlx4_alloc_cmd_mailbox(dev);
  776. if (IS_ERR(mailbox))
  777. goto err_out_free;
  778. eq_context = mailbox->buf;
  779. for (i = 0; i < npages; ++i) {
  780. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  781. PAGE_SIZE, &t, GFP_KERNEL);
  782. if (!eq->page_list[i].buf)
  783. goto err_out_free_pages;
  784. dma_list[i] = t;
  785. eq->page_list[i].map = t;
  786. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  787. }
  788. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  789. if (eq->eqn == -1)
  790. goto err_out_free_pages;
  791. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  792. if (!eq->doorbell) {
  793. err = -ENOMEM;
  794. goto err_out_free_eq;
  795. }
  796. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  797. if (err)
  798. goto err_out_free_eq;
  799. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  800. if (err)
  801. goto err_out_free_mtt;
  802. memset(eq_context, 0, sizeof *eq_context);
  803. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  804. MLX4_EQ_STATE_ARMED);
  805. eq_context->log_eq_size = ilog2(eq->nent);
  806. eq_context->intr = intr;
  807. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  808. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  809. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  810. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  811. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  812. if (err) {
  813. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  814. goto err_out_free_mtt;
  815. }
  816. kfree(dma_list);
  817. mlx4_free_cmd_mailbox(dev, mailbox);
  818. eq->cons_index = 0;
  819. return err;
  820. err_out_free_mtt:
  821. mlx4_mtt_cleanup(dev, &eq->mtt);
  822. err_out_free_eq:
  823. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  824. err_out_free_pages:
  825. for (i = 0; i < npages; ++i)
  826. if (eq->page_list[i].buf)
  827. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  828. eq->page_list[i].buf,
  829. eq->page_list[i].map);
  830. mlx4_free_cmd_mailbox(dev, mailbox);
  831. err_out_free:
  832. kfree(eq->page_list);
  833. kfree(dma_list);
  834. err_out:
  835. return err;
  836. }
  837. static void mlx4_free_eq(struct mlx4_dev *dev,
  838. struct mlx4_eq *eq)
  839. {
  840. struct mlx4_priv *priv = mlx4_priv(dev);
  841. struct mlx4_cmd_mailbox *mailbox;
  842. int err;
  843. int i;
  844. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  845. int npages = PAGE_ALIGN((MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor) * eq->nent) / PAGE_SIZE;
  846. mailbox = mlx4_alloc_cmd_mailbox(dev);
  847. if (IS_ERR(mailbox))
  848. return;
  849. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  850. if (err)
  851. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  852. if (0) {
  853. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  854. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  855. if (i % 4 == 0)
  856. pr_cont("[%02x] ", i * 4);
  857. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  858. if ((i + 1) % 4 == 0)
  859. pr_cont("\n");
  860. }
  861. }
  862. mlx4_mtt_cleanup(dev, &eq->mtt);
  863. for (i = 0; i < npages; ++i)
  864. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  865. eq->page_list[i].buf,
  866. eq->page_list[i].map);
  867. kfree(eq->page_list);
  868. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  869. mlx4_free_cmd_mailbox(dev, mailbox);
  870. }
  871. static void mlx4_free_irqs(struct mlx4_dev *dev)
  872. {
  873. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  874. struct mlx4_priv *priv = mlx4_priv(dev);
  875. int i, vec;
  876. if (eq_table->have_irq)
  877. free_irq(dev->pdev->irq, dev);
  878. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  879. if (eq_table->eq[i].have_irq) {
  880. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  881. eq_table->eq[i].have_irq = 0;
  882. }
  883. for (i = 0; i < dev->caps.comp_pool; i++) {
  884. /*
  885. * Freeing the assigned irq's
  886. * all bits should be 0, but we need to validate
  887. */
  888. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  889. /* NO need protecting*/
  890. vec = dev->caps.num_comp_vectors + 1 + i;
  891. free_irq(priv->eq_table.eq[vec].irq,
  892. &priv->eq_table.eq[vec]);
  893. }
  894. }
  895. kfree(eq_table->irq_names);
  896. }
  897. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  898. {
  899. struct mlx4_priv *priv = mlx4_priv(dev);
  900. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  901. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  902. if (!priv->clr_base) {
  903. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  904. return -ENOMEM;
  905. }
  906. return 0;
  907. }
  908. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  909. {
  910. struct mlx4_priv *priv = mlx4_priv(dev);
  911. iounmap(priv->clr_base);
  912. }
  913. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  914. {
  915. struct mlx4_priv *priv = mlx4_priv(dev);
  916. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  917. sizeof *priv->eq_table.eq, GFP_KERNEL);
  918. if (!priv->eq_table.eq)
  919. return -ENOMEM;
  920. return 0;
  921. }
  922. void mlx4_free_eq_table(struct mlx4_dev *dev)
  923. {
  924. kfree(mlx4_priv(dev)->eq_table.eq);
  925. }
  926. int mlx4_init_eq_table(struct mlx4_dev *dev)
  927. {
  928. struct mlx4_priv *priv = mlx4_priv(dev);
  929. int err;
  930. int i;
  931. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  932. sizeof *priv->eq_table.uar_map,
  933. GFP_KERNEL);
  934. if (!priv->eq_table.uar_map) {
  935. err = -ENOMEM;
  936. goto err_out_free;
  937. }
  938. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  939. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  940. if (err)
  941. goto err_out_free;
  942. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  943. priv->eq_table.uar_map[i] = NULL;
  944. if (!mlx4_is_slave(dev)) {
  945. err = mlx4_map_clr_int(dev);
  946. if (err)
  947. goto err_out_bitmap;
  948. priv->eq_table.clr_mask =
  949. swab32(1 << (priv->eq_table.inta_pin & 31));
  950. priv->eq_table.clr_int = priv->clr_base +
  951. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  952. }
  953. priv->eq_table.irq_names =
  954. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  955. dev->caps.comp_pool),
  956. GFP_KERNEL);
  957. if (!priv->eq_table.irq_names) {
  958. err = -ENOMEM;
  959. goto err_out_bitmap;
  960. }
  961. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  962. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  963. dev->caps.reserved_cqs +
  964. MLX4_NUM_SPARE_EQE,
  965. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  966. &priv->eq_table.eq[i]);
  967. if (err) {
  968. --i;
  969. goto err_out_unmap;
  970. }
  971. }
  972. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  973. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  974. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  975. if (err)
  976. goto err_out_comp;
  977. /*if additional completion vectors poolsize is 0 this loop will not run*/
  978. for (i = dev->caps.num_comp_vectors + 1;
  979. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  980. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  981. dev->caps.reserved_cqs +
  982. MLX4_NUM_SPARE_EQE,
  983. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  984. &priv->eq_table.eq[i]);
  985. if (err) {
  986. --i;
  987. goto err_out_unmap;
  988. }
  989. }
  990. if (dev->flags & MLX4_FLAG_MSI_X) {
  991. const char *eq_name;
  992. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  993. if (i < dev->caps.num_comp_vectors) {
  994. snprintf(priv->eq_table.irq_names +
  995. i * MLX4_IRQNAME_SIZE,
  996. MLX4_IRQNAME_SIZE,
  997. "mlx4-comp-%d@pci:%s", i,
  998. pci_name(dev->pdev));
  999. } else {
  1000. snprintf(priv->eq_table.irq_names +
  1001. i * MLX4_IRQNAME_SIZE,
  1002. MLX4_IRQNAME_SIZE,
  1003. "mlx4-async@pci:%s",
  1004. pci_name(dev->pdev));
  1005. }
  1006. eq_name = priv->eq_table.irq_names +
  1007. i * MLX4_IRQNAME_SIZE;
  1008. err = request_irq(priv->eq_table.eq[i].irq,
  1009. mlx4_msi_x_interrupt, 0, eq_name,
  1010. priv->eq_table.eq + i);
  1011. if (err)
  1012. goto err_out_async;
  1013. priv->eq_table.eq[i].have_irq = 1;
  1014. }
  1015. } else {
  1016. snprintf(priv->eq_table.irq_names,
  1017. MLX4_IRQNAME_SIZE,
  1018. DRV_NAME "@pci:%s",
  1019. pci_name(dev->pdev));
  1020. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1021. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1022. if (err)
  1023. goto err_out_async;
  1024. priv->eq_table.have_irq = 1;
  1025. }
  1026. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1027. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1028. if (err)
  1029. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1030. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1031. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1032. eq_set_ci(&priv->eq_table.eq[i], 1);
  1033. return 0;
  1034. err_out_async:
  1035. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1036. err_out_comp:
  1037. i = dev->caps.num_comp_vectors - 1;
  1038. err_out_unmap:
  1039. while (i >= 0) {
  1040. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1041. --i;
  1042. }
  1043. if (!mlx4_is_slave(dev))
  1044. mlx4_unmap_clr_int(dev);
  1045. mlx4_free_irqs(dev);
  1046. err_out_bitmap:
  1047. mlx4_unmap_uar(dev);
  1048. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1049. err_out_free:
  1050. kfree(priv->eq_table.uar_map);
  1051. return err;
  1052. }
  1053. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1054. {
  1055. struct mlx4_priv *priv = mlx4_priv(dev);
  1056. int i;
  1057. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1058. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1059. mlx4_free_irqs(dev);
  1060. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1061. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1062. if (!mlx4_is_slave(dev))
  1063. mlx4_unmap_clr_int(dev);
  1064. mlx4_unmap_uar(dev);
  1065. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1066. kfree(priv->eq_table.uar_map);
  1067. }
  1068. /* A test that verifies that we can accept interrupts on all
  1069. * the irq vectors of the device.
  1070. * Interrupts are checked using the NOP command.
  1071. */
  1072. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1073. {
  1074. struct mlx4_priv *priv = mlx4_priv(dev);
  1075. int i;
  1076. int err;
  1077. err = mlx4_NOP(dev);
  1078. /* When not in MSI_X, there is only one irq to check */
  1079. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1080. return err;
  1081. /* A loop over all completion vectors, for each vector we will check
  1082. * whether it works by mapping command completions to that vector
  1083. * and performing a NOP command
  1084. */
  1085. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1086. /* Temporary use polling for command completions */
  1087. mlx4_cmd_use_polling(dev);
  1088. /* Map the new eq to handle all asyncronous events */
  1089. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1090. priv->eq_table.eq[i].eqn);
  1091. if (err) {
  1092. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1093. mlx4_cmd_use_events(dev);
  1094. break;
  1095. }
  1096. /* Go back to using events */
  1097. mlx4_cmd_use_events(dev);
  1098. err = mlx4_NOP(dev);
  1099. }
  1100. /* Return to default */
  1101. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1102. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1103. return err;
  1104. }
  1105. EXPORT_SYMBOL(mlx4_test_interrupts);
  1106. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1107. int *vector)
  1108. {
  1109. struct mlx4_priv *priv = mlx4_priv(dev);
  1110. int vec = 0, err = 0, i;
  1111. mutex_lock(&priv->msix_ctl.pool_lock);
  1112. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1113. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1114. priv->msix_ctl.pool_bm |= 1ULL << i;
  1115. vec = dev->caps.num_comp_vectors + 1 + i;
  1116. snprintf(priv->eq_table.irq_names +
  1117. vec * MLX4_IRQNAME_SIZE,
  1118. MLX4_IRQNAME_SIZE, "%s", name);
  1119. #ifdef CONFIG_RFS_ACCEL
  1120. if (rmap) {
  1121. err = irq_cpu_rmap_add(rmap,
  1122. priv->eq_table.eq[vec].irq);
  1123. if (err)
  1124. mlx4_warn(dev, "Failed adding irq rmap\n");
  1125. }
  1126. #endif
  1127. err = request_irq(priv->eq_table.eq[vec].irq,
  1128. mlx4_msi_x_interrupt, 0,
  1129. &priv->eq_table.irq_names[vec<<5],
  1130. priv->eq_table.eq + vec);
  1131. if (err) {
  1132. /*zero out bit by fliping it*/
  1133. priv->msix_ctl.pool_bm ^= 1 << i;
  1134. vec = 0;
  1135. continue;
  1136. /*we dont want to break here*/
  1137. }
  1138. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1139. }
  1140. }
  1141. mutex_unlock(&priv->msix_ctl.pool_lock);
  1142. if (vec) {
  1143. *vector = vec;
  1144. } else {
  1145. *vector = 0;
  1146. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1147. }
  1148. return err;
  1149. }
  1150. EXPORT_SYMBOL(mlx4_assign_eq);
  1151. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1152. {
  1153. struct mlx4_priv *priv = mlx4_priv(dev);
  1154. /*bm index*/
  1155. int i = vec - dev->caps.num_comp_vectors - 1;
  1156. if (likely(i >= 0)) {
  1157. /*sanity check , making sure were not trying to free irq's
  1158. Belonging to a legacy EQ*/
  1159. mutex_lock(&priv->msix_ctl.pool_lock);
  1160. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1161. free_irq(priv->eq_table.eq[vec].irq,
  1162. &priv->eq_table.eq[vec]);
  1163. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1164. }
  1165. mutex_unlock(&priv->msix_ctl.pool_lock);
  1166. }
  1167. }
  1168. EXPORT_SYMBOL(mlx4_release_eq);