i915_irq.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u8 new_delay = dev_priv->cur_delay;
  299. u32 pm_iir, pm_imr;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if (!pm_iir)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  310. if (dev_priv->cur_delay != dev_priv->max_delay)
  311. new_delay = dev_priv->cur_delay + 1;
  312. if (new_delay > dev_priv->max_delay)
  313. new_delay = dev_priv->max_delay;
  314. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  315. gen6_gt_force_wake_get(dev_priv);
  316. if (dev_priv->cur_delay != dev_priv->min_delay)
  317. new_delay = dev_priv->cur_delay - 1;
  318. if (new_delay < dev_priv->min_delay) {
  319. new_delay = dev_priv->min_delay;
  320. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  321. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  322. ((new_delay << 16) & 0x3f0000));
  323. } else {
  324. /* Make sure we continue to get down interrupts
  325. * until we hit the minimum frequency */
  326. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  327. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  328. }
  329. gen6_gt_force_wake_put(dev_priv);
  330. }
  331. gen6_set_rps(dev_priv->dev, new_delay);
  332. dev_priv->cur_delay = new_delay;
  333. /*
  334. * rps_lock not held here because clearing is non-destructive. There is
  335. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  336. * by holding struct_mutex for the duration of the write.
  337. */
  338. mutex_unlock(&dev_priv->dev->struct_mutex);
  339. }
  340. static void snb_gt_irq_handler(struct drm_device *dev,
  341. struct drm_i915_private *dev_priv,
  342. u32 gt_iir)
  343. {
  344. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  345. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  346. notify_ring(dev, &dev_priv->ring[RCS]);
  347. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  348. notify_ring(dev, &dev_priv->ring[VCS]);
  349. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  350. notify_ring(dev, &dev_priv->ring[BCS]);
  351. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  352. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  353. GT_RENDER_CS_ERROR_INTERRUPT)) {
  354. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  355. i915_handle_error(dev, false);
  356. }
  357. }
  358. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  359. u32 pm_iir)
  360. {
  361. unsigned long flags;
  362. /*
  363. * IIR bits should never already be set because IMR should
  364. * prevent an interrupt from being shown in IIR. The warning
  365. * displays a case where we've unsafely cleared
  366. * dev_priv->pm_iir. Although missing an interrupt of the same
  367. * type is not a problem, it displays a problem in the logic.
  368. *
  369. * The mask bit in IMR is cleared by rps_work.
  370. */
  371. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  372. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  373. dev_priv->pm_iir |= pm_iir;
  374. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  375. POSTING_READ(GEN6_PMIMR);
  376. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->rps_work);
  378. }
  379. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  380. {
  381. struct drm_device *dev = (struct drm_device *) arg;
  382. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  383. u32 iir, gt_iir, pm_iir;
  384. irqreturn_t ret = IRQ_NONE;
  385. unsigned long irqflags;
  386. int pipe;
  387. u32 pipe_stats[I915_MAX_PIPES];
  388. u32 vblank_status;
  389. int vblank = 0;
  390. bool blc_event;
  391. atomic_inc(&dev_priv->irq_received);
  392. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  393. PIPE_VBLANK_INTERRUPT_STATUS;
  394. while (true) {
  395. iir = I915_READ(VLV_IIR);
  396. gt_iir = I915_READ(GTIIR);
  397. pm_iir = I915_READ(GEN6_PMIIR);
  398. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  399. goto out;
  400. ret = IRQ_HANDLED;
  401. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  402. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  403. for_each_pipe(pipe) {
  404. int reg = PIPESTAT(pipe);
  405. pipe_stats[pipe] = I915_READ(reg);
  406. /*
  407. * Clear the PIPE*STAT regs before the IIR
  408. */
  409. if (pipe_stats[pipe] & 0x8000ffff) {
  410. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  411. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  412. pipe_name(pipe));
  413. I915_WRITE(reg, pipe_stats[pipe]);
  414. }
  415. }
  416. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  417. /* Consume port. Then clear IIR or we'll miss events */
  418. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  419. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  420. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  421. hotplug_status);
  422. if (hotplug_status & dev_priv->hotplug_supported_mask)
  423. queue_work(dev_priv->wq,
  424. &dev_priv->hotplug_work);
  425. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  426. I915_READ(PORT_HOTPLUG_STAT);
  427. }
  428. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  429. drm_handle_vblank(dev, 0);
  430. vblank++;
  431. intel_finish_page_flip(dev, 0);
  432. }
  433. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  434. drm_handle_vblank(dev, 1);
  435. vblank++;
  436. intel_finish_page_flip(dev, 0);
  437. }
  438. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  439. blc_event = true;
  440. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  441. gen6_queue_rps_work(dev_priv, pm_iir);
  442. I915_WRITE(GTIIR, gt_iir);
  443. I915_WRITE(GEN6_PMIIR, pm_iir);
  444. I915_WRITE(VLV_IIR, iir);
  445. }
  446. out:
  447. return ret;
  448. }
  449. static void pch_irq_handler(struct drm_device *dev)
  450. {
  451. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  452. u32 pch_iir;
  453. int pipe;
  454. pch_iir = I915_READ(SDEIIR);
  455. if (pch_iir & SDE_AUDIO_POWER_MASK)
  456. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  457. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  458. SDE_AUDIO_POWER_SHIFT);
  459. if (pch_iir & SDE_GMBUS)
  460. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  461. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  462. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  463. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  464. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  465. if (pch_iir & SDE_POISON)
  466. DRM_ERROR("PCH poison interrupt\n");
  467. if (pch_iir & SDE_FDI_MASK)
  468. for_each_pipe(pipe)
  469. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  470. pipe_name(pipe),
  471. I915_READ(FDI_RX_IIR(pipe)));
  472. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  473. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  474. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  475. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  476. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  477. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  478. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  479. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  480. }
  481. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  482. {
  483. struct drm_device *dev = (struct drm_device *) arg;
  484. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  485. int ret = IRQ_NONE;
  486. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  487. atomic_inc(&dev_priv->irq_received);
  488. /* disable master interrupt before clearing iir */
  489. de_ier = I915_READ(DEIER);
  490. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  491. POSTING_READ(DEIER);
  492. de_iir = I915_READ(DEIIR);
  493. gt_iir = I915_READ(GTIIR);
  494. pch_iir = I915_READ(SDEIIR);
  495. pm_iir = I915_READ(GEN6_PMIIR);
  496. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  497. goto done;
  498. ret = IRQ_HANDLED;
  499. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  500. if (de_iir & DE_GSE_IVB)
  501. intel_opregion_gse_intr(dev);
  502. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  503. intel_prepare_page_flip(dev, 0);
  504. intel_finish_page_flip_plane(dev, 0);
  505. }
  506. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  507. intel_prepare_page_flip(dev, 1);
  508. intel_finish_page_flip_plane(dev, 1);
  509. }
  510. if (de_iir & DE_PIPEA_VBLANK_IVB)
  511. drm_handle_vblank(dev, 0);
  512. if (de_iir & DE_PIPEB_VBLANK_IVB)
  513. drm_handle_vblank(dev, 1);
  514. /* check event from PCH */
  515. if (de_iir & DE_PCH_EVENT_IVB) {
  516. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  517. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  518. pch_irq_handler(dev);
  519. }
  520. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  521. gen6_queue_rps_work(dev_priv, pm_iir);
  522. /* should clear PCH hotplug event before clear CPU irq */
  523. I915_WRITE(SDEIIR, pch_iir);
  524. I915_WRITE(GTIIR, gt_iir);
  525. I915_WRITE(DEIIR, de_iir);
  526. I915_WRITE(GEN6_PMIIR, pm_iir);
  527. done:
  528. I915_WRITE(DEIER, de_ier);
  529. POSTING_READ(DEIER);
  530. return ret;
  531. }
  532. static void ilk_gt_irq_handler(struct drm_device *dev,
  533. struct drm_i915_private *dev_priv,
  534. u32 gt_iir)
  535. {
  536. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  537. notify_ring(dev, &dev_priv->ring[RCS]);
  538. if (gt_iir & GT_BSD_USER_INTERRUPT)
  539. notify_ring(dev, &dev_priv->ring[VCS]);
  540. }
  541. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  542. {
  543. struct drm_device *dev = (struct drm_device *) arg;
  544. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  545. int ret = IRQ_NONE;
  546. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  547. u32 hotplug_mask;
  548. atomic_inc(&dev_priv->irq_received);
  549. /* disable master interrupt before clearing iir */
  550. de_ier = I915_READ(DEIER);
  551. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  552. POSTING_READ(DEIER);
  553. de_iir = I915_READ(DEIIR);
  554. gt_iir = I915_READ(GTIIR);
  555. pch_iir = I915_READ(SDEIIR);
  556. pm_iir = I915_READ(GEN6_PMIIR);
  557. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  558. (!IS_GEN6(dev) || pm_iir == 0))
  559. goto done;
  560. if (HAS_PCH_CPT(dev))
  561. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  562. else
  563. hotplug_mask = SDE_HOTPLUG_MASK;
  564. ret = IRQ_HANDLED;
  565. if (IS_GEN5(dev))
  566. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  567. else
  568. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  569. if (de_iir & DE_GSE)
  570. intel_opregion_gse_intr(dev);
  571. if (de_iir & DE_PLANEA_FLIP_DONE) {
  572. intel_prepare_page_flip(dev, 0);
  573. intel_finish_page_flip_plane(dev, 0);
  574. }
  575. if (de_iir & DE_PLANEB_FLIP_DONE) {
  576. intel_prepare_page_flip(dev, 1);
  577. intel_finish_page_flip_plane(dev, 1);
  578. }
  579. if (de_iir & DE_PIPEA_VBLANK)
  580. drm_handle_vblank(dev, 0);
  581. if (de_iir & DE_PIPEB_VBLANK)
  582. drm_handle_vblank(dev, 1);
  583. /* check event from PCH */
  584. if (de_iir & DE_PCH_EVENT) {
  585. if (pch_iir & hotplug_mask)
  586. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  587. pch_irq_handler(dev);
  588. }
  589. if (de_iir & DE_PCU_EVENT) {
  590. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  591. i915_handle_rps_change(dev);
  592. }
  593. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  594. gen6_queue_rps_work(dev_priv, pm_iir);
  595. /* should clear PCH hotplug event before clear CPU irq */
  596. I915_WRITE(SDEIIR, pch_iir);
  597. I915_WRITE(GTIIR, gt_iir);
  598. I915_WRITE(DEIIR, de_iir);
  599. I915_WRITE(GEN6_PMIIR, pm_iir);
  600. done:
  601. I915_WRITE(DEIER, de_ier);
  602. POSTING_READ(DEIER);
  603. return ret;
  604. }
  605. /**
  606. * i915_error_work_func - do process context error handling work
  607. * @work: work struct
  608. *
  609. * Fire an error uevent so userspace can see that a hang or error
  610. * was detected.
  611. */
  612. static void i915_error_work_func(struct work_struct *work)
  613. {
  614. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  615. error_work);
  616. struct drm_device *dev = dev_priv->dev;
  617. char *error_event[] = { "ERROR=1", NULL };
  618. char *reset_event[] = { "RESET=1", NULL };
  619. char *reset_done_event[] = { "ERROR=0", NULL };
  620. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  621. if (atomic_read(&dev_priv->mm.wedged)) {
  622. DRM_DEBUG_DRIVER("resetting chip\n");
  623. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  624. if (!i915_reset(dev, GRDOM_RENDER)) {
  625. atomic_set(&dev_priv->mm.wedged, 0);
  626. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  627. }
  628. complete_all(&dev_priv->error_completion);
  629. }
  630. }
  631. #ifdef CONFIG_DEBUG_FS
  632. static struct drm_i915_error_object *
  633. i915_error_object_create(struct drm_i915_private *dev_priv,
  634. struct drm_i915_gem_object *src)
  635. {
  636. struct drm_i915_error_object *dst;
  637. int page, page_count;
  638. u32 reloc_offset;
  639. if (src == NULL || src->pages == NULL)
  640. return NULL;
  641. page_count = src->base.size / PAGE_SIZE;
  642. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  643. if (dst == NULL)
  644. return NULL;
  645. reloc_offset = src->gtt_offset;
  646. for (page = 0; page < page_count; page++) {
  647. unsigned long flags;
  648. void *d;
  649. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  650. if (d == NULL)
  651. goto unwind;
  652. local_irq_save(flags);
  653. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  654. src->has_global_gtt_mapping) {
  655. void __iomem *s;
  656. /* Simply ignore tiling or any overlapping fence.
  657. * It's part of the error state, and this hopefully
  658. * captures what the GPU read.
  659. */
  660. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  661. reloc_offset);
  662. memcpy_fromio(d, s, PAGE_SIZE);
  663. io_mapping_unmap_atomic(s);
  664. } else {
  665. void *s;
  666. drm_clflush_pages(&src->pages[page], 1);
  667. s = kmap_atomic(src->pages[page]);
  668. memcpy(d, s, PAGE_SIZE);
  669. kunmap_atomic(s);
  670. drm_clflush_pages(&src->pages[page], 1);
  671. }
  672. local_irq_restore(flags);
  673. dst->pages[page] = d;
  674. reloc_offset += PAGE_SIZE;
  675. }
  676. dst->page_count = page_count;
  677. dst->gtt_offset = src->gtt_offset;
  678. return dst;
  679. unwind:
  680. while (page--)
  681. kfree(dst->pages[page]);
  682. kfree(dst);
  683. return NULL;
  684. }
  685. static void
  686. i915_error_object_free(struct drm_i915_error_object *obj)
  687. {
  688. int page;
  689. if (obj == NULL)
  690. return;
  691. for (page = 0; page < obj->page_count; page++)
  692. kfree(obj->pages[page]);
  693. kfree(obj);
  694. }
  695. static void
  696. i915_error_state_free(struct drm_device *dev,
  697. struct drm_i915_error_state *error)
  698. {
  699. int i;
  700. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  701. i915_error_object_free(error->ring[i].batchbuffer);
  702. i915_error_object_free(error->ring[i].ringbuffer);
  703. kfree(error->ring[i].requests);
  704. }
  705. kfree(error->active_bo);
  706. kfree(error->overlay);
  707. kfree(error);
  708. }
  709. static void capture_bo(struct drm_i915_error_buffer *err,
  710. struct drm_i915_gem_object *obj)
  711. {
  712. err->size = obj->base.size;
  713. err->name = obj->base.name;
  714. err->seqno = obj->last_rendering_seqno;
  715. err->gtt_offset = obj->gtt_offset;
  716. err->read_domains = obj->base.read_domains;
  717. err->write_domain = obj->base.write_domain;
  718. err->fence_reg = obj->fence_reg;
  719. err->pinned = 0;
  720. if (obj->pin_count > 0)
  721. err->pinned = 1;
  722. if (obj->user_pin_count > 0)
  723. err->pinned = -1;
  724. err->tiling = obj->tiling_mode;
  725. err->dirty = obj->dirty;
  726. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  727. err->ring = obj->ring ? obj->ring->id : -1;
  728. err->cache_level = obj->cache_level;
  729. }
  730. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  731. int count, struct list_head *head)
  732. {
  733. struct drm_i915_gem_object *obj;
  734. int i = 0;
  735. list_for_each_entry(obj, head, mm_list) {
  736. capture_bo(err++, obj);
  737. if (++i == count)
  738. break;
  739. }
  740. return i;
  741. }
  742. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  743. int count, struct list_head *head)
  744. {
  745. struct drm_i915_gem_object *obj;
  746. int i = 0;
  747. list_for_each_entry(obj, head, gtt_list) {
  748. if (obj->pin_count == 0)
  749. continue;
  750. capture_bo(err++, obj);
  751. if (++i == count)
  752. break;
  753. }
  754. return i;
  755. }
  756. static void i915_gem_record_fences(struct drm_device *dev,
  757. struct drm_i915_error_state *error)
  758. {
  759. struct drm_i915_private *dev_priv = dev->dev_private;
  760. int i;
  761. /* Fences */
  762. switch (INTEL_INFO(dev)->gen) {
  763. case 7:
  764. case 6:
  765. for (i = 0; i < 16; i++)
  766. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  767. break;
  768. case 5:
  769. case 4:
  770. for (i = 0; i < 16; i++)
  771. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  772. break;
  773. case 3:
  774. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  775. for (i = 0; i < 8; i++)
  776. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  777. case 2:
  778. for (i = 0; i < 8; i++)
  779. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  780. break;
  781. }
  782. }
  783. static struct drm_i915_error_object *
  784. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  785. struct intel_ring_buffer *ring)
  786. {
  787. struct drm_i915_gem_object *obj;
  788. u32 seqno;
  789. if (!ring->get_seqno)
  790. return NULL;
  791. seqno = ring->get_seqno(ring);
  792. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  793. if (obj->ring != ring)
  794. continue;
  795. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  796. continue;
  797. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  798. continue;
  799. /* We need to copy these to an anonymous buffer as the simplest
  800. * method to avoid being overwritten by userspace.
  801. */
  802. return i915_error_object_create(dev_priv, obj);
  803. }
  804. return NULL;
  805. }
  806. static void i915_record_ring_state(struct drm_device *dev,
  807. struct drm_i915_error_state *error,
  808. struct intel_ring_buffer *ring)
  809. {
  810. struct drm_i915_private *dev_priv = dev->dev_private;
  811. if (INTEL_INFO(dev)->gen >= 6) {
  812. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  813. error->semaphore_mboxes[ring->id][0]
  814. = I915_READ(RING_SYNC_0(ring->mmio_base));
  815. error->semaphore_mboxes[ring->id][1]
  816. = I915_READ(RING_SYNC_1(ring->mmio_base));
  817. }
  818. if (INTEL_INFO(dev)->gen >= 4) {
  819. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  820. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  821. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  822. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  823. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  824. if (ring->id == RCS) {
  825. error->instdone1 = I915_READ(INSTDONE1);
  826. error->bbaddr = I915_READ64(BB_ADDR);
  827. }
  828. } else {
  829. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  830. error->ipeir[ring->id] = I915_READ(IPEIR);
  831. error->ipehr[ring->id] = I915_READ(IPEHR);
  832. error->instdone[ring->id] = I915_READ(INSTDONE);
  833. }
  834. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  835. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  836. error->seqno[ring->id] = ring->get_seqno(ring);
  837. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  838. error->head[ring->id] = I915_READ_HEAD(ring);
  839. error->tail[ring->id] = I915_READ_TAIL(ring);
  840. error->cpu_ring_head[ring->id] = ring->head;
  841. error->cpu_ring_tail[ring->id] = ring->tail;
  842. }
  843. static void i915_gem_record_rings(struct drm_device *dev,
  844. struct drm_i915_error_state *error)
  845. {
  846. struct drm_i915_private *dev_priv = dev->dev_private;
  847. struct drm_i915_gem_request *request;
  848. int i, count;
  849. for (i = 0; i < I915_NUM_RINGS; i++) {
  850. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  851. if (ring->obj == NULL)
  852. continue;
  853. i915_record_ring_state(dev, error, ring);
  854. error->ring[i].batchbuffer =
  855. i915_error_first_batchbuffer(dev_priv, ring);
  856. error->ring[i].ringbuffer =
  857. i915_error_object_create(dev_priv, ring->obj);
  858. count = 0;
  859. list_for_each_entry(request, &ring->request_list, list)
  860. count++;
  861. error->ring[i].num_requests = count;
  862. error->ring[i].requests =
  863. kmalloc(count*sizeof(struct drm_i915_error_request),
  864. GFP_ATOMIC);
  865. if (error->ring[i].requests == NULL) {
  866. error->ring[i].num_requests = 0;
  867. continue;
  868. }
  869. count = 0;
  870. list_for_each_entry(request, &ring->request_list, list) {
  871. struct drm_i915_error_request *erq;
  872. erq = &error->ring[i].requests[count++];
  873. erq->seqno = request->seqno;
  874. erq->jiffies = request->emitted_jiffies;
  875. erq->tail = request->tail;
  876. }
  877. }
  878. }
  879. /**
  880. * i915_capture_error_state - capture an error record for later analysis
  881. * @dev: drm device
  882. *
  883. * Should be called when an error is detected (either a hang or an error
  884. * interrupt) to capture error state from the time of the error. Fills
  885. * out a structure which becomes available in debugfs for user level tools
  886. * to pick up.
  887. */
  888. static void i915_capture_error_state(struct drm_device *dev)
  889. {
  890. struct drm_i915_private *dev_priv = dev->dev_private;
  891. struct drm_i915_gem_object *obj;
  892. struct drm_i915_error_state *error;
  893. unsigned long flags;
  894. int i, pipe;
  895. spin_lock_irqsave(&dev_priv->error_lock, flags);
  896. error = dev_priv->first_error;
  897. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  898. if (error)
  899. return;
  900. /* Account for pipe specific data like PIPE*STAT */
  901. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  902. if (!error) {
  903. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  904. return;
  905. }
  906. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  907. dev->primary->index);
  908. error->eir = I915_READ(EIR);
  909. error->pgtbl_er = I915_READ(PGTBL_ER);
  910. if (HAS_PCH_SPLIT(dev))
  911. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  912. else if (IS_VALLEYVIEW(dev))
  913. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  914. else if (IS_GEN2(dev))
  915. error->ier = I915_READ16(IER);
  916. else
  917. error->ier = I915_READ(IER);
  918. for_each_pipe(pipe)
  919. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  920. if (INTEL_INFO(dev)->gen >= 6) {
  921. error->error = I915_READ(ERROR_GEN6);
  922. error->done_reg = I915_READ(DONE_REG);
  923. }
  924. i915_gem_record_fences(dev, error);
  925. i915_gem_record_rings(dev, error);
  926. /* Record buffers on the active and pinned lists. */
  927. error->active_bo = NULL;
  928. error->pinned_bo = NULL;
  929. i = 0;
  930. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  931. i++;
  932. error->active_bo_count = i;
  933. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  934. if (obj->pin_count)
  935. i++;
  936. error->pinned_bo_count = i - error->active_bo_count;
  937. error->active_bo = NULL;
  938. error->pinned_bo = NULL;
  939. if (i) {
  940. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  941. GFP_ATOMIC);
  942. if (error->active_bo)
  943. error->pinned_bo =
  944. error->active_bo + error->active_bo_count;
  945. }
  946. if (error->active_bo)
  947. error->active_bo_count =
  948. capture_active_bo(error->active_bo,
  949. error->active_bo_count,
  950. &dev_priv->mm.active_list);
  951. if (error->pinned_bo)
  952. error->pinned_bo_count =
  953. capture_pinned_bo(error->pinned_bo,
  954. error->pinned_bo_count,
  955. &dev_priv->mm.gtt_list);
  956. do_gettimeofday(&error->time);
  957. error->overlay = intel_overlay_capture_error_state(dev);
  958. error->display = intel_display_capture_error_state(dev);
  959. spin_lock_irqsave(&dev_priv->error_lock, flags);
  960. if (dev_priv->first_error == NULL) {
  961. dev_priv->first_error = error;
  962. error = NULL;
  963. }
  964. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  965. if (error)
  966. i915_error_state_free(dev, error);
  967. }
  968. void i915_destroy_error_state(struct drm_device *dev)
  969. {
  970. struct drm_i915_private *dev_priv = dev->dev_private;
  971. struct drm_i915_error_state *error;
  972. unsigned long flags;
  973. spin_lock_irqsave(&dev_priv->error_lock, flags);
  974. error = dev_priv->first_error;
  975. dev_priv->first_error = NULL;
  976. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  977. if (error)
  978. i915_error_state_free(dev, error);
  979. }
  980. #else
  981. #define i915_capture_error_state(x)
  982. #endif
  983. static void i915_report_and_clear_eir(struct drm_device *dev)
  984. {
  985. struct drm_i915_private *dev_priv = dev->dev_private;
  986. u32 eir = I915_READ(EIR);
  987. int pipe;
  988. if (!eir)
  989. return;
  990. pr_err("render error detected, EIR: 0x%08x\n", eir);
  991. if (IS_G4X(dev)) {
  992. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  993. u32 ipeir = I915_READ(IPEIR_I965);
  994. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  995. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  996. pr_err(" INSTDONE: 0x%08x\n",
  997. I915_READ(INSTDONE_I965));
  998. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  999. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1000. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1001. I915_WRITE(IPEIR_I965, ipeir);
  1002. POSTING_READ(IPEIR_I965);
  1003. }
  1004. if (eir & GM45_ERROR_PAGE_TABLE) {
  1005. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1006. pr_err("page table error\n");
  1007. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1008. I915_WRITE(PGTBL_ER, pgtbl_err);
  1009. POSTING_READ(PGTBL_ER);
  1010. }
  1011. }
  1012. if (!IS_GEN2(dev)) {
  1013. if (eir & I915_ERROR_PAGE_TABLE) {
  1014. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1015. pr_err("page table error\n");
  1016. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1017. I915_WRITE(PGTBL_ER, pgtbl_err);
  1018. POSTING_READ(PGTBL_ER);
  1019. }
  1020. }
  1021. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1022. pr_err("memory refresh error:\n");
  1023. for_each_pipe(pipe)
  1024. pr_err("pipe %c stat: 0x%08x\n",
  1025. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1026. /* pipestat has already been acked */
  1027. }
  1028. if (eir & I915_ERROR_INSTRUCTION) {
  1029. pr_err("instruction error\n");
  1030. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1031. if (INTEL_INFO(dev)->gen < 4) {
  1032. u32 ipeir = I915_READ(IPEIR);
  1033. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1034. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1035. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1036. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1037. I915_WRITE(IPEIR, ipeir);
  1038. POSTING_READ(IPEIR);
  1039. } else {
  1040. u32 ipeir = I915_READ(IPEIR_I965);
  1041. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1042. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1043. pr_err(" INSTDONE: 0x%08x\n",
  1044. I915_READ(INSTDONE_I965));
  1045. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1046. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1047. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1048. I915_WRITE(IPEIR_I965, ipeir);
  1049. POSTING_READ(IPEIR_I965);
  1050. }
  1051. }
  1052. I915_WRITE(EIR, eir);
  1053. POSTING_READ(EIR);
  1054. eir = I915_READ(EIR);
  1055. if (eir) {
  1056. /*
  1057. * some errors might have become stuck,
  1058. * mask them.
  1059. */
  1060. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1061. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1062. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1063. }
  1064. }
  1065. /**
  1066. * i915_handle_error - handle an error interrupt
  1067. * @dev: drm device
  1068. *
  1069. * Do some basic checking of regsiter state at error interrupt time and
  1070. * dump it to the syslog. Also call i915_capture_error_state() to make
  1071. * sure we get a record and make it available in debugfs. Fire a uevent
  1072. * so userspace knows something bad happened (should trigger collection
  1073. * of a ring dump etc.).
  1074. */
  1075. void i915_handle_error(struct drm_device *dev, bool wedged)
  1076. {
  1077. struct drm_i915_private *dev_priv = dev->dev_private;
  1078. i915_capture_error_state(dev);
  1079. i915_report_and_clear_eir(dev);
  1080. if (wedged) {
  1081. INIT_COMPLETION(dev_priv->error_completion);
  1082. atomic_set(&dev_priv->mm.wedged, 1);
  1083. /*
  1084. * Wakeup waiting processes so they don't hang
  1085. */
  1086. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  1087. if (HAS_BSD(dev))
  1088. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  1089. if (HAS_BLT(dev))
  1090. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  1091. }
  1092. queue_work(dev_priv->wq, &dev_priv->error_work);
  1093. }
  1094. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1095. {
  1096. drm_i915_private_t *dev_priv = dev->dev_private;
  1097. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1098. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1099. struct drm_i915_gem_object *obj;
  1100. struct intel_unpin_work *work;
  1101. unsigned long flags;
  1102. bool stall_detected;
  1103. /* Ignore early vblank irqs */
  1104. if (intel_crtc == NULL)
  1105. return;
  1106. spin_lock_irqsave(&dev->event_lock, flags);
  1107. work = intel_crtc->unpin_work;
  1108. if (work == NULL || work->pending || !work->enable_stall_check) {
  1109. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1110. spin_unlock_irqrestore(&dev->event_lock, flags);
  1111. return;
  1112. }
  1113. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1114. obj = work->pending_flip_obj;
  1115. if (INTEL_INFO(dev)->gen >= 4) {
  1116. int dspsurf = DSPSURF(intel_crtc->plane);
  1117. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1118. obj->gtt_offset;
  1119. } else {
  1120. int dspaddr = DSPADDR(intel_crtc->plane);
  1121. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1122. crtc->y * crtc->fb->pitches[0] +
  1123. crtc->x * crtc->fb->bits_per_pixel/8);
  1124. }
  1125. spin_unlock_irqrestore(&dev->event_lock, flags);
  1126. if (stall_detected) {
  1127. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1128. intel_prepare_page_flip(dev, intel_crtc->plane);
  1129. }
  1130. }
  1131. /* Called from drm generic code, passed 'crtc' which
  1132. * we use as a pipe index
  1133. */
  1134. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1135. {
  1136. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1137. unsigned long irqflags;
  1138. if (!i915_pipe_enabled(dev, pipe))
  1139. return -EINVAL;
  1140. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1141. if (INTEL_INFO(dev)->gen >= 4)
  1142. i915_enable_pipestat(dev_priv, pipe,
  1143. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1144. else
  1145. i915_enable_pipestat(dev_priv, pipe,
  1146. PIPE_VBLANK_INTERRUPT_ENABLE);
  1147. /* maintain vblank delivery even in deep C-states */
  1148. if (dev_priv->info->gen == 3)
  1149. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1150. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1151. return 0;
  1152. }
  1153. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1154. {
  1155. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1156. unsigned long irqflags;
  1157. if (!i915_pipe_enabled(dev, pipe))
  1158. return -EINVAL;
  1159. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1160. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1161. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1162. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1163. return 0;
  1164. }
  1165. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1166. {
  1167. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1168. unsigned long irqflags;
  1169. if (!i915_pipe_enabled(dev, pipe))
  1170. return -EINVAL;
  1171. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1172. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1173. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1174. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1175. return 0;
  1176. }
  1177. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1178. {
  1179. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1180. unsigned long irqflags;
  1181. u32 dpfl, imr;
  1182. if (!i915_pipe_enabled(dev, pipe))
  1183. return -EINVAL;
  1184. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1185. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1186. imr = I915_READ(VLV_IMR);
  1187. if (pipe == 0) {
  1188. dpfl |= PIPEA_VBLANK_INT_EN;
  1189. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1190. } else {
  1191. dpfl |= PIPEA_VBLANK_INT_EN;
  1192. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1193. }
  1194. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1195. I915_WRITE(VLV_IMR, imr);
  1196. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1197. return 0;
  1198. }
  1199. /* Called from drm generic code, passed 'crtc' which
  1200. * we use as a pipe index
  1201. */
  1202. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1203. {
  1204. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1205. unsigned long irqflags;
  1206. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1207. if (dev_priv->info->gen == 3)
  1208. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1209. i915_disable_pipestat(dev_priv, pipe,
  1210. PIPE_VBLANK_INTERRUPT_ENABLE |
  1211. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1212. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1213. }
  1214. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1215. {
  1216. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1217. unsigned long irqflags;
  1218. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1219. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1220. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1221. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1222. }
  1223. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1224. {
  1225. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1226. unsigned long irqflags;
  1227. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1228. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1229. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1230. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1231. }
  1232. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1233. {
  1234. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1235. unsigned long irqflags;
  1236. u32 dpfl, imr;
  1237. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1238. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1239. imr = I915_READ(VLV_IMR);
  1240. if (pipe == 0) {
  1241. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1242. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1243. } else {
  1244. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1245. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1246. }
  1247. I915_WRITE(VLV_IMR, imr);
  1248. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1249. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1250. }
  1251. static u32
  1252. ring_last_seqno(struct intel_ring_buffer *ring)
  1253. {
  1254. return list_entry(ring->request_list.prev,
  1255. struct drm_i915_gem_request, list)->seqno;
  1256. }
  1257. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1258. {
  1259. /* We don't check whether the ring even exists before calling this
  1260. * function. Hence check whether it's initialized. */
  1261. if (ring->obj == NULL)
  1262. return true;
  1263. if (list_empty(&ring->request_list) ||
  1264. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1265. /* Issue a wake-up to catch stuck h/w. */
  1266. if (waitqueue_active(&ring->irq_queue)) {
  1267. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1268. ring->name);
  1269. wake_up_all(&ring->irq_queue);
  1270. *err = true;
  1271. }
  1272. return true;
  1273. }
  1274. return false;
  1275. }
  1276. static bool kick_ring(struct intel_ring_buffer *ring)
  1277. {
  1278. struct drm_device *dev = ring->dev;
  1279. struct drm_i915_private *dev_priv = dev->dev_private;
  1280. u32 tmp = I915_READ_CTL(ring);
  1281. if (tmp & RING_WAIT) {
  1282. DRM_ERROR("Kicking stuck wait on %s\n",
  1283. ring->name);
  1284. I915_WRITE_CTL(ring, tmp);
  1285. return true;
  1286. }
  1287. return false;
  1288. }
  1289. static bool i915_hangcheck_hung(struct drm_device *dev)
  1290. {
  1291. drm_i915_private_t *dev_priv = dev->dev_private;
  1292. if (dev_priv->hangcheck_count++ > 1) {
  1293. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1294. i915_handle_error(dev, true);
  1295. if (!IS_GEN2(dev)) {
  1296. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1297. * If so we can simply poke the RB_WAIT bit
  1298. * and break the hang. This should work on
  1299. * all but the second generation chipsets.
  1300. */
  1301. if (kick_ring(&dev_priv->ring[RCS]))
  1302. return false;
  1303. if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
  1304. return false;
  1305. if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
  1306. return false;
  1307. }
  1308. return true;
  1309. }
  1310. return false;
  1311. }
  1312. /**
  1313. * This is called when the chip hasn't reported back with completed
  1314. * batchbuffers in a long time. The first time this is called we simply record
  1315. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1316. * again, we assume the chip is wedged and try to fix it.
  1317. */
  1318. void i915_hangcheck_elapsed(unsigned long data)
  1319. {
  1320. struct drm_device *dev = (struct drm_device *)data;
  1321. drm_i915_private_t *dev_priv = dev->dev_private;
  1322. uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
  1323. bool err = false;
  1324. if (!i915_enable_hangcheck)
  1325. return;
  1326. /* If all work is done then ACTHD clearly hasn't advanced. */
  1327. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1328. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1329. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1330. if (err) {
  1331. if (i915_hangcheck_hung(dev))
  1332. return;
  1333. goto repeat;
  1334. }
  1335. dev_priv->hangcheck_count = 0;
  1336. return;
  1337. }
  1338. if (INTEL_INFO(dev)->gen < 4) {
  1339. instdone = I915_READ(INSTDONE);
  1340. instdone1 = 0;
  1341. } else {
  1342. instdone = I915_READ(INSTDONE_I965);
  1343. instdone1 = I915_READ(INSTDONE1);
  1344. }
  1345. acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
  1346. acthd_bsd = HAS_BSD(dev) ?
  1347. intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
  1348. acthd_blt = HAS_BLT(dev) ?
  1349. intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
  1350. if (dev_priv->last_acthd == acthd &&
  1351. dev_priv->last_acthd_bsd == acthd_bsd &&
  1352. dev_priv->last_acthd_blt == acthd_blt &&
  1353. dev_priv->last_instdone == instdone &&
  1354. dev_priv->last_instdone1 == instdone1) {
  1355. if (i915_hangcheck_hung(dev))
  1356. return;
  1357. } else {
  1358. dev_priv->hangcheck_count = 0;
  1359. dev_priv->last_acthd = acthd;
  1360. dev_priv->last_acthd_bsd = acthd_bsd;
  1361. dev_priv->last_acthd_blt = acthd_blt;
  1362. dev_priv->last_instdone = instdone;
  1363. dev_priv->last_instdone1 = instdone1;
  1364. }
  1365. repeat:
  1366. /* Reset timer case chip hangs without another request being added */
  1367. mod_timer(&dev_priv->hangcheck_timer,
  1368. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1369. }
  1370. /* drm_dma.h hooks
  1371. */
  1372. static void ironlake_irq_preinstall(struct drm_device *dev)
  1373. {
  1374. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1375. atomic_set(&dev_priv->irq_received, 0);
  1376. I915_WRITE(HWSTAM, 0xeffe);
  1377. /* XXX hotplug from PCH */
  1378. I915_WRITE(DEIMR, 0xffffffff);
  1379. I915_WRITE(DEIER, 0x0);
  1380. POSTING_READ(DEIER);
  1381. /* and GT */
  1382. I915_WRITE(GTIMR, 0xffffffff);
  1383. I915_WRITE(GTIER, 0x0);
  1384. POSTING_READ(GTIER);
  1385. /* south display irq */
  1386. I915_WRITE(SDEIMR, 0xffffffff);
  1387. I915_WRITE(SDEIER, 0x0);
  1388. POSTING_READ(SDEIER);
  1389. }
  1390. static void valleyview_irq_preinstall(struct drm_device *dev)
  1391. {
  1392. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1393. int pipe;
  1394. atomic_set(&dev_priv->irq_received, 0);
  1395. /* VLV magic */
  1396. I915_WRITE(VLV_IMR, 0);
  1397. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1398. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1399. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1400. /* and GT */
  1401. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1402. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1403. I915_WRITE(GTIMR, 0xffffffff);
  1404. I915_WRITE(GTIER, 0x0);
  1405. POSTING_READ(GTIER);
  1406. I915_WRITE(DPINVGTT, 0xff);
  1407. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1408. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1409. for_each_pipe(pipe)
  1410. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1411. I915_WRITE(VLV_IIR, 0xffffffff);
  1412. I915_WRITE(VLV_IMR, 0xffffffff);
  1413. I915_WRITE(VLV_IER, 0x0);
  1414. POSTING_READ(VLV_IER);
  1415. }
  1416. /*
  1417. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1418. * duration to 2ms (which is the minimum in the Display Port spec)
  1419. *
  1420. * This register is the same on all known PCH chips.
  1421. */
  1422. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1423. {
  1424. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1425. u32 hotplug;
  1426. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1427. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1428. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1429. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1430. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1431. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1432. }
  1433. static int ironlake_irq_postinstall(struct drm_device *dev)
  1434. {
  1435. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1436. /* enable kind of interrupts always enabled */
  1437. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1438. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1439. u32 render_irqs;
  1440. u32 hotplug_mask;
  1441. dev_priv->irq_mask = ~display_mask;
  1442. /* should always can generate irq */
  1443. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1444. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1445. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1446. POSTING_READ(DEIER);
  1447. dev_priv->gt_irq_mask = ~0;
  1448. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1449. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1450. if (IS_GEN6(dev))
  1451. render_irqs =
  1452. GT_USER_INTERRUPT |
  1453. GEN6_BSD_USER_INTERRUPT |
  1454. GEN6_BLITTER_USER_INTERRUPT;
  1455. else
  1456. render_irqs =
  1457. GT_USER_INTERRUPT |
  1458. GT_PIPE_NOTIFY |
  1459. GT_BSD_USER_INTERRUPT;
  1460. I915_WRITE(GTIER, render_irqs);
  1461. POSTING_READ(GTIER);
  1462. if (HAS_PCH_CPT(dev)) {
  1463. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1464. SDE_PORTB_HOTPLUG_CPT |
  1465. SDE_PORTC_HOTPLUG_CPT |
  1466. SDE_PORTD_HOTPLUG_CPT);
  1467. } else {
  1468. hotplug_mask = (SDE_CRT_HOTPLUG |
  1469. SDE_PORTB_HOTPLUG |
  1470. SDE_PORTC_HOTPLUG |
  1471. SDE_PORTD_HOTPLUG |
  1472. SDE_AUX_MASK);
  1473. }
  1474. dev_priv->pch_irq_mask = ~hotplug_mask;
  1475. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1476. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1477. I915_WRITE(SDEIER, hotplug_mask);
  1478. POSTING_READ(SDEIER);
  1479. ironlake_enable_pch_hotplug(dev);
  1480. if (IS_IRONLAKE_M(dev)) {
  1481. /* Clear & enable PCU event interrupts */
  1482. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1483. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1484. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1485. }
  1486. return 0;
  1487. }
  1488. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1489. {
  1490. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1491. /* enable kind of interrupts always enabled */
  1492. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1493. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1494. DE_PLANEB_FLIP_DONE_IVB;
  1495. u32 render_irqs;
  1496. u32 hotplug_mask;
  1497. dev_priv->irq_mask = ~display_mask;
  1498. /* should always can generate irq */
  1499. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1500. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1501. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1502. DE_PIPEB_VBLANK_IVB);
  1503. POSTING_READ(DEIER);
  1504. dev_priv->gt_irq_mask = ~0;
  1505. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1506. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1507. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1508. GEN6_BLITTER_USER_INTERRUPT;
  1509. I915_WRITE(GTIER, render_irqs);
  1510. POSTING_READ(GTIER);
  1511. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1512. SDE_PORTB_HOTPLUG_CPT |
  1513. SDE_PORTC_HOTPLUG_CPT |
  1514. SDE_PORTD_HOTPLUG_CPT);
  1515. dev_priv->pch_irq_mask = ~hotplug_mask;
  1516. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1517. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1518. I915_WRITE(SDEIER, hotplug_mask);
  1519. POSTING_READ(SDEIER);
  1520. ironlake_enable_pch_hotplug(dev);
  1521. return 0;
  1522. }
  1523. static int valleyview_irq_postinstall(struct drm_device *dev)
  1524. {
  1525. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1526. u32 render_irqs;
  1527. u32 enable_mask;
  1528. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1529. u16 msid;
  1530. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1531. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1532. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1533. dev_priv->irq_mask = ~enable_mask;
  1534. dev_priv->pipestat[0] = 0;
  1535. dev_priv->pipestat[1] = 0;
  1536. /* Hack for broken MSIs on VLV */
  1537. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1538. pci_read_config_word(dev->pdev, 0x98, &msid);
  1539. msid &= 0xff; /* mask out delivery bits */
  1540. msid |= (1<<14);
  1541. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1542. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1543. I915_WRITE(VLV_IER, enable_mask);
  1544. I915_WRITE(VLV_IIR, 0xffffffff);
  1545. I915_WRITE(PIPESTAT(0), 0xffff);
  1546. I915_WRITE(PIPESTAT(1), 0xffff);
  1547. POSTING_READ(VLV_IER);
  1548. I915_WRITE(VLV_IIR, 0xffffffff);
  1549. I915_WRITE(VLV_IIR, 0xffffffff);
  1550. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1551. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1552. GT_GEN6_BLT_USER_INTERRUPT |
  1553. GT_GEN6_BSD_USER_INTERRUPT |
  1554. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1555. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1556. GT_PIPE_NOTIFY |
  1557. GT_RENDER_CS_ERROR_INTERRUPT |
  1558. GT_SYNC_STATUS |
  1559. GT_USER_INTERRUPT;
  1560. dev_priv->gt_irq_mask = ~render_irqs;
  1561. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1562. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1563. I915_WRITE(GTIMR, 0);
  1564. I915_WRITE(GTIER, render_irqs);
  1565. POSTING_READ(GTIER);
  1566. /* ack & enable invalid PTE error interrupts */
  1567. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1568. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1569. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1570. #endif
  1571. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1572. #if 0 /* FIXME: check register definitions; some have moved */
  1573. /* Note HDMI and DP share bits */
  1574. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1575. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1576. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1577. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1578. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1579. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1580. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1581. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1582. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1583. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1584. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1585. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1586. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1587. }
  1588. #endif
  1589. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1590. return 0;
  1591. }
  1592. static void valleyview_irq_uninstall(struct drm_device *dev)
  1593. {
  1594. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1595. int pipe;
  1596. if (!dev_priv)
  1597. return;
  1598. for_each_pipe(pipe)
  1599. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1600. I915_WRITE(HWSTAM, 0xffffffff);
  1601. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1602. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1603. for_each_pipe(pipe)
  1604. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1605. I915_WRITE(VLV_IIR, 0xffffffff);
  1606. I915_WRITE(VLV_IMR, 0xffffffff);
  1607. I915_WRITE(VLV_IER, 0x0);
  1608. POSTING_READ(VLV_IER);
  1609. }
  1610. static void ironlake_irq_uninstall(struct drm_device *dev)
  1611. {
  1612. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1613. if (!dev_priv)
  1614. return;
  1615. I915_WRITE(HWSTAM, 0xffffffff);
  1616. I915_WRITE(DEIMR, 0xffffffff);
  1617. I915_WRITE(DEIER, 0x0);
  1618. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1619. I915_WRITE(GTIMR, 0xffffffff);
  1620. I915_WRITE(GTIER, 0x0);
  1621. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1622. I915_WRITE(SDEIMR, 0xffffffff);
  1623. I915_WRITE(SDEIER, 0x0);
  1624. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1625. }
  1626. static void i8xx_irq_preinstall(struct drm_device * dev)
  1627. {
  1628. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1629. int pipe;
  1630. atomic_set(&dev_priv->irq_received, 0);
  1631. for_each_pipe(pipe)
  1632. I915_WRITE(PIPESTAT(pipe), 0);
  1633. I915_WRITE16(IMR, 0xffff);
  1634. I915_WRITE16(IER, 0x0);
  1635. POSTING_READ16(IER);
  1636. }
  1637. static int i8xx_irq_postinstall(struct drm_device *dev)
  1638. {
  1639. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1640. dev_priv->pipestat[0] = 0;
  1641. dev_priv->pipestat[1] = 0;
  1642. I915_WRITE16(EMR,
  1643. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1644. /* Unmask the interrupts that we always want on. */
  1645. dev_priv->irq_mask =
  1646. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1647. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1648. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1649. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1650. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1651. I915_WRITE16(IMR, dev_priv->irq_mask);
  1652. I915_WRITE16(IER,
  1653. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1654. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1655. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1656. I915_USER_INTERRUPT);
  1657. POSTING_READ16(IER);
  1658. return 0;
  1659. }
  1660. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1661. {
  1662. struct drm_device *dev = (struct drm_device *) arg;
  1663. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1664. u16 iir, new_iir;
  1665. u32 pipe_stats[2];
  1666. unsigned long irqflags;
  1667. int irq_received;
  1668. int pipe;
  1669. u16 flip_mask =
  1670. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1671. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1672. atomic_inc(&dev_priv->irq_received);
  1673. iir = I915_READ16(IIR);
  1674. if (iir == 0)
  1675. return IRQ_NONE;
  1676. while (iir & ~flip_mask) {
  1677. /* Can't rely on pipestat interrupt bit in iir as it might
  1678. * have been cleared after the pipestat interrupt was received.
  1679. * It doesn't set the bit in iir again, but it still produces
  1680. * interrupts (for non-MSI).
  1681. */
  1682. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1683. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1684. i915_handle_error(dev, false);
  1685. for_each_pipe(pipe) {
  1686. int reg = PIPESTAT(pipe);
  1687. pipe_stats[pipe] = I915_READ(reg);
  1688. /*
  1689. * Clear the PIPE*STAT regs before the IIR
  1690. */
  1691. if (pipe_stats[pipe] & 0x8000ffff) {
  1692. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1693. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1694. pipe_name(pipe));
  1695. I915_WRITE(reg, pipe_stats[pipe]);
  1696. irq_received = 1;
  1697. }
  1698. }
  1699. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1700. I915_WRITE16(IIR, iir & ~flip_mask);
  1701. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1702. i915_update_dri1_breadcrumb(dev);
  1703. if (iir & I915_USER_INTERRUPT)
  1704. notify_ring(dev, &dev_priv->ring[RCS]);
  1705. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1706. drm_handle_vblank(dev, 0)) {
  1707. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1708. intel_prepare_page_flip(dev, 0);
  1709. intel_finish_page_flip(dev, 0);
  1710. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1711. }
  1712. }
  1713. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1714. drm_handle_vblank(dev, 1)) {
  1715. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1716. intel_prepare_page_flip(dev, 1);
  1717. intel_finish_page_flip(dev, 1);
  1718. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1719. }
  1720. }
  1721. iir = new_iir;
  1722. }
  1723. return IRQ_HANDLED;
  1724. }
  1725. static void i8xx_irq_uninstall(struct drm_device * dev)
  1726. {
  1727. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1728. int pipe;
  1729. for_each_pipe(pipe) {
  1730. /* Clear enable bits; then clear status bits */
  1731. I915_WRITE(PIPESTAT(pipe), 0);
  1732. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1733. }
  1734. I915_WRITE16(IMR, 0xffff);
  1735. I915_WRITE16(IER, 0x0);
  1736. I915_WRITE16(IIR, I915_READ16(IIR));
  1737. }
  1738. static void i915_irq_preinstall(struct drm_device * dev)
  1739. {
  1740. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1741. int pipe;
  1742. atomic_set(&dev_priv->irq_received, 0);
  1743. if (I915_HAS_HOTPLUG(dev)) {
  1744. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1745. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1746. }
  1747. I915_WRITE16(HWSTAM, 0xeffe);
  1748. for_each_pipe(pipe)
  1749. I915_WRITE(PIPESTAT(pipe), 0);
  1750. I915_WRITE(IMR, 0xffffffff);
  1751. I915_WRITE(IER, 0x0);
  1752. POSTING_READ(IER);
  1753. }
  1754. static int i915_irq_postinstall(struct drm_device *dev)
  1755. {
  1756. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1757. u32 enable_mask;
  1758. dev_priv->pipestat[0] = 0;
  1759. dev_priv->pipestat[1] = 0;
  1760. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1761. /* Unmask the interrupts that we always want on. */
  1762. dev_priv->irq_mask =
  1763. ~(I915_ASLE_INTERRUPT |
  1764. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1765. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1766. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1767. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1768. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1769. enable_mask =
  1770. I915_ASLE_INTERRUPT |
  1771. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1772. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1773. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1774. I915_USER_INTERRUPT;
  1775. if (I915_HAS_HOTPLUG(dev)) {
  1776. /* Enable in IER... */
  1777. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1778. /* and unmask in IMR */
  1779. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1780. }
  1781. I915_WRITE(IMR, dev_priv->irq_mask);
  1782. I915_WRITE(IER, enable_mask);
  1783. POSTING_READ(IER);
  1784. if (I915_HAS_HOTPLUG(dev)) {
  1785. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1786. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1787. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1788. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1789. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1790. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1791. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1792. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1793. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1794. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1795. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1796. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1797. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1798. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1799. }
  1800. /* Ignore TV since it's buggy */
  1801. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1802. }
  1803. intel_opregion_enable_asle(dev);
  1804. return 0;
  1805. }
  1806. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1807. {
  1808. struct drm_device *dev = (struct drm_device *) arg;
  1809. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1810. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1811. unsigned long irqflags;
  1812. u32 flip_mask =
  1813. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1814. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1815. u32 flip[2] = {
  1816. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1817. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1818. };
  1819. int pipe, ret = IRQ_NONE;
  1820. atomic_inc(&dev_priv->irq_received);
  1821. iir = I915_READ(IIR);
  1822. do {
  1823. bool irq_received = (iir & ~flip_mask) != 0;
  1824. bool blc_event = false;
  1825. /* Can't rely on pipestat interrupt bit in iir as it might
  1826. * have been cleared after the pipestat interrupt was received.
  1827. * It doesn't set the bit in iir again, but it still produces
  1828. * interrupts (for non-MSI).
  1829. */
  1830. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1831. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1832. i915_handle_error(dev, false);
  1833. for_each_pipe(pipe) {
  1834. int reg = PIPESTAT(pipe);
  1835. pipe_stats[pipe] = I915_READ(reg);
  1836. /* Clear the PIPE*STAT regs before the IIR */
  1837. if (pipe_stats[pipe] & 0x8000ffff) {
  1838. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1839. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1840. pipe_name(pipe));
  1841. I915_WRITE(reg, pipe_stats[pipe]);
  1842. irq_received = true;
  1843. }
  1844. }
  1845. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1846. if (!irq_received)
  1847. break;
  1848. /* Consume port. Then clear IIR or we'll miss events */
  1849. if ((I915_HAS_HOTPLUG(dev)) &&
  1850. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1851. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1852. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1853. hotplug_status);
  1854. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1855. queue_work(dev_priv->wq,
  1856. &dev_priv->hotplug_work);
  1857. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1858. POSTING_READ(PORT_HOTPLUG_STAT);
  1859. }
  1860. I915_WRITE(IIR, iir & ~flip_mask);
  1861. new_iir = I915_READ(IIR); /* Flush posted writes */
  1862. if (iir & I915_USER_INTERRUPT)
  1863. notify_ring(dev, &dev_priv->ring[RCS]);
  1864. for_each_pipe(pipe) {
  1865. int plane = pipe;
  1866. if (IS_MOBILE(dev))
  1867. plane = !plane;
  1868. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1869. drm_handle_vblank(dev, pipe)) {
  1870. if (iir & flip[plane]) {
  1871. intel_prepare_page_flip(dev, plane);
  1872. intel_finish_page_flip(dev, pipe);
  1873. flip_mask &= ~flip[plane];
  1874. }
  1875. }
  1876. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1877. blc_event = true;
  1878. }
  1879. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1880. intel_opregion_asle_intr(dev);
  1881. /* With MSI, interrupts are only generated when iir
  1882. * transitions from zero to nonzero. If another bit got
  1883. * set while we were handling the existing iir bits, then
  1884. * we would never get another interrupt.
  1885. *
  1886. * This is fine on non-MSI as well, as if we hit this path
  1887. * we avoid exiting the interrupt handler only to generate
  1888. * another one.
  1889. *
  1890. * Note that for MSI this could cause a stray interrupt report
  1891. * if an interrupt landed in the time between writing IIR and
  1892. * the posting read. This should be rare enough to never
  1893. * trigger the 99% of 100,000 interrupts test for disabling
  1894. * stray interrupts.
  1895. */
  1896. ret = IRQ_HANDLED;
  1897. iir = new_iir;
  1898. } while (iir & ~flip_mask);
  1899. i915_update_dri1_breadcrumb(dev);
  1900. return ret;
  1901. }
  1902. static void i915_irq_uninstall(struct drm_device * dev)
  1903. {
  1904. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1905. int pipe;
  1906. if (I915_HAS_HOTPLUG(dev)) {
  1907. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1908. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1909. }
  1910. I915_WRITE16(HWSTAM, 0xffff);
  1911. for_each_pipe(pipe) {
  1912. /* Clear enable bits; then clear status bits */
  1913. I915_WRITE(PIPESTAT(pipe), 0);
  1914. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1915. }
  1916. I915_WRITE(IMR, 0xffffffff);
  1917. I915_WRITE(IER, 0x0);
  1918. I915_WRITE(IIR, I915_READ(IIR));
  1919. }
  1920. static void i965_irq_preinstall(struct drm_device * dev)
  1921. {
  1922. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1923. int pipe;
  1924. atomic_set(&dev_priv->irq_received, 0);
  1925. if (I915_HAS_HOTPLUG(dev)) {
  1926. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1927. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1928. }
  1929. I915_WRITE(HWSTAM, 0xeffe);
  1930. for_each_pipe(pipe)
  1931. I915_WRITE(PIPESTAT(pipe), 0);
  1932. I915_WRITE(IMR, 0xffffffff);
  1933. I915_WRITE(IER, 0x0);
  1934. POSTING_READ(IER);
  1935. }
  1936. static int i965_irq_postinstall(struct drm_device *dev)
  1937. {
  1938. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1939. u32 enable_mask;
  1940. u32 error_mask;
  1941. /* Unmask the interrupts that we always want on. */
  1942. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  1943. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1944. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1945. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1946. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1947. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1948. enable_mask = ~dev_priv->irq_mask;
  1949. enable_mask |= I915_USER_INTERRUPT;
  1950. if (IS_G4X(dev))
  1951. enable_mask |= I915_BSD_USER_INTERRUPT;
  1952. dev_priv->pipestat[0] = 0;
  1953. dev_priv->pipestat[1] = 0;
  1954. if (I915_HAS_HOTPLUG(dev)) {
  1955. /* Enable in IER... */
  1956. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1957. /* and unmask in IMR */
  1958. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1959. }
  1960. /*
  1961. * Enable some error detection, note the instruction error mask
  1962. * bit is reserved, so we leave it masked.
  1963. */
  1964. if (IS_G4X(dev)) {
  1965. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1966. GM45_ERROR_MEM_PRIV |
  1967. GM45_ERROR_CP_PRIV |
  1968. I915_ERROR_MEMORY_REFRESH);
  1969. } else {
  1970. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1971. I915_ERROR_MEMORY_REFRESH);
  1972. }
  1973. I915_WRITE(EMR, error_mask);
  1974. I915_WRITE(IMR, dev_priv->irq_mask);
  1975. I915_WRITE(IER, enable_mask);
  1976. POSTING_READ(IER);
  1977. if (I915_HAS_HOTPLUG(dev)) {
  1978. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1979. /* Note HDMI and DP share bits */
  1980. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1981. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1982. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1983. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1984. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1985. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1986. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1987. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1988. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1989. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1990. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1991. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1992. /* Programming the CRT detection parameters tends
  1993. to generate a spurious hotplug event about three
  1994. seconds later. So just do it once.
  1995. */
  1996. if (IS_G4X(dev))
  1997. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1998. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1999. }
  2000. /* Ignore TV since it's buggy */
  2001. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2002. }
  2003. intel_opregion_enable_asle(dev);
  2004. return 0;
  2005. }
  2006. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2007. {
  2008. struct drm_device *dev = (struct drm_device *) arg;
  2009. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2010. u32 iir, new_iir;
  2011. u32 pipe_stats[I915_MAX_PIPES];
  2012. unsigned long irqflags;
  2013. int irq_received;
  2014. int ret = IRQ_NONE, pipe;
  2015. atomic_inc(&dev_priv->irq_received);
  2016. iir = I915_READ(IIR);
  2017. for (;;) {
  2018. bool blc_event = false;
  2019. irq_received = iir != 0;
  2020. /* Can't rely on pipestat interrupt bit in iir as it might
  2021. * have been cleared after the pipestat interrupt was received.
  2022. * It doesn't set the bit in iir again, but it still produces
  2023. * interrupts (for non-MSI).
  2024. */
  2025. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2026. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2027. i915_handle_error(dev, false);
  2028. for_each_pipe(pipe) {
  2029. int reg = PIPESTAT(pipe);
  2030. pipe_stats[pipe] = I915_READ(reg);
  2031. /*
  2032. * Clear the PIPE*STAT regs before the IIR
  2033. */
  2034. if (pipe_stats[pipe] & 0x8000ffff) {
  2035. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2036. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2037. pipe_name(pipe));
  2038. I915_WRITE(reg, pipe_stats[pipe]);
  2039. irq_received = 1;
  2040. }
  2041. }
  2042. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2043. if (!irq_received)
  2044. break;
  2045. ret = IRQ_HANDLED;
  2046. /* Consume port. Then clear IIR or we'll miss events */
  2047. if ((I915_HAS_HOTPLUG(dev)) &&
  2048. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2049. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2050. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2051. hotplug_status);
  2052. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2053. queue_work(dev_priv->wq,
  2054. &dev_priv->hotplug_work);
  2055. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2056. I915_READ(PORT_HOTPLUG_STAT);
  2057. }
  2058. I915_WRITE(IIR, iir);
  2059. new_iir = I915_READ(IIR); /* Flush posted writes */
  2060. if (iir & I915_USER_INTERRUPT)
  2061. notify_ring(dev, &dev_priv->ring[RCS]);
  2062. if (iir & I915_BSD_USER_INTERRUPT)
  2063. notify_ring(dev, &dev_priv->ring[VCS]);
  2064. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2065. intel_prepare_page_flip(dev, 0);
  2066. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2067. intel_prepare_page_flip(dev, 1);
  2068. for_each_pipe(pipe) {
  2069. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2070. drm_handle_vblank(dev, pipe)) {
  2071. i915_pageflip_stall_check(dev, pipe);
  2072. intel_finish_page_flip(dev, pipe);
  2073. }
  2074. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2075. blc_event = true;
  2076. }
  2077. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2078. intel_opregion_asle_intr(dev);
  2079. /* With MSI, interrupts are only generated when iir
  2080. * transitions from zero to nonzero. If another bit got
  2081. * set while we were handling the existing iir bits, then
  2082. * we would never get another interrupt.
  2083. *
  2084. * This is fine on non-MSI as well, as if we hit this path
  2085. * we avoid exiting the interrupt handler only to generate
  2086. * another one.
  2087. *
  2088. * Note that for MSI this could cause a stray interrupt report
  2089. * if an interrupt landed in the time between writing IIR and
  2090. * the posting read. This should be rare enough to never
  2091. * trigger the 99% of 100,000 interrupts test for disabling
  2092. * stray interrupts.
  2093. */
  2094. iir = new_iir;
  2095. }
  2096. i915_update_dri1_breadcrumb(dev);
  2097. return ret;
  2098. }
  2099. static void i965_irq_uninstall(struct drm_device * dev)
  2100. {
  2101. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2102. int pipe;
  2103. if (!dev_priv)
  2104. return;
  2105. if (I915_HAS_HOTPLUG(dev)) {
  2106. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2107. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2108. }
  2109. I915_WRITE(HWSTAM, 0xffffffff);
  2110. for_each_pipe(pipe)
  2111. I915_WRITE(PIPESTAT(pipe), 0);
  2112. I915_WRITE(IMR, 0xffffffff);
  2113. I915_WRITE(IER, 0x0);
  2114. for_each_pipe(pipe)
  2115. I915_WRITE(PIPESTAT(pipe),
  2116. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2117. I915_WRITE(IIR, I915_READ(IIR));
  2118. }
  2119. void intel_irq_init(struct drm_device *dev)
  2120. {
  2121. struct drm_i915_private *dev_priv = dev->dev_private;
  2122. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2123. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2124. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2125. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2126. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2127. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
  2128. IS_VALLEYVIEW(dev)) {
  2129. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2130. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2131. }
  2132. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2133. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2134. else
  2135. dev->driver->get_vblank_timestamp = NULL;
  2136. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2137. if (IS_VALLEYVIEW(dev)) {
  2138. dev->driver->irq_handler = valleyview_irq_handler;
  2139. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2140. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2141. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2142. dev->driver->enable_vblank = valleyview_enable_vblank;
  2143. dev->driver->disable_vblank = valleyview_disable_vblank;
  2144. } else if (IS_IVYBRIDGE(dev)) {
  2145. /* Share pre & uninstall handlers with ILK/SNB */
  2146. dev->driver->irq_handler = ivybridge_irq_handler;
  2147. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2148. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2149. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2150. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2151. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2152. } else if (HAS_PCH_SPLIT(dev)) {
  2153. dev->driver->irq_handler = ironlake_irq_handler;
  2154. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2155. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2156. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2157. dev->driver->enable_vblank = ironlake_enable_vblank;
  2158. dev->driver->disable_vblank = ironlake_disable_vblank;
  2159. } else {
  2160. if (INTEL_INFO(dev)->gen == 2) {
  2161. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2162. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2163. dev->driver->irq_handler = i8xx_irq_handler;
  2164. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2165. } else if (INTEL_INFO(dev)->gen == 3) {
  2166. /* IIR "flip pending" means done if this bit is set */
  2167. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2168. dev->driver->irq_preinstall = i915_irq_preinstall;
  2169. dev->driver->irq_postinstall = i915_irq_postinstall;
  2170. dev->driver->irq_uninstall = i915_irq_uninstall;
  2171. dev->driver->irq_handler = i915_irq_handler;
  2172. } else {
  2173. dev->driver->irq_preinstall = i965_irq_preinstall;
  2174. dev->driver->irq_postinstall = i965_irq_postinstall;
  2175. dev->driver->irq_uninstall = i965_irq_uninstall;
  2176. dev->driver->irq_handler = i965_irq_handler;
  2177. }
  2178. dev->driver->enable_vblank = i915_enable_vblank;
  2179. dev->driver->disable_vblank = i915_disable_vblank;
  2180. }
  2181. }