ov7670.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629
  1. /*
  2. * A V4L2 driver for OmniVision OV7670 cameras.
  3. *
  4. * Copyright 2006 One Laptop Per Child Association, Inc. Written
  5. * by Jonathan Corbet with substantial inspiration from Mark
  6. * McClelland's ovcamchip code.
  7. *
  8. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  9. *
  10. * This file may be distributed under the terms of the GNU General
  11. * Public License, version 2.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/slab.h>
  16. #include <linux/i2c.h>
  17. #include <linux/delay.h>
  18. #include <linux/videodev2.h>
  19. #include <media/v4l2-device.h>
  20. #include <media/v4l2-chip-ident.h>
  21. #include <media/v4l2-mediabus.h>
  22. #include <media/ov7670.h>
  23. MODULE_AUTHOR("Jonathan Corbet <corbet@lwn.net>");
  24. MODULE_DESCRIPTION("A low-level driver for OmniVision ov7670 sensors");
  25. MODULE_LICENSE("GPL");
  26. static bool debug;
  27. module_param(debug, bool, 0644);
  28. MODULE_PARM_DESC(debug, "Debug level (0-1)");
  29. /*
  30. * Basic window sizes. These probably belong somewhere more globally
  31. * useful.
  32. */
  33. #define VGA_WIDTH 640
  34. #define VGA_HEIGHT 480
  35. #define QVGA_WIDTH 320
  36. #define QVGA_HEIGHT 240
  37. #define CIF_WIDTH 352
  38. #define CIF_HEIGHT 288
  39. #define QCIF_WIDTH 176
  40. #define QCIF_HEIGHT 144
  41. /*
  42. * The 7670 sits on i2c with ID 0x42
  43. */
  44. #define OV7670_I2C_ADDR 0x42
  45. /* Registers */
  46. #define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
  47. #define REG_BLUE 0x01 /* blue gain */
  48. #define REG_RED 0x02 /* red gain */
  49. #define REG_VREF 0x03 /* Pieces of GAIN, VSTART, VSTOP */
  50. #define REG_COM1 0x04 /* Control 1 */
  51. #define COM1_CCIR656 0x40 /* CCIR656 enable */
  52. #define REG_BAVE 0x05 /* U/B Average level */
  53. #define REG_GbAVE 0x06 /* Y/Gb Average level */
  54. #define REG_AECHH 0x07 /* AEC MS 5 bits */
  55. #define REG_RAVE 0x08 /* V/R Average level */
  56. #define REG_COM2 0x09 /* Control 2 */
  57. #define COM2_SSLEEP 0x10 /* Soft sleep mode */
  58. #define REG_PID 0x0a /* Product ID MSB */
  59. #define REG_VER 0x0b /* Product ID LSB */
  60. #define REG_COM3 0x0c /* Control 3 */
  61. #define COM3_SWAP 0x40 /* Byte swap */
  62. #define COM3_SCALEEN 0x08 /* Enable scaling */
  63. #define COM3_DCWEN 0x04 /* Enable downsamp/crop/window */
  64. #define REG_COM4 0x0d /* Control 4 */
  65. #define REG_COM5 0x0e /* All "reserved" */
  66. #define REG_COM6 0x0f /* Control 6 */
  67. #define REG_AECH 0x10 /* More bits of AEC value */
  68. #define REG_CLKRC 0x11 /* Clocl control */
  69. #define CLK_EXT 0x40 /* Use external clock directly */
  70. #define CLK_SCALE 0x3f /* Mask for internal clock scale */
  71. #define REG_COM7 0x12 /* Control 7 */
  72. #define COM7_RESET 0x80 /* Register reset */
  73. #define COM7_FMT_MASK 0x38
  74. #define COM7_FMT_VGA 0x00
  75. #define COM7_FMT_CIF 0x20 /* CIF format */
  76. #define COM7_FMT_QVGA 0x10 /* QVGA format */
  77. #define COM7_FMT_QCIF 0x08 /* QCIF format */
  78. #define COM7_RGB 0x04 /* bits 0 and 2 - RGB format */
  79. #define COM7_YUV 0x00 /* YUV */
  80. #define COM7_BAYER 0x01 /* Bayer format */
  81. #define COM7_PBAYER 0x05 /* "Processed bayer" */
  82. #define REG_COM8 0x13 /* Control 8 */
  83. #define COM8_FASTAEC 0x80 /* Enable fast AGC/AEC */
  84. #define COM8_AECSTEP 0x40 /* Unlimited AEC step size */
  85. #define COM8_BFILT 0x20 /* Band filter enable */
  86. #define COM8_AGC 0x04 /* Auto gain enable */
  87. #define COM8_AWB 0x02 /* White balance enable */
  88. #define COM8_AEC 0x01 /* Auto exposure enable */
  89. #define REG_COM9 0x14 /* Control 9 - gain ceiling */
  90. #define REG_COM10 0x15 /* Control 10 */
  91. #define COM10_HSYNC 0x40 /* HSYNC instead of HREF */
  92. #define COM10_PCLK_HB 0x20 /* Suppress PCLK on horiz blank */
  93. #define COM10_HREF_REV 0x08 /* Reverse HREF */
  94. #define COM10_VS_LEAD 0x04 /* VSYNC on clock leading edge */
  95. #define COM10_VS_NEG 0x02 /* VSYNC negative */
  96. #define COM10_HS_NEG 0x01 /* HSYNC negative */
  97. #define REG_HSTART 0x17 /* Horiz start high bits */
  98. #define REG_HSTOP 0x18 /* Horiz stop high bits */
  99. #define REG_VSTART 0x19 /* Vert start high bits */
  100. #define REG_VSTOP 0x1a /* Vert stop high bits */
  101. #define REG_PSHFT 0x1b /* Pixel delay after HREF */
  102. #define REG_MIDH 0x1c /* Manuf. ID high */
  103. #define REG_MIDL 0x1d /* Manuf. ID low */
  104. #define REG_MVFP 0x1e /* Mirror / vflip */
  105. #define MVFP_MIRROR 0x20 /* Mirror image */
  106. #define MVFP_FLIP 0x10 /* Vertical flip */
  107. #define REG_AEW 0x24 /* AGC upper limit */
  108. #define REG_AEB 0x25 /* AGC lower limit */
  109. #define REG_VPT 0x26 /* AGC/AEC fast mode op region */
  110. #define REG_HSYST 0x30 /* HSYNC rising edge delay */
  111. #define REG_HSYEN 0x31 /* HSYNC falling edge delay */
  112. #define REG_HREF 0x32 /* HREF pieces */
  113. #define REG_TSLB 0x3a /* lots of stuff */
  114. #define TSLB_YLAST 0x04 /* UYVY or VYUY - see com13 */
  115. #define REG_COM11 0x3b /* Control 11 */
  116. #define COM11_NIGHT 0x80 /* NIght mode enable */
  117. #define COM11_NMFR 0x60 /* Two bit NM frame rate */
  118. #define COM11_HZAUTO 0x10 /* Auto detect 50/60 Hz */
  119. #define COM11_50HZ 0x08 /* Manual 50Hz select */
  120. #define COM11_EXP 0x02
  121. #define REG_COM12 0x3c /* Control 12 */
  122. #define COM12_HREF 0x80 /* HREF always */
  123. #define REG_COM13 0x3d /* Control 13 */
  124. #define COM13_GAMMA 0x80 /* Gamma enable */
  125. #define COM13_UVSAT 0x40 /* UV saturation auto adjustment */
  126. #define COM13_UVSWAP 0x01 /* V before U - w/TSLB */
  127. #define REG_COM14 0x3e /* Control 14 */
  128. #define COM14_DCWEN 0x10 /* DCW/PCLK-scale enable */
  129. #define REG_EDGE 0x3f /* Edge enhancement factor */
  130. #define REG_COM15 0x40 /* Control 15 */
  131. #define COM15_R10F0 0x00 /* Data range 10 to F0 */
  132. #define COM15_R01FE 0x80 /* 01 to FE */
  133. #define COM15_R00FF 0xc0 /* 00 to FF */
  134. #define COM15_RGB565 0x10 /* RGB565 output */
  135. #define COM15_RGB555 0x30 /* RGB555 output */
  136. #define REG_COM16 0x41 /* Control 16 */
  137. #define COM16_AWBGAIN 0x08 /* AWB gain enable */
  138. #define REG_COM17 0x42 /* Control 17 */
  139. #define COM17_AECWIN 0xc0 /* AEC window - must match COM4 */
  140. #define COM17_CBAR 0x08 /* DSP Color bar */
  141. /*
  142. * This matrix defines how the colors are generated, must be
  143. * tweaked to adjust hue and saturation.
  144. *
  145. * Order: v-red, v-green, v-blue, u-red, u-green, u-blue
  146. *
  147. * They are nine-bit signed quantities, with the sign bit
  148. * stored in 0x58. Sign for v-red is bit 0, and up from there.
  149. */
  150. #define REG_CMATRIX_BASE 0x4f
  151. #define CMATRIX_LEN 6
  152. #define REG_CMATRIX_SIGN 0x58
  153. #define REG_BRIGHT 0x55 /* Brightness */
  154. #define REG_CONTRAS 0x56 /* Contrast control */
  155. #define REG_GFIX 0x69 /* Fix gain control */
  156. #define REG_REG76 0x76 /* OV's name */
  157. #define R76_BLKPCOR 0x80 /* Black pixel correction enable */
  158. #define R76_WHTPCOR 0x40 /* White pixel correction enable */
  159. #define REG_RGB444 0x8c /* RGB 444 control */
  160. #define R444_ENABLE 0x02 /* Turn on RGB444, overrides 5x5 */
  161. #define R444_RGBX 0x01 /* Empty nibble at end */
  162. #define REG_HAECC1 0x9f /* Hist AEC/AGC control 1 */
  163. #define REG_HAECC2 0xa0 /* Hist AEC/AGC control 2 */
  164. #define REG_BD50MAX 0xa5 /* 50hz banding step limit */
  165. #define REG_HAECC3 0xa6 /* Hist AEC/AGC control 3 */
  166. #define REG_HAECC4 0xa7 /* Hist AEC/AGC control 4 */
  167. #define REG_HAECC5 0xa8 /* Hist AEC/AGC control 5 */
  168. #define REG_HAECC6 0xa9 /* Hist AEC/AGC control 6 */
  169. #define REG_HAECC7 0xaa /* Hist AEC/AGC control 7 */
  170. #define REG_BD60MAX 0xab /* 60hz banding step limit */
  171. enum ov7670_model {
  172. MODEL_OV7670 = 0,
  173. MODEL_OV7675,
  174. };
  175. struct ov7670_win_size {
  176. int width;
  177. int height;
  178. unsigned char com7_bit;
  179. int hstart; /* Start/stop values for the camera. Note */
  180. int hstop; /* that they do not always make complete */
  181. int vstart; /* sense to humans, but evidently the sensor */
  182. int vstop; /* will do the right thing... */
  183. struct regval_list *regs; /* Regs to tweak */
  184. };
  185. struct ov7670_devtype {
  186. /* formats supported for each model */
  187. struct ov7670_win_size *win_sizes;
  188. unsigned int n_win_sizes;
  189. };
  190. /*
  191. * Information we maintain about a known sensor.
  192. */
  193. struct ov7670_format_struct; /* coming later */
  194. struct ov7670_info {
  195. struct v4l2_subdev sd;
  196. struct ov7670_format_struct *fmt; /* Current format */
  197. unsigned char sat; /* Saturation value */
  198. int hue; /* Hue value */
  199. int min_width; /* Filter out smaller sizes */
  200. int min_height; /* Filter out smaller sizes */
  201. int clock_speed; /* External clock speed (MHz) */
  202. u8 clkrc; /* Clock divider value */
  203. bool use_smbus; /* Use smbus I/O instead of I2C */
  204. const struct ov7670_devtype *devtype; /* Device specifics */
  205. };
  206. static inline struct ov7670_info *to_state(struct v4l2_subdev *sd)
  207. {
  208. return container_of(sd, struct ov7670_info, sd);
  209. }
  210. /*
  211. * The default register settings, as obtained from OmniVision. There
  212. * is really no making sense of most of these - lots of "reserved" values
  213. * and such.
  214. *
  215. * These settings give VGA YUYV.
  216. */
  217. struct regval_list {
  218. unsigned char reg_num;
  219. unsigned char value;
  220. };
  221. static struct regval_list ov7670_default_regs[] = {
  222. { REG_COM7, COM7_RESET },
  223. /*
  224. * Clock scale: 3 = 15fps
  225. * 2 = 20fps
  226. * 1 = 30fps
  227. */
  228. { REG_CLKRC, 0x1 }, /* OV: clock scale (30 fps) */
  229. { REG_TSLB, 0x04 }, /* OV */
  230. { REG_COM7, 0 }, /* VGA */
  231. /*
  232. * Set the hardware window. These values from OV don't entirely
  233. * make sense - hstop is less than hstart. But they work...
  234. */
  235. { REG_HSTART, 0x13 }, { REG_HSTOP, 0x01 },
  236. { REG_HREF, 0xb6 }, { REG_VSTART, 0x02 },
  237. { REG_VSTOP, 0x7a }, { REG_VREF, 0x0a },
  238. { REG_COM3, 0 }, { REG_COM14, 0 },
  239. /* Mystery scaling numbers */
  240. { 0x70, 0x3a }, { 0x71, 0x35 },
  241. { 0x72, 0x11 }, { 0x73, 0xf0 },
  242. { 0xa2, 0x02 }, { REG_COM10, 0x0 },
  243. /* Gamma curve values */
  244. { 0x7a, 0x20 }, { 0x7b, 0x10 },
  245. { 0x7c, 0x1e }, { 0x7d, 0x35 },
  246. { 0x7e, 0x5a }, { 0x7f, 0x69 },
  247. { 0x80, 0x76 }, { 0x81, 0x80 },
  248. { 0x82, 0x88 }, { 0x83, 0x8f },
  249. { 0x84, 0x96 }, { 0x85, 0xa3 },
  250. { 0x86, 0xaf }, { 0x87, 0xc4 },
  251. { 0x88, 0xd7 }, { 0x89, 0xe8 },
  252. /* AGC and AEC parameters. Note we start by disabling those features,
  253. then turn them only after tweaking the values. */
  254. { REG_COM8, COM8_FASTAEC | COM8_AECSTEP | COM8_BFILT },
  255. { REG_GAIN, 0 }, { REG_AECH, 0 },
  256. { REG_COM4, 0x40 }, /* magic reserved bit */
  257. { REG_COM9, 0x18 }, /* 4x gain + magic rsvd bit */
  258. { REG_BD50MAX, 0x05 }, { REG_BD60MAX, 0x07 },
  259. { REG_AEW, 0x95 }, { REG_AEB, 0x33 },
  260. { REG_VPT, 0xe3 }, { REG_HAECC1, 0x78 },
  261. { REG_HAECC2, 0x68 }, { 0xa1, 0x03 }, /* magic */
  262. { REG_HAECC3, 0xd8 }, { REG_HAECC4, 0xd8 },
  263. { REG_HAECC5, 0xf0 }, { REG_HAECC6, 0x90 },
  264. { REG_HAECC7, 0x94 },
  265. { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC },
  266. /* Almost all of these are magic "reserved" values. */
  267. { REG_COM5, 0x61 }, { REG_COM6, 0x4b },
  268. { 0x16, 0x02 }, { REG_MVFP, 0x07 },
  269. { 0x21, 0x02 }, { 0x22, 0x91 },
  270. { 0x29, 0x07 }, { 0x33, 0x0b },
  271. { 0x35, 0x0b }, { 0x37, 0x1d },
  272. { 0x38, 0x71 }, { 0x39, 0x2a },
  273. { REG_COM12, 0x78 }, { 0x4d, 0x40 },
  274. { 0x4e, 0x20 }, { REG_GFIX, 0 },
  275. { 0x6b, 0x4a }, { 0x74, 0x10 },
  276. { 0x8d, 0x4f }, { 0x8e, 0 },
  277. { 0x8f, 0 }, { 0x90, 0 },
  278. { 0x91, 0 }, { 0x96, 0 },
  279. { 0x9a, 0 }, { 0xb0, 0x84 },
  280. { 0xb1, 0x0c }, { 0xb2, 0x0e },
  281. { 0xb3, 0x82 }, { 0xb8, 0x0a },
  282. /* More reserved magic, some of which tweaks white balance */
  283. { 0x43, 0x0a }, { 0x44, 0xf0 },
  284. { 0x45, 0x34 }, { 0x46, 0x58 },
  285. { 0x47, 0x28 }, { 0x48, 0x3a },
  286. { 0x59, 0x88 }, { 0x5a, 0x88 },
  287. { 0x5b, 0x44 }, { 0x5c, 0x67 },
  288. { 0x5d, 0x49 }, { 0x5e, 0x0e },
  289. { 0x6c, 0x0a }, { 0x6d, 0x55 },
  290. { 0x6e, 0x11 }, { 0x6f, 0x9f }, /* "9e for advance AWB" */
  291. { 0x6a, 0x40 }, { REG_BLUE, 0x40 },
  292. { REG_RED, 0x60 },
  293. { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC|COM8_AWB },
  294. /* Matrix coefficients */
  295. { 0x4f, 0x80 }, { 0x50, 0x80 },
  296. { 0x51, 0 }, { 0x52, 0x22 },
  297. { 0x53, 0x5e }, { 0x54, 0x80 },
  298. { 0x58, 0x9e },
  299. { REG_COM16, COM16_AWBGAIN }, { REG_EDGE, 0 },
  300. { 0x75, 0x05 }, { 0x76, 0xe1 },
  301. { 0x4c, 0 }, { 0x77, 0x01 },
  302. { REG_COM13, 0xc3 }, { 0x4b, 0x09 },
  303. { 0xc9, 0x60 }, { REG_COM16, 0x38 },
  304. { 0x56, 0x40 },
  305. { 0x34, 0x11 }, { REG_COM11, COM11_EXP|COM11_HZAUTO },
  306. { 0xa4, 0x88 }, { 0x96, 0 },
  307. { 0x97, 0x30 }, { 0x98, 0x20 },
  308. { 0x99, 0x30 }, { 0x9a, 0x84 },
  309. { 0x9b, 0x29 }, { 0x9c, 0x03 },
  310. { 0x9d, 0x4c }, { 0x9e, 0x3f },
  311. { 0x78, 0x04 },
  312. /* Extra-weird stuff. Some sort of multiplexor register */
  313. { 0x79, 0x01 }, { 0xc8, 0xf0 },
  314. { 0x79, 0x0f }, { 0xc8, 0x00 },
  315. { 0x79, 0x10 }, { 0xc8, 0x7e },
  316. { 0x79, 0x0a }, { 0xc8, 0x80 },
  317. { 0x79, 0x0b }, { 0xc8, 0x01 },
  318. { 0x79, 0x0c }, { 0xc8, 0x0f },
  319. { 0x79, 0x0d }, { 0xc8, 0x20 },
  320. { 0x79, 0x09 }, { 0xc8, 0x80 },
  321. { 0x79, 0x02 }, { 0xc8, 0xc0 },
  322. { 0x79, 0x03 }, { 0xc8, 0x40 },
  323. { 0x79, 0x05 }, { 0xc8, 0x30 },
  324. { 0x79, 0x26 },
  325. { 0xff, 0xff }, /* END MARKER */
  326. };
  327. /*
  328. * Here we'll try to encapsulate the changes for just the output
  329. * video format.
  330. *
  331. * RGB656 and YUV422 come from OV; RGB444 is homebrewed.
  332. *
  333. * IMPORTANT RULE: the first entry must be for COM7, see ov7670_s_fmt for why.
  334. */
  335. static struct regval_list ov7670_fmt_yuv422[] = {
  336. { REG_COM7, 0x0 }, /* Selects YUV mode */
  337. { REG_RGB444, 0 }, /* No RGB444 please */
  338. { REG_COM1, 0 }, /* CCIR601 */
  339. { REG_COM15, COM15_R00FF },
  340. { REG_COM9, 0x48 }, /* 32x gain ceiling; 0x8 is reserved bit */
  341. { 0x4f, 0x80 }, /* "matrix coefficient 1" */
  342. { 0x50, 0x80 }, /* "matrix coefficient 2" */
  343. { 0x51, 0 }, /* vb */
  344. { 0x52, 0x22 }, /* "matrix coefficient 4" */
  345. { 0x53, 0x5e }, /* "matrix coefficient 5" */
  346. { 0x54, 0x80 }, /* "matrix coefficient 6" */
  347. { REG_COM13, COM13_GAMMA|COM13_UVSAT },
  348. { 0xff, 0xff },
  349. };
  350. static struct regval_list ov7670_fmt_rgb565[] = {
  351. { REG_COM7, COM7_RGB }, /* Selects RGB mode */
  352. { REG_RGB444, 0 }, /* No RGB444 please */
  353. { REG_COM1, 0x0 }, /* CCIR601 */
  354. { REG_COM15, COM15_RGB565 },
  355. { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
  356. { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
  357. { 0x50, 0xb3 }, /* "matrix coefficient 2" */
  358. { 0x51, 0 }, /* vb */
  359. { 0x52, 0x3d }, /* "matrix coefficient 4" */
  360. { 0x53, 0xa7 }, /* "matrix coefficient 5" */
  361. { 0x54, 0xe4 }, /* "matrix coefficient 6" */
  362. { REG_COM13, COM13_GAMMA|COM13_UVSAT },
  363. { 0xff, 0xff },
  364. };
  365. static struct regval_list ov7670_fmt_rgb444[] = {
  366. { REG_COM7, COM7_RGB }, /* Selects RGB mode */
  367. { REG_RGB444, R444_ENABLE }, /* Enable xxxxrrrr ggggbbbb */
  368. { REG_COM1, 0x0 }, /* CCIR601 */
  369. { REG_COM15, COM15_R01FE|COM15_RGB565 }, /* Data range needed? */
  370. { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
  371. { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
  372. { 0x50, 0xb3 }, /* "matrix coefficient 2" */
  373. { 0x51, 0 }, /* vb */
  374. { 0x52, 0x3d }, /* "matrix coefficient 4" */
  375. { 0x53, 0xa7 }, /* "matrix coefficient 5" */
  376. { 0x54, 0xe4 }, /* "matrix coefficient 6" */
  377. { REG_COM13, COM13_GAMMA|COM13_UVSAT|0x2 }, /* Magic rsvd bit */
  378. { 0xff, 0xff },
  379. };
  380. static struct regval_list ov7670_fmt_raw[] = {
  381. { REG_COM7, COM7_BAYER },
  382. { REG_COM13, 0x08 }, /* No gamma, magic rsvd bit */
  383. { REG_COM16, 0x3d }, /* Edge enhancement, denoise */
  384. { REG_REG76, 0xe1 }, /* Pix correction, magic rsvd */
  385. { 0xff, 0xff },
  386. };
  387. /*
  388. * Low-level register I/O.
  389. *
  390. * Note that there are two versions of these. On the XO 1, the
  391. * i2c controller only does SMBUS, so that's what we use. The
  392. * ov7670 is not really an SMBUS device, though, so the communication
  393. * is not always entirely reliable.
  394. */
  395. static int ov7670_read_smbus(struct v4l2_subdev *sd, unsigned char reg,
  396. unsigned char *value)
  397. {
  398. struct i2c_client *client = v4l2_get_subdevdata(sd);
  399. int ret;
  400. ret = i2c_smbus_read_byte_data(client, reg);
  401. if (ret >= 0) {
  402. *value = (unsigned char)ret;
  403. ret = 0;
  404. }
  405. return ret;
  406. }
  407. static int ov7670_write_smbus(struct v4l2_subdev *sd, unsigned char reg,
  408. unsigned char value)
  409. {
  410. struct i2c_client *client = v4l2_get_subdevdata(sd);
  411. int ret = i2c_smbus_write_byte_data(client, reg, value);
  412. if (reg == REG_COM7 && (value & COM7_RESET))
  413. msleep(5); /* Wait for reset to run */
  414. return ret;
  415. }
  416. /*
  417. * On most platforms, we'd rather do straight i2c I/O.
  418. */
  419. static int ov7670_read_i2c(struct v4l2_subdev *sd, unsigned char reg,
  420. unsigned char *value)
  421. {
  422. struct i2c_client *client = v4l2_get_subdevdata(sd);
  423. u8 data = reg;
  424. struct i2c_msg msg;
  425. int ret;
  426. /*
  427. * Send out the register address...
  428. */
  429. msg.addr = client->addr;
  430. msg.flags = 0;
  431. msg.len = 1;
  432. msg.buf = &data;
  433. ret = i2c_transfer(client->adapter, &msg, 1);
  434. if (ret < 0) {
  435. printk(KERN_ERR "Error %d on register write\n", ret);
  436. return ret;
  437. }
  438. /*
  439. * ...then read back the result.
  440. */
  441. msg.flags = I2C_M_RD;
  442. ret = i2c_transfer(client->adapter, &msg, 1);
  443. if (ret >= 0) {
  444. *value = data;
  445. ret = 0;
  446. }
  447. return ret;
  448. }
  449. static int ov7670_write_i2c(struct v4l2_subdev *sd, unsigned char reg,
  450. unsigned char value)
  451. {
  452. struct i2c_client *client = v4l2_get_subdevdata(sd);
  453. struct i2c_msg msg;
  454. unsigned char data[2] = { reg, value };
  455. int ret;
  456. msg.addr = client->addr;
  457. msg.flags = 0;
  458. msg.len = 2;
  459. msg.buf = data;
  460. ret = i2c_transfer(client->adapter, &msg, 1);
  461. if (ret > 0)
  462. ret = 0;
  463. if (reg == REG_COM7 && (value & COM7_RESET))
  464. msleep(5); /* Wait for reset to run */
  465. return ret;
  466. }
  467. static int ov7670_read(struct v4l2_subdev *sd, unsigned char reg,
  468. unsigned char *value)
  469. {
  470. struct ov7670_info *info = to_state(sd);
  471. if (info->use_smbus)
  472. return ov7670_read_smbus(sd, reg, value);
  473. else
  474. return ov7670_read_i2c(sd, reg, value);
  475. }
  476. static int ov7670_write(struct v4l2_subdev *sd, unsigned char reg,
  477. unsigned char value)
  478. {
  479. struct ov7670_info *info = to_state(sd);
  480. if (info->use_smbus)
  481. return ov7670_write_smbus(sd, reg, value);
  482. else
  483. return ov7670_write_i2c(sd, reg, value);
  484. }
  485. /*
  486. * Write a list of register settings; ff/ff stops the process.
  487. */
  488. static int ov7670_write_array(struct v4l2_subdev *sd, struct regval_list *vals)
  489. {
  490. while (vals->reg_num != 0xff || vals->value != 0xff) {
  491. int ret = ov7670_write(sd, vals->reg_num, vals->value);
  492. if (ret < 0)
  493. return ret;
  494. vals++;
  495. }
  496. return 0;
  497. }
  498. /*
  499. * Stuff that knows about the sensor.
  500. */
  501. static int ov7670_reset(struct v4l2_subdev *sd, u32 val)
  502. {
  503. ov7670_write(sd, REG_COM7, COM7_RESET);
  504. msleep(1);
  505. return 0;
  506. }
  507. static int ov7670_init(struct v4l2_subdev *sd, u32 val)
  508. {
  509. return ov7670_write_array(sd, ov7670_default_regs);
  510. }
  511. static int ov7670_detect(struct v4l2_subdev *sd)
  512. {
  513. unsigned char v;
  514. int ret;
  515. ret = ov7670_init(sd, 0);
  516. if (ret < 0)
  517. return ret;
  518. ret = ov7670_read(sd, REG_MIDH, &v);
  519. if (ret < 0)
  520. return ret;
  521. if (v != 0x7f) /* OV manuf. id. */
  522. return -ENODEV;
  523. ret = ov7670_read(sd, REG_MIDL, &v);
  524. if (ret < 0)
  525. return ret;
  526. if (v != 0xa2)
  527. return -ENODEV;
  528. /*
  529. * OK, we know we have an OmniVision chip...but which one?
  530. */
  531. ret = ov7670_read(sd, REG_PID, &v);
  532. if (ret < 0)
  533. return ret;
  534. if (v != 0x76) /* PID + VER = 0x76 / 0x73 */
  535. return -ENODEV;
  536. ret = ov7670_read(sd, REG_VER, &v);
  537. if (ret < 0)
  538. return ret;
  539. if (v != 0x73) /* PID + VER = 0x76 / 0x73 */
  540. return -ENODEV;
  541. return 0;
  542. }
  543. /*
  544. * Store information about the video data format. The color matrix
  545. * is deeply tied into the format, so keep the relevant values here.
  546. * The magic matrix numbers come from OmniVision.
  547. */
  548. static struct ov7670_format_struct {
  549. enum v4l2_mbus_pixelcode mbus_code;
  550. enum v4l2_colorspace colorspace;
  551. struct regval_list *regs;
  552. int cmatrix[CMATRIX_LEN];
  553. } ov7670_formats[] = {
  554. {
  555. .mbus_code = V4L2_MBUS_FMT_YUYV8_2X8,
  556. .colorspace = V4L2_COLORSPACE_JPEG,
  557. .regs = ov7670_fmt_yuv422,
  558. .cmatrix = { 128, -128, 0, -34, -94, 128 },
  559. },
  560. {
  561. .mbus_code = V4L2_MBUS_FMT_RGB444_2X8_PADHI_LE,
  562. .colorspace = V4L2_COLORSPACE_SRGB,
  563. .regs = ov7670_fmt_rgb444,
  564. .cmatrix = { 179, -179, 0, -61, -176, 228 },
  565. },
  566. {
  567. .mbus_code = V4L2_MBUS_FMT_RGB565_2X8_LE,
  568. .colorspace = V4L2_COLORSPACE_SRGB,
  569. .regs = ov7670_fmt_rgb565,
  570. .cmatrix = { 179, -179, 0, -61, -176, 228 },
  571. },
  572. {
  573. .mbus_code = V4L2_MBUS_FMT_SBGGR8_1X8,
  574. .colorspace = V4L2_COLORSPACE_SRGB,
  575. .regs = ov7670_fmt_raw,
  576. .cmatrix = { 0, 0, 0, 0, 0, 0 },
  577. },
  578. };
  579. #define N_OV7670_FMTS ARRAY_SIZE(ov7670_formats)
  580. /*
  581. * Then there is the issue of window sizes. Try to capture the info here.
  582. */
  583. /*
  584. * QCIF mode is done (by OV) in a very strange way - it actually looks like
  585. * VGA with weird scaling options - they do *not* use the canned QCIF mode
  586. * which is allegedly provided by the sensor. So here's the weird register
  587. * settings.
  588. */
  589. static struct regval_list ov7670_qcif_regs[] = {
  590. { REG_COM3, COM3_SCALEEN|COM3_DCWEN },
  591. { REG_COM3, COM3_DCWEN },
  592. { REG_COM14, COM14_DCWEN | 0x01},
  593. { 0x73, 0xf1 },
  594. { 0xa2, 0x52 },
  595. { 0x7b, 0x1c },
  596. { 0x7c, 0x28 },
  597. { 0x7d, 0x3c },
  598. { 0x7f, 0x69 },
  599. { REG_COM9, 0x38 },
  600. { 0xa1, 0x0b },
  601. { 0x74, 0x19 },
  602. { 0x9a, 0x80 },
  603. { 0x43, 0x14 },
  604. { REG_COM13, 0xc0 },
  605. { 0xff, 0xff },
  606. };
  607. static struct ov7670_win_size ov7670_win_sizes[] = {
  608. /* VGA */
  609. {
  610. .width = VGA_WIDTH,
  611. .height = VGA_HEIGHT,
  612. .com7_bit = COM7_FMT_VGA,
  613. .hstart = 158, /* These values from */
  614. .hstop = 14, /* Omnivision */
  615. .vstart = 10,
  616. .vstop = 490,
  617. .regs = NULL,
  618. },
  619. /* CIF */
  620. {
  621. .width = CIF_WIDTH,
  622. .height = CIF_HEIGHT,
  623. .com7_bit = COM7_FMT_CIF,
  624. .hstart = 170, /* Empirically determined */
  625. .hstop = 90,
  626. .vstart = 14,
  627. .vstop = 494,
  628. .regs = NULL,
  629. },
  630. /* QVGA */
  631. {
  632. .width = QVGA_WIDTH,
  633. .height = QVGA_HEIGHT,
  634. .com7_bit = COM7_FMT_QVGA,
  635. .hstart = 168, /* Empirically determined */
  636. .hstop = 24,
  637. .vstart = 12,
  638. .vstop = 492,
  639. .regs = NULL,
  640. },
  641. /* QCIF */
  642. {
  643. .width = QCIF_WIDTH,
  644. .height = QCIF_HEIGHT,
  645. .com7_bit = COM7_FMT_VGA, /* see comment above */
  646. .hstart = 456, /* Empirically determined */
  647. .hstop = 24,
  648. .vstart = 14,
  649. .vstop = 494,
  650. .regs = ov7670_qcif_regs,
  651. }
  652. };
  653. static struct ov7670_win_size ov7675_win_sizes[] = {
  654. /*
  655. * Currently, only VGA is supported. Theoretically it could be possible
  656. * to support CIF, QVGA and QCIF too. Taking values for ov7670 as a
  657. * base and tweak them empirically could be required.
  658. */
  659. {
  660. .width = VGA_WIDTH,
  661. .height = VGA_HEIGHT,
  662. .com7_bit = COM7_FMT_VGA,
  663. .hstart = 158, /* These values from */
  664. .hstop = 14, /* Omnivision */
  665. .vstart = 14, /* Empirically determined */
  666. .vstop = 494,
  667. .regs = NULL,
  668. }
  669. };
  670. /*
  671. * Store a set of start/stop values into the camera.
  672. */
  673. static int ov7670_set_hw(struct v4l2_subdev *sd, int hstart, int hstop,
  674. int vstart, int vstop)
  675. {
  676. int ret;
  677. unsigned char v;
  678. /*
  679. * Horizontal: 11 bits, top 8 live in hstart and hstop. Bottom 3 of
  680. * hstart are in href[2:0], bottom 3 of hstop in href[5:3]. There is
  681. * a mystery "edge offset" value in the top two bits of href.
  682. */
  683. ret = ov7670_write(sd, REG_HSTART, (hstart >> 3) & 0xff);
  684. ret += ov7670_write(sd, REG_HSTOP, (hstop >> 3) & 0xff);
  685. ret += ov7670_read(sd, REG_HREF, &v);
  686. v = (v & 0xc0) | ((hstop & 0x7) << 3) | (hstart & 0x7);
  687. msleep(10);
  688. ret += ov7670_write(sd, REG_HREF, v);
  689. /*
  690. * Vertical: similar arrangement, but only 10 bits.
  691. */
  692. ret += ov7670_write(sd, REG_VSTART, (vstart >> 2) & 0xff);
  693. ret += ov7670_write(sd, REG_VSTOP, (vstop >> 2) & 0xff);
  694. ret += ov7670_read(sd, REG_VREF, &v);
  695. v = (v & 0xf0) | ((vstop & 0x3) << 2) | (vstart & 0x3);
  696. msleep(10);
  697. ret += ov7670_write(sd, REG_VREF, v);
  698. return ret;
  699. }
  700. static int ov7670_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
  701. enum v4l2_mbus_pixelcode *code)
  702. {
  703. if (index >= N_OV7670_FMTS)
  704. return -EINVAL;
  705. *code = ov7670_formats[index].mbus_code;
  706. return 0;
  707. }
  708. static int ov7670_try_fmt_internal(struct v4l2_subdev *sd,
  709. struct v4l2_mbus_framefmt *fmt,
  710. struct ov7670_format_struct **ret_fmt,
  711. struct ov7670_win_size **ret_wsize)
  712. {
  713. int index;
  714. struct ov7670_win_size *wsize;
  715. struct ov7670_info *info = to_state(sd);
  716. unsigned int n_win_sizes = info->devtype->n_win_sizes;
  717. for (index = 0; index < N_OV7670_FMTS; index++)
  718. if (ov7670_formats[index].mbus_code == fmt->code)
  719. break;
  720. if (index >= N_OV7670_FMTS) {
  721. /* default to first format */
  722. index = 0;
  723. fmt->code = ov7670_formats[0].mbus_code;
  724. }
  725. if (ret_fmt != NULL)
  726. *ret_fmt = ov7670_formats + index;
  727. /*
  728. * Fields: the OV devices claim to be progressive.
  729. */
  730. fmt->field = V4L2_FIELD_NONE;
  731. /*
  732. * Round requested image size down to the nearest
  733. * we support, but not below the smallest.
  734. */
  735. for (wsize = info->devtype->win_sizes;
  736. wsize < info->devtype->win_sizes + n_win_sizes; wsize++)
  737. if (fmt->width >= wsize->width && fmt->height >= wsize->height)
  738. break;
  739. if (wsize >= info->devtype->win_sizes + n_win_sizes)
  740. wsize--; /* Take the smallest one */
  741. if (ret_wsize != NULL)
  742. *ret_wsize = wsize;
  743. /*
  744. * Note the size we'll actually handle.
  745. */
  746. fmt->width = wsize->width;
  747. fmt->height = wsize->height;
  748. fmt->colorspace = ov7670_formats[index].colorspace;
  749. return 0;
  750. }
  751. static int ov7670_try_mbus_fmt(struct v4l2_subdev *sd,
  752. struct v4l2_mbus_framefmt *fmt)
  753. {
  754. return ov7670_try_fmt_internal(sd, fmt, NULL, NULL);
  755. }
  756. /*
  757. * Set a format.
  758. */
  759. static int ov7670_s_mbus_fmt(struct v4l2_subdev *sd,
  760. struct v4l2_mbus_framefmt *fmt)
  761. {
  762. struct ov7670_format_struct *ovfmt;
  763. struct ov7670_win_size *wsize;
  764. struct ov7670_info *info = to_state(sd);
  765. unsigned char com7;
  766. int ret;
  767. ret = ov7670_try_fmt_internal(sd, fmt, &ovfmt, &wsize);
  768. if (ret)
  769. return ret;
  770. /*
  771. * COM7 is a pain in the ass, it doesn't like to be read then
  772. * quickly written afterward. But we have everything we need
  773. * to set it absolutely here, as long as the format-specific
  774. * register sets list it first.
  775. */
  776. com7 = ovfmt->regs[0].value;
  777. com7 |= wsize->com7_bit;
  778. ov7670_write(sd, REG_COM7, com7);
  779. /*
  780. * Now write the rest of the array. Also store start/stops
  781. */
  782. ov7670_write_array(sd, ovfmt->regs + 1);
  783. ov7670_set_hw(sd, wsize->hstart, wsize->hstop, wsize->vstart,
  784. wsize->vstop);
  785. ret = 0;
  786. if (wsize->regs)
  787. ret = ov7670_write_array(sd, wsize->regs);
  788. info->fmt = ovfmt;
  789. /*
  790. * If we're running RGB565, we must rewrite clkrc after setting
  791. * the other parameters or the image looks poor. If we're *not*
  792. * doing RGB565, we must not rewrite clkrc or the image looks
  793. * *really* poor.
  794. *
  795. * (Update) Now that we retain clkrc state, we should be able
  796. * to write it unconditionally, and that will make the frame
  797. * rate persistent too.
  798. */
  799. if (ret == 0)
  800. ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
  801. return 0;
  802. }
  803. /*
  804. * Implement G/S_PARM. There is a "high quality" mode we could try
  805. * to do someday; for now, we just do the frame rate tweak.
  806. */
  807. static int ov7670_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  808. {
  809. struct v4l2_captureparm *cp = &parms->parm.capture;
  810. struct ov7670_info *info = to_state(sd);
  811. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  812. return -EINVAL;
  813. memset(cp, 0, sizeof(struct v4l2_captureparm));
  814. cp->capability = V4L2_CAP_TIMEPERFRAME;
  815. cp->timeperframe.numerator = 1;
  816. cp->timeperframe.denominator = info->clock_speed;
  817. if ((info->clkrc & CLK_EXT) == 0 && (info->clkrc & CLK_SCALE) > 1)
  818. cp->timeperframe.denominator /= (info->clkrc & CLK_SCALE);
  819. return 0;
  820. }
  821. static int ov7670_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  822. {
  823. struct v4l2_captureparm *cp = &parms->parm.capture;
  824. struct v4l2_fract *tpf = &cp->timeperframe;
  825. struct ov7670_info *info = to_state(sd);
  826. int div;
  827. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  828. return -EINVAL;
  829. if (cp->extendedmode != 0)
  830. return -EINVAL;
  831. if (tpf->numerator == 0 || tpf->denominator == 0)
  832. div = 1; /* Reset to full rate */
  833. else
  834. div = (tpf->numerator * info->clock_speed) / tpf->denominator;
  835. if (div == 0)
  836. div = 1;
  837. else if (div > CLK_SCALE)
  838. div = CLK_SCALE;
  839. info->clkrc = (info->clkrc & 0x80) | div;
  840. tpf->numerator = 1;
  841. tpf->denominator = info->clock_speed / div;
  842. return ov7670_write(sd, REG_CLKRC, info->clkrc);
  843. }
  844. /*
  845. * Frame intervals. Since frame rates are controlled with the clock
  846. * divider, we can only do 30/n for integer n values. So no continuous
  847. * or stepwise options. Here we just pick a handful of logical values.
  848. */
  849. static int ov7670_frame_rates[] = { 30, 15, 10, 5, 1 };
  850. static int ov7670_enum_frameintervals(struct v4l2_subdev *sd,
  851. struct v4l2_frmivalenum *interval)
  852. {
  853. if (interval->index >= ARRAY_SIZE(ov7670_frame_rates))
  854. return -EINVAL;
  855. interval->type = V4L2_FRMIVAL_TYPE_DISCRETE;
  856. interval->discrete.numerator = 1;
  857. interval->discrete.denominator = ov7670_frame_rates[interval->index];
  858. return 0;
  859. }
  860. /*
  861. * Frame size enumeration
  862. */
  863. static int ov7670_enum_framesizes(struct v4l2_subdev *sd,
  864. struct v4l2_frmsizeenum *fsize)
  865. {
  866. struct ov7670_info *info = to_state(sd);
  867. int i;
  868. int num_valid = -1;
  869. __u32 index = fsize->index;
  870. unsigned int n_win_sizes = info->devtype->n_win_sizes;
  871. /*
  872. * If a minimum width/height was requested, filter out the capture
  873. * windows that fall outside that.
  874. */
  875. for (i = 0; i < n_win_sizes; i++) {
  876. struct ov7670_win_size *win = &info->devtype->win_sizes[index];
  877. if (info->min_width && win->width < info->min_width)
  878. continue;
  879. if (info->min_height && win->height < info->min_height)
  880. continue;
  881. if (index == ++num_valid) {
  882. fsize->type = V4L2_FRMSIZE_TYPE_DISCRETE;
  883. fsize->discrete.width = win->width;
  884. fsize->discrete.height = win->height;
  885. return 0;
  886. }
  887. }
  888. return -EINVAL;
  889. }
  890. /*
  891. * Code for dealing with controls.
  892. */
  893. static int ov7670_store_cmatrix(struct v4l2_subdev *sd,
  894. int matrix[CMATRIX_LEN])
  895. {
  896. int i, ret;
  897. unsigned char signbits = 0;
  898. /*
  899. * Weird crap seems to exist in the upper part of
  900. * the sign bits register, so let's preserve it.
  901. */
  902. ret = ov7670_read(sd, REG_CMATRIX_SIGN, &signbits);
  903. signbits &= 0xc0;
  904. for (i = 0; i < CMATRIX_LEN; i++) {
  905. unsigned char raw;
  906. if (matrix[i] < 0) {
  907. signbits |= (1 << i);
  908. if (matrix[i] < -255)
  909. raw = 0xff;
  910. else
  911. raw = (-1 * matrix[i]) & 0xff;
  912. }
  913. else {
  914. if (matrix[i] > 255)
  915. raw = 0xff;
  916. else
  917. raw = matrix[i] & 0xff;
  918. }
  919. ret += ov7670_write(sd, REG_CMATRIX_BASE + i, raw);
  920. }
  921. ret += ov7670_write(sd, REG_CMATRIX_SIGN, signbits);
  922. return ret;
  923. }
  924. /*
  925. * Hue also requires messing with the color matrix. It also requires
  926. * trig functions, which tend not to be well supported in the kernel.
  927. * So here is a simple table of sine values, 0-90 degrees, in steps
  928. * of five degrees. Values are multiplied by 1000.
  929. *
  930. * The following naive approximate trig functions require an argument
  931. * carefully limited to -180 <= theta <= 180.
  932. */
  933. #define SIN_STEP 5
  934. static const int ov7670_sin_table[] = {
  935. 0, 87, 173, 258, 342, 422,
  936. 499, 573, 642, 707, 766, 819,
  937. 866, 906, 939, 965, 984, 996,
  938. 1000
  939. };
  940. static int ov7670_sine(int theta)
  941. {
  942. int chs = 1;
  943. int sine;
  944. if (theta < 0) {
  945. theta = -theta;
  946. chs = -1;
  947. }
  948. if (theta <= 90)
  949. sine = ov7670_sin_table[theta/SIN_STEP];
  950. else {
  951. theta -= 90;
  952. sine = 1000 - ov7670_sin_table[theta/SIN_STEP];
  953. }
  954. return sine*chs;
  955. }
  956. static int ov7670_cosine(int theta)
  957. {
  958. theta = 90 - theta;
  959. if (theta > 180)
  960. theta -= 360;
  961. else if (theta < -180)
  962. theta += 360;
  963. return ov7670_sine(theta);
  964. }
  965. static void ov7670_calc_cmatrix(struct ov7670_info *info,
  966. int matrix[CMATRIX_LEN])
  967. {
  968. int i;
  969. /*
  970. * Apply the current saturation setting first.
  971. */
  972. for (i = 0; i < CMATRIX_LEN; i++)
  973. matrix[i] = (info->fmt->cmatrix[i]*info->sat) >> 7;
  974. /*
  975. * Then, if need be, rotate the hue value.
  976. */
  977. if (info->hue != 0) {
  978. int sinth, costh, tmpmatrix[CMATRIX_LEN];
  979. memcpy(tmpmatrix, matrix, CMATRIX_LEN*sizeof(int));
  980. sinth = ov7670_sine(info->hue);
  981. costh = ov7670_cosine(info->hue);
  982. matrix[0] = (matrix[3]*sinth + matrix[0]*costh)/1000;
  983. matrix[1] = (matrix[4]*sinth + matrix[1]*costh)/1000;
  984. matrix[2] = (matrix[5]*sinth + matrix[2]*costh)/1000;
  985. matrix[3] = (matrix[3]*costh - matrix[0]*sinth)/1000;
  986. matrix[4] = (matrix[4]*costh - matrix[1]*sinth)/1000;
  987. matrix[5] = (matrix[5]*costh - matrix[2]*sinth)/1000;
  988. }
  989. }
  990. static int ov7670_s_sat(struct v4l2_subdev *sd, int value)
  991. {
  992. struct ov7670_info *info = to_state(sd);
  993. int matrix[CMATRIX_LEN];
  994. int ret;
  995. info->sat = value;
  996. ov7670_calc_cmatrix(info, matrix);
  997. ret = ov7670_store_cmatrix(sd, matrix);
  998. return ret;
  999. }
  1000. static int ov7670_g_sat(struct v4l2_subdev *sd, __s32 *value)
  1001. {
  1002. struct ov7670_info *info = to_state(sd);
  1003. *value = info->sat;
  1004. return 0;
  1005. }
  1006. static int ov7670_s_hue(struct v4l2_subdev *sd, int value)
  1007. {
  1008. struct ov7670_info *info = to_state(sd);
  1009. int matrix[CMATRIX_LEN];
  1010. int ret;
  1011. if (value < -180 || value > 180)
  1012. return -EINVAL;
  1013. info->hue = value;
  1014. ov7670_calc_cmatrix(info, matrix);
  1015. ret = ov7670_store_cmatrix(sd, matrix);
  1016. return ret;
  1017. }
  1018. static int ov7670_g_hue(struct v4l2_subdev *sd, __s32 *value)
  1019. {
  1020. struct ov7670_info *info = to_state(sd);
  1021. *value = info->hue;
  1022. return 0;
  1023. }
  1024. /*
  1025. * Some weird registers seem to store values in a sign/magnitude format!
  1026. */
  1027. static unsigned char ov7670_sm_to_abs(unsigned char v)
  1028. {
  1029. if ((v & 0x80) == 0)
  1030. return v + 128;
  1031. return 128 - (v & 0x7f);
  1032. }
  1033. static unsigned char ov7670_abs_to_sm(unsigned char v)
  1034. {
  1035. if (v > 127)
  1036. return v & 0x7f;
  1037. return (128 - v) | 0x80;
  1038. }
  1039. static int ov7670_s_brightness(struct v4l2_subdev *sd, int value)
  1040. {
  1041. unsigned char com8 = 0, v;
  1042. int ret;
  1043. ov7670_read(sd, REG_COM8, &com8);
  1044. com8 &= ~COM8_AEC;
  1045. ov7670_write(sd, REG_COM8, com8);
  1046. v = ov7670_abs_to_sm(value);
  1047. ret = ov7670_write(sd, REG_BRIGHT, v);
  1048. return ret;
  1049. }
  1050. static int ov7670_g_brightness(struct v4l2_subdev *sd, __s32 *value)
  1051. {
  1052. unsigned char v = 0;
  1053. int ret = ov7670_read(sd, REG_BRIGHT, &v);
  1054. *value = ov7670_sm_to_abs(v);
  1055. return ret;
  1056. }
  1057. static int ov7670_s_contrast(struct v4l2_subdev *sd, int value)
  1058. {
  1059. return ov7670_write(sd, REG_CONTRAS, (unsigned char) value);
  1060. }
  1061. static int ov7670_g_contrast(struct v4l2_subdev *sd, __s32 *value)
  1062. {
  1063. unsigned char v = 0;
  1064. int ret = ov7670_read(sd, REG_CONTRAS, &v);
  1065. *value = v;
  1066. return ret;
  1067. }
  1068. static int ov7670_g_hflip(struct v4l2_subdev *sd, __s32 *value)
  1069. {
  1070. int ret;
  1071. unsigned char v = 0;
  1072. ret = ov7670_read(sd, REG_MVFP, &v);
  1073. *value = (v & MVFP_MIRROR) == MVFP_MIRROR;
  1074. return ret;
  1075. }
  1076. static int ov7670_s_hflip(struct v4l2_subdev *sd, int value)
  1077. {
  1078. unsigned char v = 0;
  1079. int ret;
  1080. ret = ov7670_read(sd, REG_MVFP, &v);
  1081. if (value)
  1082. v |= MVFP_MIRROR;
  1083. else
  1084. v &= ~MVFP_MIRROR;
  1085. msleep(10); /* FIXME */
  1086. ret += ov7670_write(sd, REG_MVFP, v);
  1087. return ret;
  1088. }
  1089. static int ov7670_g_vflip(struct v4l2_subdev *sd, __s32 *value)
  1090. {
  1091. int ret;
  1092. unsigned char v = 0;
  1093. ret = ov7670_read(sd, REG_MVFP, &v);
  1094. *value = (v & MVFP_FLIP) == MVFP_FLIP;
  1095. return ret;
  1096. }
  1097. static int ov7670_s_vflip(struct v4l2_subdev *sd, int value)
  1098. {
  1099. unsigned char v = 0;
  1100. int ret;
  1101. ret = ov7670_read(sd, REG_MVFP, &v);
  1102. if (value)
  1103. v |= MVFP_FLIP;
  1104. else
  1105. v &= ~MVFP_FLIP;
  1106. msleep(10); /* FIXME */
  1107. ret += ov7670_write(sd, REG_MVFP, v);
  1108. return ret;
  1109. }
  1110. /*
  1111. * GAIN is split between REG_GAIN and REG_VREF[7:6]. If one believes
  1112. * the data sheet, the VREF parts should be the most significant, but
  1113. * experience shows otherwise. There seems to be little value in
  1114. * messing with the VREF bits, so we leave them alone.
  1115. */
  1116. static int ov7670_g_gain(struct v4l2_subdev *sd, __s32 *value)
  1117. {
  1118. int ret;
  1119. unsigned char gain;
  1120. ret = ov7670_read(sd, REG_GAIN, &gain);
  1121. *value = gain;
  1122. return ret;
  1123. }
  1124. static int ov7670_s_gain(struct v4l2_subdev *sd, int value)
  1125. {
  1126. int ret;
  1127. unsigned char com8;
  1128. ret = ov7670_write(sd, REG_GAIN, value & 0xff);
  1129. /* Have to turn off AGC as well */
  1130. if (ret == 0) {
  1131. ret = ov7670_read(sd, REG_COM8, &com8);
  1132. ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AGC);
  1133. }
  1134. return ret;
  1135. }
  1136. /*
  1137. * Tweak autogain.
  1138. */
  1139. static int ov7670_g_autogain(struct v4l2_subdev *sd, __s32 *value)
  1140. {
  1141. int ret;
  1142. unsigned char com8;
  1143. ret = ov7670_read(sd, REG_COM8, &com8);
  1144. *value = (com8 & COM8_AGC) != 0;
  1145. return ret;
  1146. }
  1147. static int ov7670_s_autogain(struct v4l2_subdev *sd, int value)
  1148. {
  1149. int ret;
  1150. unsigned char com8;
  1151. ret = ov7670_read(sd, REG_COM8, &com8);
  1152. if (ret == 0) {
  1153. if (value)
  1154. com8 |= COM8_AGC;
  1155. else
  1156. com8 &= ~COM8_AGC;
  1157. ret = ov7670_write(sd, REG_COM8, com8);
  1158. }
  1159. return ret;
  1160. }
  1161. /*
  1162. * Exposure is spread all over the place: top 6 bits in AECHH, middle
  1163. * 8 in AECH, and two stashed in COM1 just for the hell of it.
  1164. */
  1165. static int ov7670_g_exp(struct v4l2_subdev *sd, __s32 *value)
  1166. {
  1167. int ret;
  1168. unsigned char com1, aech, aechh;
  1169. ret = ov7670_read(sd, REG_COM1, &com1) +
  1170. ov7670_read(sd, REG_AECH, &aech) +
  1171. ov7670_read(sd, REG_AECHH, &aechh);
  1172. *value = ((aechh & 0x3f) << 10) | (aech << 2) | (com1 & 0x03);
  1173. return ret;
  1174. }
  1175. static int ov7670_s_exp(struct v4l2_subdev *sd, int value)
  1176. {
  1177. int ret;
  1178. unsigned char com1, com8, aech, aechh;
  1179. ret = ov7670_read(sd, REG_COM1, &com1) +
  1180. ov7670_read(sd, REG_COM8, &com8);
  1181. ov7670_read(sd, REG_AECHH, &aechh);
  1182. if (ret)
  1183. return ret;
  1184. com1 = (com1 & 0xfc) | (value & 0x03);
  1185. aech = (value >> 2) & 0xff;
  1186. aechh = (aechh & 0xc0) | ((value >> 10) & 0x3f);
  1187. ret = ov7670_write(sd, REG_COM1, com1) +
  1188. ov7670_write(sd, REG_AECH, aech) +
  1189. ov7670_write(sd, REG_AECHH, aechh);
  1190. /* Have to turn off AEC as well */
  1191. if (ret == 0)
  1192. ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AEC);
  1193. return ret;
  1194. }
  1195. /*
  1196. * Tweak autoexposure.
  1197. */
  1198. static int ov7670_g_autoexp(struct v4l2_subdev *sd, __s32 *value)
  1199. {
  1200. int ret;
  1201. unsigned char com8;
  1202. enum v4l2_exposure_auto_type *atype = (enum v4l2_exposure_auto_type *) value;
  1203. ret = ov7670_read(sd, REG_COM8, &com8);
  1204. if (com8 & COM8_AEC)
  1205. *atype = V4L2_EXPOSURE_AUTO;
  1206. else
  1207. *atype = V4L2_EXPOSURE_MANUAL;
  1208. return ret;
  1209. }
  1210. static int ov7670_s_autoexp(struct v4l2_subdev *sd,
  1211. enum v4l2_exposure_auto_type value)
  1212. {
  1213. int ret;
  1214. unsigned char com8;
  1215. ret = ov7670_read(sd, REG_COM8, &com8);
  1216. if (ret == 0) {
  1217. if (value == V4L2_EXPOSURE_AUTO)
  1218. com8 |= COM8_AEC;
  1219. else
  1220. com8 &= ~COM8_AEC;
  1221. ret = ov7670_write(sd, REG_COM8, com8);
  1222. }
  1223. return ret;
  1224. }
  1225. static int ov7670_queryctrl(struct v4l2_subdev *sd,
  1226. struct v4l2_queryctrl *qc)
  1227. {
  1228. /* Fill in min, max, step and default value for these controls. */
  1229. switch (qc->id) {
  1230. case V4L2_CID_BRIGHTNESS:
  1231. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
  1232. case V4L2_CID_CONTRAST:
  1233. return v4l2_ctrl_query_fill(qc, 0, 127, 1, 64);
  1234. case V4L2_CID_VFLIP:
  1235. case V4L2_CID_HFLIP:
  1236. return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
  1237. case V4L2_CID_SATURATION:
  1238. return v4l2_ctrl_query_fill(qc, 0, 256, 1, 128);
  1239. case V4L2_CID_HUE:
  1240. return v4l2_ctrl_query_fill(qc, -180, 180, 5, 0);
  1241. case V4L2_CID_GAIN:
  1242. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
  1243. case V4L2_CID_AUTOGAIN:
  1244. return v4l2_ctrl_query_fill(qc, 0, 1, 1, 1);
  1245. case V4L2_CID_EXPOSURE:
  1246. return v4l2_ctrl_query_fill(qc, 0, 65535, 1, 500);
  1247. case V4L2_CID_EXPOSURE_AUTO:
  1248. return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
  1249. }
  1250. return -EINVAL;
  1251. }
  1252. static int ov7670_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  1253. {
  1254. switch (ctrl->id) {
  1255. case V4L2_CID_BRIGHTNESS:
  1256. return ov7670_g_brightness(sd, &ctrl->value);
  1257. case V4L2_CID_CONTRAST:
  1258. return ov7670_g_contrast(sd, &ctrl->value);
  1259. case V4L2_CID_SATURATION:
  1260. return ov7670_g_sat(sd, &ctrl->value);
  1261. case V4L2_CID_HUE:
  1262. return ov7670_g_hue(sd, &ctrl->value);
  1263. case V4L2_CID_VFLIP:
  1264. return ov7670_g_vflip(sd, &ctrl->value);
  1265. case V4L2_CID_HFLIP:
  1266. return ov7670_g_hflip(sd, &ctrl->value);
  1267. case V4L2_CID_GAIN:
  1268. return ov7670_g_gain(sd, &ctrl->value);
  1269. case V4L2_CID_AUTOGAIN:
  1270. return ov7670_g_autogain(sd, &ctrl->value);
  1271. case V4L2_CID_EXPOSURE:
  1272. return ov7670_g_exp(sd, &ctrl->value);
  1273. case V4L2_CID_EXPOSURE_AUTO:
  1274. return ov7670_g_autoexp(sd, &ctrl->value);
  1275. }
  1276. return -EINVAL;
  1277. }
  1278. static int ov7670_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  1279. {
  1280. switch (ctrl->id) {
  1281. case V4L2_CID_BRIGHTNESS:
  1282. return ov7670_s_brightness(sd, ctrl->value);
  1283. case V4L2_CID_CONTRAST:
  1284. return ov7670_s_contrast(sd, ctrl->value);
  1285. case V4L2_CID_SATURATION:
  1286. return ov7670_s_sat(sd, ctrl->value);
  1287. case V4L2_CID_HUE:
  1288. return ov7670_s_hue(sd, ctrl->value);
  1289. case V4L2_CID_VFLIP:
  1290. return ov7670_s_vflip(sd, ctrl->value);
  1291. case V4L2_CID_HFLIP:
  1292. return ov7670_s_hflip(sd, ctrl->value);
  1293. case V4L2_CID_GAIN:
  1294. return ov7670_s_gain(sd, ctrl->value);
  1295. case V4L2_CID_AUTOGAIN:
  1296. return ov7670_s_autogain(sd, ctrl->value);
  1297. case V4L2_CID_EXPOSURE:
  1298. return ov7670_s_exp(sd, ctrl->value);
  1299. case V4L2_CID_EXPOSURE_AUTO:
  1300. return ov7670_s_autoexp(sd,
  1301. (enum v4l2_exposure_auto_type) ctrl->value);
  1302. }
  1303. return -EINVAL;
  1304. }
  1305. static int ov7670_g_chip_ident(struct v4l2_subdev *sd,
  1306. struct v4l2_dbg_chip_ident *chip)
  1307. {
  1308. struct i2c_client *client = v4l2_get_subdevdata(sd);
  1309. return v4l2_chip_ident_i2c_client(client, chip, V4L2_IDENT_OV7670, 0);
  1310. }
  1311. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1312. static int ov7670_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
  1313. {
  1314. struct i2c_client *client = v4l2_get_subdevdata(sd);
  1315. unsigned char val = 0;
  1316. int ret;
  1317. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  1318. return -EINVAL;
  1319. if (!capable(CAP_SYS_ADMIN))
  1320. return -EPERM;
  1321. ret = ov7670_read(sd, reg->reg & 0xff, &val);
  1322. reg->val = val;
  1323. reg->size = 1;
  1324. return ret;
  1325. }
  1326. static int ov7670_s_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
  1327. {
  1328. struct i2c_client *client = v4l2_get_subdevdata(sd);
  1329. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  1330. return -EINVAL;
  1331. if (!capable(CAP_SYS_ADMIN))
  1332. return -EPERM;
  1333. ov7670_write(sd, reg->reg & 0xff, reg->val & 0xff);
  1334. return 0;
  1335. }
  1336. #endif
  1337. /* ----------------------------------------------------------------------- */
  1338. static const struct v4l2_subdev_core_ops ov7670_core_ops = {
  1339. .g_chip_ident = ov7670_g_chip_ident,
  1340. .g_ctrl = ov7670_g_ctrl,
  1341. .s_ctrl = ov7670_s_ctrl,
  1342. .queryctrl = ov7670_queryctrl,
  1343. .reset = ov7670_reset,
  1344. .init = ov7670_init,
  1345. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1346. .g_register = ov7670_g_register,
  1347. .s_register = ov7670_s_register,
  1348. #endif
  1349. };
  1350. static const struct v4l2_subdev_video_ops ov7670_video_ops = {
  1351. .enum_mbus_fmt = ov7670_enum_mbus_fmt,
  1352. .try_mbus_fmt = ov7670_try_mbus_fmt,
  1353. .s_mbus_fmt = ov7670_s_mbus_fmt,
  1354. .s_parm = ov7670_s_parm,
  1355. .g_parm = ov7670_g_parm,
  1356. .enum_frameintervals = ov7670_enum_frameintervals,
  1357. .enum_framesizes = ov7670_enum_framesizes,
  1358. };
  1359. static const struct v4l2_subdev_ops ov7670_ops = {
  1360. .core = &ov7670_core_ops,
  1361. .video = &ov7670_video_ops,
  1362. };
  1363. /* ----------------------------------------------------------------------- */
  1364. static const struct ov7670_devtype ov7670_devdata[] = {
  1365. [MODEL_OV7670] = {
  1366. .win_sizes = ov7670_win_sizes,
  1367. .n_win_sizes = ARRAY_SIZE(ov7670_win_sizes),
  1368. },
  1369. [MODEL_OV7675] = {
  1370. .win_sizes = ov7675_win_sizes,
  1371. .n_win_sizes = ARRAY_SIZE(ov7675_win_sizes),
  1372. },
  1373. };
  1374. static int ov7670_probe(struct i2c_client *client,
  1375. const struct i2c_device_id *id)
  1376. {
  1377. struct v4l2_subdev *sd;
  1378. struct ov7670_info *info;
  1379. int ret;
  1380. info = kzalloc(sizeof(struct ov7670_info), GFP_KERNEL);
  1381. if (info == NULL)
  1382. return -ENOMEM;
  1383. sd = &info->sd;
  1384. v4l2_i2c_subdev_init(sd, client, &ov7670_ops);
  1385. info->clock_speed = 30; /* default: a guess */
  1386. if (client->dev.platform_data) {
  1387. struct ov7670_config *config = client->dev.platform_data;
  1388. /*
  1389. * Must apply configuration before initializing device, because it
  1390. * selects I/O method.
  1391. */
  1392. info->min_width = config->min_width;
  1393. info->min_height = config->min_height;
  1394. info->use_smbus = config->use_smbus;
  1395. if (config->clock_speed)
  1396. info->clock_speed = config->clock_speed;
  1397. }
  1398. /* Make sure it's an ov7670 */
  1399. ret = ov7670_detect(sd);
  1400. if (ret) {
  1401. v4l_dbg(1, debug, client,
  1402. "chip found @ 0x%x (%s) is not an ov7670 chip.\n",
  1403. client->addr << 1, client->adapter->name);
  1404. kfree(info);
  1405. return ret;
  1406. }
  1407. v4l_info(client, "chip found @ 0x%02x (%s)\n",
  1408. client->addr << 1, client->adapter->name);
  1409. info->devtype = &ov7670_devdata[id->driver_data];
  1410. info->fmt = &ov7670_formats[0];
  1411. info->sat = 128; /* Review this */
  1412. info->clkrc = info->clock_speed / 30;
  1413. return 0;
  1414. }
  1415. static int ov7670_remove(struct i2c_client *client)
  1416. {
  1417. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  1418. v4l2_device_unregister_subdev(sd);
  1419. kfree(to_state(sd));
  1420. return 0;
  1421. }
  1422. static const struct i2c_device_id ov7670_id[] = {
  1423. { "ov7670", MODEL_OV7670 },
  1424. { "ov7675", MODEL_OV7675 },
  1425. { }
  1426. };
  1427. MODULE_DEVICE_TABLE(i2c, ov7670_id);
  1428. static struct i2c_driver ov7670_driver = {
  1429. .driver = {
  1430. .owner = THIS_MODULE,
  1431. .name = "ov7670",
  1432. },
  1433. .probe = ov7670_probe,
  1434. .remove = ov7670_remove,
  1435. .id_table = ov7670_id,
  1436. };
  1437. module_i2c_driver(ov7670_driver);