time.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (C) 2000,2001,2004 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/clockchips.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/irq.h>
  21. #include <linux/percpu.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/addrspace.h>
  24. #include <asm/time.h>
  25. #include <asm/io.h>
  26. #include <asm/sibyte/bcm1480_regs.h>
  27. #include <asm/sibyte/sb1250_regs.h>
  28. #include <asm/sibyte/bcm1480_int.h>
  29. #include <asm/sibyte/bcm1480_scd.h>
  30. #include <asm/sibyte/sb1250.h>
  31. #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
  32. #define IMR_IP3_VAL K_BCM1480_INT_MAP_I1
  33. #define IMR_IP4_VAL K_BCM1480_INT_MAP_I2
  34. extern int bcm1480_steal_irq(int irq);
  35. /*
  36. * The general purpose timer ticks at 1MHz independent if
  37. * the rest of the system
  38. */
  39. static void sibyte_set_mode(enum clock_event_mode mode,
  40. struct clock_event_device *evt)
  41. {
  42. unsigned int cpu = smp_processor_id();
  43. void __iomem *timer_cfg, *timer_init;
  44. timer_cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  45. timer_init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  46. switch (mode) {
  47. case CLOCK_EVT_MODE_PERIODIC:
  48. __raw_writeq(0, timer_cfg);
  49. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1, timer_init);
  50. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  51. timer_cfg);
  52. break;
  53. case CLOCK_EVT_MODE_ONESHOT:
  54. /* Stop the timer until we actually program a shot */
  55. case CLOCK_EVT_MODE_SHUTDOWN:
  56. __raw_writeq(0, timer_cfg);
  57. break;
  58. case CLOCK_EVT_MODE_UNUSED: /* shuddup gcc */
  59. case CLOCK_EVT_MODE_RESUME:
  60. ;
  61. }
  62. }
  63. static int sibyte_next_event(unsigned long delta, struct clock_event_device *cd)
  64. {
  65. unsigned int cpu = smp_processor_id();
  66. void __iomem *timer_init;
  67. unsigned int cnt;
  68. int res;
  69. timer_init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  70. cnt = __raw_readq(timer_init);
  71. cnt += delta;
  72. __raw_writeq(cnt, timer_init);
  73. res = ((long)(__raw_readq(timer_init) - cnt ) > 0) ? -ETIME : 0;
  74. return res;
  75. }
  76. static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
  77. {
  78. unsigned int cpu = smp_processor_id();
  79. struct clock_event_device *cd = dev_id;
  80. void __iomem *timer_cfg;
  81. timer_cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  82. /* Reset the timer */
  83. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  84. timer_cfg);
  85. cd->event_handler(cd);
  86. return IRQ_HANDLED;
  87. }
  88. static DEFINE_PER_CPU(struct clock_event_device, sibyte_hpt_clockevent);
  89. static DEFINE_PER_CPU(struct irqaction, sibyte_hpt_irqaction);
  90. static DEFINE_PER_CPU(char [18], sibyte_hpt_name);
  91. void __cpuinit sb1480_clockevent_init(void)
  92. {
  93. unsigned int cpu = smp_processor_id();
  94. unsigned int irq = K_BCM1480_INT_TIMER_0 + cpu;
  95. struct irqaction *action = &per_cpu(sibyte_hpt_irqaction, cpu);
  96. struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
  97. unsigned char *name = per_cpu(sibyte_hpt_name, cpu);
  98. BUG_ON(cpu > 3); /* Only have 4 general purpose timers */
  99. sprintf(name, "bcm1480-counter %d", cpu);
  100. cd->name = name;
  101. cd->features = CLOCK_EVT_FEAT_PERIODIC |
  102. CLOCK_EVT_MODE_ONESHOT;
  103. clockevent_set_clock(cd, V_SCD_TIMER_FREQ);
  104. cd->max_delta_ns = clockevent_delta2ns(0x7fffff, cd);
  105. cd->min_delta_ns = clockevent_delta2ns(1, cd);
  106. cd->rating = 200;
  107. cd->irq = irq;
  108. cd->cpumask = cpumask_of_cpu(cpu);
  109. cd->set_next_event = sibyte_next_event;
  110. cd->set_mode = sibyte_set_mode;
  111. clockevents_register_device(cd);
  112. bcm1480_mask_irq(cpu, irq);
  113. /*
  114. * Map timer interrupt to IP[4] of this cpu
  115. */
  116. __raw_writeq(IMR_IP4_VAL,
  117. IOADDR(A_BCM1480_IMR_REGISTER(cpu,
  118. R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) + (irq << 3)));
  119. bcm1480_unmask_irq(cpu, irq);
  120. bcm1480_steal_irq(irq);
  121. action->handler = sibyte_counter_handler;
  122. action->flags = IRQF_DISABLED | IRQF_PERCPU;
  123. action->name = name;
  124. action->dev_id = cd;
  125. setup_irq(irq, action);
  126. }
  127. static cycle_t bcm1480_hpt_read(void)
  128. {
  129. return (cycle_t) __raw_readq(IOADDR(A_SCD_ZBBUS_CYCLE_COUNT));
  130. }
  131. struct clocksource bcm1480_clocksource = {
  132. .name = "zbbus-cycles",
  133. .rating = 200,
  134. .read = bcm1480_hpt_read,
  135. .mask = CLOCKSOURCE_MASK(64),
  136. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  137. };
  138. void __init sb1480_clocksource_init(void)
  139. {
  140. struct clocksource *cs = &bcm1480_clocksource;
  141. unsigned int plldiv;
  142. unsigned long zbbus;
  143. plldiv = G_BCM1480_SYS_PLL_DIV(__raw_readq(IOADDR(A_SCD_SYSTEM_CFG)));
  144. zbbus = ((plldiv >> 1) * 50000000) + ((plldiv & 1) * 25000000);
  145. clocksource_set_clock(cs, zbbus);
  146. clocksource_register(cs);
  147. }
  148. void __init plat_time_init(void)
  149. {
  150. sb1480_clocksource_init();
  151. sb1480_clockevent_init();
  152. }