rv770.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "atom.h"
  35. #include "avivod.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. radeon_gart_restore(rdev);
  55. /* Setup L2 cache */
  56. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  57. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  58. EFFECTIVE_L2_QUEUE_SIZE(7));
  59. WREG32(VM_L2_CNTL2, 0);
  60. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  61. /* Setup TLB control */
  62. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  63. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  64. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  65. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  66. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  68. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  76. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  77. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  78. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  79. (u32)(rdev->dummy_page.addr >> 12));
  80. for (i = 1; i < 7; i++)
  81. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  82. r600_pcie_gart_tlb_flush(rdev);
  83. rdev->gart.ready = true;
  84. return 0;
  85. }
  86. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  87. {
  88. u32 tmp;
  89. int i, r;
  90. /* Disable all tables */
  91. for (i = 0; i < 7; i++)
  92. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  93. /* Setup L2 cache */
  94. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  95. EFFECTIVE_L2_QUEUE_SIZE(7));
  96. WREG32(VM_L2_CNTL2, 0);
  97. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  98. /* Setup TLB control */
  99. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  100. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  102. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  107. if (rdev->gart.table.vram.robj) {
  108. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  109. if (likely(r == 0)) {
  110. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  111. radeon_bo_unpin(rdev->gart.table.vram.robj);
  112. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  113. }
  114. }
  115. }
  116. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  117. {
  118. rv770_pcie_gart_disable(rdev);
  119. radeon_gart_table_vram_free(rdev);
  120. radeon_gart_fini(rdev);
  121. }
  122. void rv770_agp_enable(struct radeon_device *rdev)
  123. {
  124. u32 tmp;
  125. int i;
  126. /* Setup L2 cache */
  127. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  128. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  129. EFFECTIVE_L2_QUEUE_SIZE(7));
  130. WREG32(VM_L2_CNTL2, 0);
  131. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  132. /* Setup TLB control */
  133. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  134. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  135. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  136. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  137. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  139. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  140. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  144. for (i = 0; i < 7; i++)
  145. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  146. }
  147. static void rv770_mc_program(struct radeon_device *rdev)
  148. {
  149. struct rv515_mc_save save;
  150. u32 tmp;
  151. int i, j;
  152. /* Initialize HDP */
  153. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  154. WREG32((0x2c14 + j), 0x00000000);
  155. WREG32((0x2c18 + j), 0x00000000);
  156. WREG32((0x2c1c + j), 0x00000000);
  157. WREG32((0x2c20 + j), 0x00000000);
  158. WREG32((0x2c24 + j), 0x00000000);
  159. }
  160. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  161. rv515_mc_stop(rdev, &save);
  162. if (r600_mc_wait_for_idle(rdev)) {
  163. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  164. }
  165. /* Lockout access through VGA aperture*/
  166. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  167. /* Update configuration */
  168. if (rdev->flags & RADEON_IS_AGP) {
  169. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  170. /* VRAM before AGP */
  171. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  172. rdev->mc.vram_start >> 12);
  173. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  174. rdev->mc.gtt_end >> 12);
  175. } else {
  176. /* VRAM after AGP */
  177. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  178. rdev->mc.gtt_start >> 12);
  179. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  180. rdev->mc.vram_end >> 12);
  181. }
  182. } else {
  183. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  184. rdev->mc.vram_start >> 12);
  185. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  186. rdev->mc.vram_end >> 12);
  187. }
  188. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  189. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  190. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  191. WREG32(MC_VM_FB_LOCATION, tmp);
  192. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  193. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  194. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  195. if (rdev->flags & RADEON_IS_AGP) {
  196. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  197. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  198. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  199. } else {
  200. WREG32(MC_VM_AGP_BASE, 0);
  201. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  202. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  203. }
  204. if (r600_mc_wait_for_idle(rdev)) {
  205. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  206. }
  207. rv515_mc_resume(rdev, &save);
  208. /* we need to own VRAM, so turn off the VGA renderer here
  209. * to stop it overwriting our objects */
  210. rv515_vga_render_disable(rdev);
  211. }
  212. /*
  213. * CP.
  214. */
  215. void r700_cp_stop(struct radeon_device *rdev)
  216. {
  217. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  218. }
  219. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  220. {
  221. const __be32 *fw_data;
  222. int i;
  223. if (!rdev->me_fw || !rdev->pfp_fw)
  224. return -EINVAL;
  225. r700_cp_stop(rdev);
  226. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  227. /* Reset cp */
  228. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  229. RREG32(GRBM_SOFT_RESET);
  230. mdelay(15);
  231. WREG32(GRBM_SOFT_RESET, 0);
  232. fw_data = (const __be32 *)rdev->pfp_fw->data;
  233. WREG32(CP_PFP_UCODE_ADDR, 0);
  234. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  235. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  236. WREG32(CP_PFP_UCODE_ADDR, 0);
  237. fw_data = (const __be32 *)rdev->me_fw->data;
  238. WREG32(CP_ME_RAM_WADDR, 0);
  239. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  240. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  241. WREG32(CP_PFP_UCODE_ADDR, 0);
  242. WREG32(CP_ME_RAM_WADDR, 0);
  243. WREG32(CP_ME_RAM_RADDR, 0);
  244. return 0;
  245. }
  246. /*
  247. * Core functions
  248. */
  249. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  250. u32 num_tile_pipes,
  251. u32 num_backends,
  252. u32 backend_disable_mask)
  253. {
  254. u32 backend_map = 0;
  255. u32 enabled_backends_mask;
  256. u32 enabled_backends_count;
  257. u32 cur_pipe;
  258. u32 swizzle_pipe[R7XX_MAX_PIPES];
  259. u32 cur_backend;
  260. u32 i;
  261. bool force_no_swizzle;
  262. if (num_tile_pipes > R7XX_MAX_PIPES)
  263. num_tile_pipes = R7XX_MAX_PIPES;
  264. if (num_tile_pipes < 1)
  265. num_tile_pipes = 1;
  266. if (num_backends > R7XX_MAX_BACKENDS)
  267. num_backends = R7XX_MAX_BACKENDS;
  268. if (num_backends < 1)
  269. num_backends = 1;
  270. enabled_backends_mask = 0;
  271. enabled_backends_count = 0;
  272. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  273. if (((backend_disable_mask >> i) & 1) == 0) {
  274. enabled_backends_mask |= (1 << i);
  275. ++enabled_backends_count;
  276. }
  277. if (enabled_backends_count == num_backends)
  278. break;
  279. }
  280. if (enabled_backends_count == 0) {
  281. enabled_backends_mask = 1;
  282. enabled_backends_count = 1;
  283. }
  284. if (enabled_backends_count != num_backends)
  285. num_backends = enabled_backends_count;
  286. switch (rdev->family) {
  287. case CHIP_RV770:
  288. case CHIP_RV730:
  289. force_no_swizzle = false;
  290. break;
  291. case CHIP_RV710:
  292. case CHIP_RV740:
  293. default:
  294. force_no_swizzle = true;
  295. break;
  296. }
  297. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  298. switch (num_tile_pipes) {
  299. case 1:
  300. swizzle_pipe[0] = 0;
  301. break;
  302. case 2:
  303. swizzle_pipe[0] = 0;
  304. swizzle_pipe[1] = 1;
  305. break;
  306. case 3:
  307. if (force_no_swizzle) {
  308. swizzle_pipe[0] = 0;
  309. swizzle_pipe[1] = 1;
  310. swizzle_pipe[2] = 2;
  311. } else {
  312. swizzle_pipe[0] = 0;
  313. swizzle_pipe[1] = 2;
  314. swizzle_pipe[2] = 1;
  315. }
  316. break;
  317. case 4:
  318. if (force_no_swizzle) {
  319. swizzle_pipe[0] = 0;
  320. swizzle_pipe[1] = 1;
  321. swizzle_pipe[2] = 2;
  322. swizzle_pipe[3] = 3;
  323. } else {
  324. swizzle_pipe[0] = 0;
  325. swizzle_pipe[1] = 2;
  326. swizzle_pipe[2] = 3;
  327. swizzle_pipe[3] = 1;
  328. }
  329. break;
  330. case 5:
  331. if (force_no_swizzle) {
  332. swizzle_pipe[0] = 0;
  333. swizzle_pipe[1] = 1;
  334. swizzle_pipe[2] = 2;
  335. swizzle_pipe[3] = 3;
  336. swizzle_pipe[4] = 4;
  337. } else {
  338. swizzle_pipe[0] = 0;
  339. swizzle_pipe[1] = 2;
  340. swizzle_pipe[2] = 4;
  341. swizzle_pipe[3] = 1;
  342. swizzle_pipe[4] = 3;
  343. }
  344. break;
  345. case 6:
  346. if (force_no_swizzle) {
  347. swizzle_pipe[0] = 0;
  348. swizzle_pipe[1] = 1;
  349. swizzle_pipe[2] = 2;
  350. swizzle_pipe[3] = 3;
  351. swizzle_pipe[4] = 4;
  352. swizzle_pipe[5] = 5;
  353. } else {
  354. swizzle_pipe[0] = 0;
  355. swizzle_pipe[1] = 2;
  356. swizzle_pipe[2] = 4;
  357. swizzle_pipe[3] = 5;
  358. swizzle_pipe[4] = 3;
  359. swizzle_pipe[5] = 1;
  360. }
  361. break;
  362. case 7:
  363. if (force_no_swizzle) {
  364. swizzle_pipe[0] = 0;
  365. swizzle_pipe[1] = 1;
  366. swizzle_pipe[2] = 2;
  367. swizzle_pipe[3] = 3;
  368. swizzle_pipe[4] = 4;
  369. swizzle_pipe[5] = 5;
  370. swizzle_pipe[6] = 6;
  371. } else {
  372. swizzle_pipe[0] = 0;
  373. swizzle_pipe[1] = 2;
  374. swizzle_pipe[2] = 4;
  375. swizzle_pipe[3] = 6;
  376. swizzle_pipe[4] = 3;
  377. swizzle_pipe[5] = 1;
  378. swizzle_pipe[6] = 5;
  379. }
  380. break;
  381. case 8:
  382. if (force_no_swizzle) {
  383. swizzle_pipe[0] = 0;
  384. swizzle_pipe[1] = 1;
  385. swizzle_pipe[2] = 2;
  386. swizzle_pipe[3] = 3;
  387. swizzle_pipe[4] = 4;
  388. swizzle_pipe[5] = 5;
  389. swizzle_pipe[6] = 6;
  390. swizzle_pipe[7] = 7;
  391. } else {
  392. swizzle_pipe[0] = 0;
  393. swizzle_pipe[1] = 2;
  394. swizzle_pipe[2] = 4;
  395. swizzle_pipe[3] = 6;
  396. swizzle_pipe[4] = 3;
  397. swizzle_pipe[5] = 1;
  398. swizzle_pipe[6] = 7;
  399. swizzle_pipe[7] = 5;
  400. }
  401. break;
  402. }
  403. cur_backend = 0;
  404. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  405. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  406. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  407. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  408. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  409. }
  410. return backend_map;
  411. }
  412. static void rv770_gpu_init(struct radeon_device *rdev)
  413. {
  414. int i, j, num_qd_pipes;
  415. u32 ta_aux_cntl;
  416. u32 sx_debug_1;
  417. u32 smx_dc_ctl0;
  418. u32 db_debug3;
  419. u32 num_gs_verts_per_thread;
  420. u32 vgt_gs_per_es;
  421. u32 gs_prim_buffer_depth = 0;
  422. u32 sq_ms_fifo_sizes;
  423. u32 sq_config;
  424. u32 sq_thread_resource_mgmt;
  425. u32 hdp_host_path_cntl;
  426. u32 sq_dyn_gpr_size_simd_ab_0;
  427. u32 backend_map;
  428. u32 gb_tiling_config = 0;
  429. u32 cc_rb_backend_disable = 0;
  430. u32 cc_gc_shader_pipe_config = 0;
  431. u32 mc_arb_ramcfg;
  432. u32 db_debug4;
  433. /* setup chip specs */
  434. switch (rdev->family) {
  435. case CHIP_RV770:
  436. rdev->config.rv770.max_pipes = 4;
  437. rdev->config.rv770.max_tile_pipes = 8;
  438. rdev->config.rv770.max_simds = 10;
  439. rdev->config.rv770.max_backends = 4;
  440. rdev->config.rv770.max_gprs = 256;
  441. rdev->config.rv770.max_threads = 248;
  442. rdev->config.rv770.max_stack_entries = 512;
  443. rdev->config.rv770.max_hw_contexts = 8;
  444. rdev->config.rv770.max_gs_threads = 16 * 2;
  445. rdev->config.rv770.sx_max_export_size = 128;
  446. rdev->config.rv770.sx_max_export_pos_size = 16;
  447. rdev->config.rv770.sx_max_export_smx_size = 112;
  448. rdev->config.rv770.sq_num_cf_insts = 2;
  449. rdev->config.rv770.sx_num_of_sets = 7;
  450. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  451. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  452. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  453. break;
  454. case CHIP_RV730:
  455. rdev->config.rv770.max_pipes = 2;
  456. rdev->config.rv770.max_tile_pipes = 4;
  457. rdev->config.rv770.max_simds = 8;
  458. rdev->config.rv770.max_backends = 2;
  459. rdev->config.rv770.max_gprs = 128;
  460. rdev->config.rv770.max_threads = 248;
  461. rdev->config.rv770.max_stack_entries = 256;
  462. rdev->config.rv770.max_hw_contexts = 8;
  463. rdev->config.rv770.max_gs_threads = 16 * 2;
  464. rdev->config.rv770.sx_max_export_size = 256;
  465. rdev->config.rv770.sx_max_export_pos_size = 32;
  466. rdev->config.rv770.sx_max_export_smx_size = 224;
  467. rdev->config.rv770.sq_num_cf_insts = 2;
  468. rdev->config.rv770.sx_num_of_sets = 7;
  469. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  470. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  471. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  472. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  473. rdev->config.rv770.sx_max_export_pos_size -= 16;
  474. rdev->config.rv770.sx_max_export_smx_size += 16;
  475. }
  476. break;
  477. case CHIP_RV710:
  478. rdev->config.rv770.max_pipes = 2;
  479. rdev->config.rv770.max_tile_pipes = 2;
  480. rdev->config.rv770.max_simds = 2;
  481. rdev->config.rv770.max_backends = 1;
  482. rdev->config.rv770.max_gprs = 256;
  483. rdev->config.rv770.max_threads = 192;
  484. rdev->config.rv770.max_stack_entries = 256;
  485. rdev->config.rv770.max_hw_contexts = 4;
  486. rdev->config.rv770.max_gs_threads = 8 * 2;
  487. rdev->config.rv770.sx_max_export_size = 128;
  488. rdev->config.rv770.sx_max_export_pos_size = 16;
  489. rdev->config.rv770.sx_max_export_smx_size = 112;
  490. rdev->config.rv770.sq_num_cf_insts = 1;
  491. rdev->config.rv770.sx_num_of_sets = 7;
  492. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  493. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  494. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  495. break;
  496. case CHIP_RV740:
  497. rdev->config.rv770.max_pipes = 4;
  498. rdev->config.rv770.max_tile_pipes = 4;
  499. rdev->config.rv770.max_simds = 8;
  500. rdev->config.rv770.max_backends = 4;
  501. rdev->config.rv770.max_gprs = 256;
  502. rdev->config.rv770.max_threads = 248;
  503. rdev->config.rv770.max_stack_entries = 512;
  504. rdev->config.rv770.max_hw_contexts = 8;
  505. rdev->config.rv770.max_gs_threads = 16 * 2;
  506. rdev->config.rv770.sx_max_export_size = 256;
  507. rdev->config.rv770.sx_max_export_pos_size = 32;
  508. rdev->config.rv770.sx_max_export_smx_size = 224;
  509. rdev->config.rv770.sq_num_cf_insts = 2;
  510. rdev->config.rv770.sx_num_of_sets = 7;
  511. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  512. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  513. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  514. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  515. rdev->config.rv770.sx_max_export_pos_size -= 16;
  516. rdev->config.rv770.sx_max_export_smx_size += 16;
  517. }
  518. break;
  519. default:
  520. break;
  521. }
  522. /* Initialize HDP */
  523. j = 0;
  524. for (i = 0; i < 32; i++) {
  525. WREG32((0x2c14 + j), 0x00000000);
  526. WREG32((0x2c18 + j), 0x00000000);
  527. WREG32((0x2c1c + j), 0x00000000);
  528. WREG32((0x2c20 + j), 0x00000000);
  529. WREG32((0x2c24 + j), 0x00000000);
  530. j += 0x18;
  531. }
  532. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  533. /* setup tiling, simd, pipe config */
  534. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  535. switch (rdev->config.rv770.max_tile_pipes) {
  536. case 1:
  537. default:
  538. gb_tiling_config |= PIPE_TILING(0);
  539. break;
  540. case 2:
  541. gb_tiling_config |= PIPE_TILING(1);
  542. break;
  543. case 4:
  544. gb_tiling_config |= PIPE_TILING(2);
  545. break;
  546. case 8:
  547. gb_tiling_config |= PIPE_TILING(3);
  548. break;
  549. }
  550. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  551. if (rdev->family == CHIP_RV770)
  552. gb_tiling_config |= BANK_TILING(1);
  553. else
  554. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  555. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  556. gb_tiling_config |= GROUP_SIZE(0);
  557. rdev->config.rv770.tiling_group_size = 256;
  558. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  559. gb_tiling_config |= ROW_TILING(3);
  560. gb_tiling_config |= SAMPLE_SPLIT(3);
  561. } else {
  562. gb_tiling_config |=
  563. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  564. gb_tiling_config |=
  565. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  566. }
  567. gb_tiling_config |= BANK_SWAPS(1);
  568. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  569. cc_rb_backend_disable |=
  570. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  571. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  572. cc_gc_shader_pipe_config |=
  573. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  574. cc_gc_shader_pipe_config |=
  575. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  576. if (rdev->family == CHIP_RV740)
  577. backend_map = 0x28;
  578. else
  579. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  580. rdev->config.rv770.max_tile_pipes,
  581. (R7XX_MAX_BACKENDS -
  582. r600_count_pipe_bits((cc_rb_backend_disable &
  583. R7XX_MAX_BACKENDS_MASK) >> 16)),
  584. (cc_rb_backend_disable >> 16));
  585. gb_tiling_config |= BACKEND_MAP(backend_map);
  586. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  587. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  588. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  589. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  590. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  591. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  592. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  593. WREG32(CGTS_TCC_DISABLE, 0);
  594. num_qd_pipes =
  595. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  596. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  597. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  598. /* set HW defaults for 3D engine */
  599. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  600. ROQ_IB2_START(0x2b)));
  601. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  602. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  603. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  604. sx_debug_1 = RREG32(SX_DEBUG_1);
  605. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  606. WREG32(SX_DEBUG_1, sx_debug_1);
  607. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  608. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  609. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  610. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  611. if (rdev->family != CHIP_RV740)
  612. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  613. GS_FLUSH_CTL(4) |
  614. ACK_FLUSH_CTL(3) |
  615. SYNC_FLUSH_CTL));
  616. db_debug3 = RREG32(DB_DEBUG3);
  617. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  618. switch (rdev->family) {
  619. case CHIP_RV770:
  620. case CHIP_RV740:
  621. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  622. break;
  623. case CHIP_RV710:
  624. case CHIP_RV730:
  625. default:
  626. db_debug3 |= DB_CLK_OFF_DELAY(2);
  627. break;
  628. }
  629. WREG32(DB_DEBUG3, db_debug3);
  630. if (rdev->family != CHIP_RV770) {
  631. db_debug4 = RREG32(DB_DEBUG4);
  632. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  633. WREG32(DB_DEBUG4, db_debug4);
  634. }
  635. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  636. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  637. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  638. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  639. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  640. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  641. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  642. WREG32(VGT_NUM_INSTANCES, 1);
  643. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  644. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  645. WREG32(CP_PERFMON_CNTL, 0);
  646. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  647. DONE_FIFO_HIWATER(0xe0) |
  648. ALU_UPDATE_FIFO_HIWATER(0x8));
  649. switch (rdev->family) {
  650. case CHIP_RV770:
  651. case CHIP_RV730:
  652. case CHIP_RV710:
  653. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  654. break;
  655. case CHIP_RV740:
  656. default:
  657. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  658. break;
  659. }
  660. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  661. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  662. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  663. */
  664. sq_config = RREG32(SQ_CONFIG);
  665. sq_config &= ~(PS_PRIO(3) |
  666. VS_PRIO(3) |
  667. GS_PRIO(3) |
  668. ES_PRIO(3));
  669. sq_config |= (DX9_CONSTS |
  670. VC_ENABLE |
  671. EXPORT_SRC_C |
  672. PS_PRIO(0) |
  673. VS_PRIO(1) |
  674. GS_PRIO(2) |
  675. ES_PRIO(3));
  676. if (rdev->family == CHIP_RV710)
  677. /* no vertex cache */
  678. sq_config &= ~VC_ENABLE;
  679. WREG32(SQ_CONFIG, sq_config);
  680. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  681. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  682. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  683. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  684. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  685. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  686. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  687. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  688. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  689. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  690. else
  691. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  692. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  693. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  694. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  695. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  696. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  697. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  698. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  699. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  700. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  701. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  702. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  703. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  704. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  705. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  706. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  707. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  708. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  709. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  710. FORCE_EOV_MAX_REZ_CNT(255)));
  711. if (rdev->family == CHIP_RV710)
  712. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  713. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  714. else
  715. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  716. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  717. switch (rdev->family) {
  718. case CHIP_RV770:
  719. case CHIP_RV730:
  720. case CHIP_RV740:
  721. gs_prim_buffer_depth = 384;
  722. break;
  723. case CHIP_RV710:
  724. gs_prim_buffer_depth = 128;
  725. break;
  726. default:
  727. break;
  728. }
  729. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  730. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  731. /* Max value for this is 256 */
  732. if (vgt_gs_per_es > 256)
  733. vgt_gs_per_es = 256;
  734. WREG32(VGT_ES_PER_GS, 128);
  735. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  736. WREG32(VGT_GS_PER_VS, 2);
  737. /* more default values. 2D/3D driver should adjust as needed */
  738. WREG32(VGT_GS_VERTEX_REUSE, 16);
  739. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  740. WREG32(VGT_STRMOUT_EN, 0);
  741. WREG32(SX_MISC, 0);
  742. WREG32(PA_SC_MODE_CNTL, 0);
  743. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  744. WREG32(PA_SC_AA_CONFIG, 0);
  745. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  746. WREG32(PA_SC_LINE_STIPPLE, 0);
  747. WREG32(SPI_INPUT_Z, 0);
  748. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  749. WREG32(CB_COLOR7_FRAG, 0);
  750. /* clear render buffer base addresses */
  751. WREG32(CB_COLOR0_BASE, 0);
  752. WREG32(CB_COLOR1_BASE, 0);
  753. WREG32(CB_COLOR2_BASE, 0);
  754. WREG32(CB_COLOR3_BASE, 0);
  755. WREG32(CB_COLOR4_BASE, 0);
  756. WREG32(CB_COLOR5_BASE, 0);
  757. WREG32(CB_COLOR6_BASE, 0);
  758. WREG32(CB_COLOR7_BASE, 0);
  759. WREG32(TCP_CNTL, 0);
  760. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  761. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  762. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  763. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  764. NUM_CLIP_SEQ(3)));
  765. }
  766. int rv770_mc_init(struct radeon_device *rdev)
  767. {
  768. fixed20_12 a;
  769. u32 tmp;
  770. int chansize, numchan;
  771. /* Get VRAM informations */
  772. rdev->mc.vram_is_ddr = true;
  773. tmp = RREG32(MC_ARB_RAMCFG);
  774. if (tmp & CHANSIZE_OVERRIDE) {
  775. chansize = 16;
  776. } else if (tmp & CHANSIZE_MASK) {
  777. chansize = 64;
  778. } else {
  779. chansize = 32;
  780. }
  781. tmp = RREG32(MC_SHARED_CHMAP);
  782. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  783. case 0:
  784. default:
  785. numchan = 1;
  786. break;
  787. case 1:
  788. numchan = 2;
  789. break;
  790. case 2:
  791. numchan = 4;
  792. break;
  793. case 3:
  794. numchan = 8;
  795. break;
  796. }
  797. rdev->mc.vram_width = numchan * chansize;
  798. /* Could aper size report 0 ? */
  799. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  800. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  801. /* Setup GPU memory space */
  802. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  803. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  804. /* FIXME remove this once we support unmappable VRAM */
  805. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  806. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  807. rdev->mc.real_vram_size = rdev->mc.aper_size;
  808. }
  809. r600_vram_gtt_location(rdev, &rdev->mc);
  810. /* FIXME: we should enforce default clock in case GPU is not in
  811. * default setup
  812. */
  813. a.full = rfixed_const(100);
  814. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  815. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  816. return 0;
  817. }
  818. int rv770_gpu_reset(struct radeon_device *rdev)
  819. {
  820. /* FIXME: implement any rv770 specific bits */
  821. return r600_gpu_reset(rdev);
  822. }
  823. static int rv770_startup(struct radeon_device *rdev)
  824. {
  825. int r;
  826. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  827. r = r600_init_microcode(rdev);
  828. if (r) {
  829. DRM_ERROR("Failed to load firmware!\n");
  830. return r;
  831. }
  832. }
  833. rv770_mc_program(rdev);
  834. if (rdev->flags & RADEON_IS_AGP) {
  835. rv770_agp_enable(rdev);
  836. } else {
  837. r = rv770_pcie_gart_enable(rdev);
  838. if (r)
  839. return r;
  840. }
  841. rv770_gpu_init(rdev);
  842. r = r600_blit_init(rdev);
  843. if (r) {
  844. r600_blit_fini(rdev);
  845. rdev->asic->copy = NULL;
  846. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  847. }
  848. /* pin copy shader into vram */
  849. if (rdev->r600_blit.shader_obj) {
  850. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  851. if (unlikely(r != 0))
  852. return r;
  853. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  854. &rdev->r600_blit.shader_gpu_addr);
  855. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  856. if (r) {
  857. DRM_ERROR("failed to pin blit object %d\n", r);
  858. return r;
  859. }
  860. }
  861. /* Enable IRQ */
  862. r = r600_irq_init(rdev);
  863. if (r) {
  864. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  865. radeon_irq_kms_fini(rdev);
  866. return r;
  867. }
  868. r600_irq_set(rdev);
  869. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  870. if (r)
  871. return r;
  872. r = rv770_cp_load_microcode(rdev);
  873. if (r)
  874. return r;
  875. r = r600_cp_resume(rdev);
  876. if (r)
  877. return r;
  878. /* write back buffer are not vital so don't worry about failure */
  879. r600_wb_enable(rdev);
  880. return 0;
  881. }
  882. int rv770_resume(struct radeon_device *rdev)
  883. {
  884. int r;
  885. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  886. * posting will perform necessary task to bring back GPU into good
  887. * shape.
  888. */
  889. /* post card */
  890. atom_asic_init(rdev->mode_info.atom_context);
  891. /* Initialize clocks */
  892. r = radeon_clocks_init(rdev);
  893. if (r) {
  894. return r;
  895. }
  896. r = rv770_startup(rdev);
  897. if (r) {
  898. DRM_ERROR("r600 startup failed on resume\n");
  899. return r;
  900. }
  901. r = r600_ib_test(rdev);
  902. if (r) {
  903. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  904. return r;
  905. }
  906. return r;
  907. }
  908. int rv770_suspend(struct radeon_device *rdev)
  909. {
  910. int r;
  911. /* FIXME: we should wait for ring to be empty */
  912. r700_cp_stop(rdev);
  913. rdev->cp.ready = false;
  914. r600_irq_suspend(rdev);
  915. r600_wb_disable(rdev);
  916. rv770_pcie_gart_disable(rdev);
  917. /* unpin shaders bo */
  918. if (rdev->r600_blit.shader_obj) {
  919. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  920. if (likely(r == 0)) {
  921. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  922. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  923. }
  924. }
  925. return 0;
  926. }
  927. /* Plan is to move initialization in that function and use
  928. * helper function so that radeon_device_init pretty much
  929. * do nothing more than calling asic specific function. This
  930. * should also allow to remove a bunch of callback function
  931. * like vram_info.
  932. */
  933. int rv770_init(struct radeon_device *rdev)
  934. {
  935. int r;
  936. r = radeon_dummy_page_init(rdev);
  937. if (r)
  938. return r;
  939. /* This don't do much */
  940. r = radeon_gem_init(rdev);
  941. if (r)
  942. return r;
  943. /* Read BIOS */
  944. if (!radeon_get_bios(rdev)) {
  945. if (ASIC_IS_AVIVO(rdev))
  946. return -EINVAL;
  947. }
  948. /* Must be an ATOMBIOS */
  949. if (!rdev->is_atom_bios) {
  950. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  951. return -EINVAL;
  952. }
  953. r = radeon_atombios_init(rdev);
  954. if (r)
  955. return r;
  956. /* Post card if necessary */
  957. if (!r600_card_posted(rdev)) {
  958. if (!rdev->bios) {
  959. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  960. return -EINVAL;
  961. }
  962. DRM_INFO("GPU not posted. posting now...\n");
  963. atom_asic_init(rdev->mode_info.atom_context);
  964. }
  965. /* Initialize scratch registers */
  966. r600_scratch_init(rdev);
  967. /* Initialize surface registers */
  968. radeon_surface_init(rdev);
  969. /* Initialize clocks */
  970. radeon_get_clock_info(rdev->ddev);
  971. r = radeon_clocks_init(rdev);
  972. if (r)
  973. return r;
  974. /* Initialize power management */
  975. radeon_pm_init(rdev);
  976. /* Fence driver */
  977. r = radeon_fence_driver_init(rdev);
  978. if (r)
  979. return r;
  980. /* initialize AGP */
  981. if (rdev->flags & RADEON_IS_AGP) {
  982. r = radeon_agp_init(rdev);
  983. if (r)
  984. radeon_agp_disable(rdev);
  985. }
  986. r = rv770_mc_init(rdev);
  987. if (r)
  988. return r;
  989. /* Memory manager */
  990. r = radeon_bo_init(rdev);
  991. if (r)
  992. return r;
  993. r = radeon_irq_kms_init(rdev);
  994. if (r)
  995. return r;
  996. rdev->cp.ring_obj = NULL;
  997. r600_ring_init(rdev, 1024 * 1024);
  998. rdev->ih.ring_obj = NULL;
  999. r600_ih_ring_init(rdev, 64 * 1024);
  1000. r = r600_pcie_gart_init(rdev);
  1001. if (r)
  1002. return r;
  1003. rdev->accel_working = true;
  1004. r = rv770_startup(rdev);
  1005. if (r) {
  1006. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1007. r600_cp_fini(rdev);
  1008. r600_wb_fini(rdev);
  1009. r600_irq_fini(rdev);
  1010. radeon_irq_kms_fini(rdev);
  1011. rv770_pcie_gart_fini(rdev);
  1012. rdev->accel_working = false;
  1013. }
  1014. if (rdev->accel_working) {
  1015. r = radeon_ib_pool_init(rdev);
  1016. if (r) {
  1017. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1018. rdev->accel_working = false;
  1019. } else {
  1020. r = r600_ib_test(rdev);
  1021. if (r) {
  1022. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1023. rdev->accel_working = false;
  1024. }
  1025. }
  1026. }
  1027. return 0;
  1028. }
  1029. void rv770_fini(struct radeon_device *rdev)
  1030. {
  1031. r600_blit_fini(rdev);
  1032. r600_cp_fini(rdev);
  1033. r600_wb_fini(rdev);
  1034. r600_irq_fini(rdev);
  1035. radeon_irq_kms_fini(rdev);
  1036. rv770_pcie_gart_fini(rdev);
  1037. radeon_gem_fini(rdev);
  1038. radeon_fence_driver_fini(rdev);
  1039. radeon_clocks_fini(rdev);
  1040. radeon_agp_fini(rdev);
  1041. radeon_bo_fini(rdev);
  1042. radeon_atombios_fini(rdev);
  1043. kfree(rdev->bios);
  1044. rdev->bios = NULL;
  1045. radeon_dummy_page_fini(rdev);
  1046. }