apic_64.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/module.h>
  25. #include <linux/ioport.h>
  26. #include <asm/atomic.h>
  27. #include <asm/smp.h>
  28. #include <asm/mtrr.h>
  29. #include <asm/mpspec.h>
  30. #include <asm/pgalloc.h>
  31. #include <asm/mach_apic.h>
  32. #include <asm/nmi.h>
  33. #include <asm/idle.h>
  34. #include <asm/proto.h>
  35. #include <asm/timex.h>
  36. #include <asm/hpet.h>
  37. #include <asm/apic.h>
  38. int apic_verbosity;
  39. int apic_runs_main_timer;
  40. int apic_calibrate_pmtmr __initdata;
  41. int disable_apic_timer __initdata;
  42. /* Local APIC timer works in C2? */
  43. int local_apic_timer_c2_ok;
  44. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  45. static struct resource *ioapic_resources;
  46. static struct resource lapic_resource = {
  47. .name = "Local APIC",
  48. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  49. };
  50. static unsigned int calibration_result;
  51. /*
  52. * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
  53. * IPIs in place of local APIC timers
  54. */
  55. static cpumask_t timer_interrupt_broadcast_ipi_mask;
  56. /* Using APIC to generate smp_local_timer_interrupt? */
  57. int using_apic_timer __read_mostly = 0;
  58. static void apic_pm_activate(void);
  59. void apic_wait_icr_idle(void)
  60. {
  61. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  62. cpu_relax();
  63. }
  64. unsigned int safe_apic_wait_icr_idle(void)
  65. {
  66. unsigned int send_status;
  67. int timeout;
  68. timeout = 0;
  69. do {
  70. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  71. if (!send_status)
  72. break;
  73. udelay(100);
  74. } while (timeout++ < 1000);
  75. return send_status;
  76. }
  77. void enable_NMI_through_LVT0 (void * dummy)
  78. {
  79. unsigned int v;
  80. /* unmask and set to NMI */
  81. v = APIC_DM_NMI;
  82. apic_write(APIC_LVT0, v);
  83. }
  84. int get_maxlvt(void)
  85. {
  86. unsigned int v, maxlvt;
  87. v = apic_read(APIC_LVR);
  88. maxlvt = GET_APIC_MAXLVT(v);
  89. return maxlvt;
  90. }
  91. /*
  92. * 'what should we do if we get a hw irq event on an illegal vector'.
  93. * each architecture has to answer this themselves.
  94. */
  95. void ack_bad_irq(unsigned int irq)
  96. {
  97. printk("unexpected IRQ trap at vector %02x\n", irq);
  98. /*
  99. * Currently unexpected vectors happen only on SMP and APIC.
  100. * We _must_ ack these because every local APIC has only N
  101. * irq slots per priority level, and a 'hanging, unacked' IRQ
  102. * holds up an irq slot - in excessive cases (when multiple
  103. * unexpected vectors occur) that might lock up the APIC
  104. * completely.
  105. * But don't ack when the APIC is disabled. -AK
  106. */
  107. if (!disable_apic)
  108. ack_APIC_irq();
  109. }
  110. void clear_local_APIC(void)
  111. {
  112. int maxlvt;
  113. unsigned int v;
  114. maxlvt = get_maxlvt();
  115. /*
  116. * Masking an LVT entry can trigger a local APIC error
  117. * if the vector is zero. Mask LVTERR first to prevent this.
  118. */
  119. if (maxlvt >= 3) {
  120. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  121. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  122. }
  123. /*
  124. * Careful: we have to set masks only first to deassert
  125. * any level-triggered sources.
  126. */
  127. v = apic_read(APIC_LVTT);
  128. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  129. v = apic_read(APIC_LVT0);
  130. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  131. v = apic_read(APIC_LVT1);
  132. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  133. if (maxlvt >= 4) {
  134. v = apic_read(APIC_LVTPC);
  135. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  136. }
  137. /*
  138. * Clean APIC state for other OSs:
  139. */
  140. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  141. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  142. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  143. if (maxlvt >= 3)
  144. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  145. if (maxlvt >= 4)
  146. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  147. apic_write(APIC_ESR, 0);
  148. apic_read(APIC_ESR);
  149. }
  150. void disconnect_bsp_APIC(int virt_wire_setup)
  151. {
  152. /* Go back to Virtual Wire compatibility mode */
  153. unsigned long value;
  154. /* For the spurious interrupt use vector F, and enable it */
  155. value = apic_read(APIC_SPIV);
  156. value &= ~APIC_VECTOR_MASK;
  157. value |= APIC_SPIV_APIC_ENABLED;
  158. value |= 0xf;
  159. apic_write(APIC_SPIV, value);
  160. if (!virt_wire_setup) {
  161. /* For LVT0 make it edge triggered, active high, external and enabled */
  162. value = apic_read(APIC_LVT0);
  163. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  164. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  165. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
  166. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  167. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  168. apic_write(APIC_LVT0, value);
  169. } else {
  170. /* Disable LVT0 */
  171. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  172. }
  173. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  174. value = apic_read(APIC_LVT1);
  175. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  176. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  177. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  178. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  179. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  180. apic_write(APIC_LVT1, value);
  181. }
  182. void disable_local_APIC(void)
  183. {
  184. unsigned int value;
  185. clear_local_APIC();
  186. /*
  187. * Disable APIC (implies clearing of registers
  188. * for 82489DX!).
  189. */
  190. value = apic_read(APIC_SPIV);
  191. value &= ~APIC_SPIV_APIC_ENABLED;
  192. apic_write(APIC_SPIV, value);
  193. }
  194. /*
  195. * This is to verify that we're looking at a real local APIC.
  196. * Check these against your board if the CPUs aren't getting
  197. * started for no apparent reason.
  198. */
  199. int __init verify_local_APIC(void)
  200. {
  201. unsigned int reg0, reg1;
  202. /*
  203. * The version register is read-only in a real APIC.
  204. */
  205. reg0 = apic_read(APIC_LVR);
  206. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  207. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  208. reg1 = apic_read(APIC_LVR);
  209. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  210. /*
  211. * The two version reads above should print the same
  212. * numbers. If the second one is different, then we
  213. * poke at a non-APIC.
  214. */
  215. if (reg1 != reg0)
  216. return 0;
  217. /*
  218. * Check if the version looks reasonably.
  219. */
  220. reg1 = GET_APIC_VERSION(reg0);
  221. if (reg1 == 0x00 || reg1 == 0xff)
  222. return 0;
  223. reg1 = get_maxlvt();
  224. if (reg1 < 0x02 || reg1 == 0xff)
  225. return 0;
  226. /*
  227. * The ID register is read/write in a real APIC.
  228. */
  229. reg0 = apic_read(APIC_ID);
  230. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  231. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  232. reg1 = apic_read(APIC_ID);
  233. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  234. apic_write(APIC_ID, reg0);
  235. if (reg1 != (reg0 ^ APIC_ID_MASK))
  236. return 0;
  237. /*
  238. * The next two are just to see if we have sane values.
  239. * They're only really relevant if we're in Virtual Wire
  240. * compatibility mode, but most boxes are anymore.
  241. */
  242. reg0 = apic_read(APIC_LVT0);
  243. apic_printk(APIC_DEBUG,"Getting LVT0: %x\n", reg0);
  244. reg1 = apic_read(APIC_LVT1);
  245. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  246. return 1;
  247. }
  248. void __init sync_Arb_IDs(void)
  249. {
  250. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  251. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  252. if (ver >= 0x14) /* P4 or higher */
  253. return;
  254. /*
  255. * Wait for idle.
  256. */
  257. apic_wait_icr_idle();
  258. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  259. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  260. | APIC_DM_INIT);
  261. }
  262. /*
  263. * An initial setup of the virtual wire mode.
  264. */
  265. void __init init_bsp_APIC(void)
  266. {
  267. unsigned int value;
  268. /*
  269. * Don't do the setup now if we have a SMP BIOS as the
  270. * through-I/O-APIC virtual wire mode might be active.
  271. */
  272. if (smp_found_config || !cpu_has_apic)
  273. return;
  274. value = apic_read(APIC_LVR);
  275. /*
  276. * Do not trust the local APIC being empty at bootup.
  277. */
  278. clear_local_APIC();
  279. /*
  280. * Enable APIC.
  281. */
  282. value = apic_read(APIC_SPIV);
  283. value &= ~APIC_VECTOR_MASK;
  284. value |= APIC_SPIV_APIC_ENABLED;
  285. value |= APIC_SPIV_FOCUS_DISABLED;
  286. value |= SPURIOUS_APIC_VECTOR;
  287. apic_write(APIC_SPIV, value);
  288. /*
  289. * Set up the virtual wire mode.
  290. */
  291. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  292. value = APIC_DM_NMI;
  293. apic_write(APIC_LVT1, value);
  294. }
  295. void __cpuinit setup_local_APIC (void)
  296. {
  297. unsigned int value, maxlvt;
  298. int i, j;
  299. value = apic_read(APIC_LVR);
  300. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  301. /*
  302. * Double-check whether this APIC is really registered.
  303. * This is meaningless in clustered apic mode, so we skip it.
  304. */
  305. if (!apic_id_registered())
  306. BUG();
  307. /*
  308. * Intel recommends to set DFR, LDR and TPR before enabling
  309. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  310. * document number 292116). So here it goes...
  311. */
  312. init_apic_ldr();
  313. /*
  314. * Set Task Priority to 'accept all'. We never change this
  315. * later on.
  316. */
  317. value = apic_read(APIC_TASKPRI);
  318. value &= ~APIC_TPRI_MASK;
  319. apic_write(APIC_TASKPRI, value);
  320. /*
  321. * After a crash, we no longer service the interrupts and a pending
  322. * interrupt from previous kernel might still have ISR bit set.
  323. *
  324. * Most probably by now CPU has serviced that pending interrupt and
  325. * it might not have done the ack_APIC_irq() because it thought,
  326. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  327. * does not clear the ISR bit and cpu thinks it has already serivced
  328. * the interrupt. Hence a vector might get locked. It was noticed
  329. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  330. */
  331. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  332. value = apic_read(APIC_ISR + i*0x10);
  333. for (j = 31; j >= 0; j--) {
  334. if (value & (1<<j))
  335. ack_APIC_irq();
  336. }
  337. }
  338. /*
  339. * Now that we are all set up, enable the APIC
  340. */
  341. value = apic_read(APIC_SPIV);
  342. value &= ~APIC_VECTOR_MASK;
  343. /*
  344. * Enable APIC
  345. */
  346. value |= APIC_SPIV_APIC_ENABLED;
  347. /* We always use processor focus */
  348. /*
  349. * Set spurious IRQ vector
  350. */
  351. value |= SPURIOUS_APIC_VECTOR;
  352. apic_write(APIC_SPIV, value);
  353. /*
  354. * Set up LVT0, LVT1:
  355. *
  356. * set up through-local-APIC on the BP's LINT0. This is not
  357. * strictly necessary in pure symmetric-IO mode, but sometimes
  358. * we delegate interrupts to the 8259A.
  359. */
  360. /*
  361. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  362. */
  363. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  364. if (!smp_processor_id() && !value) {
  365. value = APIC_DM_EXTINT;
  366. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", smp_processor_id());
  367. } else {
  368. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  369. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", smp_processor_id());
  370. }
  371. apic_write(APIC_LVT0, value);
  372. /*
  373. * only the BP should see the LINT1 NMI signal, obviously.
  374. */
  375. if (!smp_processor_id())
  376. value = APIC_DM_NMI;
  377. else
  378. value = APIC_DM_NMI | APIC_LVT_MASKED;
  379. apic_write(APIC_LVT1, value);
  380. {
  381. unsigned oldvalue;
  382. maxlvt = get_maxlvt();
  383. oldvalue = apic_read(APIC_ESR);
  384. value = ERROR_APIC_VECTOR; // enables sending errors
  385. apic_write(APIC_LVTERR, value);
  386. /*
  387. * spec says clear errors after enabling vector.
  388. */
  389. if (maxlvt > 3)
  390. apic_write(APIC_ESR, 0);
  391. value = apic_read(APIC_ESR);
  392. if (value != oldvalue)
  393. apic_printk(APIC_VERBOSE,
  394. "ESR value after enabling vector: %08x, after %08x\n",
  395. oldvalue, value);
  396. }
  397. nmi_watchdog_default();
  398. setup_apic_nmi_watchdog(NULL);
  399. apic_pm_activate();
  400. }
  401. #ifdef CONFIG_PM
  402. static struct {
  403. /* 'active' is true if the local APIC was enabled by us and
  404. not the BIOS; this signifies that we are also responsible
  405. for disabling it before entering apm/acpi suspend */
  406. int active;
  407. /* r/w apic fields */
  408. unsigned int apic_id;
  409. unsigned int apic_taskpri;
  410. unsigned int apic_ldr;
  411. unsigned int apic_dfr;
  412. unsigned int apic_spiv;
  413. unsigned int apic_lvtt;
  414. unsigned int apic_lvtpc;
  415. unsigned int apic_lvt0;
  416. unsigned int apic_lvt1;
  417. unsigned int apic_lvterr;
  418. unsigned int apic_tmict;
  419. unsigned int apic_tdcr;
  420. unsigned int apic_thmr;
  421. } apic_pm_state;
  422. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  423. {
  424. unsigned long flags;
  425. int maxlvt;
  426. if (!apic_pm_state.active)
  427. return 0;
  428. maxlvt = get_maxlvt();
  429. apic_pm_state.apic_id = apic_read(APIC_ID);
  430. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  431. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  432. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  433. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  434. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  435. if (maxlvt >= 4)
  436. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  437. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  438. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  439. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  440. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  441. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  442. #ifdef CONFIG_X86_MCE_INTEL
  443. if (maxlvt >= 5)
  444. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  445. #endif
  446. local_irq_save(flags);
  447. disable_local_APIC();
  448. local_irq_restore(flags);
  449. return 0;
  450. }
  451. static int lapic_resume(struct sys_device *dev)
  452. {
  453. unsigned int l, h;
  454. unsigned long flags;
  455. int maxlvt;
  456. if (!apic_pm_state.active)
  457. return 0;
  458. maxlvt = get_maxlvt();
  459. local_irq_save(flags);
  460. rdmsr(MSR_IA32_APICBASE, l, h);
  461. l &= ~MSR_IA32_APICBASE_BASE;
  462. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  463. wrmsr(MSR_IA32_APICBASE, l, h);
  464. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  465. apic_write(APIC_ID, apic_pm_state.apic_id);
  466. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  467. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  468. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  469. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  470. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  471. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  472. #ifdef CONFIG_X86_MCE_INTEL
  473. if (maxlvt >= 5)
  474. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  475. #endif
  476. if (maxlvt >= 4)
  477. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  478. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  479. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  480. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  481. apic_write(APIC_ESR, 0);
  482. apic_read(APIC_ESR);
  483. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  484. apic_write(APIC_ESR, 0);
  485. apic_read(APIC_ESR);
  486. local_irq_restore(flags);
  487. return 0;
  488. }
  489. static struct sysdev_class lapic_sysclass = {
  490. set_kset_name("lapic"),
  491. .resume = lapic_resume,
  492. .suspend = lapic_suspend,
  493. };
  494. static struct sys_device device_lapic = {
  495. .id = 0,
  496. .cls = &lapic_sysclass,
  497. };
  498. static void __cpuinit apic_pm_activate(void)
  499. {
  500. apic_pm_state.active = 1;
  501. }
  502. static int __init init_lapic_sysfs(void)
  503. {
  504. int error;
  505. if (!cpu_has_apic)
  506. return 0;
  507. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  508. error = sysdev_class_register(&lapic_sysclass);
  509. if (!error)
  510. error = sysdev_register(&device_lapic);
  511. return error;
  512. }
  513. device_initcall(init_lapic_sysfs);
  514. #else /* CONFIG_PM */
  515. static void apic_pm_activate(void) { }
  516. #endif /* CONFIG_PM */
  517. static int __init apic_set_verbosity(char *str)
  518. {
  519. if (str == NULL) {
  520. skip_ioapic_setup = 0;
  521. ioapic_force = 1;
  522. return 0;
  523. }
  524. if (strcmp("debug", str) == 0)
  525. apic_verbosity = APIC_DEBUG;
  526. else if (strcmp("verbose", str) == 0)
  527. apic_verbosity = APIC_VERBOSE;
  528. else {
  529. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  530. " use apic=verbose or apic=debug\n", str);
  531. return -EINVAL;
  532. }
  533. return 0;
  534. }
  535. early_param("apic", apic_set_verbosity);
  536. /*
  537. * Detect and enable local APICs on non-SMP boards.
  538. * Original code written by Keir Fraser.
  539. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  540. * not correctly set up (usually the APIC timer won't work etc.)
  541. */
  542. static int __init detect_init_APIC (void)
  543. {
  544. if (!cpu_has_apic) {
  545. printk(KERN_INFO "No local APIC present\n");
  546. return -1;
  547. }
  548. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  549. boot_cpu_id = 0;
  550. return 0;
  551. }
  552. #ifdef CONFIG_X86_IO_APIC
  553. static struct resource * __init ioapic_setup_resources(void)
  554. {
  555. #define IOAPIC_RESOURCE_NAME_SIZE 11
  556. unsigned long n;
  557. struct resource *res;
  558. char *mem;
  559. int i;
  560. if (nr_ioapics <= 0)
  561. return NULL;
  562. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  563. n *= nr_ioapics;
  564. mem = alloc_bootmem(n);
  565. res = (void *)mem;
  566. if (mem != NULL) {
  567. memset(mem, 0, n);
  568. mem += sizeof(struct resource) * nr_ioapics;
  569. for (i = 0; i < nr_ioapics; i++) {
  570. res[i].name = mem;
  571. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  572. sprintf(mem, "IOAPIC %u", i);
  573. mem += IOAPIC_RESOURCE_NAME_SIZE;
  574. }
  575. }
  576. ioapic_resources = res;
  577. return res;
  578. }
  579. static int __init ioapic_insert_resources(void)
  580. {
  581. int i;
  582. struct resource *r = ioapic_resources;
  583. if (!r) {
  584. printk("IO APIC resources could be not be allocated.\n");
  585. return -1;
  586. }
  587. for (i = 0; i < nr_ioapics; i++) {
  588. insert_resource(&iomem_resource, r);
  589. r++;
  590. }
  591. return 0;
  592. }
  593. /* Insert the IO APIC resources after PCI initialization has occured to handle
  594. * IO APICS that are mapped in on a BAR in PCI space. */
  595. late_initcall(ioapic_insert_resources);
  596. #endif
  597. void __init init_apic_mappings(void)
  598. {
  599. unsigned long apic_phys;
  600. /*
  601. * If no local APIC can be found then set up a fake all
  602. * zeroes page to simulate the local APIC and another
  603. * one for the IO-APIC.
  604. */
  605. if (!smp_found_config && detect_init_APIC()) {
  606. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  607. apic_phys = __pa(apic_phys);
  608. } else
  609. apic_phys = mp_lapic_addr;
  610. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  611. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  612. APIC_BASE, apic_phys);
  613. /* Put local APIC into the resource map. */
  614. lapic_resource.start = apic_phys;
  615. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  616. insert_resource(&iomem_resource, &lapic_resource);
  617. /*
  618. * Fetch the APIC ID of the BSP in case we have a
  619. * default configuration (or the MP table is broken).
  620. */
  621. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  622. {
  623. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  624. int i;
  625. struct resource *ioapic_res;
  626. ioapic_res = ioapic_setup_resources();
  627. for (i = 0; i < nr_ioapics; i++) {
  628. if (smp_found_config) {
  629. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  630. } else {
  631. ioapic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  632. ioapic_phys = __pa(ioapic_phys);
  633. }
  634. set_fixmap_nocache(idx, ioapic_phys);
  635. apic_printk(APIC_VERBOSE,"mapped IOAPIC to %016lx (%016lx)\n",
  636. __fix_to_virt(idx), ioapic_phys);
  637. idx++;
  638. if (ioapic_res != NULL) {
  639. ioapic_res->start = ioapic_phys;
  640. ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
  641. ioapic_res++;
  642. }
  643. }
  644. }
  645. }
  646. /*
  647. * This function sets up the local APIC timer, with a timeout of
  648. * 'clocks' APIC bus clock. During calibration we actually call
  649. * this function twice on the boot CPU, once with a bogus timeout
  650. * value, second time for real. The other (noncalibrating) CPUs
  651. * call this function only once, with the real, calibrated value.
  652. *
  653. * We do reads before writes even if unnecessary, to get around the
  654. * P5 APIC double write bug.
  655. */
  656. #define APIC_DIVISOR 16
  657. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  658. {
  659. unsigned int lvtt_value, tmp_value;
  660. lvtt_value = LOCAL_TIMER_VECTOR;
  661. if (!oneshot)
  662. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  663. if (!irqen)
  664. lvtt_value |= APIC_LVT_MASKED;
  665. apic_write(APIC_LVTT, lvtt_value);
  666. /*
  667. * Divide PICLK by 16
  668. */
  669. tmp_value = apic_read(APIC_TDCR);
  670. apic_write(APIC_TDCR, (tmp_value
  671. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  672. | APIC_TDR_DIV_16);
  673. if (!oneshot)
  674. apic_write(APIC_TMICT, clocks/APIC_DIVISOR);
  675. }
  676. static void setup_APIC_timer(unsigned int clocks)
  677. {
  678. unsigned long flags;
  679. int irqen;
  680. local_irq_save(flags);
  681. irqen = ! cpu_isset(smp_processor_id(),
  682. timer_interrupt_broadcast_ipi_mask);
  683. __setup_APIC_LVTT(clocks, 0, irqen);
  684. /* Turn off PIT interrupt if we use APIC timer as main timer.
  685. Only works with the PM timer right now
  686. TBD fix it for HPET too. */
  687. if ((pmtmr_ioport != 0) &&
  688. smp_processor_id() == boot_cpu_id &&
  689. apic_runs_main_timer == 1 &&
  690. !cpu_isset(boot_cpu_id, timer_interrupt_broadcast_ipi_mask)) {
  691. stop_timer_interrupt();
  692. apic_runs_main_timer++;
  693. }
  694. local_irq_restore(flags);
  695. }
  696. /*
  697. * In this function we calibrate APIC bus clocks to the external
  698. * timer. Unfortunately we cannot use jiffies and the timer irq
  699. * to calibrate, since some later bootup code depends on getting
  700. * the first irq? Ugh.
  701. *
  702. * We want to do the calibration only once since we
  703. * want to have local timer irqs syncron. CPUs connected
  704. * by the same APIC bus have the very same bus frequency.
  705. * And we want to have irqs off anyways, no accidental
  706. * APIC irq that way.
  707. */
  708. #define TICK_COUNT 100000000
  709. static void __init calibrate_APIC_clock(void)
  710. {
  711. unsigned apic, apic_start;
  712. unsigned long tsc, tsc_start;
  713. int result;
  714. /*
  715. * Put whatever arbitrary (but long enough) timeout
  716. * value into the APIC clock, we just want to get the
  717. * counter running for calibration.
  718. *
  719. * No interrupt enable !
  720. */
  721. __setup_APIC_LVTT(4000000000, 0, 0);
  722. apic_start = apic_read(APIC_TMCCT);
  723. #ifdef CONFIG_X86_PM_TIMER
  724. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  725. pmtimer_wait(5000); /* 5ms wait */
  726. apic = apic_read(APIC_TMCCT);
  727. result = (apic_start - apic) * 1000L / 5;
  728. } else
  729. #endif
  730. {
  731. rdtscll(tsc_start);
  732. do {
  733. apic = apic_read(APIC_TMCCT);
  734. rdtscll(tsc);
  735. } while ((tsc - tsc_start) < TICK_COUNT &&
  736. (apic_start - apic) < TICK_COUNT);
  737. result = (apic_start - apic) * 1000L * tsc_khz /
  738. (tsc - tsc_start);
  739. }
  740. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  741. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  742. result / 1000 / 1000, result / 1000 % 1000);
  743. calibration_result = result * APIC_DIVISOR / HZ;
  744. }
  745. void __init setup_boot_APIC_clock (void)
  746. {
  747. if (disable_apic_timer) {
  748. printk(KERN_INFO "Disabling APIC timer\n");
  749. return;
  750. }
  751. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  752. using_apic_timer = 1;
  753. local_irq_disable();
  754. calibrate_APIC_clock();
  755. /*
  756. * Now set up the timer for real.
  757. */
  758. setup_APIC_timer(calibration_result);
  759. local_irq_enable();
  760. }
  761. void __cpuinit setup_secondary_APIC_clock(void)
  762. {
  763. local_irq_disable(); /* FIXME: Do we need this? --RR */
  764. setup_APIC_timer(calibration_result);
  765. local_irq_enable();
  766. }
  767. void disable_APIC_timer(void)
  768. {
  769. if (using_apic_timer) {
  770. unsigned long v;
  771. v = apic_read(APIC_LVTT);
  772. /*
  773. * When an illegal vector value (0-15) is written to an LVT
  774. * entry and delivery mode is Fixed, the APIC may signal an
  775. * illegal vector error, with out regard to whether the mask
  776. * bit is set or whether an interrupt is actually seen on input.
  777. *
  778. * Boot sequence might call this function when the LVTT has
  779. * '0' vector value. So make sure vector field is set to
  780. * valid value.
  781. */
  782. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  783. apic_write(APIC_LVTT, v);
  784. }
  785. }
  786. void enable_APIC_timer(void)
  787. {
  788. int cpu = smp_processor_id();
  789. if (using_apic_timer &&
  790. !cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
  791. unsigned long v;
  792. v = apic_read(APIC_LVTT);
  793. apic_write(APIC_LVTT, v & ~APIC_LVT_MASKED);
  794. }
  795. }
  796. void switch_APIC_timer_to_ipi(void *cpumask)
  797. {
  798. cpumask_t mask = *(cpumask_t *)cpumask;
  799. int cpu = smp_processor_id();
  800. if (cpu_isset(cpu, mask) &&
  801. !cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
  802. disable_APIC_timer();
  803. cpu_set(cpu, timer_interrupt_broadcast_ipi_mask);
  804. }
  805. }
  806. EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
  807. void smp_send_timer_broadcast_ipi(void)
  808. {
  809. int cpu = smp_processor_id();
  810. cpumask_t mask;
  811. cpus_and(mask, cpu_online_map, timer_interrupt_broadcast_ipi_mask);
  812. if (cpu_isset(cpu, mask)) {
  813. cpu_clear(cpu, mask);
  814. add_pda(apic_timer_irqs, 1);
  815. smp_local_timer_interrupt();
  816. }
  817. if (!cpus_empty(mask)) {
  818. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  819. }
  820. }
  821. void switch_ipi_to_APIC_timer(void *cpumask)
  822. {
  823. cpumask_t mask = *(cpumask_t *)cpumask;
  824. int cpu = smp_processor_id();
  825. if (cpu_isset(cpu, mask) &&
  826. cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
  827. cpu_clear(cpu, timer_interrupt_broadcast_ipi_mask);
  828. enable_APIC_timer();
  829. }
  830. }
  831. EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
  832. int setup_profiling_timer(unsigned int multiplier)
  833. {
  834. return -EINVAL;
  835. }
  836. void setup_APIC_extended_lvt(unsigned char lvt_off, unsigned char vector,
  837. unsigned char msg_type, unsigned char mask)
  838. {
  839. unsigned long reg = (lvt_off << 4) + K8_APIC_EXT_LVT_BASE;
  840. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  841. apic_write(reg, v);
  842. }
  843. /*
  844. * Local timer interrupt handler. It does both profiling and
  845. * process statistics/rescheduling.
  846. *
  847. * We do profiling in every local tick, statistics/rescheduling
  848. * happen only every 'profiling multiplier' ticks. The default
  849. * multiplier is 1 and it can be changed by writing the new multiplier
  850. * value into /proc/profile.
  851. */
  852. void smp_local_timer_interrupt(void)
  853. {
  854. profile_tick(CPU_PROFILING);
  855. #ifdef CONFIG_SMP
  856. update_process_times(user_mode(get_irq_regs()));
  857. #endif
  858. if (apic_runs_main_timer > 1 && smp_processor_id() == boot_cpu_id)
  859. main_timer_handler();
  860. /*
  861. * We take the 'long' return path, and there every subsystem
  862. * grabs the appropriate locks (kernel lock/ irq lock).
  863. *
  864. * We might want to decouple profiling from the 'long path',
  865. * and do the profiling totally in assembly.
  866. *
  867. * Currently this isn't too much of an issue (performance wise),
  868. * we can take more than 100K local irqs per second on a 100 MHz P5.
  869. */
  870. }
  871. /*
  872. * Local APIC timer interrupt. This is the most natural way for doing
  873. * local interrupts, but local timer interrupts can be emulated by
  874. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  875. *
  876. * [ if a single-CPU system runs an SMP kernel then we call the local
  877. * interrupt as well. Thus we cannot inline the local irq ... ]
  878. */
  879. void smp_apic_timer_interrupt(struct pt_regs *regs)
  880. {
  881. struct pt_regs *old_regs = set_irq_regs(regs);
  882. /*
  883. * the NMI deadlock-detector uses this.
  884. */
  885. add_pda(apic_timer_irqs, 1);
  886. /*
  887. * NOTE! We'd better ACK the irq immediately,
  888. * because timer handling can be slow.
  889. */
  890. ack_APIC_irq();
  891. /*
  892. * update_process_times() expects us to have done irq_enter().
  893. * Besides, if we don't timer interrupts ignore the global
  894. * interrupt lock, which is the WrongThing (tm) to do.
  895. */
  896. exit_idle();
  897. irq_enter();
  898. smp_local_timer_interrupt();
  899. irq_exit();
  900. set_irq_regs(old_regs);
  901. }
  902. /*
  903. * apic_is_clustered_box() -- Check if we can expect good TSC
  904. *
  905. * Thus far, the major user of this is IBM's Summit2 series:
  906. *
  907. * Clustered boxes may have unsynced TSC problems if they are
  908. * multi-chassis. Use available data to take a good guess.
  909. * If in doubt, go HPET.
  910. */
  911. __cpuinit int apic_is_clustered_box(void)
  912. {
  913. int i, clusters, zeros;
  914. unsigned id;
  915. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  916. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  917. for (i = 0; i < NR_CPUS; i++) {
  918. id = bios_cpu_apicid[i];
  919. if (id != BAD_APICID)
  920. __set_bit(APIC_CLUSTERID(id), clustermap);
  921. }
  922. /* Problem: Partially populated chassis may not have CPUs in some of
  923. * the APIC clusters they have been allocated. Only present CPUs have
  924. * bios_cpu_apicid entries, thus causing zeroes in the bitmap. Since
  925. * clusters are allocated sequentially, count zeros only if they are
  926. * bounded by ones.
  927. */
  928. clusters = 0;
  929. zeros = 0;
  930. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  931. if (test_bit(i, clustermap)) {
  932. clusters += 1 + zeros;
  933. zeros = 0;
  934. } else
  935. ++zeros;
  936. }
  937. /*
  938. * If clusters > 2, then should be multi-chassis.
  939. * May have to revisit this when multi-core + hyperthreaded CPUs come
  940. * out, but AFAIK this will work even for them.
  941. */
  942. return (clusters > 2);
  943. }
  944. /*
  945. * This interrupt should _never_ happen with our APIC/SMP architecture
  946. */
  947. asmlinkage void smp_spurious_interrupt(void)
  948. {
  949. unsigned int v;
  950. exit_idle();
  951. irq_enter();
  952. /*
  953. * Check if this really is a spurious interrupt and ACK it
  954. * if it is a vectored one. Just in case...
  955. * Spurious interrupts should not be ACKed.
  956. */
  957. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  958. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  959. ack_APIC_irq();
  960. irq_exit();
  961. }
  962. /*
  963. * This interrupt should never happen with our APIC/SMP architecture
  964. */
  965. asmlinkage void smp_error_interrupt(void)
  966. {
  967. unsigned int v, v1;
  968. exit_idle();
  969. irq_enter();
  970. /* First tickle the hardware, only then report what went on. -- REW */
  971. v = apic_read(APIC_ESR);
  972. apic_write(APIC_ESR, 0);
  973. v1 = apic_read(APIC_ESR);
  974. ack_APIC_irq();
  975. atomic_inc(&irq_err_count);
  976. /* Here is what the APIC error bits mean:
  977. 0: Send CS error
  978. 1: Receive CS error
  979. 2: Send accept error
  980. 3: Receive accept error
  981. 4: Reserved
  982. 5: Send illegal vector
  983. 6: Received illegal vector
  984. 7: Illegal register address
  985. */
  986. printk (KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  987. smp_processor_id(), v , v1);
  988. irq_exit();
  989. }
  990. int disable_apic;
  991. /*
  992. * This initializes the IO-APIC and APIC hardware if this is
  993. * a UP kernel.
  994. */
  995. int __init APIC_init_uniprocessor (void)
  996. {
  997. if (disable_apic) {
  998. printk(KERN_INFO "Apic disabled\n");
  999. return -1;
  1000. }
  1001. if (!cpu_has_apic) {
  1002. disable_apic = 1;
  1003. printk(KERN_INFO "Apic disabled by BIOS\n");
  1004. return -1;
  1005. }
  1006. verify_local_APIC();
  1007. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
  1008. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_id));
  1009. setup_local_APIC();
  1010. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1011. setup_IO_APIC();
  1012. else
  1013. nr_ioapics = 0;
  1014. setup_boot_APIC_clock();
  1015. check_nmi_watchdog();
  1016. return 0;
  1017. }
  1018. static __init int setup_disableapic(char *str)
  1019. {
  1020. disable_apic = 1;
  1021. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1022. return 0;
  1023. }
  1024. early_param("disableapic", setup_disableapic);
  1025. /* same as disableapic, for compatibility */
  1026. static __init int setup_nolapic(char *str)
  1027. {
  1028. return setup_disableapic(str);
  1029. }
  1030. early_param("nolapic", setup_nolapic);
  1031. static int __init parse_lapic_timer_c2_ok(char *arg)
  1032. {
  1033. local_apic_timer_c2_ok = 1;
  1034. return 0;
  1035. }
  1036. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1037. static __init int setup_noapictimer(char *str)
  1038. {
  1039. if (str[0] != ' ' && str[0] != 0)
  1040. return 0;
  1041. disable_apic_timer = 1;
  1042. return 1;
  1043. }
  1044. static __init int setup_apicmaintimer(char *str)
  1045. {
  1046. apic_runs_main_timer = 1;
  1047. nohpet = 1;
  1048. return 1;
  1049. }
  1050. __setup("apicmaintimer", setup_apicmaintimer);
  1051. static __init int setup_noapicmaintimer(char *str)
  1052. {
  1053. apic_runs_main_timer = -1;
  1054. return 1;
  1055. }
  1056. __setup("noapicmaintimer", setup_noapicmaintimer);
  1057. static __init int setup_apicpmtimer(char *s)
  1058. {
  1059. apic_calibrate_pmtmr = 1;
  1060. notsc_setup(NULL);
  1061. return setup_apicmaintimer(NULL);
  1062. }
  1063. __setup("apicpmtimer", setup_apicpmtimer);
  1064. __setup("noapictimer", setup_noapictimer);