cstate.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright (C) 2005 Intel Corporation
  3. * Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
  4. * - Added _PDC for SMP C-states on Intel CPUs
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/init.h>
  9. #include <linux/acpi.h>
  10. #include <linux/cpu.h>
  11. #include <linux/sched.h>
  12. #include <acpi/processor.h>
  13. #include <asm/acpi.h>
  14. /*
  15. * Initialize bm_flags based on the CPU cache properties
  16. * On SMP it depends on cache configuration
  17. * - When cache is not shared among all CPUs, we flush cache
  18. * before entering C3.
  19. * - When cache is shared among all CPUs, we use bm_check
  20. * mechanism as in UP case
  21. *
  22. * This routine is called only after all the CPUs are online
  23. */
  24. void acpi_processor_power_init_bm_check(struct acpi_processor_flags *flags,
  25. unsigned int cpu)
  26. {
  27. struct cpuinfo_x86 *c = &cpu_data(cpu);
  28. flags->bm_check = 0;
  29. if (num_online_cpus() == 1)
  30. flags->bm_check = 1;
  31. else if (c->x86_vendor == X86_VENDOR_INTEL) {
  32. /*
  33. * Today all CPUs that support C3 share cache.
  34. * TBD: This needs to look at cache shared map, once
  35. * multi-core detection patch makes to the base.
  36. */
  37. flags->bm_check = 1;
  38. }
  39. }
  40. EXPORT_SYMBOL(acpi_processor_power_init_bm_check);
  41. /* The code below handles cstate entry with monitor-mwait pair on Intel*/
  42. struct cstate_entry {
  43. struct {
  44. unsigned int eax;
  45. unsigned int ecx;
  46. } states[ACPI_PROCESSOR_MAX_POWER];
  47. };
  48. static struct cstate_entry *cpu_cstate_entry; /* per CPU ptr */
  49. static short mwait_supported[ACPI_PROCESSOR_MAX_POWER];
  50. #define MWAIT_SUBSTATE_MASK (0xf)
  51. #define MWAIT_CSTATE_MASK (0xf)
  52. #define MWAIT_SUBSTATE_SIZE (4)
  53. #define CPUID_MWAIT_LEAF (5)
  54. #define CPUID5_ECX_EXTENSIONS_SUPPORTED (0x1)
  55. #define CPUID5_ECX_INTERRUPT_BREAK (0x2)
  56. #define MWAIT_ECX_INTERRUPT_BREAK (0x1)
  57. #define NATIVE_CSTATE_BEYOND_HALT (2)
  58. int acpi_processor_ffh_cstate_probe(unsigned int cpu,
  59. struct acpi_processor_cx *cx, struct acpi_power_register *reg)
  60. {
  61. struct cstate_entry *percpu_entry;
  62. struct cpuinfo_x86 *c = &cpu_data(cpu);
  63. cpumask_t saved_mask;
  64. int retval;
  65. unsigned int eax, ebx, ecx, edx;
  66. unsigned int edx_part;
  67. unsigned int cstate_type; /* C-state type and not ACPI C-state type */
  68. unsigned int num_cstate_subtype;
  69. if (!cpu_cstate_entry || c->cpuid_level < CPUID_MWAIT_LEAF )
  70. return -1;
  71. if (reg->bit_offset != NATIVE_CSTATE_BEYOND_HALT)
  72. return -1;
  73. percpu_entry = per_cpu_ptr(cpu_cstate_entry, cpu);
  74. percpu_entry->states[cx->index].eax = 0;
  75. percpu_entry->states[cx->index].ecx = 0;
  76. /* Make sure we are running on right CPU */
  77. saved_mask = current->cpus_allowed;
  78. retval = set_cpus_allowed_ptr(current, &cpumask_of_cpu(cpu));
  79. if (retval)
  80. return -1;
  81. cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &edx);
  82. /* Check whether this particular cx_type (in CST) is supported or not */
  83. cstate_type = ((cx->address >> MWAIT_SUBSTATE_SIZE) &
  84. MWAIT_CSTATE_MASK) + 1;
  85. edx_part = edx >> (cstate_type * MWAIT_SUBSTATE_SIZE);
  86. num_cstate_subtype = edx_part & MWAIT_SUBSTATE_MASK;
  87. retval = 0;
  88. if (num_cstate_subtype < (cx->address & MWAIT_SUBSTATE_MASK)) {
  89. retval = -1;
  90. goto out;
  91. }
  92. /* mwait ecx extensions INTERRUPT_BREAK should be supported for C2/C3 */
  93. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
  94. !(ecx & CPUID5_ECX_INTERRUPT_BREAK)) {
  95. retval = -1;
  96. goto out;
  97. }
  98. percpu_entry->states[cx->index].ecx = MWAIT_ECX_INTERRUPT_BREAK;
  99. /* Use the hint in CST */
  100. percpu_entry->states[cx->index].eax = cx->address;
  101. if (!mwait_supported[cstate_type]) {
  102. mwait_supported[cstate_type] = 1;
  103. printk(KERN_DEBUG "Monitor-Mwait will be used to enter C-%d "
  104. "state\n", cx->type);
  105. }
  106. snprintf(cx->desc, ACPI_CX_DESC_LEN, "ACPI FFH INTEL MWAIT 0x%x",
  107. cx->address);
  108. out:
  109. set_cpus_allowed_ptr(current, &saved_mask);
  110. return retval;
  111. }
  112. EXPORT_SYMBOL_GPL(acpi_processor_ffh_cstate_probe);
  113. void acpi_processor_ffh_cstate_enter(struct acpi_processor_cx *cx)
  114. {
  115. unsigned int cpu = smp_processor_id();
  116. struct cstate_entry *percpu_entry;
  117. percpu_entry = per_cpu_ptr(cpu_cstate_entry, cpu);
  118. mwait_idle_with_hints(percpu_entry->states[cx->index].eax,
  119. percpu_entry->states[cx->index].ecx);
  120. }
  121. EXPORT_SYMBOL_GPL(acpi_processor_ffh_cstate_enter);
  122. static int __init ffh_cstate_init(void)
  123. {
  124. struct cpuinfo_x86 *c = &boot_cpu_data;
  125. if (c->x86_vendor != X86_VENDOR_INTEL)
  126. return -1;
  127. cpu_cstate_entry = alloc_percpu(struct cstate_entry);
  128. return 0;
  129. }
  130. static void __exit ffh_cstate_exit(void)
  131. {
  132. free_percpu(cpu_cstate_entry);
  133. cpu_cstate_entry = NULL;
  134. }
  135. arch_initcall(ffh_cstate_init);
  136. __exitcall(ffh_cstate_exit);