imx51.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. };
  23. tzic: tz-interrupt-controller@e0000000 {
  24. compatible = "fsl,imx51-tzic", "fsl,tzic";
  25. interrupt-controller;
  26. #interrupt-cells = <1>;
  27. reg = <0xe0000000 0x4000>;
  28. };
  29. clocks {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. ckil {
  33. compatible = "fsl,imx-ckil", "fixed-clock";
  34. clock-frequency = <32768>;
  35. };
  36. ckih1 {
  37. compatible = "fsl,imx-ckih1", "fixed-clock";
  38. clock-frequency = <22579200>;
  39. };
  40. ckih2 {
  41. compatible = "fsl,imx-ckih2", "fixed-clock";
  42. clock-frequency = <0>;
  43. };
  44. osc {
  45. compatible = "fsl,imx-osc", "fixed-clock";
  46. clock-frequency = <24000000>;
  47. };
  48. };
  49. soc {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "simple-bus";
  53. interrupt-parent = <&tzic>;
  54. ranges;
  55. ipu: ipu@40000000 {
  56. #crtc-cells = <1>;
  57. compatible = "fsl,imx51-ipu";
  58. reg = <0x40000000 0x20000000>;
  59. interrupts = <11 10>;
  60. };
  61. aips@70000000 { /* AIPS1 */
  62. compatible = "fsl,aips-bus", "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. reg = <0x70000000 0x10000000>;
  66. ranges;
  67. spba@70000000 {
  68. compatible = "fsl,spba-bus", "simple-bus";
  69. #address-cells = <1>;
  70. #size-cells = <1>;
  71. reg = <0x70000000 0x40000>;
  72. ranges;
  73. esdhc@70004000 { /* ESDHC1 */
  74. compatible = "fsl,imx51-esdhc";
  75. reg = <0x70004000 0x4000>;
  76. interrupts = <1>;
  77. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  78. clock-names = "ipg", "ahb", "per";
  79. status = "disabled";
  80. };
  81. esdhc@70008000 { /* ESDHC2 */
  82. compatible = "fsl,imx51-esdhc";
  83. reg = <0x70008000 0x4000>;
  84. interrupts = <2>;
  85. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  86. clock-names = "ipg", "ahb", "per";
  87. status = "disabled";
  88. };
  89. uart3: serial@7000c000 {
  90. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  91. reg = <0x7000c000 0x4000>;
  92. interrupts = <33>;
  93. clocks = <&clks 32>, <&clks 33>;
  94. clock-names = "ipg", "per";
  95. status = "disabled";
  96. };
  97. ecspi@70010000 { /* ECSPI1 */
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. compatible = "fsl,imx51-ecspi";
  101. reg = <0x70010000 0x4000>;
  102. interrupts = <36>;
  103. clocks = <&clks 51>, <&clks 52>;
  104. clock-names = "ipg", "per";
  105. status = "disabled";
  106. };
  107. ssi2: ssi@70014000 {
  108. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  109. reg = <0x70014000 0x4000>;
  110. interrupts = <30>;
  111. clocks = <&clks 49>;
  112. fsl,fifo-depth = <15>;
  113. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  114. status = "disabled";
  115. };
  116. esdhc@70020000 { /* ESDHC3 */
  117. compatible = "fsl,imx51-esdhc";
  118. reg = <0x70020000 0x4000>;
  119. interrupts = <3>;
  120. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  121. clock-names = "ipg", "ahb", "per";
  122. status = "disabled";
  123. };
  124. esdhc@70024000 { /* ESDHC4 */
  125. compatible = "fsl,imx51-esdhc";
  126. reg = <0x70024000 0x4000>;
  127. interrupts = <4>;
  128. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  129. clock-names = "ipg", "ahb", "per";
  130. status = "disabled";
  131. };
  132. };
  133. usb@73f80000 {
  134. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  135. reg = <0x73f80000 0x0200>;
  136. interrupts = <18>;
  137. status = "disabled";
  138. };
  139. usb@73f80200 {
  140. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  141. reg = <0x73f80200 0x0200>;
  142. interrupts = <14>;
  143. status = "disabled";
  144. };
  145. usb@73f80400 {
  146. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  147. reg = <0x73f80400 0x0200>;
  148. interrupts = <16>;
  149. status = "disabled";
  150. };
  151. usb@73f80600 {
  152. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  153. reg = <0x73f80600 0x0200>;
  154. interrupts = <17>;
  155. status = "disabled";
  156. };
  157. gpio1: gpio@73f84000 {
  158. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  159. reg = <0x73f84000 0x4000>;
  160. interrupts = <50 51>;
  161. gpio-controller;
  162. #gpio-cells = <2>;
  163. interrupt-controller;
  164. #interrupt-cells = <2>;
  165. };
  166. gpio2: gpio@73f88000 {
  167. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  168. reg = <0x73f88000 0x4000>;
  169. interrupts = <52 53>;
  170. gpio-controller;
  171. #gpio-cells = <2>;
  172. interrupt-controller;
  173. #interrupt-cells = <2>;
  174. };
  175. gpio3: gpio@73f8c000 {
  176. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  177. reg = <0x73f8c000 0x4000>;
  178. interrupts = <54 55>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. interrupt-controller;
  182. #interrupt-cells = <2>;
  183. };
  184. gpio4: gpio@73f90000 {
  185. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  186. reg = <0x73f90000 0x4000>;
  187. interrupts = <56 57>;
  188. gpio-controller;
  189. #gpio-cells = <2>;
  190. interrupt-controller;
  191. #interrupt-cells = <2>;
  192. };
  193. wdog@73f98000 { /* WDOG1 */
  194. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  195. reg = <0x73f98000 0x4000>;
  196. interrupts = <58>;
  197. clocks = <&clks 0>;
  198. };
  199. wdog@73f9c000 { /* WDOG2 */
  200. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  201. reg = <0x73f9c000 0x4000>;
  202. interrupts = <59>;
  203. clocks = <&clks 0>;
  204. status = "disabled";
  205. };
  206. iomuxc@73fa8000 {
  207. compatible = "fsl,imx51-iomuxc";
  208. reg = <0x73fa8000 0x4000>;
  209. audmux {
  210. pinctrl_audmux_1: audmuxgrp-1 {
  211. fsl,pins = <
  212. 384 0x80000000 /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */
  213. 386 0x80000000 /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */
  214. 389 0x80000000 /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */
  215. 391 0x80000000 /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */
  216. >;
  217. };
  218. };
  219. fec {
  220. pinctrl_fec_1: fecgrp-1 {
  221. fsl,pins = <
  222. 128 0x80000000 /* MX51_PAD_EIM_EB2__FEC_MDIO */
  223. 134 0x80000000 /* MX51_PAD_EIM_EB3__FEC_RDATA1 */
  224. 146 0x80000000 /* MX51_PAD_EIM_CS2__FEC_RDATA2 */
  225. 152 0x80000000 /* MX51_PAD_EIM_CS3__FEC_RDATA3 */
  226. 158 0x80000000 /* MX51_PAD_EIM_CS4__FEC_RX_ER */
  227. 165 0x80000000 /* MX51_PAD_EIM_CS5__FEC_CRS */
  228. 206 0x80000000 /* MX51_PAD_NANDF_RB2__FEC_COL */
  229. 213 0x80000000 /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */
  230. 293 0x80000000 /* MX51_PAD_NANDF_D9__FEC_RDATA0 */
  231. 298 0x80000000 /* MX51_PAD_NANDF_D8__FEC_TDATA0 */
  232. 225 0x80000000 /* MX51_PAD_NANDF_CS2__FEC_TX_ER */
  233. 231 0x80000000 /* MX51_PAD_NANDF_CS3__FEC_MDC */
  234. 237 0x80000000 /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */
  235. 243 0x80000000 /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */
  236. 250 0x80000000 /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */
  237. 255 0x80000000 /* MX51_PAD_NANDF_CS7__FEC_TX_EN */
  238. 260 0x80000000 /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */
  239. >;
  240. };
  241. };
  242. ecspi1 {
  243. pinctrl_ecspi1_1: ecspi1grp-1 {
  244. fsl,pins = <
  245. 398 0x185 /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */
  246. 394 0x185 /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */
  247. 409 0x185 /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */
  248. >;
  249. };
  250. };
  251. esdhc1 {
  252. pinctrl_esdhc1_1: esdhc1grp-1 {
  253. fsl,pins = <
  254. 666 0x400020d5 /* MX51_PAD_SD1_CMD__SD1_CMD */
  255. 669 0x20d5 /* MX51_PAD_SD1_CLK__SD1_CLK */
  256. 672 0x20d5 /* MX51_PAD_SD1_DATA0__SD1_DATA0 */
  257. 678 0x20d5 /* MX51_PAD_SD1_DATA1__SD1_DATA1 */
  258. 684 0x20d5 /* MX51_PAD_SD1_DATA2__SD1_DATA2 */
  259. 691 0x20d5 /* MX51_PAD_SD1_DATA3__SD1_DATA3 */
  260. >;
  261. };
  262. };
  263. esdhc2 {
  264. pinctrl_esdhc2_1: esdhc2grp-1 {
  265. fsl,pins = <
  266. 704 0x400020d5 /* MX51_PAD_SD2_CMD__SD2_CMD */
  267. 707 0x20d5 /* MX51_PAD_SD2_CLK__SD2_CLK */
  268. 710 0x20d5 /* MX51_PAD_SD2_DATA0__SD2_DATA0 */
  269. 712 0x20d5 /* MX51_PAD_SD2_DATA1__SD2_DATA1 */
  270. 715 0x20d5 /* MX51_PAD_SD2_DATA2__SD2_DATA2 */
  271. 719 0x20d5 /* MX51_PAD_SD2_DATA3__SD2_DATA3 */
  272. >;
  273. };
  274. };
  275. i2c2 {
  276. pinctrl_i2c2_1: i2c2grp-1 {
  277. fsl,pins = <
  278. 449 0x400001ed /* MX51_PAD_KEY_COL4__I2C2_SCL */
  279. 454 0x400001ed /* MX51_PAD_KEY_COL5__I2C2_SDA */
  280. >;
  281. };
  282. };
  283. ipu_disp1 {
  284. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  285. fsl,pins = <
  286. 528 0x5 /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */
  287. 529 0x5 /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */
  288. 530 0x5 /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */
  289. 531 0x5 /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */
  290. 532 0x5 /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */
  291. 533 0x5 /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */
  292. 535 0x5 /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */
  293. 537 0x5 /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */
  294. 539 0x5 /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */
  295. 541 0x5 /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */
  296. 543 0x5 /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */
  297. 545 0x5 /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */
  298. 547 0x5 /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */
  299. 549 0x5 /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */
  300. 551 0x5 /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */
  301. 553 0x5 /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */
  302. 555 0x5 /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */
  303. 557 0x5 /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */
  304. 559 0x5 /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */
  305. 563 0x5 /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */
  306. 567 0x5 /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */
  307. 571 0x5 /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */
  308. 575 0x5 /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */
  309. 579 0x5 /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */
  310. 584 0x5 /* MX51_PAD_DI1_PIN2__DI1_PIN2 (hsync) */
  311. 583 0x5 /* MX51_PAD_DI1_PIN3__DI1_PIN3 (vsync) */
  312. >;
  313. };
  314. };
  315. ipu_disp2 {
  316. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  317. fsl,pins = <
  318. 603 0x5 /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */
  319. 608 0x5 /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */
  320. 613 0x5 /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */
  321. 614 0x5 /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */
  322. 615 0x5 /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */
  323. 616 0x5 /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */
  324. 617 0x5 /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */
  325. 622 0x5 /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */
  326. 627 0x5 /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */
  327. 633 0x5 /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */
  328. 637 0x5 /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */
  329. 643 0x5 /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */
  330. 648 0x5 /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */
  331. 652 0x5 /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */
  332. 656 0x5 /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */
  333. 661 0x5 /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */
  334. 593 0x5 /* MX51_PAD_DI2_PIN2__DI2_PIN2 (hsync) */
  335. 595 0x5 /* MX51_PAD_DI2_PIN3__DI2_PIN3 (vsync) */
  336. 597 0x5 /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */
  337. 599 0x5 /* MX51_PAD_DI_GP4__DI2_PIN15 */
  338. >;
  339. };
  340. };
  341. uart1 {
  342. pinctrl_uart1_1: uart1grp-1 {
  343. fsl,pins = <
  344. 413 0x1c5 /* MX51_PAD_UART1_RXD__UART1_RXD */
  345. 416 0x1c5 /* MX51_PAD_UART1_TXD__UART1_TXD */
  346. 418 0x1c5 /* MX51_PAD_UART1_RTS__UART1_RTS */
  347. 420 0x1c5 /* MX51_PAD_UART1_CTS__UART1_CTS */
  348. >;
  349. };
  350. };
  351. uart2 {
  352. pinctrl_uart2_1: uart2grp-1 {
  353. fsl,pins = <
  354. 423 0x1c5 /* MX51_PAD_UART2_RXD__UART2_RXD */
  355. 426 0x1c5 /* MX51_PAD_UART2_TXD__UART2_TXD */
  356. >;
  357. };
  358. };
  359. uart3 {
  360. pinctrl_uart3_1: uart3grp-1 {
  361. fsl,pins = <
  362. 54 0x1c5 /* MX51_PAD_EIM_D25__UART3_RXD */
  363. 59 0x1c5 /* MX51_PAD_EIM_D26__UART3_TXD */
  364. 65 0x1c5 /* MX51_PAD_EIM_D27__UART3_RTS */
  365. 49 0x1c5 /* MX51_PAD_EIM_D24__UART3_CTS */
  366. >;
  367. };
  368. };
  369. };
  370. pwm1: pwm@73fb4000 {
  371. #pwm-cells = <2>;
  372. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  373. reg = <0x73fb4000 0x4000>;
  374. clocks = <&clks 37>, <&clks 38>;
  375. clock-names = "ipg", "per";
  376. interrupts = <61>;
  377. };
  378. pwm2: pwm@73fb8000 {
  379. #pwm-cells = <2>;
  380. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  381. reg = <0x73fb8000 0x4000>;
  382. clocks = <&clks 39>, <&clks 40>;
  383. clock-names = "ipg", "per";
  384. interrupts = <94>;
  385. };
  386. uart1: serial@73fbc000 {
  387. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  388. reg = <0x73fbc000 0x4000>;
  389. interrupts = <31>;
  390. clocks = <&clks 28>, <&clks 29>;
  391. clock-names = "ipg", "per";
  392. status = "disabled";
  393. };
  394. uart2: serial@73fc0000 {
  395. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  396. reg = <0x73fc0000 0x4000>;
  397. interrupts = <32>;
  398. clocks = <&clks 30>, <&clks 31>;
  399. clock-names = "ipg", "per";
  400. status = "disabled";
  401. };
  402. clks: ccm@73fd4000{
  403. compatible = "fsl,imx51-ccm";
  404. reg = <0x73fd4000 0x4000>;
  405. interrupts = <0 71 0x04 0 72 0x04>;
  406. #clock-cells = <1>;
  407. };
  408. };
  409. aips@80000000 { /* AIPS2 */
  410. compatible = "fsl,aips-bus", "simple-bus";
  411. #address-cells = <1>;
  412. #size-cells = <1>;
  413. reg = <0x80000000 0x10000000>;
  414. ranges;
  415. ecspi@83fac000 { /* ECSPI2 */
  416. #address-cells = <1>;
  417. #size-cells = <0>;
  418. compatible = "fsl,imx51-ecspi";
  419. reg = <0x83fac000 0x4000>;
  420. interrupts = <37>;
  421. clocks = <&clks 53>, <&clks 54>;
  422. clock-names = "ipg", "per";
  423. status = "disabled";
  424. };
  425. sdma@83fb0000 {
  426. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  427. reg = <0x83fb0000 0x4000>;
  428. interrupts = <6>;
  429. clocks = <&clks 56>, <&clks 56>;
  430. clock-names = "ipg", "ahb";
  431. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  432. };
  433. cspi@83fc0000 {
  434. #address-cells = <1>;
  435. #size-cells = <0>;
  436. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  437. reg = <0x83fc0000 0x4000>;
  438. interrupts = <38>;
  439. clocks = <&clks 55>, <&clks 0>;
  440. clock-names = "ipg", "per";
  441. status = "disabled";
  442. };
  443. i2c@83fc4000 { /* I2C2 */
  444. #address-cells = <1>;
  445. #size-cells = <0>;
  446. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  447. reg = <0x83fc4000 0x4000>;
  448. interrupts = <63>;
  449. clocks = <&clks 35>;
  450. status = "disabled";
  451. };
  452. i2c@83fc8000 { /* I2C1 */
  453. #address-cells = <1>;
  454. #size-cells = <0>;
  455. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  456. reg = <0x83fc8000 0x4000>;
  457. interrupts = <62>;
  458. clocks = <&clks 34>;
  459. status = "disabled";
  460. };
  461. ssi1: ssi@83fcc000 {
  462. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  463. reg = <0x83fcc000 0x4000>;
  464. interrupts = <29>;
  465. clocks = <&clks 48>;
  466. fsl,fifo-depth = <15>;
  467. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  468. status = "disabled";
  469. };
  470. audmux@83fd0000 {
  471. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  472. reg = <0x83fd0000 0x4000>;
  473. status = "disabled";
  474. };
  475. nand@83fdb000 {
  476. compatible = "fsl,imx51-nand";
  477. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  478. interrupts = <8>;
  479. clocks = <&clks 60>;
  480. status = "disabled";
  481. };
  482. ssi3: ssi@83fe8000 {
  483. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  484. reg = <0x83fe8000 0x4000>;
  485. interrupts = <96>;
  486. clocks = <&clks 50>;
  487. fsl,fifo-depth = <15>;
  488. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  489. status = "disabled";
  490. };
  491. ethernet@83fec000 {
  492. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  493. reg = <0x83fec000 0x4000>;
  494. interrupts = <87>;
  495. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  496. clock-names = "ipg", "ahb", "ptp";
  497. status = "disabled";
  498. };
  499. };
  500. };
  501. };