r100.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. r100_irq_set(rdev);
  123. }
  124. void r100_hpd_fini(struct radeon_device *rdev)
  125. {
  126. struct drm_device *dev = rdev->ddev;
  127. struct drm_connector *connector;
  128. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  130. switch (radeon_connector->hpd.hpd) {
  131. case RADEON_HPD_1:
  132. rdev->irq.hpd[0] = false;
  133. break;
  134. case RADEON_HPD_2:
  135. rdev->irq.hpd[1] = false;
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. }
  142. /*
  143. * PCI GART
  144. */
  145. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  146. {
  147. /* TODO: can we do somethings here ? */
  148. /* It seems hw only cache one entry so we should discard this
  149. * entry otherwise if first GPU GART read hit this entry it
  150. * could end up in wrong address. */
  151. }
  152. int r100_pci_gart_init(struct radeon_device *rdev)
  153. {
  154. int r;
  155. if (rdev->gart.table.ram.ptr) {
  156. WARN(1, "R100 PCI GART already initialized.\n");
  157. return 0;
  158. }
  159. /* Initialize common gart structure */
  160. r = radeon_gart_init(rdev);
  161. if (r)
  162. return r;
  163. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  164. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  165. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  166. return radeon_gart_table_ram_alloc(rdev);
  167. }
  168. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  169. void r100_enable_bm(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. /* Enable bus mastering */
  173. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  174. WREG32(RADEON_BUS_CNTL, tmp);
  175. }
  176. int r100_pci_gart_enable(struct radeon_device *rdev)
  177. {
  178. uint32_t tmp;
  179. /* discard memory request outside of configured range */
  180. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  181. WREG32(RADEON_AIC_CNTL, tmp);
  182. /* set address range for PCI address translate */
  183. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  184. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  185. WREG32(RADEON_AIC_HI_ADDR, tmp);
  186. /* set PCI GART page-table base address */
  187. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  188. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  189. WREG32(RADEON_AIC_CNTL, tmp);
  190. r100_pci_gart_tlb_flush(rdev);
  191. rdev->gart.ready = true;
  192. return 0;
  193. }
  194. void r100_pci_gart_disable(struct radeon_device *rdev)
  195. {
  196. uint32_t tmp;
  197. /* discard memory request outside of configured range */
  198. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  199. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  200. WREG32(RADEON_AIC_LO_ADDR, 0);
  201. WREG32(RADEON_AIC_HI_ADDR, 0);
  202. }
  203. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  204. {
  205. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  206. return -EINVAL;
  207. }
  208. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  209. return 0;
  210. }
  211. void r100_pci_gart_fini(struct radeon_device *rdev)
  212. {
  213. r100_pci_gart_disable(rdev);
  214. radeon_gart_table_ram_free(rdev);
  215. radeon_gart_fini(rdev);
  216. }
  217. int r100_irq_set(struct radeon_device *rdev)
  218. {
  219. uint32_t tmp = 0;
  220. if (rdev->irq.sw_int) {
  221. tmp |= RADEON_SW_INT_ENABLE;
  222. }
  223. if (rdev->irq.crtc_vblank_int[0]) {
  224. tmp |= RADEON_CRTC_VBLANK_MASK;
  225. }
  226. if (rdev->irq.crtc_vblank_int[1]) {
  227. tmp |= RADEON_CRTC2_VBLANK_MASK;
  228. }
  229. if (rdev->irq.hpd[0]) {
  230. tmp |= RADEON_FP_DETECT_MASK;
  231. }
  232. if (rdev->irq.hpd[1]) {
  233. tmp |= RADEON_FP2_DETECT_MASK;
  234. }
  235. WREG32(RADEON_GEN_INT_CNTL, tmp);
  236. return 0;
  237. }
  238. void r100_irq_disable(struct radeon_device *rdev)
  239. {
  240. u32 tmp;
  241. WREG32(R_000040_GEN_INT_CNTL, 0);
  242. /* Wait and acknowledge irq */
  243. mdelay(1);
  244. tmp = RREG32(R_000044_GEN_INT_STATUS);
  245. WREG32(R_000044_GEN_INT_STATUS, tmp);
  246. }
  247. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  248. {
  249. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  250. uint32_t irq_mask = RADEON_SW_INT_TEST |
  251. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  252. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  253. if (irqs) {
  254. WREG32(RADEON_GEN_INT_STATUS, irqs);
  255. }
  256. return irqs & irq_mask;
  257. }
  258. int r100_irq_process(struct radeon_device *rdev)
  259. {
  260. uint32_t status, msi_rearm;
  261. bool queue_hotplug = false;
  262. status = r100_irq_ack(rdev);
  263. if (!status) {
  264. return IRQ_NONE;
  265. }
  266. if (rdev->shutdown) {
  267. return IRQ_NONE;
  268. }
  269. while (status) {
  270. /* SW interrupt */
  271. if (status & RADEON_SW_INT_TEST) {
  272. radeon_fence_process(rdev);
  273. }
  274. /* Vertical blank interrupts */
  275. if (status & RADEON_CRTC_VBLANK_STAT) {
  276. drm_handle_vblank(rdev->ddev, 0);
  277. }
  278. if (status & RADEON_CRTC2_VBLANK_STAT) {
  279. drm_handle_vblank(rdev->ddev, 1);
  280. }
  281. if (status & RADEON_FP_DETECT_STAT) {
  282. queue_hotplug = true;
  283. DRM_DEBUG("HPD1\n");
  284. }
  285. if (status & RADEON_FP2_DETECT_STAT) {
  286. queue_hotplug = true;
  287. DRM_DEBUG("HPD2\n");
  288. }
  289. status = r100_irq_ack(rdev);
  290. }
  291. if (queue_hotplug)
  292. queue_work(rdev->wq, &rdev->hotplug_work);
  293. if (rdev->msi_enabled) {
  294. switch (rdev->family) {
  295. case CHIP_RS400:
  296. case CHIP_RS480:
  297. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  298. WREG32(RADEON_AIC_CNTL, msi_rearm);
  299. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  300. break;
  301. default:
  302. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  303. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  304. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  305. break;
  306. }
  307. }
  308. return IRQ_HANDLED;
  309. }
  310. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  311. {
  312. if (crtc == 0)
  313. return RREG32(RADEON_CRTC_CRNT_FRAME);
  314. else
  315. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  316. }
  317. void r100_fence_ring_emit(struct radeon_device *rdev,
  318. struct radeon_fence *fence)
  319. {
  320. /* Who ever call radeon_fence_emit should call ring_lock and ask
  321. * for enough space (today caller are ib schedule and buffer move) */
  322. /* Wait until IDLE & CLEAN */
  323. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  324. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  325. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  326. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  327. RADEON_HDP_READ_BUFFER_INVALIDATE);
  328. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  329. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  330. /* Emit fence sequence & fire IRQ */
  331. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  332. radeon_ring_write(rdev, fence->seq);
  333. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  334. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  335. }
  336. int r100_wb_init(struct radeon_device *rdev)
  337. {
  338. int r;
  339. if (rdev->wb.wb_obj == NULL) {
  340. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  341. RADEON_GEM_DOMAIN_GTT,
  342. &rdev->wb.wb_obj);
  343. if (r) {
  344. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  345. return r;
  346. }
  347. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  348. if (unlikely(r != 0))
  349. return r;
  350. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  351. &rdev->wb.gpu_addr);
  352. if (r) {
  353. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  354. radeon_bo_unreserve(rdev->wb.wb_obj);
  355. return r;
  356. }
  357. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  358. radeon_bo_unreserve(rdev->wb.wb_obj);
  359. if (r) {
  360. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  361. return r;
  362. }
  363. }
  364. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  365. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  366. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  367. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  368. return 0;
  369. }
  370. void r100_wb_disable(struct radeon_device *rdev)
  371. {
  372. WREG32(R_000770_SCRATCH_UMSK, 0);
  373. }
  374. void r100_wb_fini(struct radeon_device *rdev)
  375. {
  376. int r;
  377. r100_wb_disable(rdev);
  378. if (rdev->wb.wb_obj) {
  379. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  380. if (unlikely(r != 0)) {
  381. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  382. return;
  383. }
  384. radeon_bo_kunmap(rdev->wb.wb_obj);
  385. radeon_bo_unpin(rdev->wb.wb_obj);
  386. radeon_bo_unreserve(rdev->wb.wb_obj);
  387. radeon_bo_unref(&rdev->wb.wb_obj);
  388. rdev->wb.wb = NULL;
  389. rdev->wb.wb_obj = NULL;
  390. }
  391. }
  392. int r100_copy_blit(struct radeon_device *rdev,
  393. uint64_t src_offset,
  394. uint64_t dst_offset,
  395. unsigned num_pages,
  396. struct radeon_fence *fence)
  397. {
  398. uint32_t cur_pages;
  399. uint32_t stride_bytes = PAGE_SIZE;
  400. uint32_t pitch;
  401. uint32_t stride_pixels;
  402. unsigned ndw;
  403. int num_loops;
  404. int r = 0;
  405. /* radeon limited to 16k stride */
  406. stride_bytes &= 0x3fff;
  407. /* radeon pitch is /64 */
  408. pitch = stride_bytes / 64;
  409. stride_pixels = stride_bytes / 4;
  410. num_loops = DIV_ROUND_UP(num_pages, 8191);
  411. /* Ask for enough room for blit + flush + fence */
  412. ndw = 64 + (10 * num_loops);
  413. r = radeon_ring_lock(rdev, ndw);
  414. if (r) {
  415. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  416. return -EINVAL;
  417. }
  418. while (num_pages > 0) {
  419. cur_pages = num_pages;
  420. if (cur_pages > 8191) {
  421. cur_pages = 8191;
  422. }
  423. num_pages -= cur_pages;
  424. /* pages are in Y direction - height
  425. page width in X direction - width */
  426. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  427. radeon_ring_write(rdev,
  428. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  429. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  430. RADEON_GMC_SRC_CLIPPING |
  431. RADEON_GMC_DST_CLIPPING |
  432. RADEON_GMC_BRUSH_NONE |
  433. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  434. RADEON_GMC_SRC_DATATYPE_COLOR |
  435. RADEON_ROP3_S |
  436. RADEON_DP_SRC_SOURCE_MEMORY |
  437. RADEON_GMC_CLR_CMP_CNTL_DIS |
  438. RADEON_GMC_WR_MSK_DIS);
  439. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  440. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  441. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  442. radeon_ring_write(rdev, 0);
  443. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  444. radeon_ring_write(rdev, num_pages);
  445. radeon_ring_write(rdev, num_pages);
  446. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  447. }
  448. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  449. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  450. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  451. radeon_ring_write(rdev,
  452. RADEON_WAIT_2D_IDLECLEAN |
  453. RADEON_WAIT_HOST_IDLECLEAN |
  454. RADEON_WAIT_DMA_GUI_IDLE);
  455. if (fence) {
  456. r = radeon_fence_emit(rdev, fence);
  457. }
  458. radeon_ring_unlock_commit(rdev);
  459. return r;
  460. }
  461. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  462. {
  463. unsigned i;
  464. u32 tmp;
  465. for (i = 0; i < rdev->usec_timeout; i++) {
  466. tmp = RREG32(R_000E40_RBBM_STATUS);
  467. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  468. return 0;
  469. }
  470. udelay(1);
  471. }
  472. return -1;
  473. }
  474. void r100_ring_start(struct radeon_device *rdev)
  475. {
  476. int r;
  477. r = radeon_ring_lock(rdev, 2);
  478. if (r) {
  479. return;
  480. }
  481. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  482. radeon_ring_write(rdev,
  483. RADEON_ISYNC_ANY2D_IDLE3D |
  484. RADEON_ISYNC_ANY3D_IDLE2D |
  485. RADEON_ISYNC_WAIT_IDLEGUI |
  486. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  487. radeon_ring_unlock_commit(rdev);
  488. }
  489. /* Load the microcode for the CP */
  490. static int r100_cp_init_microcode(struct radeon_device *rdev)
  491. {
  492. struct platform_device *pdev;
  493. const char *fw_name = NULL;
  494. int err;
  495. DRM_DEBUG("\n");
  496. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  497. err = IS_ERR(pdev);
  498. if (err) {
  499. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  500. return -EINVAL;
  501. }
  502. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  503. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  504. (rdev->family == CHIP_RS200)) {
  505. DRM_INFO("Loading R100 Microcode\n");
  506. fw_name = FIRMWARE_R100;
  507. } else if ((rdev->family == CHIP_R200) ||
  508. (rdev->family == CHIP_RV250) ||
  509. (rdev->family == CHIP_RV280) ||
  510. (rdev->family == CHIP_RS300)) {
  511. DRM_INFO("Loading R200 Microcode\n");
  512. fw_name = FIRMWARE_R200;
  513. } else if ((rdev->family == CHIP_R300) ||
  514. (rdev->family == CHIP_R350) ||
  515. (rdev->family == CHIP_RV350) ||
  516. (rdev->family == CHIP_RV380) ||
  517. (rdev->family == CHIP_RS400) ||
  518. (rdev->family == CHIP_RS480)) {
  519. DRM_INFO("Loading R300 Microcode\n");
  520. fw_name = FIRMWARE_R300;
  521. } else if ((rdev->family == CHIP_R420) ||
  522. (rdev->family == CHIP_R423) ||
  523. (rdev->family == CHIP_RV410)) {
  524. DRM_INFO("Loading R400 Microcode\n");
  525. fw_name = FIRMWARE_R420;
  526. } else if ((rdev->family == CHIP_RS690) ||
  527. (rdev->family == CHIP_RS740)) {
  528. DRM_INFO("Loading RS690/RS740 Microcode\n");
  529. fw_name = FIRMWARE_RS690;
  530. } else if (rdev->family == CHIP_RS600) {
  531. DRM_INFO("Loading RS600 Microcode\n");
  532. fw_name = FIRMWARE_RS600;
  533. } else if ((rdev->family == CHIP_RV515) ||
  534. (rdev->family == CHIP_R520) ||
  535. (rdev->family == CHIP_RV530) ||
  536. (rdev->family == CHIP_R580) ||
  537. (rdev->family == CHIP_RV560) ||
  538. (rdev->family == CHIP_RV570)) {
  539. DRM_INFO("Loading R500 Microcode\n");
  540. fw_name = FIRMWARE_R520;
  541. }
  542. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  543. platform_device_unregister(pdev);
  544. if (err) {
  545. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  546. fw_name);
  547. } else if (rdev->me_fw->size % 8) {
  548. printk(KERN_ERR
  549. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  550. rdev->me_fw->size, fw_name);
  551. err = -EINVAL;
  552. release_firmware(rdev->me_fw);
  553. rdev->me_fw = NULL;
  554. }
  555. return err;
  556. }
  557. static void r100_cp_load_microcode(struct radeon_device *rdev)
  558. {
  559. const __be32 *fw_data;
  560. int i, size;
  561. if (r100_gui_wait_for_idle(rdev)) {
  562. printk(KERN_WARNING "Failed to wait GUI idle while "
  563. "programming pipes. Bad things might happen.\n");
  564. }
  565. if (rdev->me_fw) {
  566. size = rdev->me_fw->size / 4;
  567. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  568. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  569. for (i = 0; i < size; i += 2) {
  570. WREG32(RADEON_CP_ME_RAM_DATAH,
  571. be32_to_cpup(&fw_data[i]));
  572. WREG32(RADEON_CP_ME_RAM_DATAL,
  573. be32_to_cpup(&fw_data[i + 1]));
  574. }
  575. }
  576. }
  577. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  578. {
  579. unsigned rb_bufsz;
  580. unsigned rb_blksz;
  581. unsigned max_fetch;
  582. unsigned pre_write_timer;
  583. unsigned pre_write_limit;
  584. unsigned indirect2_start;
  585. unsigned indirect1_start;
  586. uint32_t tmp;
  587. int r;
  588. if (r100_debugfs_cp_init(rdev)) {
  589. DRM_ERROR("Failed to register debugfs file for CP !\n");
  590. }
  591. /* Reset CP */
  592. tmp = RREG32(RADEON_CP_CSQ_STAT);
  593. if ((tmp & (1 << 31))) {
  594. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  595. WREG32(RADEON_CP_CSQ_MODE, 0);
  596. WREG32(RADEON_CP_CSQ_CNTL, 0);
  597. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  598. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  599. mdelay(2);
  600. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  601. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  602. mdelay(2);
  603. tmp = RREG32(RADEON_CP_CSQ_STAT);
  604. if ((tmp & (1 << 31))) {
  605. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  606. }
  607. } else {
  608. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  609. }
  610. if (!rdev->me_fw) {
  611. r = r100_cp_init_microcode(rdev);
  612. if (r) {
  613. DRM_ERROR("Failed to load firmware!\n");
  614. return r;
  615. }
  616. }
  617. /* Align ring size */
  618. rb_bufsz = drm_order(ring_size / 8);
  619. ring_size = (1 << (rb_bufsz + 1)) * 4;
  620. r100_cp_load_microcode(rdev);
  621. r = radeon_ring_init(rdev, ring_size);
  622. if (r) {
  623. return r;
  624. }
  625. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  626. * the rptr copy in system ram */
  627. rb_blksz = 9;
  628. /* cp will read 128bytes at a time (4 dwords) */
  629. max_fetch = 1;
  630. rdev->cp.align_mask = 16 - 1;
  631. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  632. pre_write_timer = 64;
  633. /* Force CP_RB_WPTR write if written more than one time before the
  634. * delay expire
  635. */
  636. pre_write_limit = 0;
  637. /* Setup the cp cache like this (cache size is 96 dwords) :
  638. * RING 0 to 15
  639. * INDIRECT1 16 to 79
  640. * INDIRECT2 80 to 95
  641. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  642. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  643. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  644. * Idea being that most of the gpu cmd will be through indirect1 buffer
  645. * so it gets the bigger cache.
  646. */
  647. indirect2_start = 80;
  648. indirect1_start = 16;
  649. /* cp setup */
  650. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  651. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  652. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  653. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  654. RADEON_RB_NO_UPDATE);
  655. #ifdef __BIG_ENDIAN
  656. tmp |= RADEON_BUF_SWAP_32BIT;
  657. #endif
  658. WREG32(RADEON_CP_RB_CNTL, tmp);
  659. /* Set ring address */
  660. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  661. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  662. /* Force read & write ptr to 0 */
  663. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  664. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  665. WREG32(RADEON_CP_RB_WPTR, 0);
  666. WREG32(RADEON_CP_RB_CNTL, tmp);
  667. udelay(10);
  668. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  669. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  670. /* Set cp mode to bus mastering & enable cp*/
  671. WREG32(RADEON_CP_CSQ_MODE,
  672. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  673. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  674. WREG32(0x718, 0);
  675. WREG32(0x744, 0x00004D4D);
  676. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  677. radeon_ring_start(rdev);
  678. r = radeon_ring_test(rdev);
  679. if (r) {
  680. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  681. return r;
  682. }
  683. rdev->cp.ready = true;
  684. return 0;
  685. }
  686. void r100_cp_fini(struct radeon_device *rdev)
  687. {
  688. if (r100_cp_wait_for_idle(rdev)) {
  689. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  690. }
  691. /* Disable ring */
  692. r100_cp_disable(rdev);
  693. radeon_ring_fini(rdev);
  694. DRM_INFO("radeon: cp finalized\n");
  695. }
  696. void r100_cp_disable(struct radeon_device *rdev)
  697. {
  698. /* Disable ring */
  699. rdev->cp.ready = false;
  700. WREG32(RADEON_CP_CSQ_MODE, 0);
  701. WREG32(RADEON_CP_CSQ_CNTL, 0);
  702. if (r100_gui_wait_for_idle(rdev)) {
  703. printk(KERN_WARNING "Failed to wait GUI idle while "
  704. "programming pipes. Bad things might happen.\n");
  705. }
  706. }
  707. int r100_cp_reset(struct radeon_device *rdev)
  708. {
  709. uint32_t tmp;
  710. bool reinit_cp;
  711. int i;
  712. reinit_cp = rdev->cp.ready;
  713. rdev->cp.ready = false;
  714. WREG32(RADEON_CP_CSQ_MODE, 0);
  715. WREG32(RADEON_CP_CSQ_CNTL, 0);
  716. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  717. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  718. udelay(200);
  719. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  720. /* Wait to prevent race in RBBM_STATUS */
  721. mdelay(1);
  722. for (i = 0; i < rdev->usec_timeout; i++) {
  723. tmp = RREG32(RADEON_RBBM_STATUS);
  724. if (!(tmp & (1 << 16))) {
  725. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  726. tmp);
  727. if (reinit_cp) {
  728. return r100_cp_init(rdev, rdev->cp.ring_size);
  729. }
  730. return 0;
  731. }
  732. DRM_UDELAY(1);
  733. }
  734. tmp = RREG32(RADEON_RBBM_STATUS);
  735. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  736. return -1;
  737. }
  738. void r100_cp_commit(struct radeon_device *rdev)
  739. {
  740. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  741. (void)RREG32(RADEON_CP_RB_WPTR);
  742. }
  743. /*
  744. * CS functions
  745. */
  746. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  747. struct radeon_cs_packet *pkt,
  748. const unsigned *auth, unsigned n,
  749. radeon_packet0_check_t check)
  750. {
  751. unsigned reg;
  752. unsigned i, j, m;
  753. unsigned idx;
  754. int r;
  755. idx = pkt->idx + 1;
  756. reg = pkt->reg;
  757. /* Check that register fall into register range
  758. * determined by the number of entry (n) in the
  759. * safe register bitmap.
  760. */
  761. if (pkt->one_reg_wr) {
  762. if ((reg >> 7) > n) {
  763. return -EINVAL;
  764. }
  765. } else {
  766. if (((reg + (pkt->count << 2)) >> 7) > n) {
  767. return -EINVAL;
  768. }
  769. }
  770. for (i = 0; i <= pkt->count; i++, idx++) {
  771. j = (reg >> 7);
  772. m = 1 << ((reg >> 2) & 31);
  773. if (auth[j] & m) {
  774. r = check(p, pkt, idx, reg);
  775. if (r) {
  776. return r;
  777. }
  778. }
  779. if (pkt->one_reg_wr) {
  780. if (!(auth[j] & m)) {
  781. break;
  782. }
  783. } else {
  784. reg += 4;
  785. }
  786. }
  787. return 0;
  788. }
  789. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  790. struct radeon_cs_packet *pkt)
  791. {
  792. volatile uint32_t *ib;
  793. unsigned i;
  794. unsigned idx;
  795. ib = p->ib->ptr;
  796. idx = pkt->idx;
  797. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  798. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  799. }
  800. }
  801. /**
  802. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  803. * @parser: parser structure holding parsing context.
  804. * @pkt: where to store packet informations
  805. *
  806. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  807. * if packet is bigger than remaining ib size. or if packets is unknown.
  808. **/
  809. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  810. struct radeon_cs_packet *pkt,
  811. unsigned idx)
  812. {
  813. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  814. uint32_t header;
  815. if (idx >= ib_chunk->length_dw) {
  816. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  817. idx, ib_chunk->length_dw);
  818. return -EINVAL;
  819. }
  820. header = radeon_get_ib_value(p, idx);
  821. pkt->idx = idx;
  822. pkt->type = CP_PACKET_GET_TYPE(header);
  823. pkt->count = CP_PACKET_GET_COUNT(header);
  824. switch (pkt->type) {
  825. case PACKET_TYPE0:
  826. pkt->reg = CP_PACKET0_GET_REG(header);
  827. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  828. break;
  829. case PACKET_TYPE3:
  830. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  831. break;
  832. case PACKET_TYPE2:
  833. pkt->count = -1;
  834. break;
  835. default:
  836. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  837. return -EINVAL;
  838. }
  839. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  840. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  841. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  842. return -EINVAL;
  843. }
  844. return 0;
  845. }
  846. /**
  847. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  848. * @parser: parser structure holding parsing context.
  849. *
  850. * Userspace sends a special sequence for VLINE waits.
  851. * PACKET0 - VLINE_START_END + value
  852. * PACKET0 - WAIT_UNTIL +_value
  853. * RELOC (P3) - crtc_id in reloc.
  854. *
  855. * This function parses this and relocates the VLINE START END
  856. * and WAIT UNTIL packets to the correct crtc.
  857. * It also detects a switched off crtc and nulls out the
  858. * wait in that case.
  859. */
  860. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  861. {
  862. struct drm_mode_object *obj;
  863. struct drm_crtc *crtc;
  864. struct radeon_crtc *radeon_crtc;
  865. struct radeon_cs_packet p3reloc, waitreloc;
  866. int crtc_id;
  867. int r;
  868. uint32_t header, h_idx, reg;
  869. volatile uint32_t *ib;
  870. ib = p->ib->ptr;
  871. /* parse the wait until */
  872. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  873. if (r)
  874. return r;
  875. /* check its a wait until and only 1 count */
  876. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  877. waitreloc.count != 0) {
  878. DRM_ERROR("vline wait had illegal wait until segment\n");
  879. r = -EINVAL;
  880. return r;
  881. }
  882. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  883. DRM_ERROR("vline wait had illegal wait until\n");
  884. r = -EINVAL;
  885. return r;
  886. }
  887. /* jump over the NOP */
  888. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  889. if (r)
  890. return r;
  891. h_idx = p->idx - 2;
  892. p->idx += waitreloc.count + 2;
  893. p->idx += p3reloc.count + 2;
  894. header = radeon_get_ib_value(p, h_idx);
  895. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  896. reg = CP_PACKET0_GET_REG(header);
  897. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  898. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  899. if (!obj) {
  900. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  901. r = -EINVAL;
  902. goto out;
  903. }
  904. crtc = obj_to_crtc(obj);
  905. radeon_crtc = to_radeon_crtc(crtc);
  906. crtc_id = radeon_crtc->crtc_id;
  907. if (!crtc->enabled) {
  908. /* if the CRTC isn't enabled - we need to nop out the wait until */
  909. ib[h_idx + 2] = PACKET2(0);
  910. ib[h_idx + 3] = PACKET2(0);
  911. } else if (crtc_id == 1) {
  912. switch (reg) {
  913. case AVIVO_D1MODE_VLINE_START_END:
  914. header &= ~R300_CP_PACKET0_REG_MASK;
  915. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  916. break;
  917. case RADEON_CRTC_GUI_TRIG_VLINE:
  918. header &= ~R300_CP_PACKET0_REG_MASK;
  919. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  920. break;
  921. default:
  922. DRM_ERROR("unknown crtc reloc\n");
  923. r = -EINVAL;
  924. goto out;
  925. }
  926. ib[h_idx] = header;
  927. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  928. }
  929. out:
  930. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  931. return r;
  932. }
  933. /**
  934. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  935. * @parser: parser structure holding parsing context.
  936. * @data: pointer to relocation data
  937. * @offset_start: starting offset
  938. * @offset_mask: offset mask (to align start offset on)
  939. * @reloc: reloc informations
  940. *
  941. * Check next packet is relocation packet3, do bo validation and compute
  942. * GPU offset using the provided start.
  943. **/
  944. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  945. struct radeon_cs_reloc **cs_reloc)
  946. {
  947. struct radeon_cs_chunk *relocs_chunk;
  948. struct radeon_cs_packet p3reloc;
  949. unsigned idx;
  950. int r;
  951. if (p->chunk_relocs_idx == -1) {
  952. DRM_ERROR("No relocation chunk !\n");
  953. return -EINVAL;
  954. }
  955. *cs_reloc = NULL;
  956. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  957. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  958. if (r) {
  959. return r;
  960. }
  961. p->idx += p3reloc.count + 2;
  962. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  963. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  964. p3reloc.idx);
  965. r100_cs_dump_packet(p, &p3reloc);
  966. return -EINVAL;
  967. }
  968. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  969. if (idx >= relocs_chunk->length_dw) {
  970. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  971. idx, relocs_chunk->length_dw);
  972. r100_cs_dump_packet(p, &p3reloc);
  973. return -EINVAL;
  974. }
  975. /* FIXME: we assume reloc size is 4 dwords */
  976. *cs_reloc = p->relocs_ptr[(idx / 4)];
  977. return 0;
  978. }
  979. static int r100_get_vtx_size(uint32_t vtx_fmt)
  980. {
  981. int vtx_size;
  982. vtx_size = 2;
  983. /* ordered according to bits in spec */
  984. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  985. vtx_size++;
  986. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  987. vtx_size += 3;
  988. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  989. vtx_size++;
  990. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  991. vtx_size++;
  992. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  993. vtx_size += 3;
  994. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  995. vtx_size++;
  996. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  997. vtx_size++;
  998. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  999. vtx_size += 2;
  1000. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1001. vtx_size += 2;
  1002. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1003. vtx_size++;
  1004. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1005. vtx_size += 2;
  1006. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1007. vtx_size++;
  1008. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1009. vtx_size += 2;
  1010. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1011. vtx_size++;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1013. vtx_size++;
  1014. /* blend weight */
  1015. if (vtx_fmt & (0x7 << 15))
  1016. vtx_size += (vtx_fmt >> 15) & 0x7;
  1017. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1018. vtx_size += 3;
  1019. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1020. vtx_size += 2;
  1021. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1022. vtx_size++;
  1023. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1024. vtx_size++;
  1025. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1026. vtx_size++;
  1027. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1028. vtx_size++;
  1029. return vtx_size;
  1030. }
  1031. static int r100_packet0_check(struct radeon_cs_parser *p,
  1032. struct radeon_cs_packet *pkt,
  1033. unsigned idx, unsigned reg)
  1034. {
  1035. struct radeon_cs_reloc *reloc;
  1036. struct r100_cs_track *track;
  1037. volatile uint32_t *ib;
  1038. uint32_t tmp;
  1039. int r;
  1040. int i, face;
  1041. u32 tile_flags = 0;
  1042. u32 idx_value;
  1043. ib = p->ib->ptr;
  1044. track = (struct r100_cs_track *)p->track;
  1045. idx_value = radeon_get_ib_value(p, idx);
  1046. switch (reg) {
  1047. case RADEON_CRTC_GUI_TRIG_VLINE:
  1048. r = r100_cs_packet_parse_vline(p);
  1049. if (r) {
  1050. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1051. idx, reg);
  1052. r100_cs_dump_packet(p, pkt);
  1053. return r;
  1054. }
  1055. break;
  1056. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1057. * range access */
  1058. case RADEON_DST_PITCH_OFFSET:
  1059. case RADEON_SRC_PITCH_OFFSET:
  1060. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1061. if (r)
  1062. return r;
  1063. break;
  1064. case RADEON_RB3D_DEPTHOFFSET:
  1065. r = r100_cs_packet_next_reloc(p, &reloc);
  1066. if (r) {
  1067. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1068. idx, reg);
  1069. r100_cs_dump_packet(p, pkt);
  1070. return r;
  1071. }
  1072. track->zb.robj = reloc->robj;
  1073. track->zb.offset = idx_value;
  1074. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1075. break;
  1076. case RADEON_RB3D_COLOROFFSET:
  1077. r = r100_cs_packet_next_reloc(p, &reloc);
  1078. if (r) {
  1079. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1080. idx, reg);
  1081. r100_cs_dump_packet(p, pkt);
  1082. return r;
  1083. }
  1084. track->cb[0].robj = reloc->robj;
  1085. track->cb[0].offset = idx_value;
  1086. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1087. break;
  1088. case RADEON_PP_TXOFFSET_0:
  1089. case RADEON_PP_TXOFFSET_1:
  1090. case RADEON_PP_TXOFFSET_2:
  1091. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1092. r = r100_cs_packet_next_reloc(p, &reloc);
  1093. if (r) {
  1094. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1095. idx, reg);
  1096. r100_cs_dump_packet(p, pkt);
  1097. return r;
  1098. }
  1099. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1100. track->textures[i].robj = reloc->robj;
  1101. break;
  1102. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1103. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1104. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1105. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1106. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1107. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1108. r = r100_cs_packet_next_reloc(p, &reloc);
  1109. if (r) {
  1110. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1111. idx, reg);
  1112. r100_cs_dump_packet(p, pkt);
  1113. return r;
  1114. }
  1115. track->textures[0].cube_info[i].offset = idx_value;
  1116. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1117. track->textures[0].cube_info[i].robj = reloc->robj;
  1118. break;
  1119. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1120. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1121. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1122. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1123. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1124. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1125. r = r100_cs_packet_next_reloc(p, &reloc);
  1126. if (r) {
  1127. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1128. idx, reg);
  1129. r100_cs_dump_packet(p, pkt);
  1130. return r;
  1131. }
  1132. track->textures[1].cube_info[i].offset = idx_value;
  1133. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1134. track->textures[1].cube_info[i].robj = reloc->robj;
  1135. break;
  1136. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1137. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1138. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1139. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1140. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1141. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1142. r = r100_cs_packet_next_reloc(p, &reloc);
  1143. if (r) {
  1144. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1145. idx, reg);
  1146. r100_cs_dump_packet(p, pkt);
  1147. return r;
  1148. }
  1149. track->textures[2].cube_info[i].offset = idx_value;
  1150. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1151. track->textures[2].cube_info[i].robj = reloc->robj;
  1152. break;
  1153. case RADEON_RE_WIDTH_HEIGHT:
  1154. track->maxy = ((idx_value >> 16) & 0x7FF);
  1155. break;
  1156. case RADEON_RB3D_COLORPITCH:
  1157. r = r100_cs_packet_next_reloc(p, &reloc);
  1158. if (r) {
  1159. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1160. idx, reg);
  1161. r100_cs_dump_packet(p, pkt);
  1162. return r;
  1163. }
  1164. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1165. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1166. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1167. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1168. tmp = idx_value & ~(0x7 << 16);
  1169. tmp |= tile_flags;
  1170. ib[idx] = tmp;
  1171. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1172. break;
  1173. case RADEON_RB3D_DEPTHPITCH:
  1174. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1175. break;
  1176. case RADEON_RB3D_CNTL:
  1177. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1178. case 7:
  1179. case 8:
  1180. case 9:
  1181. case 11:
  1182. case 12:
  1183. track->cb[0].cpp = 1;
  1184. break;
  1185. case 3:
  1186. case 4:
  1187. case 15:
  1188. track->cb[0].cpp = 2;
  1189. break;
  1190. case 6:
  1191. track->cb[0].cpp = 4;
  1192. break;
  1193. default:
  1194. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1195. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1196. return -EINVAL;
  1197. }
  1198. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1199. break;
  1200. case RADEON_RB3D_ZSTENCILCNTL:
  1201. switch (idx_value & 0xf) {
  1202. case 0:
  1203. track->zb.cpp = 2;
  1204. break;
  1205. case 2:
  1206. case 3:
  1207. case 4:
  1208. case 5:
  1209. case 9:
  1210. case 11:
  1211. track->zb.cpp = 4;
  1212. break;
  1213. default:
  1214. break;
  1215. }
  1216. break;
  1217. case RADEON_RB3D_ZPASS_ADDR:
  1218. r = r100_cs_packet_next_reloc(p, &reloc);
  1219. if (r) {
  1220. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1221. idx, reg);
  1222. r100_cs_dump_packet(p, pkt);
  1223. return r;
  1224. }
  1225. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1226. break;
  1227. case RADEON_PP_CNTL:
  1228. {
  1229. uint32_t temp = idx_value >> 4;
  1230. for (i = 0; i < track->num_texture; i++)
  1231. track->textures[i].enabled = !!(temp & (1 << i));
  1232. }
  1233. break;
  1234. case RADEON_SE_VF_CNTL:
  1235. track->vap_vf_cntl = idx_value;
  1236. break;
  1237. case RADEON_SE_VTX_FMT:
  1238. track->vtx_size = r100_get_vtx_size(idx_value);
  1239. break;
  1240. case RADEON_PP_TEX_SIZE_0:
  1241. case RADEON_PP_TEX_SIZE_1:
  1242. case RADEON_PP_TEX_SIZE_2:
  1243. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1244. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1245. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1246. break;
  1247. case RADEON_PP_TEX_PITCH_0:
  1248. case RADEON_PP_TEX_PITCH_1:
  1249. case RADEON_PP_TEX_PITCH_2:
  1250. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1251. track->textures[i].pitch = idx_value + 32;
  1252. break;
  1253. case RADEON_PP_TXFILTER_0:
  1254. case RADEON_PP_TXFILTER_1:
  1255. case RADEON_PP_TXFILTER_2:
  1256. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1257. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1258. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1259. tmp = (idx_value >> 23) & 0x7;
  1260. if (tmp == 2 || tmp == 6)
  1261. track->textures[i].roundup_w = false;
  1262. tmp = (idx_value >> 27) & 0x7;
  1263. if (tmp == 2 || tmp == 6)
  1264. track->textures[i].roundup_h = false;
  1265. break;
  1266. case RADEON_PP_TXFORMAT_0:
  1267. case RADEON_PP_TXFORMAT_1:
  1268. case RADEON_PP_TXFORMAT_2:
  1269. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1270. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1271. track->textures[i].use_pitch = 1;
  1272. } else {
  1273. track->textures[i].use_pitch = 0;
  1274. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1275. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1276. }
  1277. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1278. track->textures[i].tex_coord_type = 2;
  1279. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1280. case RADEON_TXFORMAT_I8:
  1281. case RADEON_TXFORMAT_RGB332:
  1282. case RADEON_TXFORMAT_Y8:
  1283. track->textures[i].cpp = 1;
  1284. break;
  1285. case RADEON_TXFORMAT_AI88:
  1286. case RADEON_TXFORMAT_ARGB1555:
  1287. case RADEON_TXFORMAT_RGB565:
  1288. case RADEON_TXFORMAT_ARGB4444:
  1289. case RADEON_TXFORMAT_VYUY422:
  1290. case RADEON_TXFORMAT_YVYU422:
  1291. case RADEON_TXFORMAT_SHADOW16:
  1292. case RADEON_TXFORMAT_LDUDV655:
  1293. case RADEON_TXFORMAT_DUDV88:
  1294. track->textures[i].cpp = 2;
  1295. break;
  1296. case RADEON_TXFORMAT_ARGB8888:
  1297. case RADEON_TXFORMAT_RGBA8888:
  1298. case RADEON_TXFORMAT_SHADOW32:
  1299. case RADEON_TXFORMAT_LDUDUV8888:
  1300. track->textures[i].cpp = 4;
  1301. break;
  1302. case RADEON_TXFORMAT_DXT1:
  1303. track->textures[i].cpp = 1;
  1304. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1305. break;
  1306. case RADEON_TXFORMAT_DXT23:
  1307. case RADEON_TXFORMAT_DXT45:
  1308. track->textures[i].cpp = 1;
  1309. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1310. break;
  1311. }
  1312. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1313. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1314. break;
  1315. case RADEON_PP_CUBIC_FACES_0:
  1316. case RADEON_PP_CUBIC_FACES_1:
  1317. case RADEON_PP_CUBIC_FACES_2:
  1318. tmp = idx_value;
  1319. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1320. for (face = 0; face < 4; face++) {
  1321. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1322. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1323. }
  1324. break;
  1325. default:
  1326. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1327. reg, idx);
  1328. return -EINVAL;
  1329. }
  1330. return 0;
  1331. }
  1332. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1333. struct radeon_cs_packet *pkt,
  1334. struct radeon_bo *robj)
  1335. {
  1336. unsigned idx;
  1337. u32 value;
  1338. idx = pkt->idx + 1;
  1339. value = radeon_get_ib_value(p, idx + 2);
  1340. if ((value + 1) > radeon_bo_size(robj)) {
  1341. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1342. "(need %u have %lu) !\n",
  1343. value + 1,
  1344. radeon_bo_size(robj));
  1345. return -EINVAL;
  1346. }
  1347. return 0;
  1348. }
  1349. static int r100_packet3_check(struct radeon_cs_parser *p,
  1350. struct radeon_cs_packet *pkt)
  1351. {
  1352. struct radeon_cs_reloc *reloc;
  1353. struct r100_cs_track *track;
  1354. unsigned idx;
  1355. volatile uint32_t *ib;
  1356. int r;
  1357. ib = p->ib->ptr;
  1358. idx = pkt->idx + 1;
  1359. track = (struct r100_cs_track *)p->track;
  1360. switch (pkt->opcode) {
  1361. case PACKET3_3D_LOAD_VBPNTR:
  1362. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1363. if (r)
  1364. return r;
  1365. break;
  1366. case PACKET3_INDX_BUFFER:
  1367. r = r100_cs_packet_next_reloc(p, &reloc);
  1368. if (r) {
  1369. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1370. r100_cs_dump_packet(p, pkt);
  1371. return r;
  1372. }
  1373. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1374. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1375. if (r) {
  1376. return r;
  1377. }
  1378. break;
  1379. case 0x23:
  1380. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1384. r100_cs_dump_packet(p, pkt);
  1385. return r;
  1386. }
  1387. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1388. track->num_arrays = 1;
  1389. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1390. track->arrays[0].robj = reloc->robj;
  1391. track->arrays[0].esize = track->vtx_size;
  1392. track->max_indx = radeon_get_ib_value(p, idx+1);
  1393. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1394. track->immd_dwords = pkt->count - 1;
  1395. r = r100_cs_track_check(p->rdev, track);
  1396. if (r)
  1397. return r;
  1398. break;
  1399. case PACKET3_3D_DRAW_IMMD:
  1400. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1401. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1402. return -EINVAL;
  1403. }
  1404. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1405. track->immd_dwords = pkt->count - 1;
  1406. r = r100_cs_track_check(p->rdev, track);
  1407. if (r)
  1408. return r;
  1409. break;
  1410. /* triggers drawing using in-packet vertex data */
  1411. case PACKET3_3D_DRAW_IMMD_2:
  1412. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1413. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1414. return -EINVAL;
  1415. }
  1416. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1417. track->immd_dwords = pkt->count;
  1418. r = r100_cs_track_check(p->rdev, track);
  1419. if (r)
  1420. return r;
  1421. break;
  1422. /* triggers drawing using in-packet vertex data */
  1423. case PACKET3_3D_DRAW_VBUF_2:
  1424. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1425. r = r100_cs_track_check(p->rdev, track);
  1426. if (r)
  1427. return r;
  1428. break;
  1429. /* triggers drawing of vertex buffers setup elsewhere */
  1430. case PACKET3_3D_DRAW_INDX_2:
  1431. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1432. r = r100_cs_track_check(p->rdev, track);
  1433. if (r)
  1434. return r;
  1435. break;
  1436. /* triggers drawing using indices to vertex buffer */
  1437. case PACKET3_3D_DRAW_VBUF:
  1438. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1439. r = r100_cs_track_check(p->rdev, track);
  1440. if (r)
  1441. return r;
  1442. break;
  1443. /* triggers drawing of vertex buffers setup elsewhere */
  1444. case PACKET3_3D_DRAW_INDX:
  1445. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1446. r = r100_cs_track_check(p->rdev, track);
  1447. if (r)
  1448. return r;
  1449. break;
  1450. /* triggers drawing using indices to vertex buffer */
  1451. case PACKET3_NOP:
  1452. break;
  1453. default:
  1454. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1455. return -EINVAL;
  1456. }
  1457. return 0;
  1458. }
  1459. int r100_cs_parse(struct radeon_cs_parser *p)
  1460. {
  1461. struct radeon_cs_packet pkt;
  1462. struct r100_cs_track *track;
  1463. int r;
  1464. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1465. r100_cs_track_clear(p->rdev, track);
  1466. p->track = track;
  1467. do {
  1468. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1469. if (r) {
  1470. return r;
  1471. }
  1472. p->idx += pkt.count + 2;
  1473. switch (pkt.type) {
  1474. case PACKET_TYPE0:
  1475. if (p->rdev->family >= CHIP_R200)
  1476. r = r100_cs_parse_packet0(p, &pkt,
  1477. p->rdev->config.r100.reg_safe_bm,
  1478. p->rdev->config.r100.reg_safe_bm_size,
  1479. &r200_packet0_check);
  1480. else
  1481. r = r100_cs_parse_packet0(p, &pkt,
  1482. p->rdev->config.r100.reg_safe_bm,
  1483. p->rdev->config.r100.reg_safe_bm_size,
  1484. &r100_packet0_check);
  1485. break;
  1486. case PACKET_TYPE2:
  1487. break;
  1488. case PACKET_TYPE3:
  1489. r = r100_packet3_check(p, &pkt);
  1490. break;
  1491. default:
  1492. DRM_ERROR("Unknown packet type %d !\n",
  1493. pkt.type);
  1494. return -EINVAL;
  1495. }
  1496. if (r) {
  1497. return r;
  1498. }
  1499. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1500. return 0;
  1501. }
  1502. /*
  1503. * Global GPU functions
  1504. */
  1505. void r100_errata(struct radeon_device *rdev)
  1506. {
  1507. rdev->pll_errata = 0;
  1508. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1509. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1510. }
  1511. if (rdev->family == CHIP_RV100 ||
  1512. rdev->family == CHIP_RS100 ||
  1513. rdev->family == CHIP_RS200) {
  1514. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1515. }
  1516. }
  1517. /* Wait for vertical sync on primary CRTC */
  1518. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1519. {
  1520. uint32_t crtc_gen_cntl, tmp;
  1521. int i;
  1522. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1523. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1524. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1525. return;
  1526. }
  1527. /* Clear the CRTC_VBLANK_SAVE bit */
  1528. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1529. for (i = 0; i < rdev->usec_timeout; i++) {
  1530. tmp = RREG32(RADEON_CRTC_STATUS);
  1531. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1532. return;
  1533. }
  1534. DRM_UDELAY(1);
  1535. }
  1536. }
  1537. /* Wait for vertical sync on secondary CRTC */
  1538. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1539. {
  1540. uint32_t crtc2_gen_cntl, tmp;
  1541. int i;
  1542. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1543. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1544. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1545. return;
  1546. /* Clear the CRTC_VBLANK_SAVE bit */
  1547. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1548. for (i = 0; i < rdev->usec_timeout; i++) {
  1549. tmp = RREG32(RADEON_CRTC2_STATUS);
  1550. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1551. return;
  1552. }
  1553. DRM_UDELAY(1);
  1554. }
  1555. }
  1556. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1557. {
  1558. unsigned i;
  1559. uint32_t tmp;
  1560. for (i = 0; i < rdev->usec_timeout; i++) {
  1561. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1562. if (tmp >= n) {
  1563. return 0;
  1564. }
  1565. DRM_UDELAY(1);
  1566. }
  1567. return -1;
  1568. }
  1569. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1570. {
  1571. unsigned i;
  1572. uint32_t tmp;
  1573. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1574. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1575. " Bad things might happen.\n");
  1576. }
  1577. for (i = 0; i < rdev->usec_timeout; i++) {
  1578. tmp = RREG32(RADEON_RBBM_STATUS);
  1579. if (!(tmp & (1 << 31))) {
  1580. return 0;
  1581. }
  1582. DRM_UDELAY(1);
  1583. }
  1584. return -1;
  1585. }
  1586. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1587. {
  1588. unsigned i;
  1589. uint32_t tmp;
  1590. for (i = 0; i < rdev->usec_timeout; i++) {
  1591. /* read MC_STATUS */
  1592. tmp = RREG32(0x0150);
  1593. if (tmp & (1 << 2)) {
  1594. return 0;
  1595. }
  1596. DRM_UDELAY(1);
  1597. }
  1598. return -1;
  1599. }
  1600. void r100_gpu_init(struct radeon_device *rdev)
  1601. {
  1602. /* TODO: anythings to do here ? pipes ? */
  1603. r100_hdp_reset(rdev);
  1604. }
  1605. void r100_hdp_reset(struct radeon_device *rdev)
  1606. {
  1607. uint32_t tmp;
  1608. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1609. tmp |= (7 << 28);
  1610. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1611. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1612. udelay(200);
  1613. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1614. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1615. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1616. }
  1617. int r100_rb2d_reset(struct radeon_device *rdev)
  1618. {
  1619. uint32_t tmp;
  1620. int i;
  1621. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1622. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1623. udelay(200);
  1624. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1625. /* Wait to prevent race in RBBM_STATUS */
  1626. mdelay(1);
  1627. for (i = 0; i < rdev->usec_timeout; i++) {
  1628. tmp = RREG32(RADEON_RBBM_STATUS);
  1629. if (!(tmp & (1 << 26))) {
  1630. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1631. tmp);
  1632. return 0;
  1633. }
  1634. DRM_UDELAY(1);
  1635. }
  1636. tmp = RREG32(RADEON_RBBM_STATUS);
  1637. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1638. return -1;
  1639. }
  1640. int r100_gpu_reset(struct radeon_device *rdev)
  1641. {
  1642. uint32_t status;
  1643. /* reset order likely matter */
  1644. status = RREG32(RADEON_RBBM_STATUS);
  1645. /* reset HDP */
  1646. r100_hdp_reset(rdev);
  1647. /* reset rb2d */
  1648. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1649. r100_rb2d_reset(rdev);
  1650. }
  1651. /* TODO: reset 3D engine */
  1652. /* reset CP */
  1653. status = RREG32(RADEON_RBBM_STATUS);
  1654. if (status & (1 << 16)) {
  1655. r100_cp_reset(rdev);
  1656. }
  1657. /* Check if GPU is idle */
  1658. status = RREG32(RADEON_RBBM_STATUS);
  1659. if (status & (1 << 31)) {
  1660. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1661. return -1;
  1662. }
  1663. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1664. return 0;
  1665. }
  1666. void r100_set_common_regs(struct radeon_device *rdev)
  1667. {
  1668. /* set these so they don't interfere with anything */
  1669. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1670. WREG32(RADEON_SUBPIC_CNTL, 0);
  1671. WREG32(RADEON_VIPH_CONTROL, 0);
  1672. WREG32(RADEON_I2C_CNTL_1, 0);
  1673. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1674. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1675. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1676. }
  1677. /*
  1678. * VRAM info
  1679. */
  1680. static void r100_vram_get_type(struct radeon_device *rdev)
  1681. {
  1682. uint32_t tmp;
  1683. rdev->mc.vram_is_ddr = false;
  1684. if (rdev->flags & RADEON_IS_IGP)
  1685. rdev->mc.vram_is_ddr = true;
  1686. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1687. rdev->mc.vram_is_ddr = true;
  1688. if ((rdev->family == CHIP_RV100) ||
  1689. (rdev->family == CHIP_RS100) ||
  1690. (rdev->family == CHIP_RS200)) {
  1691. tmp = RREG32(RADEON_MEM_CNTL);
  1692. if (tmp & RV100_HALF_MODE) {
  1693. rdev->mc.vram_width = 32;
  1694. } else {
  1695. rdev->mc.vram_width = 64;
  1696. }
  1697. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1698. rdev->mc.vram_width /= 4;
  1699. rdev->mc.vram_is_ddr = true;
  1700. }
  1701. } else if (rdev->family <= CHIP_RV280) {
  1702. tmp = RREG32(RADEON_MEM_CNTL);
  1703. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1704. rdev->mc.vram_width = 128;
  1705. } else {
  1706. rdev->mc.vram_width = 64;
  1707. }
  1708. } else {
  1709. /* newer IGPs */
  1710. rdev->mc.vram_width = 128;
  1711. }
  1712. }
  1713. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1714. {
  1715. u32 aper_size;
  1716. u8 byte;
  1717. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1718. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1719. * that is has the 2nd generation multifunction PCI interface
  1720. */
  1721. if (rdev->family == CHIP_RV280 ||
  1722. rdev->family >= CHIP_RV350) {
  1723. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1724. ~RADEON_HDP_APER_CNTL);
  1725. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1726. return aper_size * 2;
  1727. }
  1728. /* Older cards have all sorts of funny issues to deal with. First
  1729. * check if it's a multifunction card by reading the PCI config
  1730. * header type... Limit those to one aperture size
  1731. */
  1732. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1733. if (byte & 0x80) {
  1734. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1735. DRM_INFO("Limiting VRAM to one aperture\n");
  1736. return aper_size;
  1737. }
  1738. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1739. * have set it up. We don't write this as it's broken on some ASICs but
  1740. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1741. */
  1742. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1743. return aper_size * 2;
  1744. return aper_size;
  1745. }
  1746. void r100_vram_init_sizes(struct radeon_device *rdev)
  1747. {
  1748. u64 config_aper_size;
  1749. u32 accessible;
  1750. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1751. if (rdev->flags & RADEON_IS_IGP) {
  1752. uint32_t tom;
  1753. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1754. tom = RREG32(RADEON_NB_TOM);
  1755. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1756. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1757. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1758. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1759. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1760. } else {
  1761. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1762. /* Some production boards of m6 will report 0
  1763. * if it's 8 MB
  1764. */
  1765. if (rdev->mc.real_vram_size == 0) {
  1766. rdev->mc.real_vram_size = 8192 * 1024;
  1767. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1768. }
  1769. /* let driver place VRAM */
  1770. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1771. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1772. * Novell bug 204882 + along with lots of ubuntu ones */
  1773. if (config_aper_size > rdev->mc.real_vram_size)
  1774. rdev->mc.mc_vram_size = config_aper_size;
  1775. else
  1776. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1777. }
  1778. /* work out accessible VRAM */
  1779. accessible = r100_get_accessible_vram(rdev);
  1780. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1781. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1782. if (accessible > rdev->mc.aper_size)
  1783. accessible = rdev->mc.aper_size;
  1784. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1785. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1786. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1787. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1788. }
  1789. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1790. {
  1791. uint32_t temp;
  1792. temp = RREG32(RADEON_CONFIG_CNTL);
  1793. if (state == false) {
  1794. temp &= ~(1<<8);
  1795. temp |= (1<<9);
  1796. } else {
  1797. temp &= ~(1<<9);
  1798. }
  1799. WREG32(RADEON_CONFIG_CNTL, temp);
  1800. }
  1801. void r100_vram_info(struct radeon_device *rdev)
  1802. {
  1803. r100_vram_get_type(rdev);
  1804. r100_vram_init_sizes(rdev);
  1805. }
  1806. /*
  1807. * Indirect registers accessor
  1808. */
  1809. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1810. {
  1811. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1812. return;
  1813. }
  1814. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1815. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1816. }
  1817. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1818. {
  1819. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1820. * or the chip could hang on a subsequent access
  1821. */
  1822. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1823. udelay(5000);
  1824. }
  1825. /* This function is required to workaround a hardware bug in some (all?)
  1826. * revisions of the R300. This workaround should be called after every
  1827. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1828. * may not be correct.
  1829. */
  1830. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1831. uint32_t save, tmp;
  1832. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1833. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1834. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1835. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1836. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1837. }
  1838. }
  1839. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1840. {
  1841. uint32_t data;
  1842. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1843. r100_pll_errata_after_index(rdev);
  1844. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1845. r100_pll_errata_after_data(rdev);
  1846. return data;
  1847. }
  1848. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1849. {
  1850. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1851. r100_pll_errata_after_index(rdev);
  1852. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1853. r100_pll_errata_after_data(rdev);
  1854. }
  1855. void r100_set_safe_registers(struct radeon_device *rdev)
  1856. {
  1857. if (ASIC_IS_RN50(rdev)) {
  1858. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1859. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1860. } else if (rdev->family < CHIP_R200) {
  1861. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1862. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1863. } else {
  1864. r200_set_safe_registers(rdev);
  1865. }
  1866. }
  1867. /*
  1868. * Debugfs info
  1869. */
  1870. #if defined(CONFIG_DEBUG_FS)
  1871. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1872. {
  1873. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1874. struct drm_device *dev = node->minor->dev;
  1875. struct radeon_device *rdev = dev->dev_private;
  1876. uint32_t reg, value;
  1877. unsigned i;
  1878. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1879. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1880. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1881. for (i = 0; i < 64; i++) {
  1882. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1883. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1884. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1885. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1886. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1887. }
  1888. return 0;
  1889. }
  1890. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1891. {
  1892. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1893. struct drm_device *dev = node->minor->dev;
  1894. struct radeon_device *rdev = dev->dev_private;
  1895. uint32_t rdp, wdp;
  1896. unsigned count, i, j;
  1897. radeon_ring_free_size(rdev);
  1898. rdp = RREG32(RADEON_CP_RB_RPTR);
  1899. wdp = RREG32(RADEON_CP_RB_WPTR);
  1900. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1901. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1902. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1903. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1904. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1905. seq_printf(m, "%u dwords in ring\n", count);
  1906. for (j = 0; j <= count; j++) {
  1907. i = (rdp + j) & rdev->cp.ptr_mask;
  1908. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1909. }
  1910. return 0;
  1911. }
  1912. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1913. {
  1914. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1915. struct drm_device *dev = node->minor->dev;
  1916. struct radeon_device *rdev = dev->dev_private;
  1917. uint32_t csq_stat, csq2_stat, tmp;
  1918. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1919. unsigned i;
  1920. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1921. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1922. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1923. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1924. r_rptr = (csq_stat >> 0) & 0x3ff;
  1925. r_wptr = (csq_stat >> 10) & 0x3ff;
  1926. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1927. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1928. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1929. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1930. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1931. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1932. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1933. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1934. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1935. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1936. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1937. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1938. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1939. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1940. seq_printf(m, "Ring fifo:\n");
  1941. for (i = 0; i < 256; i++) {
  1942. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1943. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1944. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1945. }
  1946. seq_printf(m, "Indirect1 fifo:\n");
  1947. for (i = 256; i <= 512; i++) {
  1948. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1949. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1950. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1951. }
  1952. seq_printf(m, "Indirect2 fifo:\n");
  1953. for (i = 640; i < ib1_wptr; i++) {
  1954. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1955. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1956. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1957. }
  1958. return 0;
  1959. }
  1960. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1961. {
  1962. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1963. struct drm_device *dev = node->minor->dev;
  1964. struct radeon_device *rdev = dev->dev_private;
  1965. uint32_t tmp;
  1966. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1967. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1968. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1969. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1970. tmp = RREG32(RADEON_BUS_CNTL);
  1971. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1972. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1973. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1974. tmp = RREG32(RADEON_AGP_BASE);
  1975. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1976. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1977. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1978. tmp = RREG32(0x01D0);
  1979. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1980. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1981. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1982. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1983. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1984. tmp = RREG32(0x01E4);
  1985. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1986. return 0;
  1987. }
  1988. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1989. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1990. };
  1991. static struct drm_info_list r100_debugfs_cp_list[] = {
  1992. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1993. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1994. };
  1995. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1996. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1997. };
  1998. #endif
  1999. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2000. {
  2001. #if defined(CONFIG_DEBUG_FS)
  2002. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2003. #else
  2004. return 0;
  2005. #endif
  2006. }
  2007. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2008. {
  2009. #if defined(CONFIG_DEBUG_FS)
  2010. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2011. #else
  2012. return 0;
  2013. #endif
  2014. }
  2015. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2016. {
  2017. #if defined(CONFIG_DEBUG_FS)
  2018. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2019. #else
  2020. return 0;
  2021. #endif
  2022. }
  2023. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2024. uint32_t tiling_flags, uint32_t pitch,
  2025. uint32_t offset, uint32_t obj_size)
  2026. {
  2027. int surf_index = reg * 16;
  2028. int flags = 0;
  2029. /* r100/r200 divide by 16 */
  2030. if (rdev->family < CHIP_R300)
  2031. flags = pitch / 16;
  2032. else
  2033. flags = pitch / 8;
  2034. if (rdev->family <= CHIP_RS200) {
  2035. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2036. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2037. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2038. if (tiling_flags & RADEON_TILING_MACRO)
  2039. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2040. } else if (rdev->family <= CHIP_RV280) {
  2041. if (tiling_flags & (RADEON_TILING_MACRO))
  2042. flags |= R200_SURF_TILE_COLOR_MACRO;
  2043. if (tiling_flags & RADEON_TILING_MICRO)
  2044. flags |= R200_SURF_TILE_COLOR_MICRO;
  2045. } else {
  2046. if (tiling_flags & RADEON_TILING_MACRO)
  2047. flags |= R300_SURF_TILE_MACRO;
  2048. if (tiling_flags & RADEON_TILING_MICRO)
  2049. flags |= R300_SURF_TILE_MICRO;
  2050. }
  2051. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2052. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2053. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2054. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2055. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2056. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2057. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2058. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2059. return 0;
  2060. }
  2061. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2062. {
  2063. int surf_index = reg * 16;
  2064. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2065. }
  2066. void r100_bandwidth_update(struct radeon_device *rdev)
  2067. {
  2068. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2069. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2070. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2071. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2072. fixed20_12 memtcas_ff[8] = {
  2073. fixed_init(1),
  2074. fixed_init(2),
  2075. fixed_init(3),
  2076. fixed_init(0),
  2077. fixed_init_half(1),
  2078. fixed_init_half(2),
  2079. fixed_init(0),
  2080. };
  2081. fixed20_12 memtcas_rs480_ff[8] = {
  2082. fixed_init(0),
  2083. fixed_init(1),
  2084. fixed_init(2),
  2085. fixed_init(3),
  2086. fixed_init(0),
  2087. fixed_init_half(1),
  2088. fixed_init_half(2),
  2089. fixed_init_half(3),
  2090. };
  2091. fixed20_12 memtcas2_ff[8] = {
  2092. fixed_init(0),
  2093. fixed_init(1),
  2094. fixed_init(2),
  2095. fixed_init(3),
  2096. fixed_init(4),
  2097. fixed_init(5),
  2098. fixed_init(6),
  2099. fixed_init(7),
  2100. };
  2101. fixed20_12 memtrbs[8] = {
  2102. fixed_init(1),
  2103. fixed_init_half(1),
  2104. fixed_init(2),
  2105. fixed_init_half(2),
  2106. fixed_init(3),
  2107. fixed_init_half(3),
  2108. fixed_init(4),
  2109. fixed_init_half(4)
  2110. };
  2111. fixed20_12 memtrbs_r4xx[8] = {
  2112. fixed_init(4),
  2113. fixed_init(5),
  2114. fixed_init(6),
  2115. fixed_init(7),
  2116. fixed_init(8),
  2117. fixed_init(9),
  2118. fixed_init(10),
  2119. fixed_init(11)
  2120. };
  2121. fixed20_12 min_mem_eff;
  2122. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2123. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2124. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2125. disp_drain_rate2, read_return_rate;
  2126. fixed20_12 time_disp1_drop_priority;
  2127. int c;
  2128. int cur_size = 16; /* in octawords */
  2129. int critical_point = 0, critical_point2;
  2130. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2131. int stop_req, max_stop_req;
  2132. struct drm_display_mode *mode1 = NULL;
  2133. struct drm_display_mode *mode2 = NULL;
  2134. uint32_t pixel_bytes1 = 0;
  2135. uint32_t pixel_bytes2 = 0;
  2136. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2137. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2138. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2139. }
  2140. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2141. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2142. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2143. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2144. }
  2145. }
  2146. min_mem_eff.full = rfixed_const_8(0);
  2147. /* get modes */
  2148. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2149. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2150. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2151. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2152. /* check crtc enables */
  2153. if (mode2)
  2154. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2155. if (mode1)
  2156. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2157. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2158. }
  2159. /*
  2160. * determine is there is enough bw for current mode
  2161. */
  2162. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2163. temp_ff.full = rfixed_const(100);
  2164. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2165. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2166. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2167. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2168. temp_ff.full = rfixed_const(temp);
  2169. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2170. pix_clk.full = 0;
  2171. pix_clk2.full = 0;
  2172. peak_disp_bw.full = 0;
  2173. if (mode1) {
  2174. temp_ff.full = rfixed_const(1000);
  2175. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2176. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2177. temp_ff.full = rfixed_const(pixel_bytes1);
  2178. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2179. }
  2180. if (mode2) {
  2181. temp_ff.full = rfixed_const(1000);
  2182. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2183. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2184. temp_ff.full = rfixed_const(pixel_bytes2);
  2185. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2186. }
  2187. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2188. if (peak_disp_bw.full >= mem_bw.full) {
  2189. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2190. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2191. }
  2192. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2193. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2194. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2195. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2196. mem_trp = ((temp & 0x3)) + 1;
  2197. mem_tras = ((temp & 0x70) >> 4) + 1;
  2198. } else if (rdev->family == CHIP_R300 ||
  2199. rdev->family == CHIP_R350) { /* r300, r350 */
  2200. mem_trcd = (temp & 0x7) + 1;
  2201. mem_trp = ((temp >> 8) & 0x7) + 1;
  2202. mem_tras = ((temp >> 11) & 0xf) + 4;
  2203. } else if (rdev->family == CHIP_RV350 ||
  2204. rdev->family <= CHIP_RV380) {
  2205. /* rv3x0 */
  2206. mem_trcd = (temp & 0x7) + 3;
  2207. mem_trp = ((temp >> 8) & 0x7) + 3;
  2208. mem_tras = ((temp >> 11) & 0xf) + 6;
  2209. } else if (rdev->family == CHIP_R420 ||
  2210. rdev->family == CHIP_R423 ||
  2211. rdev->family == CHIP_RV410) {
  2212. /* r4xx */
  2213. mem_trcd = (temp & 0xf) + 3;
  2214. if (mem_trcd > 15)
  2215. mem_trcd = 15;
  2216. mem_trp = ((temp >> 8) & 0xf) + 3;
  2217. if (mem_trp > 15)
  2218. mem_trp = 15;
  2219. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2220. if (mem_tras > 31)
  2221. mem_tras = 31;
  2222. } else { /* RV200, R200 */
  2223. mem_trcd = (temp & 0x7) + 1;
  2224. mem_trp = ((temp >> 8) & 0x7) + 1;
  2225. mem_tras = ((temp >> 12) & 0xf) + 4;
  2226. }
  2227. /* convert to FF */
  2228. trcd_ff.full = rfixed_const(mem_trcd);
  2229. trp_ff.full = rfixed_const(mem_trp);
  2230. tras_ff.full = rfixed_const(mem_tras);
  2231. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2232. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2233. data = (temp & (7 << 20)) >> 20;
  2234. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2235. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2236. tcas_ff = memtcas_rs480_ff[data];
  2237. else
  2238. tcas_ff = memtcas_ff[data];
  2239. } else
  2240. tcas_ff = memtcas2_ff[data];
  2241. if (rdev->family == CHIP_RS400 ||
  2242. rdev->family == CHIP_RS480) {
  2243. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2244. data = (temp >> 23) & 0x7;
  2245. if (data < 5)
  2246. tcas_ff.full += rfixed_const(data);
  2247. }
  2248. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2249. /* on the R300, Tcas is included in Trbs.
  2250. */
  2251. temp = RREG32(RADEON_MEM_CNTL);
  2252. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2253. if (data == 1) {
  2254. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2255. temp = RREG32(R300_MC_IND_INDEX);
  2256. temp &= ~R300_MC_IND_ADDR_MASK;
  2257. temp |= R300_MC_READ_CNTL_CD_mcind;
  2258. WREG32(R300_MC_IND_INDEX, temp);
  2259. temp = RREG32(R300_MC_IND_DATA);
  2260. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2261. } else {
  2262. temp = RREG32(R300_MC_READ_CNTL_AB);
  2263. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2264. }
  2265. } else {
  2266. temp = RREG32(R300_MC_READ_CNTL_AB);
  2267. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2268. }
  2269. if (rdev->family == CHIP_RV410 ||
  2270. rdev->family == CHIP_R420 ||
  2271. rdev->family == CHIP_R423)
  2272. trbs_ff = memtrbs_r4xx[data];
  2273. else
  2274. trbs_ff = memtrbs[data];
  2275. tcas_ff.full += trbs_ff.full;
  2276. }
  2277. sclk_eff_ff.full = sclk_ff.full;
  2278. if (rdev->flags & RADEON_IS_AGP) {
  2279. fixed20_12 agpmode_ff;
  2280. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2281. temp_ff.full = rfixed_const_666(16);
  2282. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2283. }
  2284. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2285. if (ASIC_IS_R300(rdev)) {
  2286. sclk_delay_ff.full = rfixed_const(250);
  2287. } else {
  2288. if ((rdev->family == CHIP_RV100) ||
  2289. rdev->flags & RADEON_IS_IGP) {
  2290. if (rdev->mc.vram_is_ddr)
  2291. sclk_delay_ff.full = rfixed_const(41);
  2292. else
  2293. sclk_delay_ff.full = rfixed_const(33);
  2294. } else {
  2295. if (rdev->mc.vram_width == 128)
  2296. sclk_delay_ff.full = rfixed_const(57);
  2297. else
  2298. sclk_delay_ff.full = rfixed_const(41);
  2299. }
  2300. }
  2301. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2302. if (rdev->mc.vram_is_ddr) {
  2303. if (rdev->mc.vram_width == 32) {
  2304. k1.full = rfixed_const(40);
  2305. c = 3;
  2306. } else {
  2307. k1.full = rfixed_const(20);
  2308. c = 1;
  2309. }
  2310. } else {
  2311. k1.full = rfixed_const(40);
  2312. c = 3;
  2313. }
  2314. temp_ff.full = rfixed_const(2);
  2315. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2316. temp_ff.full = rfixed_const(c);
  2317. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2318. temp_ff.full = rfixed_const(4);
  2319. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2320. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2321. mc_latency_mclk.full += k1.full;
  2322. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2323. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2324. /*
  2325. HW cursor time assuming worst case of full size colour cursor.
  2326. */
  2327. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2328. temp_ff.full += trcd_ff.full;
  2329. if (temp_ff.full < tras_ff.full)
  2330. temp_ff.full = tras_ff.full;
  2331. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2332. temp_ff.full = rfixed_const(cur_size);
  2333. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2334. /*
  2335. Find the total latency for the display data.
  2336. */
  2337. disp_latency_overhead.full = rfixed_const(8);
  2338. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2339. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2340. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2341. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2342. disp_latency.full = mc_latency_mclk.full;
  2343. else
  2344. disp_latency.full = mc_latency_sclk.full;
  2345. /* setup Max GRPH_STOP_REQ default value */
  2346. if (ASIC_IS_RV100(rdev))
  2347. max_stop_req = 0x5c;
  2348. else
  2349. max_stop_req = 0x7c;
  2350. if (mode1) {
  2351. /* CRTC1
  2352. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2353. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2354. */
  2355. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2356. if (stop_req > max_stop_req)
  2357. stop_req = max_stop_req;
  2358. /*
  2359. Find the drain rate of the display buffer.
  2360. */
  2361. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2362. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2363. /*
  2364. Find the critical point of the display buffer.
  2365. */
  2366. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2367. crit_point_ff.full += rfixed_const_half(0);
  2368. critical_point = rfixed_trunc(crit_point_ff);
  2369. if (rdev->disp_priority == 2) {
  2370. critical_point = 0;
  2371. }
  2372. /*
  2373. The critical point should never be above max_stop_req-4. Setting
  2374. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2375. */
  2376. if (max_stop_req - critical_point < 4)
  2377. critical_point = 0;
  2378. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2379. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2380. critical_point = 0x10;
  2381. }
  2382. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2383. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2384. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2385. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2386. if ((rdev->family == CHIP_R350) &&
  2387. (stop_req > 0x15)) {
  2388. stop_req -= 0x10;
  2389. }
  2390. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2391. temp |= RADEON_GRPH_BUFFER_SIZE;
  2392. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2393. RADEON_GRPH_CRITICAL_AT_SOF |
  2394. RADEON_GRPH_STOP_CNTL);
  2395. /*
  2396. Write the result into the register.
  2397. */
  2398. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2399. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2400. #if 0
  2401. if ((rdev->family == CHIP_RS400) ||
  2402. (rdev->family == CHIP_RS480)) {
  2403. /* attempt to program RS400 disp regs correctly ??? */
  2404. temp = RREG32(RS400_DISP1_REG_CNTL);
  2405. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2406. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2407. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2408. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2409. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2410. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2411. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2412. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2413. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2414. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2415. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2416. }
  2417. #endif
  2418. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2419. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2420. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2421. }
  2422. if (mode2) {
  2423. u32 grph2_cntl;
  2424. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2425. if (stop_req > max_stop_req)
  2426. stop_req = max_stop_req;
  2427. /*
  2428. Find the drain rate of the display buffer.
  2429. */
  2430. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2431. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2432. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2433. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2434. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2435. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2436. if ((rdev->family == CHIP_R350) &&
  2437. (stop_req > 0x15)) {
  2438. stop_req -= 0x10;
  2439. }
  2440. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2441. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2442. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2443. RADEON_GRPH_CRITICAL_AT_SOF |
  2444. RADEON_GRPH_STOP_CNTL);
  2445. if ((rdev->family == CHIP_RS100) ||
  2446. (rdev->family == CHIP_RS200))
  2447. critical_point2 = 0;
  2448. else {
  2449. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2450. temp_ff.full = rfixed_const(temp);
  2451. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2452. if (sclk_ff.full < temp_ff.full)
  2453. temp_ff.full = sclk_ff.full;
  2454. read_return_rate.full = temp_ff.full;
  2455. if (mode1) {
  2456. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2457. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2458. } else {
  2459. time_disp1_drop_priority.full = 0;
  2460. }
  2461. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2462. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2463. crit_point_ff.full += rfixed_const_half(0);
  2464. critical_point2 = rfixed_trunc(crit_point_ff);
  2465. if (rdev->disp_priority == 2) {
  2466. critical_point2 = 0;
  2467. }
  2468. if (max_stop_req - critical_point2 < 4)
  2469. critical_point2 = 0;
  2470. }
  2471. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2472. /* some R300 cards have problem with this set to 0 */
  2473. critical_point2 = 0x10;
  2474. }
  2475. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2476. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2477. if ((rdev->family == CHIP_RS400) ||
  2478. (rdev->family == CHIP_RS480)) {
  2479. #if 0
  2480. /* attempt to program RS400 disp2 regs correctly ??? */
  2481. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2482. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2483. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2484. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2485. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2486. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2487. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2488. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2489. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2490. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2491. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2492. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2493. #endif
  2494. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2495. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2496. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2497. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2498. }
  2499. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2500. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2501. }
  2502. }
  2503. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2504. {
  2505. DRM_ERROR("pitch %d\n", t->pitch);
  2506. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2507. DRM_ERROR("width %d\n", t->width);
  2508. DRM_ERROR("width_11 %d\n", t->width_11);
  2509. DRM_ERROR("height %d\n", t->height);
  2510. DRM_ERROR("height_11 %d\n", t->height_11);
  2511. DRM_ERROR("num levels %d\n", t->num_levels);
  2512. DRM_ERROR("depth %d\n", t->txdepth);
  2513. DRM_ERROR("bpp %d\n", t->cpp);
  2514. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2515. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2516. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2517. DRM_ERROR("compress format %d\n", t->compress_format);
  2518. }
  2519. static int r100_cs_track_cube(struct radeon_device *rdev,
  2520. struct r100_cs_track *track, unsigned idx)
  2521. {
  2522. unsigned face, w, h;
  2523. struct radeon_bo *cube_robj;
  2524. unsigned long size;
  2525. for (face = 0; face < 5; face++) {
  2526. cube_robj = track->textures[idx].cube_info[face].robj;
  2527. w = track->textures[idx].cube_info[face].width;
  2528. h = track->textures[idx].cube_info[face].height;
  2529. size = w * h;
  2530. size *= track->textures[idx].cpp;
  2531. size += track->textures[idx].cube_info[face].offset;
  2532. if (size > radeon_bo_size(cube_robj)) {
  2533. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2534. size, radeon_bo_size(cube_robj));
  2535. r100_cs_track_texture_print(&track->textures[idx]);
  2536. return -1;
  2537. }
  2538. }
  2539. return 0;
  2540. }
  2541. static int r100_track_compress_size(int compress_format, int w, int h)
  2542. {
  2543. int block_width, block_height, block_bytes;
  2544. int wblocks, hblocks;
  2545. int min_wblocks;
  2546. int sz;
  2547. block_width = 4;
  2548. block_height = 4;
  2549. switch (compress_format) {
  2550. case R100_TRACK_COMP_DXT1:
  2551. block_bytes = 8;
  2552. min_wblocks = 4;
  2553. break;
  2554. default:
  2555. case R100_TRACK_COMP_DXT35:
  2556. block_bytes = 16;
  2557. min_wblocks = 2;
  2558. break;
  2559. }
  2560. hblocks = (h + block_height - 1) / block_height;
  2561. wblocks = (w + block_width - 1) / block_width;
  2562. if (wblocks < min_wblocks)
  2563. wblocks = min_wblocks;
  2564. sz = wblocks * hblocks * block_bytes;
  2565. return sz;
  2566. }
  2567. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2568. struct r100_cs_track *track)
  2569. {
  2570. struct radeon_bo *robj;
  2571. unsigned long size;
  2572. unsigned u, i, w, h;
  2573. int ret;
  2574. for (u = 0; u < track->num_texture; u++) {
  2575. if (!track->textures[u].enabled)
  2576. continue;
  2577. robj = track->textures[u].robj;
  2578. if (robj == NULL) {
  2579. DRM_ERROR("No texture bound to unit %u\n", u);
  2580. return -EINVAL;
  2581. }
  2582. size = 0;
  2583. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2584. if (track->textures[u].use_pitch) {
  2585. if (rdev->family < CHIP_R300)
  2586. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2587. else
  2588. w = track->textures[u].pitch / (1 << i);
  2589. } else {
  2590. w = track->textures[u].width;
  2591. if (rdev->family >= CHIP_RV515)
  2592. w |= track->textures[u].width_11;
  2593. w = w / (1 << i);
  2594. if (track->textures[u].roundup_w)
  2595. w = roundup_pow_of_two(w);
  2596. }
  2597. h = track->textures[u].height;
  2598. if (rdev->family >= CHIP_RV515)
  2599. h |= track->textures[u].height_11;
  2600. h = h / (1 << i);
  2601. if (track->textures[u].roundup_h)
  2602. h = roundup_pow_of_two(h);
  2603. if (track->textures[u].compress_format) {
  2604. size += r100_track_compress_size(track->textures[u].compress_format, w, h);
  2605. /* compressed textures are block based */
  2606. } else
  2607. size += w * h;
  2608. }
  2609. size *= track->textures[u].cpp;
  2610. switch (track->textures[u].tex_coord_type) {
  2611. case 0:
  2612. break;
  2613. case 1:
  2614. size *= (1 << track->textures[u].txdepth);
  2615. break;
  2616. case 2:
  2617. if (track->separate_cube) {
  2618. ret = r100_cs_track_cube(rdev, track, u);
  2619. if (ret)
  2620. return ret;
  2621. } else
  2622. size *= 6;
  2623. break;
  2624. default:
  2625. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2626. "%u\n", track->textures[u].tex_coord_type, u);
  2627. return -EINVAL;
  2628. }
  2629. if (size > radeon_bo_size(robj)) {
  2630. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2631. "%lu\n", u, size, radeon_bo_size(robj));
  2632. r100_cs_track_texture_print(&track->textures[u]);
  2633. return -EINVAL;
  2634. }
  2635. }
  2636. return 0;
  2637. }
  2638. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2639. {
  2640. unsigned i;
  2641. unsigned long size;
  2642. unsigned prim_walk;
  2643. unsigned nverts;
  2644. for (i = 0; i < track->num_cb; i++) {
  2645. if (track->cb[i].robj == NULL) {
  2646. if (!(track->fastfill || track->color_channel_mask ||
  2647. track->blend_read_enable)) {
  2648. continue;
  2649. }
  2650. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2651. return -EINVAL;
  2652. }
  2653. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2654. size += track->cb[i].offset;
  2655. if (size > radeon_bo_size(track->cb[i].robj)) {
  2656. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2657. "(need %lu have %lu) !\n", i, size,
  2658. radeon_bo_size(track->cb[i].robj));
  2659. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2660. i, track->cb[i].pitch, track->cb[i].cpp,
  2661. track->cb[i].offset, track->maxy);
  2662. return -EINVAL;
  2663. }
  2664. }
  2665. if (track->z_enabled) {
  2666. if (track->zb.robj == NULL) {
  2667. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2668. return -EINVAL;
  2669. }
  2670. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2671. size += track->zb.offset;
  2672. if (size > radeon_bo_size(track->zb.robj)) {
  2673. DRM_ERROR("[drm] Buffer too small for z buffer "
  2674. "(need %lu have %lu) !\n", size,
  2675. radeon_bo_size(track->zb.robj));
  2676. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2677. track->zb.pitch, track->zb.cpp,
  2678. track->zb.offset, track->maxy);
  2679. return -EINVAL;
  2680. }
  2681. }
  2682. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2683. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2684. switch (prim_walk) {
  2685. case 1:
  2686. for (i = 0; i < track->num_arrays; i++) {
  2687. size = track->arrays[i].esize * track->max_indx * 4;
  2688. if (track->arrays[i].robj == NULL) {
  2689. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2690. "bound\n", prim_walk, i);
  2691. return -EINVAL;
  2692. }
  2693. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2694. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2695. "need %lu dwords have %lu dwords\n",
  2696. prim_walk, i, size >> 2,
  2697. radeon_bo_size(track->arrays[i].robj)
  2698. >> 2);
  2699. DRM_ERROR("Max indices %u\n", track->max_indx);
  2700. return -EINVAL;
  2701. }
  2702. }
  2703. break;
  2704. case 2:
  2705. for (i = 0; i < track->num_arrays; i++) {
  2706. size = track->arrays[i].esize * (nverts - 1) * 4;
  2707. if (track->arrays[i].robj == NULL) {
  2708. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2709. "bound\n", prim_walk, i);
  2710. return -EINVAL;
  2711. }
  2712. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2713. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2714. "need %lu dwords have %lu dwords\n",
  2715. prim_walk, i, size >> 2,
  2716. radeon_bo_size(track->arrays[i].robj)
  2717. >> 2);
  2718. return -EINVAL;
  2719. }
  2720. }
  2721. break;
  2722. case 3:
  2723. size = track->vtx_size * nverts;
  2724. if (size != track->immd_dwords) {
  2725. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2726. track->immd_dwords, size);
  2727. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2728. nverts, track->vtx_size);
  2729. return -EINVAL;
  2730. }
  2731. break;
  2732. default:
  2733. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2734. prim_walk);
  2735. return -EINVAL;
  2736. }
  2737. return r100_cs_track_texture_check(rdev, track);
  2738. }
  2739. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2740. {
  2741. unsigned i, face;
  2742. if (rdev->family < CHIP_R300) {
  2743. track->num_cb = 1;
  2744. if (rdev->family <= CHIP_RS200)
  2745. track->num_texture = 3;
  2746. else
  2747. track->num_texture = 6;
  2748. track->maxy = 2048;
  2749. track->separate_cube = 1;
  2750. } else {
  2751. track->num_cb = 4;
  2752. track->num_texture = 16;
  2753. track->maxy = 4096;
  2754. track->separate_cube = 0;
  2755. }
  2756. for (i = 0; i < track->num_cb; i++) {
  2757. track->cb[i].robj = NULL;
  2758. track->cb[i].pitch = 8192;
  2759. track->cb[i].cpp = 16;
  2760. track->cb[i].offset = 0;
  2761. }
  2762. track->z_enabled = true;
  2763. track->zb.robj = NULL;
  2764. track->zb.pitch = 8192;
  2765. track->zb.cpp = 4;
  2766. track->zb.offset = 0;
  2767. track->vtx_size = 0x7F;
  2768. track->immd_dwords = 0xFFFFFFFFUL;
  2769. track->num_arrays = 11;
  2770. track->max_indx = 0x00FFFFFFUL;
  2771. for (i = 0; i < track->num_arrays; i++) {
  2772. track->arrays[i].robj = NULL;
  2773. track->arrays[i].esize = 0x7F;
  2774. }
  2775. for (i = 0; i < track->num_texture; i++) {
  2776. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2777. track->textures[i].pitch = 16536;
  2778. track->textures[i].width = 16536;
  2779. track->textures[i].height = 16536;
  2780. track->textures[i].width_11 = 1 << 11;
  2781. track->textures[i].height_11 = 1 << 11;
  2782. track->textures[i].num_levels = 12;
  2783. if (rdev->family <= CHIP_RS200) {
  2784. track->textures[i].tex_coord_type = 0;
  2785. track->textures[i].txdepth = 0;
  2786. } else {
  2787. track->textures[i].txdepth = 16;
  2788. track->textures[i].tex_coord_type = 1;
  2789. }
  2790. track->textures[i].cpp = 64;
  2791. track->textures[i].robj = NULL;
  2792. /* CS IB emission code makes sure texture unit are disabled */
  2793. track->textures[i].enabled = false;
  2794. track->textures[i].roundup_w = true;
  2795. track->textures[i].roundup_h = true;
  2796. if (track->separate_cube)
  2797. for (face = 0; face < 5; face++) {
  2798. track->textures[i].cube_info[face].robj = NULL;
  2799. track->textures[i].cube_info[face].width = 16536;
  2800. track->textures[i].cube_info[face].height = 16536;
  2801. track->textures[i].cube_info[face].offset = 0;
  2802. }
  2803. }
  2804. }
  2805. int r100_ring_test(struct radeon_device *rdev)
  2806. {
  2807. uint32_t scratch;
  2808. uint32_t tmp = 0;
  2809. unsigned i;
  2810. int r;
  2811. r = radeon_scratch_get(rdev, &scratch);
  2812. if (r) {
  2813. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2814. return r;
  2815. }
  2816. WREG32(scratch, 0xCAFEDEAD);
  2817. r = radeon_ring_lock(rdev, 2);
  2818. if (r) {
  2819. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2820. radeon_scratch_free(rdev, scratch);
  2821. return r;
  2822. }
  2823. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2824. radeon_ring_write(rdev, 0xDEADBEEF);
  2825. radeon_ring_unlock_commit(rdev);
  2826. for (i = 0; i < rdev->usec_timeout; i++) {
  2827. tmp = RREG32(scratch);
  2828. if (tmp == 0xDEADBEEF) {
  2829. break;
  2830. }
  2831. DRM_UDELAY(1);
  2832. }
  2833. if (i < rdev->usec_timeout) {
  2834. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2835. } else {
  2836. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2837. scratch, tmp);
  2838. r = -EINVAL;
  2839. }
  2840. radeon_scratch_free(rdev, scratch);
  2841. return r;
  2842. }
  2843. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2844. {
  2845. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2846. radeon_ring_write(rdev, ib->gpu_addr);
  2847. radeon_ring_write(rdev, ib->length_dw);
  2848. }
  2849. int r100_ib_test(struct radeon_device *rdev)
  2850. {
  2851. struct radeon_ib *ib;
  2852. uint32_t scratch;
  2853. uint32_t tmp = 0;
  2854. unsigned i;
  2855. int r;
  2856. r = radeon_scratch_get(rdev, &scratch);
  2857. if (r) {
  2858. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2859. return r;
  2860. }
  2861. WREG32(scratch, 0xCAFEDEAD);
  2862. r = radeon_ib_get(rdev, &ib);
  2863. if (r) {
  2864. return r;
  2865. }
  2866. ib->ptr[0] = PACKET0(scratch, 0);
  2867. ib->ptr[1] = 0xDEADBEEF;
  2868. ib->ptr[2] = PACKET2(0);
  2869. ib->ptr[3] = PACKET2(0);
  2870. ib->ptr[4] = PACKET2(0);
  2871. ib->ptr[5] = PACKET2(0);
  2872. ib->ptr[6] = PACKET2(0);
  2873. ib->ptr[7] = PACKET2(0);
  2874. ib->length_dw = 8;
  2875. r = radeon_ib_schedule(rdev, ib);
  2876. if (r) {
  2877. radeon_scratch_free(rdev, scratch);
  2878. radeon_ib_free(rdev, &ib);
  2879. return r;
  2880. }
  2881. r = radeon_fence_wait(ib->fence, false);
  2882. if (r) {
  2883. return r;
  2884. }
  2885. for (i = 0; i < rdev->usec_timeout; i++) {
  2886. tmp = RREG32(scratch);
  2887. if (tmp == 0xDEADBEEF) {
  2888. break;
  2889. }
  2890. DRM_UDELAY(1);
  2891. }
  2892. if (i < rdev->usec_timeout) {
  2893. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2894. } else {
  2895. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2896. scratch, tmp);
  2897. r = -EINVAL;
  2898. }
  2899. radeon_scratch_free(rdev, scratch);
  2900. radeon_ib_free(rdev, &ib);
  2901. return r;
  2902. }
  2903. void r100_ib_fini(struct radeon_device *rdev)
  2904. {
  2905. radeon_ib_pool_fini(rdev);
  2906. }
  2907. int r100_ib_init(struct radeon_device *rdev)
  2908. {
  2909. int r;
  2910. r = radeon_ib_pool_init(rdev);
  2911. if (r) {
  2912. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2913. r100_ib_fini(rdev);
  2914. return r;
  2915. }
  2916. r = r100_ib_test(rdev);
  2917. if (r) {
  2918. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2919. r100_ib_fini(rdev);
  2920. return r;
  2921. }
  2922. return 0;
  2923. }
  2924. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2925. {
  2926. /* Shutdown CP we shouldn't need to do that but better be safe than
  2927. * sorry
  2928. */
  2929. rdev->cp.ready = false;
  2930. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2931. /* Save few CRTC registers */
  2932. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2933. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2934. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2935. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2936. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2937. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2938. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2939. }
  2940. /* Disable VGA aperture access */
  2941. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2942. /* Disable cursor, overlay, crtc */
  2943. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2944. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2945. S_000054_CRTC_DISPLAY_DIS(1));
  2946. WREG32(R_000050_CRTC_GEN_CNTL,
  2947. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2948. S_000050_CRTC_DISP_REQ_EN_B(1));
  2949. WREG32(R_000420_OV0_SCALE_CNTL,
  2950. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2951. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2952. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2953. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2954. S_000360_CUR2_LOCK(1));
  2955. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2956. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2957. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2958. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2959. WREG32(R_000360_CUR2_OFFSET,
  2960. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2961. }
  2962. }
  2963. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2964. {
  2965. /* Update base address for crtc */
  2966. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2967. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2968. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2969. rdev->mc.vram_location);
  2970. }
  2971. /* Restore CRTC registers */
  2972. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2973. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2974. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2975. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2976. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2977. }
  2978. }
  2979. void r100_vga_render_disable(struct radeon_device *rdev)
  2980. {
  2981. u32 tmp;
  2982. tmp = RREG8(R_0003C2_GENMO_WT);
  2983. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2984. }
  2985. static void r100_debugfs(struct radeon_device *rdev)
  2986. {
  2987. int r;
  2988. r = r100_debugfs_mc_info_init(rdev);
  2989. if (r)
  2990. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2991. }
  2992. static void r100_mc_program(struct radeon_device *rdev)
  2993. {
  2994. struct r100_mc_save save;
  2995. /* Stops all mc clients */
  2996. r100_mc_stop(rdev, &save);
  2997. if (rdev->flags & RADEON_IS_AGP) {
  2998. WREG32(R_00014C_MC_AGP_LOCATION,
  2999. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3000. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3001. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3002. if (rdev->family > CHIP_RV200)
  3003. WREG32(R_00015C_AGP_BASE_2,
  3004. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3005. } else {
  3006. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3007. WREG32(R_000170_AGP_BASE, 0);
  3008. if (rdev->family > CHIP_RV200)
  3009. WREG32(R_00015C_AGP_BASE_2, 0);
  3010. }
  3011. /* Wait for mc idle */
  3012. if (r100_mc_wait_for_idle(rdev))
  3013. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3014. /* Program MC, should be a 32bits limited address space */
  3015. WREG32(R_000148_MC_FB_LOCATION,
  3016. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3017. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3018. r100_mc_resume(rdev, &save);
  3019. }
  3020. void r100_clock_startup(struct radeon_device *rdev)
  3021. {
  3022. u32 tmp;
  3023. if (radeon_dynclks != -1 && radeon_dynclks)
  3024. radeon_legacy_set_clock_gating(rdev, 1);
  3025. /* We need to force on some of the block */
  3026. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3027. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3028. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3029. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3030. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3031. }
  3032. static int r100_startup(struct radeon_device *rdev)
  3033. {
  3034. int r;
  3035. /* set common regs */
  3036. r100_set_common_regs(rdev);
  3037. /* program mc */
  3038. r100_mc_program(rdev);
  3039. /* Resume clock */
  3040. r100_clock_startup(rdev);
  3041. /* Initialize GPU configuration (# pipes, ...) */
  3042. r100_gpu_init(rdev);
  3043. /* Initialize GART (initialize after TTM so we can allocate
  3044. * memory through TTM but finalize after TTM) */
  3045. r100_enable_bm(rdev);
  3046. if (rdev->flags & RADEON_IS_PCI) {
  3047. r = r100_pci_gart_enable(rdev);
  3048. if (r)
  3049. return r;
  3050. }
  3051. /* Enable IRQ */
  3052. r100_irq_set(rdev);
  3053. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3054. /* 1M ring buffer */
  3055. r = r100_cp_init(rdev, 1024 * 1024);
  3056. if (r) {
  3057. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3058. return r;
  3059. }
  3060. r = r100_wb_init(rdev);
  3061. if (r)
  3062. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3063. r = r100_ib_init(rdev);
  3064. if (r) {
  3065. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3066. return r;
  3067. }
  3068. return 0;
  3069. }
  3070. int r100_resume(struct radeon_device *rdev)
  3071. {
  3072. /* Make sur GART are not working */
  3073. if (rdev->flags & RADEON_IS_PCI)
  3074. r100_pci_gart_disable(rdev);
  3075. /* Resume clock before doing reset */
  3076. r100_clock_startup(rdev);
  3077. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3078. if (radeon_gpu_reset(rdev)) {
  3079. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3080. RREG32(R_000E40_RBBM_STATUS),
  3081. RREG32(R_0007C0_CP_STAT));
  3082. }
  3083. /* post */
  3084. radeon_combios_asic_init(rdev->ddev);
  3085. /* Resume clock after posting */
  3086. r100_clock_startup(rdev);
  3087. /* Initialize surface registers */
  3088. radeon_surface_init(rdev);
  3089. return r100_startup(rdev);
  3090. }
  3091. int r100_suspend(struct radeon_device *rdev)
  3092. {
  3093. r100_cp_disable(rdev);
  3094. r100_wb_disable(rdev);
  3095. r100_irq_disable(rdev);
  3096. if (rdev->flags & RADEON_IS_PCI)
  3097. r100_pci_gart_disable(rdev);
  3098. return 0;
  3099. }
  3100. void r100_fini(struct radeon_device *rdev)
  3101. {
  3102. r100_suspend(rdev);
  3103. r100_cp_fini(rdev);
  3104. r100_wb_fini(rdev);
  3105. r100_ib_fini(rdev);
  3106. radeon_gem_fini(rdev);
  3107. if (rdev->flags & RADEON_IS_PCI)
  3108. r100_pci_gart_fini(rdev);
  3109. radeon_agp_fini(rdev);
  3110. radeon_irq_kms_fini(rdev);
  3111. radeon_fence_driver_fini(rdev);
  3112. radeon_bo_fini(rdev);
  3113. radeon_atombios_fini(rdev);
  3114. kfree(rdev->bios);
  3115. rdev->bios = NULL;
  3116. }
  3117. int r100_mc_init(struct radeon_device *rdev)
  3118. {
  3119. int r;
  3120. u32 tmp;
  3121. /* Setup GPU memory space */
  3122. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3123. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3124. if (rdev->flags & RADEON_IS_IGP) {
  3125. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3126. rdev->mc.vram_location = tmp << 16;
  3127. }
  3128. if (rdev->flags & RADEON_IS_AGP) {
  3129. r = radeon_agp_init(rdev);
  3130. if (r) {
  3131. printk(KERN_WARNING "[drm] Disabling AGP\n");
  3132. rdev->flags &= ~RADEON_IS_AGP;
  3133. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  3134. } else {
  3135. rdev->mc.gtt_location = rdev->mc.agp_base;
  3136. }
  3137. }
  3138. r = radeon_mc_setup(rdev);
  3139. if (r)
  3140. return r;
  3141. return 0;
  3142. }
  3143. int r100_init(struct radeon_device *rdev)
  3144. {
  3145. int r;
  3146. /* Register debugfs file specific to this group of asics */
  3147. r100_debugfs(rdev);
  3148. /* Disable VGA */
  3149. r100_vga_render_disable(rdev);
  3150. /* Initialize scratch registers */
  3151. radeon_scratch_init(rdev);
  3152. /* Initialize surface registers */
  3153. radeon_surface_init(rdev);
  3154. /* TODO: disable VGA need to use VGA request */
  3155. /* BIOS*/
  3156. if (!radeon_get_bios(rdev)) {
  3157. if (ASIC_IS_AVIVO(rdev))
  3158. return -EINVAL;
  3159. }
  3160. if (rdev->is_atom_bios) {
  3161. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3162. return -EINVAL;
  3163. } else {
  3164. r = radeon_combios_init(rdev);
  3165. if (r)
  3166. return r;
  3167. }
  3168. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3169. if (radeon_gpu_reset(rdev)) {
  3170. dev_warn(rdev->dev,
  3171. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3172. RREG32(R_000E40_RBBM_STATUS),
  3173. RREG32(R_0007C0_CP_STAT));
  3174. }
  3175. /* check if cards are posted or not */
  3176. if (radeon_boot_test_post_card(rdev) == false)
  3177. return -EINVAL;
  3178. /* Set asic errata */
  3179. r100_errata(rdev);
  3180. /* Initialize clocks */
  3181. radeon_get_clock_info(rdev->ddev);
  3182. /* Initialize power management */
  3183. radeon_pm_init(rdev);
  3184. /* Get vram informations */
  3185. r100_vram_info(rdev);
  3186. /* Initialize memory controller (also test AGP) */
  3187. r = r100_mc_init(rdev);
  3188. if (r)
  3189. return r;
  3190. /* Fence driver */
  3191. r = radeon_fence_driver_init(rdev);
  3192. if (r)
  3193. return r;
  3194. r = radeon_irq_kms_init(rdev);
  3195. if (r)
  3196. return r;
  3197. /* Memory manager */
  3198. r = radeon_bo_init(rdev);
  3199. if (r)
  3200. return r;
  3201. if (rdev->flags & RADEON_IS_PCI) {
  3202. r = r100_pci_gart_init(rdev);
  3203. if (r)
  3204. return r;
  3205. }
  3206. r100_set_safe_registers(rdev);
  3207. rdev->accel_working = true;
  3208. r = r100_startup(rdev);
  3209. if (r) {
  3210. /* Somethings want wront with the accel init stop accel */
  3211. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3212. r100_suspend(rdev);
  3213. r100_cp_fini(rdev);
  3214. r100_wb_fini(rdev);
  3215. r100_ib_fini(rdev);
  3216. if (rdev->flags & RADEON_IS_PCI)
  3217. r100_pci_gart_fini(rdev);
  3218. radeon_irq_kms_fini(rdev);
  3219. rdev->accel_working = false;
  3220. }
  3221. return 0;
  3222. }