hw.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <asm/unaligned.h>
  19. #include "hw.h"
  20. #include "hw-ops.h"
  21. #include "rc.h"
  22. #include "ar9003_mac.h"
  23. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  24. MODULE_AUTHOR("Atheros Communications");
  25. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  26. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  27. MODULE_LICENSE("Dual BSD/GPL");
  28. static int __init ath9k_init(void)
  29. {
  30. return 0;
  31. }
  32. module_init(ath9k_init);
  33. static void __exit ath9k_exit(void)
  34. {
  35. return;
  36. }
  37. module_exit(ath9k_exit);
  38. /* Private hardware callbacks */
  39. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  40. {
  41. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  42. }
  43. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  44. {
  45. ath9k_hw_private_ops(ah)->init_mode_regs(ah);
  46. }
  47. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  48. struct ath9k_channel *chan)
  49. {
  50. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  51. }
  52. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  53. {
  54. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  55. return;
  56. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  57. }
  58. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  59. {
  60. /* You will not have this callback if using the old ANI */
  61. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  62. return;
  63. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  64. }
  65. /********************/
  66. /* Helper Functions */
  67. /********************/
  68. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  69. {
  70. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  71. struct ath_common *common = ath9k_hw_common(ah);
  72. unsigned int clockrate;
  73. if (!ah->curchan) /* should really check for CCK instead */
  74. clockrate = ATH9K_CLOCK_RATE_CCK;
  75. else if (conf->channel->band == IEEE80211_BAND_2GHZ)
  76. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  77. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  78. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  79. else
  80. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  81. if (conf_is_ht40(conf))
  82. clockrate *= 2;
  83. common->clockrate = clockrate;
  84. }
  85. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  86. {
  87. struct ath_common *common = ath9k_hw_common(ah);
  88. return usecs * common->clockrate;
  89. }
  90. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  91. {
  92. int i;
  93. BUG_ON(timeout < AH_TIME_QUANTUM);
  94. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  95. if ((REG_READ(ah, reg) & mask) == val)
  96. return true;
  97. udelay(AH_TIME_QUANTUM);
  98. }
  99. ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
  100. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  101. timeout, reg, REG_READ(ah, reg), mask, val);
  102. return false;
  103. }
  104. EXPORT_SYMBOL(ath9k_hw_wait);
  105. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  106. {
  107. u32 retval;
  108. int i;
  109. for (i = 0, retval = 0; i < n; i++) {
  110. retval = (retval << 1) | (val & 1);
  111. val >>= 1;
  112. }
  113. return retval;
  114. }
  115. bool ath9k_get_channel_edges(struct ath_hw *ah,
  116. u16 flags, u16 *low,
  117. u16 *high)
  118. {
  119. struct ath9k_hw_capabilities *pCap = &ah->caps;
  120. if (flags & CHANNEL_5GHZ) {
  121. *low = pCap->low_5ghz_chan;
  122. *high = pCap->high_5ghz_chan;
  123. return true;
  124. }
  125. if ((flags & CHANNEL_2GHZ)) {
  126. *low = pCap->low_2ghz_chan;
  127. *high = pCap->high_2ghz_chan;
  128. return true;
  129. }
  130. return false;
  131. }
  132. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  133. u8 phy, int kbps,
  134. u32 frameLen, u16 rateix,
  135. bool shortPreamble)
  136. {
  137. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  138. if (kbps == 0)
  139. return 0;
  140. switch (phy) {
  141. case WLAN_RC_PHY_CCK:
  142. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  143. if (shortPreamble)
  144. phyTime >>= 1;
  145. numBits = frameLen << 3;
  146. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  147. break;
  148. case WLAN_RC_PHY_OFDM:
  149. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  150. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  151. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  152. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  153. txTime = OFDM_SIFS_TIME_QUARTER
  154. + OFDM_PREAMBLE_TIME_QUARTER
  155. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  156. } else if (ah->curchan &&
  157. IS_CHAN_HALF_RATE(ah->curchan)) {
  158. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  159. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  160. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  161. txTime = OFDM_SIFS_TIME_HALF +
  162. OFDM_PREAMBLE_TIME_HALF
  163. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  164. } else {
  165. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  166. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  167. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  168. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  169. + (numSymbols * OFDM_SYMBOL_TIME);
  170. }
  171. break;
  172. default:
  173. ath_err(ath9k_hw_common(ah),
  174. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  175. txTime = 0;
  176. break;
  177. }
  178. return txTime;
  179. }
  180. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  181. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  182. struct ath9k_channel *chan,
  183. struct chan_centers *centers)
  184. {
  185. int8_t extoff;
  186. if (!IS_CHAN_HT40(chan)) {
  187. centers->ctl_center = centers->ext_center =
  188. centers->synth_center = chan->channel;
  189. return;
  190. }
  191. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  192. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  193. centers->synth_center =
  194. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  195. extoff = 1;
  196. } else {
  197. centers->synth_center =
  198. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  199. extoff = -1;
  200. }
  201. centers->ctl_center =
  202. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  203. /* 25 MHz spacing is supported by hw but not on upper layers */
  204. centers->ext_center =
  205. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  206. }
  207. /******************/
  208. /* Chip Revisions */
  209. /******************/
  210. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  211. {
  212. u32 val;
  213. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  214. if (val == 0xFF) {
  215. val = REG_READ(ah, AR_SREV);
  216. ah->hw_version.macVersion =
  217. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  218. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  219. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  220. } else {
  221. if (!AR_SREV_9100(ah))
  222. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  223. ah->hw_version.macRev = val & AR_SREV_REVISION;
  224. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  225. ah->is_pciexpress = true;
  226. }
  227. }
  228. /************************************/
  229. /* HW Attach, Detach, Init Routines */
  230. /************************************/
  231. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  232. {
  233. if (!AR_SREV_5416(ah))
  234. return;
  235. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  236. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  237. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  238. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  239. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  240. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  241. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  242. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  243. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  244. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  245. }
  246. /* This should work for all families including legacy */
  247. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  248. {
  249. struct ath_common *common = ath9k_hw_common(ah);
  250. u32 regAddr[2] = { AR_STA_ID0 };
  251. u32 regHold[2];
  252. static const u32 patternData[4] = {
  253. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  254. };
  255. int i, j, loop_max;
  256. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  257. loop_max = 2;
  258. regAddr[1] = AR_PHY_BASE + (8 << 2);
  259. } else
  260. loop_max = 1;
  261. for (i = 0; i < loop_max; i++) {
  262. u32 addr = regAddr[i];
  263. u32 wrData, rdData;
  264. regHold[i] = REG_READ(ah, addr);
  265. for (j = 0; j < 0x100; j++) {
  266. wrData = (j << 16) | j;
  267. REG_WRITE(ah, addr, wrData);
  268. rdData = REG_READ(ah, addr);
  269. if (rdData != wrData) {
  270. ath_err(common,
  271. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  272. addr, wrData, rdData);
  273. return false;
  274. }
  275. }
  276. for (j = 0; j < 4; j++) {
  277. wrData = patternData[j];
  278. REG_WRITE(ah, addr, wrData);
  279. rdData = REG_READ(ah, addr);
  280. if (wrData != rdData) {
  281. ath_err(common,
  282. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  283. addr, wrData, rdData);
  284. return false;
  285. }
  286. }
  287. REG_WRITE(ah, regAddr[i], regHold[i]);
  288. }
  289. udelay(100);
  290. return true;
  291. }
  292. static void ath9k_hw_init_config(struct ath_hw *ah)
  293. {
  294. int i;
  295. ah->config.dma_beacon_response_time = 2;
  296. ah->config.sw_beacon_response_time = 10;
  297. ah->config.additional_swba_backoff = 0;
  298. ah->config.ack_6mb = 0x0;
  299. ah->config.cwm_ignore_extcca = 0;
  300. ah->config.pcie_powersave_enable = 0;
  301. ah->config.pcie_clock_req = 0;
  302. ah->config.pcie_waen = 0;
  303. ah->config.analog_shiftreg = 1;
  304. ah->config.enable_ani = true;
  305. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  306. ah->config.spurchans[i][0] = AR_NO_SPUR;
  307. ah->config.spurchans[i][1] = AR_NO_SPUR;
  308. }
  309. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  310. ah->config.ht_enable = 1;
  311. else
  312. ah->config.ht_enable = 0;
  313. ah->config.rx_intr_mitigation = true;
  314. ah->config.pcieSerDesWrite = true;
  315. /*
  316. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  317. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  318. * This means we use it for all AR5416 devices, and the few
  319. * minor PCI AR9280 devices out there.
  320. *
  321. * Serialization is required because these devices do not handle
  322. * well the case of two concurrent reads/writes due to the latency
  323. * involved. During one read/write another read/write can be issued
  324. * on another CPU while the previous read/write may still be working
  325. * on our hardware, if we hit this case the hardware poops in a loop.
  326. * We prevent this by serializing reads and writes.
  327. *
  328. * This issue is not present on PCI-Express devices or pre-AR5416
  329. * devices (legacy, 802.11abg).
  330. */
  331. if (num_possible_cpus() > 1)
  332. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  333. }
  334. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  335. {
  336. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  337. regulatory->country_code = CTRY_DEFAULT;
  338. regulatory->power_limit = MAX_RATE_POWER;
  339. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  340. ah->hw_version.magic = AR5416_MAGIC;
  341. ah->hw_version.subvendorid = 0;
  342. ah->atim_window = 0;
  343. ah->sta_id1_defaults =
  344. AR_STA_ID1_CRPT_MIC_ENABLE |
  345. AR_STA_ID1_MCAST_KSRCH;
  346. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  347. ah->slottime = 20;
  348. ah->globaltxtimeout = (u32) -1;
  349. ah->power_mode = ATH9K_PM_UNDEFINED;
  350. }
  351. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  352. {
  353. struct ath_common *common = ath9k_hw_common(ah);
  354. u32 sum;
  355. int i;
  356. u16 eeval;
  357. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  358. sum = 0;
  359. for (i = 0; i < 3; i++) {
  360. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  361. sum += eeval;
  362. common->macaddr[2 * i] = eeval >> 8;
  363. common->macaddr[2 * i + 1] = eeval & 0xff;
  364. }
  365. if (sum == 0 || sum == 0xffff * 3)
  366. return -EADDRNOTAVAIL;
  367. return 0;
  368. }
  369. static int ath9k_hw_post_init(struct ath_hw *ah)
  370. {
  371. struct ath_common *common = ath9k_hw_common(ah);
  372. int ecode;
  373. if (common->bus_ops->ath_bus_type != ATH_USB) {
  374. if (!ath9k_hw_chip_test(ah))
  375. return -ENODEV;
  376. }
  377. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  378. ecode = ar9002_hw_rf_claim(ah);
  379. if (ecode != 0)
  380. return ecode;
  381. }
  382. ecode = ath9k_hw_eeprom_init(ah);
  383. if (ecode != 0)
  384. return ecode;
  385. ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  386. "Eeprom VER: %d, REV: %d\n",
  387. ah->eep_ops->get_eeprom_ver(ah),
  388. ah->eep_ops->get_eeprom_rev(ah));
  389. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  390. if (ecode) {
  391. ath_err(ath9k_hw_common(ah),
  392. "Failed allocating banks for external radio\n");
  393. ath9k_hw_rf_free_ext_banks(ah);
  394. return ecode;
  395. }
  396. if (!AR_SREV_9100(ah)) {
  397. ath9k_hw_ani_setup(ah);
  398. ath9k_hw_ani_init(ah);
  399. }
  400. return 0;
  401. }
  402. static void ath9k_hw_attach_ops(struct ath_hw *ah)
  403. {
  404. if (AR_SREV_9300_20_OR_LATER(ah))
  405. ar9003_hw_attach_ops(ah);
  406. else
  407. ar9002_hw_attach_ops(ah);
  408. }
  409. /* Called for all hardware families */
  410. static int __ath9k_hw_init(struct ath_hw *ah)
  411. {
  412. struct ath_common *common = ath9k_hw_common(ah);
  413. int r = 0;
  414. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  415. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  416. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  417. ath_err(common, "Couldn't reset chip\n");
  418. return -EIO;
  419. }
  420. ath9k_hw_init_defaults(ah);
  421. ath9k_hw_init_config(ah);
  422. ath9k_hw_attach_ops(ah);
  423. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  424. ath_err(common, "Couldn't wakeup chip\n");
  425. return -EIO;
  426. }
  427. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  428. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  429. ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
  430. !ah->is_pciexpress)) {
  431. ah->config.serialize_regmode =
  432. SER_REG_MODE_ON;
  433. } else {
  434. ah->config.serialize_regmode =
  435. SER_REG_MODE_OFF;
  436. }
  437. }
  438. ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  439. ah->config.serialize_regmode);
  440. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  441. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  442. else
  443. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  444. switch (ah->hw_version.macVersion) {
  445. case AR_SREV_VERSION_5416_PCI:
  446. case AR_SREV_VERSION_5416_PCIE:
  447. case AR_SREV_VERSION_9160:
  448. case AR_SREV_VERSION_9100:
  449. case AR_SREV_VERSION_9280:
  450. case AR_SREV_VERSION_9285:
  451. case AR_SREV_VERSION_9287:
  452. case AR_SREV_VERSION_9271:
  453. case AR_SREV_VERSION_9300:
  454. case AR_SREV_VERSION_9485:
  455. break;
  456. default:
  457. ath_err(common,
  458. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  459. ah->hw_version.macVersion, ah->hw_version.macRev);
  460. return -EOPNOTSUPP;
  461. }
  462. if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
  463. ah->is_pciexpress = false;
  464. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  465. ath9k_hw_init_cal_settings(ah);
  466. ah->ani_function = ATH9K_ANI_ALL;
  467. if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  468. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  469. if (!AR_SREV_9300_20_OR_LATER(ah))
  470. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  471. ath9k_hw_init_mode_regs(ah);
  472. /*
  473. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  474. * We need to do this to avoid RMW of this register. We cannot
  475. * read the reg when chip is asleep.
  476. */
  477. ah->WARegVal = REG_READ(ah, AR_WA);
  478. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  479. AR_WA_ASPM_TIMER_BASED_DISABLE);
  480. if (ah->is_pciexpress)
  481. ath9k_hw_configpcipowersave(ah, 0, 0);
  482. else
  483. ath9k_hw_disablepcie(ah);
  484. if (!AR_SREV_9300_20_OR_LATER(ah))
  485. ar9002_hw_cck_chan14_spread(ah);
  486. r = ath9k_hw_post_init(ah);
  487. if (r)
  488. return r;
  489. ath9k_hw_init_mode_gain_regs(ah);
  490. r = ath9k_hw_fill_cap_info(ah);
  491. if (r)
  492. return r;
  493. r = ath9k_hw_init_macaddr(ah);
  494. if (r) {
  495. ath_err(common, "Failed to initialize MAC address\n");
  496. return r;
  497. }
  498. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  499. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  500. else
  501. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  502. ah->bb_watchdog_timeout_ms = 25;
  503. common->state = ATH_HW_INITIALIZED;
  504. return 0;
  505. }
  506. int ath9k_hw_init(struct ath_hw *ah)
  507. {
  508. int ret;
  509. struct ath_common *common = ath9k_hw_common(ah);
  510. /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
  511. switch (ah->hw_version.devid) {
  512. case AR5416_DEVID_PCI:
  513. case AR5416_DEVID_PCIE:
  514. case AR5416_AR9100_DEVID:
  515. case AR9160_DEVID_PCI:
  516. case AR9280_DEVID_PCI:
  517. case AR9280_DEVID_PCIE:
  518. case AR9285_DEVID_PCIE:
  519. case AR9287_DEVID_PCI:
  520. case AR9287_DEVID_PCIE:
  521. case AR2427_DEVID_PCIE:
  522. case AR9300_DEVID_PCIE:
  523. case AR9300_DEVID_AR9485_PCIE:
  524. break;
  525. default:
  526. if (common->bus_ops->ath_bus_type == ATH_USB)
  527. break;
  528. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  529. ah->hw_version.devid);
  530. return -EOPNOTSUPP;
  531. }
  532. ret = __ath9k_hw_init(ah);
  533. if (ret) {
  534. ath_err(common,
  535. "Unable to initialize hardware; initialization status: %d\n",
  536. ret);
  537. return ret;
  538. }
  539. return 0;
  540. }
  541. EXPORT_SYMBOL(ath9k_hw_init);
  542. static void ath9k_hw_init_qos(struct ath_hw *ah)
  543. {
  544. ENABLE_REGWRITE_BUFFER(ah);
  545. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  546. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  547. REG_WRITE(ah, AR_QOS_NO_ACK,
  548. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  549. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  550. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  551. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  552. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  553. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  554. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  555. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  556. REGWRITE_BUFFER_FLUSH(ah);
  557. }
  558. static void ath9k_hw_init_pll(struct ath_hw *ah,
  559. struct ath9k_channel *chan)
  560. {
  561. u32 pll;
  562. if (AR_SREV_9485(ah))
  563. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
  564. pll = ath9k_hw_compute_pll_control(ah, chan);
  565. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  566. /* Switch the core clock for ar9271 to 117Mhz */
  567. if (AR_SREV_9271(ah)) {
  568. udelay(500);
  569. REG_WRITE(ah, 0x50040, 0x304);
  570. }
  571. udelay(RTC_PLL_SETTLE_DELAY);
  572. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  573. }
  574. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  575. enum nl80211_iftype opmode)
  576. {
  577. u32 imr_reg = AR_IMR_TXERR |
  578. AR_IMR_TXURN |
  579. AR_IMR_RXERR |
  580. AR_IMR_RXORN |
  581. AR_IMR_BCNMISC;
  582. if (AR_SREV_9300_20_OR_LATER(ah)) {
  583. imr_reg |= AR_IMR_RXOK_HP;
  584. if (ah->config.rx_intr_mitigation)
  585. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  586. else
  587. imr_reg |= AR_IMR_RXOK_LP;
  588. } else {
  589. if (ah->config.rx_intr_mitigation)
  590. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  591. else
  592. imr_reg |= AR_IMR_RXOK;
  593. }
  594. if (ah->config.tx_intr_mitigation)
  595. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  596. else
  597. imr_reg |= AR_IMR_TXOK;
  598. if (opmode == NL80211_IFTYPE_AP)
  599. imr_reg |= AR_IMR_MIB;
  600. ENABLE_REGWRITE_BUFFER(ah);
  601. REG_WRITE(ah, AR_IMR, imr_reg);
  602. ah->imrs2_reg |= AR_IMR_S2_GTT;
  603. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  604. if (!AR_SREV_9100(ah)) {
  605. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  606. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  607. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  608. }
  609. REGWRITE_BUFFER_FLUSH(ah);
  610. if (AR_SREV_9300_20_OR_LATER(ah)) {
  611. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  612. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  613. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  614. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  615. }
  616. }
  617. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  618. {
  619. u32 val = ath9k_hw_mac_to_clks(ah, us);
  620. val = min(val, (u32) 0xFFFF);
  621. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  622. }
  623. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  624. {
  625. u32 val = ath9k_hw_mac_to_clks(ah, us);
  626. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  627. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  628. }
  629. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  630. {
  631. u32 val = ath9k_hw_mac_to_clks(ah, us);
  632. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  633. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  634. }
  635. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  636. {
  637. if (tu > 0xFFFF) {
  638. ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
  639. "bad global tx timeout %u\n", tu);
  640. ah->globaltxtimeout = (u32) -1;
  641. return false;
  642. } else {
  643. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  644. ah->globaltxtimeout = tu;
  645. return true;
  646. }
  647. }
  648. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  649. {
  650. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  651. int acktimeout;
  652. int slottime;
  653. int sifstime;
  654. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  655. ah->misc_mode);
  656. if (ah->misc_mode != 0)
  657. REG_WRITE(ah, AR_PCU_MISC,
  658. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  659. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  660. sifstime = 16;
  661. else
  662. sifstime = 10;
  663. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  664. slottime = ah->slottime + 3 * ah->coverage_class;
  665. acktimeout = slottime + sifstime;
  666. /*
  667. * Workaround for early ACK timeouts, add an offset to match the
  668. * initval's 64us ack timeout value.
  669. * This was initially only meant to work around an issue with delayed
  670. * BA frames in some implementations, but it has been found to fix ACK
  671. * timeout issues in other cases as well.
  672. */
  673. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  674. acktimeout += 64 - sifstime - ah->slottime;
  675. ath9k_hw_setslottime(ah, ah->slottime);
  676. ath9k_hw_set_ack_timeout(ah, acktimeout);
  677. ath9k_hw_set_cts_timeout(ah, acktimeout);
  678. if (ah->globaltxtimeout != (u32) -1)
  679. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  680. }
  681. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  682. void ath9k_hw_deinit(struct ath_hw *ah)
  683. {
  684. struct ath_common *common = ath9k_hw_common(ah);
  685. if (common->state < ATH_HW_INITIALIZED)
  686. goto free_hw;
  687. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  688. free_hw:
  689. ath9k_hw_rf_free_ext_banks(ah);
  690. }
  691. EXPORT_SYMBOL(ath9k_hw_deinit);
  692. /*******/
  693. /* INI */
  694. /*******/
  695. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  696. {
  697. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  698. if (IS_CHAN_B(chan))
  699. ctl |= CTL_11B;
  700. else if (IS_CHAN_G(chan))
  701. ctl |= CTL_11G;
  702. else
  703. ctl |= CTL_11A;
  704. return ctl;
  705. }
  706. /****************************************/
  707. /* Reset and Channel Switching Routines */
  708. /****************************************/
  709. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  710. {
  711. struct ath_common *common = ath9k_hw_common(ah);
  712. u32 regval;
  713. ENABLE_REGWRITE_BUFFER(ah);
  714. /*
  715. * set AHB_MODE not to do cacheline prefetches
  716. */
  717. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  718. regval = REG_READ(ah, AR_AHB_MODE);
  719. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  720. }
  721. /*
  722. * let mac dma reads be in 128 byte chunks
  723. */
  724. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  725. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  726. REGWRITE_BUFFER_FLUSH(ah);
  727. /*
  728. * Restore TX Trigger Level to its pre-reset value.
  729. * The initial value depends on whether aggregation is enabled, and is
  730. * adjusted whenever underruns are detected.
  731. */
  732. if (!AR_SREV_9300_20_OR_LATER(ah))
  733. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  734. ENABLE_REGWRITE_BUFFER(ah);
  735. /*
  736. * let mac dma writes be in 128 byte chunks
  737. */
  738. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  739. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  740. /*
  741. * Setup receive FIFO threshold to hold off TX activities
  742. */
  743. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  744. if (AR_SREV_9300_20_OR_LATER(ah)) {
  745. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  746. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  747. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  748. ah->caps.rx_status_len);
  749. }
  750. /*
  751. * reduce the number of usable entries in PCU TXBUF to avoid
  752. * wrap around issues.
  753. */
  754. if (AR_SREV_9285(ah)) {
  755. /* For AR9285 the number of Fifos are reduced to half.
  756. * So set the usable tx buf size also to half to
  757. * avoid data/delimiter underruns
  758. */
  759. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  760. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  761. } else if (!AR_SREV_9271(ah)) {
  762. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  763. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  764. }
  765. REGWRITE_BUFFER_FLUSH(ah);
  766. if (AR_SREV_9300_20_OR_LATER(ah))
  767. ath9k_hw_reset_txstatus_ring(ah);
  768. }
  769. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  770. {
  771. u32 val;
  772. val = REG_READ(ah, AR_STA_ID1);
  773. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  774. switch (opmode) {
  775. case NL80211_IFTYPE_AP:
  776. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  777. | AR_STA_ID1_KSRCH_MODE);
  778. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  779. break;
  780. case NL80211_IFTYPE_ADHOC:
  781. case NL80211_IFTYPE_MESH_POINT:
  782. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  783. | AR_STA_ID1_KSRCH_MODE);
  784. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  785. break;
  786. case NL80211_IFTYPE_STATION:
  787. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  788. break;
  789. default:
  790. if (ah->is_monitoring)
  791. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  792. break;
  793. }
  794. }
  795. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  796. u32 *coef_mantissa, u32 *coef_exponent)
  797. {
  798. u32 coef_exp, coef_man;
  799. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  800. if ((coef_scaled >> coef_exp) & 0x1)
  801. break;
  802. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  803. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  804. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  805. *coef_exponent = coef_exp - 16;
  806. }
  807. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  808. {
  809. u32 rst_flags;
  810. u32 tmpReg;
  811. if (AR_SREV_9100(ah)) {
  812. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  813. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  814. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  815. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  816. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  817. }
  818. ENABLE_REGWRITE_BUFFER(ah);
  819. if (AR_SREV_9300_20_OR_LATER(ah)) {
  820. REG_WRITE(ah, AR_WA, ah->WARegVal);
  821. udelay(10);
  822. }
  823. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  824. AR_RTC_FORCE_WAKE_ON_INT);
  825. if (AR_SREV_9100(ah)) {
  826. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  827. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  828. } else {
  829. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  830. if (tmpReg &
  831. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  832. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  833. u32 val;
  834. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  835. val = AR_RC_HOSTIF;
  836. if (!AR_SREV_9300_20_OR_LATER(ah))
  837. val |= AR_RC_AHB;
  838. REG_WRITE(ah, AR_RC, val);
  839. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  840. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  841. rst_flags = AR_RTC_RC_MAC_WARM;
  842. if (type == ATH9K_RESET_COLD)
  843. rst_flags |= AR_RTC_RC_MAC_COLD;
  844. }
  845. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  846. REGWRITE_BUFFER_FLUSH(ah);
  847. udelay(50);
  848. REG_WRITE(ah, AR_RTC_RC, 0);
  849. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  850. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  851. "RTC stuck in MAC reset\n");
  852. return false;
  853. }
  854. if (!AR_SREV_9100(ah))
  855. REG_WRITE(ah, AR_RC, 0);
  856. if (AR_SREV_9100(ah))
  857. udelay(50);
  858. return true;
  859. }
  860. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  861. {
  862. ENABLE_REGWRITE_BUFFER(ah);
  863. if (AR_SREV_9300_20_OR_LATER(ah)) {
  864. REG_WRITE(ah, AR_WA, ah->WARegVal);
  865. udelay(10);
  866. }
  867. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  868. AR_RTC_FORCE_WAKE_ON_INT);
  869. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  870. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  871. REG_WRITE(ah, AR_RTC_RESET, 0);
  872. udelay(2);
  873. REGWRITE_BUFFER_FLUSH(ah);
  874. if (!AR_SREV_9300_20_OR_LATER(ah))
  875. udelay(2);
  876. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  877. REG_WRITE(ah, AR_RC, 0);
  878. REG_WRITE(ah, AR_RTC_RESET, 1);
  879. if (!ath9k_hw_wait(ah,
  880. AR_RTC_STATUS,
  881. AR_RTC_STATUS_M,
  882. AR_RTC_STATUS_ON,
  883. AH_WAIT_TIMEOUT)) {
  884. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  885. "RTC not waking up\n");
  886. return false;
  887. }
  888. ath9k_hw_read_revisions(ah);
  889. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  890. }
  891. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  892. {
  893. if (AR_SREV_9300_20_OR_LATER(ah)) {
  894. REG_WRITE(ah, AR_WA, ah->WARegVal);
  895. udelay(10);
  896. }
  897. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  898. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  899. switch (type) {
  900. case ATH9K_RESET_POWER_ON:
  901. return ath9k_hw_set_reset_power_on(ah);
  902. case ATH9K_RESET_WARM:
  903. case ATH9K_RESET_COLD:
  904. return ath9k_hw_set_reset(ah, type);
  905. default:
  906. return false;
  907. }
  908. }
  909. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  910. struct ath9k_channel *chan)
  911. {
  912. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  913. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  914. return false;
  915. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  916. return false;
  917. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  918. return false;
  919. ah->chip_fullsleep = false;
  920. ath9k_hw_init_pll(ah, chan);
  921. ath9k_hw_set_rfmode(ah, chan);
  922. return true;
  923. }
  924. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  925. struct ath9k_channel *chan)
  926. {
  927. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  928. struct ath_common *common = ath9k_hw_common(ah);
  929. struct ieee80211_channel *channel = chan->chan;
  930. u32 qnum;
  931. int r;
  932. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  933. if (ath9k_hw_numtxpending(ah, qnum)) {
  934. ath_dbg(common, ATH_DBG_QUEUE,
  935. "Transmit frames pending on queue %d\n", qnum);
  936. return false;
  937. }
  938. }
  939. if (!ath9k_hw_rfbus_req(ah)) {
  940. ath_err(common, "Could not kill baseband RX\n");
  941. return false;
  942. }
  943. ath9k_hw_set_channel_regs(ah, chan);
  944. r = ath9k_hw_rf_set_freq(ah, chan);
  945. if (r) {
  946. ath_err(common, "Failed to set channel\n");
  947. return false;
  948. }
  949. ath9k_hw_set_clockrate(ah);
  950. ah->eep_ops->set_txpower(ah, chan,
  951. ath9k_regd_get_ctl(regulatory, chan),
  952. channel->max_antenna_gain * 2,
  953. channel->max_power * 2,
  954. min((u32) MAX_RATE_POWER,
  955. (u32) regulatory->power_limit), false);
  956. ath9k_hw_rfbus_done(ah);
  957. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  958. ath9k_hw_set_delta_slope(ah, chan);
  959. ath9k_hw_spur_mitigate_freq(ah, chan);
  960. return true;
  961. }
  962. bool ath9k_hw_check_alive(struct ath_hw *ah)
  963. {
  964. int count = 50;
  965. u32 reg;
  966. if (AR_SREV_9285_12_OR_LATER(ah))
  967. return true;
  968. do {
  969. reg = REG_READ(ah, AR_OBS_BUS_1);
  970. if ((reg & 0x7E7FFFEF) == 0x00702400)
  971. continue;
  972. switch (reg & 0x7E000B00) {
  973. case 0x1E000000:
  974. case 0x52000B00:
  975. case 0x18000B00:
  976. continue;
  977. default:
  978. return true;
  979. }
  980. } while (count-- > 0);
  981. return false;
  982. }
  983. EXPORT_SYMBOL(ath9k_hw_check_alive);
  984. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  985. struct ath9k_hw_cal_data *caldata, bool bChannelChange)
  986. {
  987. struct ath_common *common = ath9k_hw_common(ah);
  988. u32 saveLedState;
  989. struct ath9k_channel *curchan = ah->curchan;
  990. u32 saveDefAntenna;
  991. u32 macStaId1;
  992. u64 tsf = 0;
  993. int i, r;
  994. ah->txchainmask = common->tx_chainmask;
  995. ah->rxchainmask = common->rx_chainmask;
  996. if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
  997. ath9k_hw_abortpcurecv(ah);
  998. if (!ath9k_hw_stopdmarecv(ah)) {
  999. ath_dbg(common, ATH_DBG_XMIT,
  1000. "Failed to stop receive dma\n");
  1001. bChannelChange = false;
  1002. }
  1003. }
  1004. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1005. return -EIO;
  1006. if (curchan && !ah->chip_fullsleep)
  1007. ath9k_hw_getnf(ah, curchan);
  1008. ah->caldata = caldata;
  1009. if (caldata &&
  1010. (chan->channel != caldata->channel ||
  1011. (chan->channelFlags & ~CHANNEL_CW_INT) !=
  1012. (caldata->channelFlags & ~CHANNEL_CW_INT))) {
  1013. /* Operating channel changed, reset channel calibration data */
  1014. memset(caldata, 0, sizeof(*caldata));
  1015. ath9k_init_nfcal_hist_buffer(ah, chan);
  1016. }
  1017. if (bChannelChange &&
  1018. (ah->chip_fullsleep != true) &&
  1019. (ah->curchan != NULL) &&
  1020. (chan->channel != ah->curchan->channel) &&
  1021. ((chan->channelFlags & CHANNEL_ALL) ==
  1022. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1023. (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
  1024. if (ath9k_hw_channel_change(ah, chan)) {
  1025. ath9k_hw_loadnf(ah, ah->curchan);
  1026. ath9k_hw_start_nfcal(ah, true);
  1027. if (AR_SREV_9271(ah))
  1028. ar9002_hw_load_ani_reg(ah, chan);
  1029. return 0;
  1030. }
  1031. }
  1032. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1033. if (saveDefAntenna == 0)
  1034. saveDefAntenna = 1;
  1035. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1036. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1037. if (AR_SREV_9100(ah) ||
  1038. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1039. tsf = ath9k_hw_gettsf64(ah);
  1040. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1041. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1042. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1043. ath9k_hw_mark_phy_inactive(ah);
  1044. ah->paprd_table_write_done = false;
  1045. /* Only required on the first reset */
  1046. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1047. REG_WRITE(ah,
  1048. AR9271_RESET_POWER_DOWN_CONTROL,
  1049. AR9271_RADIO_RF_RST);
  1050. udelay(50);
  1051. }
  1052. if (!ath9k_hw_chip_reset(ah, chan)) {
  1053. ath_err(common, "Chip reset failed\n");
  1054. return -EINVAL;
  1055. }
  1056. /* Only required on the first reset */
  1057. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1058. ah->htc_reset_init = false;
  1059. REG_WRITE(ah,
  1060. AR9271_RESET_POWER_DOWN_CONTROL,
  1061. AR9271_GATE_MAC_CTL);
  1062. udelay(50);
  1063. }
  1064. /* Restore TSF */
  1065. if (tsf)
  1066. ath9k_hw_settsf64(ah, tsf);
  1067. if (AR_SREV_9280_20_OR_LATER(ah))
  1068. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1069. if (!AR_SREV_9300_20_OR_LATER(ah))
  1070. ar9002_hw_enable_async_fifo(ah);
  1071. r = ath9k_hw_process_ini(ah, chan);
  1072. if (r)
  1073. return r;
  1074. /*
  1075. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1076. * right after the chip reset. When that happens, write a new
  1077. * value after the initvals have been applied, with an offset
  1078. * based on measured time difference
  1079. */
  1080. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1081. tsf += 1500;
  1082. ath9k_hw_settsf64(ah, tsf);
  1083. }
  1084. /* Setup MFP options for CCMP */
  1085. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1086. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1087. * frames when constructing CCMP AAD. */
  1088. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1089. 0xc7ff);
  1090. ah->sw_mgmt_crypto = false;
  1091. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1092. /* Disable hardware crypto for management frames */
  1093. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1094. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1095. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1096. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1097. ah->sw_mgmt_crypto = true;
  1098. } else
  1099. ah->sw_mgmt_crypto = true;
  1100. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1101. ath9k_hw_set_delta_slope(ah, chan);
  1102. ath9k_hw_spur_mitigate_freq(ah, chan);
  1103. ah->eep_ops->set_board_values(ah, chan);
  1104. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1105. ENABLE_REGWRITE_BUFFER(ah);
  1106. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1107. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1108. | macStaId1
  1109. | AR_STA_ID1_RTS_USE_DEF
  1110. | (ah->config.
  1111. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1112. | ah->sta_id1_defaults);
  1113. ath_hw_setbssidmask(common);
  1114. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1115. ath9k_hw_write_associd(ah);
  1116. REG_WRITE(ah, AR_ISR, ~0);
  1117. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1118. REGWRITE_BUFFER_FLUSH(ah);
  1119. r = ath9k_hw_rf_set_freq(ah, chan);
  1120. if (r)
  1121. return r;
  1122. ath9k_hw_set_clockrate(ah);
  1123. ENABLE_REGWRITE_BUFFER(ah);
  1124. for (i = 0; i < AR_NUM_DCU; i++)
  1125. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1126. REGWRITE_BUFFER_FLUSH(ah);
  1127. ah->intr_txqs = 0;
  1128. for (i = 0; i < ah->caps.total_queues; i++)
  1129. ath9k_hw_resettxqueue(ah, i);
  1130. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1131. ath9k_hw_ani_cache_ini_regs(ah);
  1132. ath9k_hw_init_qos(ah);
  1133. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1134. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1135. ath9k_hw_init_global_settings(ah);
  1136. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  1137. ar9002_hw_update_async_fifo(ah);
  1138. ar9002_hw_enable_wep_aggregation(ah);
  1139. }
  1140. REG_WRITE(ah, AR_STA_ID1,
  1141. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1142. ath9k_hw_set_dma(ah);
  1143. REG_WRITE(ah, AR_OBS, 8);
  1144. if (ah->config.rx_intr_mitigation) {
  1145. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1146. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1147. }
  1148. if (ah->config.tx_intr_mitigation) {
  1149. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1150. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1151. }
  1152. ath9k_hw_init_bb(ah, chan);
  1153. if (!ath9k_hw_init_cal(ah, chan))
  1154. return -EIO;
  1155. ENABLE_REGWRITE_BUFFER(ah);
  1156. ath9k_hw_restore_chainmask(ah);
  1157. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1158. REGWRITE_BUFFER_FLUSH(ah);
  1159. /*
  1160. * For big endian systems turn on swapping for descriptors
  1161. */
  1162. if (AR_SREV_9100(ah)) {
  1163. u32 mask;
  1164. mask = REG_READ(ah, AR_CFG);
  1165. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1166. ath_dbg(common, ATH_DBG_RESET,
  1167. "CFG Byte Swap Set 0x%x\n", mask);
  1168. } else {
  1169. mask =
  1170. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1171. REG_WRITE(ah, AR_CFG, mask);
  1172. ath_dbg(common, ATH_DBG_RESET,
  1173. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1174. }
  1175. } else {
  1176. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1177. /* Configure AR9271 target WLAN */
  1178. if (AR_SREV_9271(ah))
  1179. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1180. else
  1181. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1182. }
  1183. #ifdef __BIG_ENDIAN
  1184. else
  1185. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1186. #endif
  1187. }
  1188. if (ah->btcoex_hw.enabled)
  1189. ath9k_hw_btcoex_enable(ah);
  1190. if (AR_SREV_9300_20_OR_LATER(ah))
  1191. ar9003_hw_bb_watchdog_config(ah);
  1192. return 0;
  1193. }
  1194. EXPORT_SYMBOL(ath9k_hw_reset);
  1195. /******************************/
  1196. /* Power Management (Chipset) */
  1197. /******************************/
  1198. /*
  1199. * Notify Power Mgt is disabled in self-generated frames.
  1200. * If requested, force chip to sleep.
  1201. */
  1202. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  1203. {
  1204. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1205. if (setChip) {
  1206. /*
  1207. * Clear the RTC force wake bit to allow the
  1208. * mac to go to sleep.
  1209. */
  1210. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1211. AR_RTC_FORCE_WAKE_EN);
  1212. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1213. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1214. /* Shutdown chip. Active low */
  1215. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
  1216. REG_CLR_BIT(ah, (AR_RTC_RESET),
  1217. AR_RTC_RESET_EN);
  1218. }
  1219. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1220. if (AR_SREV_9300_20_OR_LATER(ah))
  1221. REG_WRITE(ah, AR_WA,
  1222. ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1223. }
  1224. /*
  1225. * Notify Power Management is enabled in self-generating
  1226. * frames. If request, set power mode of chip to
  1227. * auto/normal. Duration in units of 128us (1/8 TU).
  1228. */
  1229. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  1230. {
  1231. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1232. if (setChip) {
  1233. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1234. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1235. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1236. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1237. AR_RTC_FORCE_WAKE_ON_INT);
  1238. } else {
  1239. /*
  1240. * Clear the RTC force wake bit to allow the
  1241. * mac to go to sleep.
  1242. */
  1243. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1244. AR_RTC_FORCE_WAKE_EN);
  1245. }
  1246. }
  1247. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1248. if (AR_SREV_9300_20_OR_LATER(ah))
  1249. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1250. }
  1251. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  1252. {
  1253. u32 val;
  1254. int i;
  1255. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1256. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1257. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1258. udelay(10);
  1259. }
  1260. if (setChip) {
  1261. if ((REG_READ(ah, AR_RTC_STATUS) &
  1262. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1263. if (ath9k_hw_set_reset_reg(ah,
  1264. ATH9K_RESET_POWER_ON) != true) {
  1265. return false;
  1266. }
  1267. if (!AR_SREV_9300_20_OR_LATER(ah))
  1268. ath9k_hw_init_pll(ah, NULL);
  1269. }
  1270. if (AR_SREV_9100(ah))
  1271. REG_SET_BIT(ah, AR_RTC_RESET,
  1272. AR_RTC_RESET_EN);
  1273. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1274. AR_RTC_FORCE_WAKE_EN);
  1275. udelay(50);
  1276. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1277. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1278. if (val == AR_RTC_STATUS_ON)
  1279. break;
  1280. udelay(50);
  1281. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1282. AR_RTC_FORCE_WAKE_EN);
  1283. }
  1284. if (i == 0) {
  1285. ath_err(ath9k_hw_common(ah),
  1286. "Failed to wakeup in %uus\n",
  1287. POWER_UP_TIME / 20);
  1288. return false;
  1289. }
  1290. }
  1291. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1292. return true;
  1293. }
  1294. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1295. {
  1296. struct ath_common *common = ath9k_hw_common(ah);
  1297. int status = true, setChip = true;
  1298. static const char *modes[] = {
  1299. "AWAKE",
  1300. "FULL-SLEEP",
  1301. "NETWORK SLEEP",
  1302. "UNDEFINED"
  1303. };
  1304. if (ah->power_mode == mode)
  1305. return status;
  1306. ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
  1307. modes[ah->power_mode], modes[mode]);
  1308. switch (mode) {
  1309. case ATH9K_PM_AWAKE:
  1310. status = ath9k_hw_set_power_awake(ah, setChip);
  1311. break;
  1312. case ATH9K_PM_FULL_SLEEP:
  1313. ath9k_set_power_sleep(ah, setChip);
  1314. ah->chip_fullsleep = true;
  1315. break;
  1316. case ATH9K_PM_NETWORK_SLEEP:
  1317. ath9k_set_power_network_sleep(ah, setChip);
  1318. break;
  1319. default:
  1320. ath_err(common, "Unknown power mode %u\n", mode);
  1321. return false;
  1322. }
  1323. ah->power_mode = mode;
  1324. /*
  1325. * XXX: If this warning never comes up after a while then
  1326. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1327. * ath9k_hw_setpower() return type void.
  1328. */
  1329. if (!(ah->ah_flags & AH_UNPLUGGED))
  1330. ATH_DBG_WARN_ON_ONCE(!status);
  1331. return status;
  1332. }
  1333. EXPORT_SYMBOL(ath9k_hw_setpower);
  1334. /*******************/
  1335. /* Beacon Handling */
  1336. /*******************/
  1337. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1338. {
  1339. int flags = 0;
  1340. ENABLE_REGWRITE_BUFFER(ah);
  1341. switch (ah->opmode) {
  1342. case NL80211_IFTYPE_ADHOC:
  1343. case NL80211_IFTYPE_MESH_POINT:
  1344. REG_SET_BIT(ah, AR_TXCFG,
  1345. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1346. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  1347. TU_TO_USEC(next_beacon +
  1348. (ah->atim_window ? ah->
  1349. atim_window : 1)));
  1350. flags |= AR_NDP_TIMER_EN;
  1351. case NL80211_IFTYPE_AP:
  1352. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1353. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  1354. TU_TO_USEC(next_beacon -
  1355. ah->config.
  1356. dma_beacon_response_time));
  1357. REG_WRITE(ah, AR_NEXT_SWBA,
  1358. TU_TO_USEC(next_beacon -
  1359. ah->config.
  1360. sw_beacon_response_time));
  1361. flags |=
  1362. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1363. break;
  1364. default:
  1365. ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
  1366. "%s: unsupported opmode: %d\n",
  1367. __func__, ah->opmode);
  1368. return;
  1369. break;
  1370. }
  1371. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1372. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1373. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  1374. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  1375. REGWRITE_BUFFER_FLUSH(ah);
  1376. beacon_period &= ~ATH9K_BEACON_ENA;
  1377. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  1378. ath9k_hw_reset_tsf(ah);
  1379. }
  1380. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1381. }
  1382. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1383. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1384. const struct ath9k_beacon_state *bs)
  1385. {
  1386. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1387. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1388. struct ath_common *common = ath9k_hw_common(ah);
  1389. ENABLE_REGWRITE_BUFFER(ah);
  1390. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1391. REG_WRITE(ah, AR_BEACON_PERIOD,
  1392. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1393. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1394. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1395. REGWRITE_BUFFER_FLUSH(ah);
  1396. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1397. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1398. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  1399. if (bs->bs_sleepduration > beaconintval)
  1400. beaconintval = bs->bs_sleepduration;
  1401. dtimperiod = bs->bs_dtimperiod;
  1402. if (bs->bs_sleepduration > dtimperiod)
  1403. dtimperiod = bs->bs_sleepduration;
  1404. if (beaconintval == dtimperiod)
  1405. nextTbtt = bs->bs_nextdtim;
  1406. else
  1407. nextTbtt = bs->bs_nexttbtt;
  1408. ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1409. ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  1410. ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  1411. ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  1412. ENABLE_REGWRITE_BUFFER(ah);
  1413. REG_WRITE(ah, AR_NEXT_DTIM,
  1414. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1415. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1416. REG_WRITE(ah, AR_SLEEP1,
  1417. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1418. | AR_SLEEP1_ASSUME_DTIM);
  1419. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1420. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1421. else
  1422. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1423. REG_WRITE(ah, AR_SLEEP2,
  1424. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1425. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1426. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1427. REGWRITE_BUFFER_FLUSH(ah);
  1428. REG_SET_BIT(ah, AR_TIMER_MODE,
  1429. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1430. AR_DTIM_TIMER_EN);
  1431. /* TSF Out of Range Threshold */
  1432. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1433. }
  1434. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1435. /*******************/
  1436. /* HW Capabilities */
  1437. /*******************/
  1438. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1439. {
  1440. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1441. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1442. struct ath_common *common = ath9k_hw_common(ah);
  1443. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  1444. u16 capField = 0, eeval;
  1445. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1446. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1447. regulatory->current_rd = eeval;
  1448. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  1449. if (AR_SREV_9285_12_OR_LATER(ah))
  1450. eeval |= AR9285_RDEXT_DEFAULT;
  1451. regulatory->current_rd_ext = eeval;
  1452. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  1453. if (ah->opmode != NL80211_IFTYPE_AP &&
  1454. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1455. if (regulatory->current_rd == 0x64 ||
  1456. regulatory->current_rd == 0x65)
  1457. regulatory->current_rd += 5;
  1458. else if (regulatory->current_rd == 0x41)
  1459. regulatory->current_rd = 0x43;
  1460. ath_dbg(common, ATH_DBG_REGULATORY,
  1461. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  1462. }
  1463. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1464. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1465. ath_err(common,
  1466. "no band has been marked as supported in EEPROM\n");
  1467. return -EINVAL;
  1468. }
  1469. if (eeval & AR5416_OPFLAGS_11A)
  1470. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1471. if (eeval & AR5416_OPFLAGS_11G)
  1472. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1473. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1474. /*
  1475. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1476. * the EEPROM.
  1477. */
  1478. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1479. !(eeval & AR5416_OPFLAGS_11A) &&
  1480. !(AR_SREV_9271(ah)))
  1481. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1482. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1483. else
  1484. /* Use rx_chainmask from EEPROM. */
  1485. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1486. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1487. /* enable key search for every frame in an aggregate */
  1488. if (AR_SREV_9300_20_OR_LATER(ah))
  1489. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  1490. pCap->low_2ghz_chan = 2312;
  1491. pCap->high_2ghz_chan = 2732;
  1492. pCap->low_5ghz_chan = 4920;
  1493. pCap->high_5ghz_chan = 6100;
  1494. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  1495. if (ah->config.ht_enable)
  1496. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1497. else
  1498. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1499. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  1500. pCap->total_queues =
  1501. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  1502. else
  1503. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  1504. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  1505. pCap->keycache_size =
  1506. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  1507. else
  1508. pCap->keycache_size = AR_KEYTABLE_SIZE;
  1509. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  1510. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  1511. else
  1512. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  1513. if (AR_SREV_9271(ah))
  1514. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1515. else if (AR_DEVID_7010(ah))
  1516. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1517. else if (AR_SREV_9285_12_OR_LATER(ah))
  1518. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  1519. else if (AR_SREV_9280_20_OR_LATER(ah))
  1520. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  1521. else
  1522. pCap->num_gpio_pins = AR_NUM_GPIO;
  1523. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  1524. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  1525. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  1526. } else {
  1527. pCap->rts_aggr_limit = (8 * 1024);
  1528. }
  1529. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  1530. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1531. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  1532. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  1533. ah->rfkill_gpio =
  1534. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  1535. ah->rfkill_polarity =
  1536. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  1537. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  1538. }
  1539. #endif
  1540. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  1541. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  1542. else
  1543. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  1544. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  1545. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  1546. else
  1547. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  1548. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  1549. pCap->reg_cap =
  1550. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1551. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  1552. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  1553. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  1554. } else {
  1555. pCap->reg_cap =
  1556. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1557. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  1558. }
  1559. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  1560. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  1561. AR_SREV_5416(ah))
  1562. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  1563. if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
  1564. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  1565. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  1566. if (AR_SREV_9285(ah)) {
  1567. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  1568. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  1569. } else {
  1570. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  1571. }
  1572. } else {
  1573. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  1574. }
  1575. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1576. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  1577. if (!AR_SREV_9485(ah))
  1578. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  1579. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  1580. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  1581. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  1582. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  1583. pCap->txs_len = sizeof(struct ar9003_txs);
  1584. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  1585. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  1586. } else {
  1587. pCap->tx_desc_len = sizeof(struct ath_desc);
  1588. if (AR_SREV_9280_20(ah) &&
  1589. ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
  1590. AR5416_EEP_MINOR_VER_16) ||
  1591. ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
  1592. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  1593. }
  1594. if (AR_SREV_9300_20_OR_LATER(ah))
  1595. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  1596. if (AR_SREV_9300_20_OR_LATER(ah))
  1597. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  1598. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  1599. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  1600. if (AR_SREV_9285(ah))
  1601. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  1602. ant_div_ctl1 =
  1603. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  1604. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
  1605. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  1606. }
  1607. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1608. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  1609. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  1610. }
  1611. if (AR_SREV_9485_10(ah)) {
  1612. pCap->pcie_lcr_extsync_en = true;
  1613. pCap->pcie_lcr_offset = 0x80;
  1614. }
  1615. tx_chainmask = pCap->tx_chainmask;
  1616. rx_chainmask = pCap->rx_chainmask;
  1617. while (tx_chainmask || rx_chainmask) {
  1618. if (tx_chainmask & BIT(0))
  1619. pCap->max_txchains++;
  1620. if (rx_chainmask & BIT(0))
  1621. pCap->max_rxchains++;
  1622. tx_chainmask >>= 1;
  1623. rx_chainmask >>= 1;
  1624. }
  1625. return 0;
  1626. }
  1627. /****************************/
  1628. /* GPIO / RFKILL / Antennae */
  1629. /****************************/
  1630. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  1631. u32 gpio, u32 type)
  1632. {
  1633. int addr;
  1634. u32 gpio_shift, tmp;
  1635. if (gpio > 11)
  1636. addr = AR_GPIO_OUTPUT_MUX3;
  1637. else if (gpio > 5)
  1638. addr = AR_GPIO_OUTPUT_MUX2;
  1639. else
  1640. addr = AR_GPIO_OUTPUT_MUX1;
  1641. gpio_shift = (gpio % 6) * 5;
  1642. if (AR_SREV_9280_20_OR_LATER(ah)
  1643. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  1644. REG_RMW(ah, addr, (type << gpio_shift),
  1645. (0x1f << gpio_shift));
  1646. } else {
  1647. tmp = REG_READ(ah, addr);
  1648. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  1649. tmp &= ~(0x1f << gpio_shift);
  1650. tmp |= (type << gpio_shift);
  1651. REG_WRITE(ah, addr, tmp);
  1652. }
  1653. }
  1654. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  1655. {
  1656. u32 gpio_shift;
  1657. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  1658. if (AR_DEVID_7010(ah)) {
  1659. gpio_shift = gpio;
  1660. REG_RMW(ah, AR7010_GPIO_OE,
  1661. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  1662. (AR7010_GPIO_OE_MASK << gpio_shift));
  1663. return;
  1664. }
  1665. gpio_shift = gpio << 1;
  1666. REG_RMW(ah,
  1667. AR_GPIO_OE_OUT,
  1668. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  1669. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1670. }
  1671. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  1672. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  1673. {
  1674. #define MS_REG_READ(x, y) \
  1675. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  1676. if (gpio >= ah->caps.num_gpio_pins)
  1677. return 0xffffffff;
  1678. if (AR_DEVID_7010(ah)) {
  1679. u32 val;
  1680. val = REG_READ(ah, AR7010_GPIO_IN);
  1681. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  1682. } else if (AR_SREV_9300_20_OR_LATER(ah))
  1683. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  1684. AR_GPIO_BIT(gpio)) != 0;
  1685. else if (AR_SREV_9271(ah))
  1686. return MS_REG_READ(AR9271, gpio) != 0;
  1687. else if (AR_SREV_9287_11_OR_LATER(ah))
  1688. return MS_REG_READ(AR9287, gpio) != 0;
  1689. else if (AR_SREV_9285_12_OR_LATER(ah))
  1690. return MS_REG_READ(AR9285, gpio) != 0;
  1691. else if (AR_SREV_9280_20_OR_LATER(ah))
  1692. return MS_REG_READ(AR928X, gpio) != 0;
  1693. else
  1694. return MS_REG_READ(AR, gpio) != 0;
  1695. }
  1696. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  1697. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  1698. u32 ah_signal_type)
  1699. {
  1700. u32 gpio_shift;
  1701. if (AR_DEVID_7010(ah)) {
  1702. gpio_shift = gpio;
  1703. REG_RMW(ah, AR7010_GPIO_OE,
  1704. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  1705. (AR7010_GPIO_OE_MASK << gpio_shift));
  1706. return;
  1707. }
  1708. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  1709. gpio_shift = 2 * gpio;
  1710. REG_RMW(ah,
  1711. AR_GPIO_OE_OUT,
  1712. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  1713. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1714. }
  1715. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  1716. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  1717. {
  1718. if (AR_DEVID_7010(ah)) {
  1719. val = val ? 0 : 1;
  1720. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  1721. AR_GPIO_BIT(gpio));
  1722. return;
  1723. }
  1724. if (AR_SREV_9271(ah))
  1725. val = ~val;
  1726. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  1727. AR_GPIO_BIT(gpio));
  1728. }
  1729. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  1730. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  1731. {
  1732. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  1733. }
  1734. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  1735. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  1736. {
  1737. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  1738. }
  1739. EXPORT_SYMBOL(ath9k_hw_setantenna);
  1740. /*********************/
  1741. /* General Operation */
  1742. /*********************/
  1743. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  1744. {
  1745. u32 bits = REG_READ(ah, AR_RX_FILTER);
  1746. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  1747. if (phybits & AR_PHY_ERR_RADAR)
  1748. bits |= ATH9K_RX_FILTER_PHYRADAR;
  1749. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  1750. bits |= ATH9K_RX_FILTER_PHYERR;
  1751. return bits;
  1752. }
  1753. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  1754. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  1755. {
  1756. u32 phybits;
  1757. ENABLE_REGWRITE_BUFFER(ah);
  1758. REG_WRITE(ah, AR_RX_FILTER, bits);
  1759. phybits = 0;
  1760. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  1761. phybits |= AR_PHY_ERR_RADAR;
  1762. if (bits & ATH9K_RX_FILTER_PHYERR)
  1763. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  1764. REG_WRITE(ah, AR_PHY_ERR, phybits);
  1765. if (phybits)
  1766. REG_WRITE(ah, AR_RXCFG,
  1767. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  1768. else
  1769. REG_WRITE(ah, AR_RXCFG,
  1770. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  1771. REGWRITE_BUFFER_FLUSH(ah);
  1772. }
  1773. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  1774. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  1775. {
  1776. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1777. return false;
  1778. ath9k_hw_init_pll(ah, NULL);
  1779. return true;
  1780. }
  1781. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  1782. bool ath9k_hw_disable(struct ath_hw *ah)
  1783. {
  1784. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1785. return false;
  1786. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  1787. return false;
  1788. ath9k_hw_init_pll(ah, NULL);
  1789. return true;
  1790. }
  1791. EXPORT_SYMBOL(ath9k_hw_disable);
  1792. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  1793. {
  1794. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1795. struct ath9k_channel *chan = ah->curchan;
  1796. struct ieee80211_channel *channel = chan->chan;
  1797. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  1798. ah->eep_ops->set_txpower(ah, chan,
  1799. ath9k_regd_get_ctl(regulatory, chan),
  1800. channel->max_antenna_gain * 2,
  1801. channel->max_power * 2,
  1802. min((u32) MAX_RATE_POWER,
  1803. (u32) regulatory->power_limit), test);
  1804. }
  1805. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  1806. void ath9k_hw_setopmode(struct ath_hw *ah)
  1807. {
  1808. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1809. }
  1810. EXPORT_SYMBOL(ath9k_hw_setopmode);
  1811. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  1812. {
  1813. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  1814. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  1815. }
  1816. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  1817. void ath9k_hw_write_associd(struct ath_hw *ah)
  1818. {
  1819. struct ath_common *common = ath9k_hw_common(ah);
  1820. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  1821. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  1822. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  1823. }
  1824. EXPORT_SYMBOL(ath9k_hw_write_associd);
  1825. #define ATH9K_MAX_TSF_READ 10
  1826. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  1827. {
  1828. u32 tsf_lower, tsf_upper1, tsf_upper2;
  1829. int i;
  1830. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  1831. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  1832. tsf_lower = REG_READ(ah, AR_TSF_L32);
  1833. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  1834. if (tsf_upper2 == tsf_upper1)
  1835. break;
  1836. tsf_upper1 = tsf_upper2;
  1837. }
  1838. WARN_ON( i == ATH9K_MAX_TSF_READ );
  1839. return (((u64)tsf_upper1 << 32) | tsf_lower);
  1840. }
  1841. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  1842. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  1843. {
  1844. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  1845. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  1846. }
  1847. EXPORT_SYMBOL(ath9k_hw_settsf64);
  1848. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  1849. {
  1850. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  1851. AH_TSF_WRITE_TIMEOUT))
  1852. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  1853. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  1854. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  1855. }
  1856. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  1857. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  1858. {
  1859. if (setting)
  1860. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  1861. else
  1862. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  1863. }
  1864. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  1865. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  1866. {
  1867. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1868. u32 macmode;
  1869. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  1870. macmode = AR_2040_JOINED_RX_CLEAR;
  1871. else
  1872. macmode = 0;
  1873. REG_WRITE(ah, AR_2040_MODE, macmode);
  1874. }
  1875. /* HW Generic timers configuration */
  1876. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  1877. {
  1878. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1879. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1880. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1881. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1882. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1883. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1884. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1885. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1886. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  1887. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  1888. AR_NDP2_TIMER_MODE, 0x0002},
  1889. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  1890. AR_NDP2_TIMER_MODE, 0x0004},
  1891. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  1892. AR_NDP2_TIMER_MODE, 0x0008},
  1893. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  1894. AR_NDP2_TIMER_MODE, 0x0010},
  1895. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  1896. AR_NDP2_TIMER_MODE, 0x0020},
  1897. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  1898. AR_NDP2_TIMER_MODE, 0x0040},
  1899. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  1900. AR_NDP2_TIMER_MODE, 0x0080}
  1901. };
  1902. /* HW generic timer primitives */
  1903. /* compute and clear index of rightmost 1 */
  1904. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  1905. {
  1906. u32 b;
  1907. b = *mask;
  1908. b &= (0-b);
  1909. *mask &= ~b;
  1910. b *= debruijn32;
  1911. b >>= 27;
  1912. return timer_table->gen_timer_index[b];
  1913. }
  1914. static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  1915. {
  1916. return REG_READ(ah, AR_TSF_L32);
  1917. }
  1918. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  1919. void (*trigger)(void *),
  1920. void (*overflow)(void *),
  1921. void *arg,
  1922. u8 timer_index)
  1923. {
  1924. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1925. struct ath_gen_timer *timer;
  1926. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  1927. if (timer == NULL) {
  1928. ath_err(ath9k_hw_common(ah),
  1929. "Failed to allocate memory for hw timer[%d]\n",
  1930. timer_index);
  1931. return NULL;
  1932. }
  1933. /* allocate a hardware generic timer slot */
  1934. timer_table->timers[timer_index] = timer;
  1935. timer->index = timer_index;
  1936. timer->trigger = trigger;
  1937. timer->overflow = overflow;
  1938. timer->arg = arg;
  1939. return timer;
  1940. }
  1941. EXPORT_SYMBOL(ath_gen_timer_alloc);
  1942. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  1943. struct ath_gen_timer *timer,
  1944. u32 timer_next,
  1945. u32 timer_period)
  1946. {
  1947. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1948. u32 tsf;
  1949. BUG_ON(!timer_period);
  1950. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1951. tsf = ath9k_hw_gettsf32(ah);
  1952. ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  1953. "current tsf %x period %x timer_next %x\n",
  1954. tsf, timer_period, timer_next);
  1955. /*
  1956. * Pull timer_next forward if the current TSF already passed it
  1957. * because of software latency
  1958. */
  1959. if (timer_next < tsf)
  1960. timer_next = tsf + timer_period;
  1961. /*
  1962. * Program generic timer registers
  1963. */
  1964. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  1965. timer_next);
  1966. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  1967. timer_period);
  1968. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1969. gen_tmr_configuration[timer->index].mode_mask);
  1970. /* Enable both trigger and thresh interrupt masks */
  1971. REG_SET_BIT(ah, AR_IMR_S5,
  1972. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1973. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1974. }
  1975. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  1976. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  1977. {
  1978. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1979. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  1980. (timer->index >= ATH_MAX_GEN_TIMER)) {
  1981. return;
  1982. }
  1983. /* Clear generic timer enable bits. */
  1984. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1985. gen_tmr_configuration[timer->index].mode_mask);
  1986. /* Disable both trigger and thresh interrupt masks */
  1987. REG_CLR_BIT(ah, AR_IMR_S5,
  1988. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1989. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1990. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1991. }
  1992. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  1993. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  1994. {
  1995. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1996. /* free the hardware generic timer slot */
  1997. timer_table->timers[timer->index] = NULL;
  1998. kfree(timer);
  1999. }
  2000. EXPORT_SYMBOL(ath_gen_timer_free);
  2001. /*
  2002. * Generic Timer Interrupts handling
  2003. */
  2004. void ath_gen_timer_isr(struct ath_hw *ah)
  2005. {
  2006. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2007. struct ath_gen_timer *timer;
  2008. struct ath_common *common = ath9k_hw_common(ah);
  2009. u32 trigger_mask, thresh_mask, index;
  2010. /* get hardware generic timer interrupt status */
  2011. trigger_mask = ah->intr_gen_timer_trigger;
  2012. thresh_mask = ah->intr_gen_timer_thresh;
  2013. trigger_mask &= timer_table->timer_mask.val;
  2014. thresh_mask &= timer_table->timer_mask.val;
  2015. trigger_mask &= ~thresh_mask;
  2016. while (thresh_mask) {
  2017. index = rightmost_index(timer_table, &thresh_mask);
  2018. timer = timer_table->timers[index];
  2019. BUG_ON(!timer);
  2020. ath_dbg(common, ATH_DBG_HWTIMER,
  2021. "TSF overflow for Gen timer %d\n", index);
  2022. timer->overflow(timer->arg);
  2023. }
  2024. while (trigger_mask) {
  2025. index = rightmost_index(timer_table, &trigger_mask);
  2026. timer = timer_table->timers[index];
  2027. BUG_ON(!timer);
  2028. ath_dbg(common, ATH_DBG_HWTIMER,
  2029. "Gen timer[%d] trigger\n", index);
  2030. timer->trigger(timer->arg);
  2031. }
  2032. }
  2033. EXPORT_SYMBOL(ath_gen_timer_isr);
  2034. /********/
  2035. /* HTC */
  2036. /********/
  2037. void ath9k_hw_htc_resetinit(struct ath_hw *ah)
  2038. {
  2039. ah->htc_reset_init = true;
  2040. }
  2041. EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
  2042. static struct {
  2043. u32 version;
  2044. const char * name;
  2045. } ath_mac_bb_names[] = {
  2046. /* Devices with external radios */
  2047. { AR_SREV_VERSION_5416_PCI, "5416" },
  2048. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2049. { AR_SREV_VERSION_9100, "9100" },
  2050. { AR_SREV_VERSION_9160, "9160" },
  2051. /* Single-chip solutions */
  2052. { AR_SREV_VERSION_9280, "9280" },
  2053. { AR_SREV_VERSION_9285, "9285" },
  2054. { AR_SREV_VERSION_9287, "9287" },
  2055. { AR_SREV_VERSION_9271, "9271" },
  2056. { AR_SREV_VERSION_9300, "9300" },
  2057. };
  2058. /* For devices with external radios */
  2059. static struct {
  2060. u16 version;
  2061. const char * name;
  2062. } ath_rf_names[] = {
  2063. { 0, "5133" },
  2064. { AR_RAD5133_SREV_MAJOR, "5133" },
  2065. { AR_RAD5122_SREV_MAJOR, "5122" },
  2066. { AR_RAD2133_SREV_MAJOR, "2133" },
  2067. { AR_RAD2122_SREV_MAJOR, "2122" }
  2068. };
  2069. /*
  2070. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2071. */
  2072. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2073. {
  2074. int i;
  2075. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2076. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2077. return ath_mac_bb_names[i].name;
  2078. }
  2079. }
  2080. return "????";
  2081. }
  2082. /*
  2083. * Return the RF name. "????" is returned if the RF is unknown.
  2084. * Used for devices with external radios.
  2085. */
  2086. static const char *ath9k_hw_rf_name(u16 rf_version)
  2087. {
  2088. int i;
  2089. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2090. if (ath_rf_names[i].version == rf_version) {
  2091. return ath_rf_names[i].name;
  2092. }
  2093. }
  2094. return "????";
  2095. }
  2096. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2097. {
  2098. int used;
  2099. /* chipsets >= AR9280 are single-chip */
  2100. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2101. used = snprintf(hw_name, len,
  2102. "Atheros AR%s Rev:%x",
  2103. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2104. ah->hw_version.macRev);
  2105. }
  2106. else {
  2107. used = snprintf(hw_name, len,
  2108. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2109. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2110. ah->hw_version.macRev,
  2111. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2112. AR_RADIO_SREV_MAJOR)),
  2113. ah->hw_version.phyRev);
  2114. }
  2115. hw_name[used] = '\0';
  2116. }
  2117. EXPORT_SYMBOL(ath9k_hw_name);