base.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <linux/slab.h>
  52. #include <linux/etherdevice.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. #include "ani.h"
  59. int ath5k_modparam_nohwcrypt;
  60. module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
  61. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  62. static int modparam_all_channels;
  63. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  64. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  65. /* Module info */
  66. MODULE_AUTHOR("Jiri Slaby");
  67. MODULE_AUTHOR("Nick Kossifidis");
  68. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  69. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  70. MODULE_LICENSE("Dual BSD/GPL");
  71. static int ath5k_init(struct ieee80211_hw *hw);
  72. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  73. bool skip_pcu);
  74. int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  75. void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  76. /* Known SREVs */
  77. static const struct ath5k_srev_name srev_names[] = {
  78. #ifdef CONFIG_ATHEROS_AR231X
  79. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  80. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  81. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  82. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  83. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  84. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  85. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  86. #else
  87. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  88. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  89. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  90. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  91. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  92. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  93. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  94. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  95. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  96. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  97. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  98. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  99. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  100. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  101. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  102. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  103. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  104. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  105. #endif
  106. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  107. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  108. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  109. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  110. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  111. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  112. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  113. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  114. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  115. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  116. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  117. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  118. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  119. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  120. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  121. #ifdef CONFIG_ATHEROS_AR231X
  122. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  123. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  124. #endif
  125. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  126. };
  127. static const struct ieee80211_rate ath5k_rates[] = {
  128. { .bitrate = 10,
  129. .hw_value = ATH5K_RATE_CODE_1M, },
  130. { .bitrate = 20,
  131. .hw_value = ATH5K_RATE_CODE_2M,
  132. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  133. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  134. { .bitrate = 55,
  135. .hw_value = ATH5K_RATE_CODE_5_5M,
  136. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  137. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  138. { .bitrate = 110,
  139. .hw_value = ATH5K_RATE_CODE_11M,
  140. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  141. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  142. { .bitrate = 60,
  143. .hw_value = ATH5K_RATE_CODE_6M,
  144. .flags = 0 },
  145. { .bitrate = 90,
  146. .hw_value = ATH5K_RATE_CODE_9M,
  147. .flags = 0 },
  148. { .bitrate = 120,
  149. .hw_value = ATH5K_RATE_CODE_12M,
  150. .flags = 0 },
  151. { .bitrate = 180,
  152. .hw_value = ATH5K_RATE_CODE_18M,
  153. .flags = 0 },
  154. { .bitrate = 240,
  155. .hw_value = ATH5K_RATE_CODE_24M,
  156. .flags = 0 },
  157. { .bitrate = 360,
  158. .hw_value = ATH5K_RATE_CODE_36M,
  159. .flags = 0 },
  160. { .bitrate = 480,
  161. .hw_value = ATH5K_RATE_CODE_48M,
  162. .flags = 0 },
  163. { .bitrate = 540,
  164. .hw_value = ATH5K_RATE_CODE_54M,
  165. .flags = 0 },
  166. /* XR missing */
  167. };
  168. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  169. {
  170. u64 tsf = ath5k_hw_get_tsf64(ah);
  171. if ((tsf & 0x7fff) < rstamp)
  172. tsf -= 0x8000;
  173. return (tsf & ~0x7fff) | rstamp;
  174. }
  175. const char *
  176. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  177. {
  178. const char *name = "xxxxx";
  179. unsigned int i;
  180. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  181. if (srev_names[i].sr_type != type)
  182. continue;
  183. if ((val & 0xf0) == srev_names[i].sr_val)
  184. name = srev_names[i].sr_name;
  185. if ((val & 0xff) == srev_names[i].sr_val) {
  186. name = srev_names[i].sr_name;
  187. break;
  188. }
  189. }
  190. return name;
  191. }
  192. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  193. {
  194. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  195. return ath5k_hw_reg_read(ah, reg_offset);
  196. }
  197. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  198. {
  199. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  200. ath5k_hw_reg_write(ah, val, reg_offset);
  201. }
  202. static const struct ath_ops ath5k_common_ops = {
  203. .read = ath5k_ioread32,
  204. .write = ath5k_iowrite32,
  205. };
  206. /***********************\
  207. * Driver Initialization *
  208. \***********************/
  209. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  210. {
  211. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  212. struct ath5k_softc *sc = hw->priv;
  213. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  214. return ath_reg_notifier_apply(wiphy, request, regulatory);
  215. }
  216. /********************\
  217. * Channel/mode setup *
  218. \********************/
  219. /*
  220. * Convert IEEE channel number to MHz frequency.
  221. */
  222. static inline short
  223. ath5k_ieee2mhz(short chan)
  224. {
  225. if (chan <= 14 || chan >= 27)
  226. return ieee80211chan2mhz(chan);
  227. else
  228. return 2212 + chan * 20;
  229. }
  230. /*
  231. * Returns true for the channel numbers used without all_channels modparam.
  232. */
  233. static bool ath5k_is_standard_channel(short chan)
  234. {
  235. return ((chan <= 14) ||
  236. /* UNII 1,2 */
  237. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  238. /* midband */
  239. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  240. /* UNII-3 */
  241. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  242. }
  243. static unsigned int
  244. ath5k_copy_channels(struct ath5k_hw *ah,
  245. struct ieee80211_channel *channels,
  246. unsigned int mode,
  247. unsigned int max)
  248. {
  249. unsigned int i, count, size, chfreq, freq, ch;
  250. if (!test_bit(mode, ah->ah_modes))
  251. return 0;
  252. switch (mode) {
  253. case AR5K_MODE_11A:
  254. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  255. size = 220 ;
  256. chfreq = CHANNEL_5GHZ;
  257. break;
  258. case AR5K_MODE_11B:
  259. case AR5K_MODE_11G:
  260. size = 26;
  261. chfreq = CHANNEL_2GHZ;
  262. break;
  263. default:
  264. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  265. return 0;
  266. }
  267. for (i = 0, count = 0; i < size && max > 0; i++) {
  268. ch = i + 1 ;
  269. freq = ath5k_ieee2mhz(ch);
  270. /* Check if channel is supported by the chipset */
  271. if (!ath5k_channel_ok(ah, freq, chfreq))
  272. continue;
  273. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  274. continue;
  275. /* Write channel info and increment counter */
  276. channels[count].center_freq = freq;
  277. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  278. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  279. switch (mode) {
  280. case AR5K_MODE_11A:
  281. case AR5K_MODE_11G:
  282. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  283. break;
  284. case AR5K_MODE_11B:
  285. channels[count].hw_value = CHANNEL_B;
  286. }
  287. count++;
  288. max--;
  289. }
  290. return count;
  291. }
  292. static void
  293. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  294. {
  295. u8 i;
  296. for (i = 0; i < AR5K_MAX_RATES; i++)
  297. sc->rate_idx[b->band][i] = -1;
  298. for (i = 0; i < b->n_bitrates; i++) {
  299. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  300. if (b->bitrates[i].hw_value_short)
  301. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  302. }
  303. }
  304. static int
  305. ath5k_setup_bands(struct ieee80211_hw *hw)
  306. {
  307. struct ath5k_softc *sc = hw->priv;
  308. struct ath5k_hw *ah = sc->ah;
  309. struct ieee80211_supported_band *sband;
  310. int max_c, count_c = 0;
  311. int i;
  312. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  313. max_c = ARRAY_SIZE(sc->channels);
  314. /* 2GHz band */
  315. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  316. sband->band = IEEE80211_BAND_2GHZ;
  317. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  318. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  319. /* G mode */
  320. memcpy(sband->bitrates, &ath5k_rates[0],
  321. sizeof(struct ieee80211_rate) * 12);
  322. sband->n_bitrates = 12;
  323. sband->channels = sc->channels;
  324. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  325. AR5K_MODE_11G, max_c);
  326. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  327. count_c = sband->n_channels;
  328. max_c -= count_c;
  329. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  330. /* B mode */
  331. memcpy(sband->bitrates, &ath5k_rates[0],
  332. sizeof(struct ieee80211_rate) * 4);
  333. sband->n_bitrates = 4;
  334. /* 5211 only supports B rates and uses 4bit rate codes
  335. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  336. * fix them up here:
  337. */
  338. if (ah->ah_version == AR5K_AR5211) {
  339. for (i = 0; i < 4; i++) {
  340. sband->bitrates[i].hw_value =
  341. sband->bitrates[i].hw_value & 0xF;
  342. sband->bitrates[i].hw_value_short =
  343. sband->bitrates[i].hw_value_short & 0xF;
  344. }
  345. }
  346. sband->channels = sc->channels;
  347. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  348. AR5K_MODE_11B, max_c);
  349. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  350. count_c = sband->n_channels;
  351. max_c -= count_c;
  352. }
  353. ath5k_setup_rate_idx(sc, sband);
  354. /* 5GHz band, A mode */
  355. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  356. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  357. sband->band = IEEE80211_BAND_5GHZ;
  358. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  359. memcpy(sband->bitrates, &ath5k_rates[4],
  360. sizeof(struct ieee80211_rate) * 8);
  361. sband->n_bitrates = 8;
  362. sband->channels = &sc->channels[count_c];
  363. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  364. AR5K_MODE_11A, max_c);
  365. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  366. }
  367. ath5k_setup_rate_idx(sc, sband);
  368. ath5k_debug_dump_bands(sc);
  369. return 0;
  370. }
  371. /*
  372. * Set/change channels. We always reset the chip.
  373. * To accomplish this we must first cleanup any pending DMA,
  374. * then restart stuff after a la ath5k_init.
  375. *
  376. * Called with sc->lock.
  377. */
  378. int
  379. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  380. {
  381. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  382. "channel set, resetting (%u -> %u MHz)\n",
  383. sc->curchan->center_freq, chan->center_freq);
  384. /*
  385. * To switch channels clear any pending DMA operations;
  386. * wait long enough for the RX fifo to drain, reset the
  387. * hardware at the new frequency, and then re-enable
  388. * the relevant bits of the h/w.
  389. */
  390. return ath5k_reset(sc, chan, true);
  391. }
  392. static void
  393. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  394. {
  395. sc->curmode = mode;
  396. if (mode == AR5K_MODE_11A) {
  397. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  398. } else {
  399. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  400. }
  401. }
  402. struct ath_vif_iter_data {
  403. const u8 *hw_macaddr;
  404. u8 mask[ETH_ALEN];
  405. u8 active_mac[ETH_ALEN]; /* first active MAC */
  406. bool need_set_hw_addr;
  407. bool found_active;
  408. bool any_assoc;
  409. enum nl80211_iftype opmode;
  410. };
  411. static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  412. {
  413. struct ath_vif_iter_data *iter_data = data;
  414. int i;
  415. struct ath5k_vif *avf = (void *)vif->drv_priv;
  416. if (iter_data->hw_macaddr)
  417. for (i = 0; i < ETH_ALEN; i++)
  418. iter_data->mask[i] &=
  419. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  420. if (!iter_data->found_active) {
  421. iter_data->found_active = true;
  422. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  423. }
  424. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  425. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  426. iter_data->need_set_hw_addr = false;
  427. if (!iter_data->any_assoc) {
  428. if (avf->assoc)
  429. iter_data->any_assoc = true;
  430. }
  431. /* Calculate combined mode - when APs are active, operate in AP mode.
  432. * Otherwise use the mode of the new interface. This can currently
  433. * only deal with combinations of APs and STAs. Only one ad-hoc
  434. * interfaces is allowed.
  435. */
  436. if (avf->opmode == NL80211_IFTYPE_AP)
  437. iter_data->opmode = NL80211_IFTYPE_AP;
  438. else
  439. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  440. iter_data->opmode = avf->opmode;
  441. }
  442. void
  443. ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  444. struct ieee80211_vif *vif)
  445. {
  446. struct ath_common *common = ath5k_hw_common(sc->ah);
  447. struct ath_vif_iter_data iter_data;
  448. /*
  449. * Use the hardware MAC address as reference, the hardware uses it
  450. * together with the BSSID mask when matching addresses.
  451. */
  452. iter_data.hw_macaddr = common->macaddr;
  453. memset(&iter_data.mask, 0xff, ETH_ALEN);
  454. iter_data.found_active = false;
  455. iter_data.need_set_hw_addr = true;
  456. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  457. if (vif)
  458. ath_vif_iter(&iter_data, vif->addr, vif);
  459. /* Get list of all active MAC addresses */
  460. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  461. &iter_data);
  462. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  463. sc->opmode = iter_data.opmode;
  464. if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
  465. /* Nothing active, default to station mode */
  466. sc->opmode = NL80211_IFTYPE_STATION;
  467. ath5k_hw_set_opmode(sc->ah, sc->opmode);
  468. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  469. sc->opmode, ath_opmode_to_string(sc->opmode));
  470. if (iter_data.need_set_hw_addr && iter_data.found_active)
  471. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  472. if (ath5k_hw_hasbssidmask(sc->ah))
  473. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  474. }
  475. void
  476. ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
  477. {
  478. struct ath5k_hw *ah = sc->ah;
  479. u32 rfilt;
  480. /* configure rx filter */
  481. rfilt = sc->filter_flags;
  482. ath5k_hw_set_rx_filter(ah, rfilt);
  483. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  484. ath5k_update_bssid_mask_and_opmode(sc, vif);
  485. }
  486. static inline int
  487. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  488. {
  489. int rix;
  490. /* return base rate on errors */
  491. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  492. "hw_rix out of bounds: %x\n", hw_rix))
  493. return 0;
  494. rix = sc->rate_idx[sc->curband->band][hw_rix];
  495. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  496. rix = 0;
  497. return rix;
  498. }
  499. /***************\
  500. * Buffers setup *
  501. \***************/
  502. static
  503. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  504. {
  505. struct ath_common *common = ath5k_hw_common(sc->ah);
  506. struct sk_buff *skb;
  507. /*
  508. * Allocate buffer with headroom_needed space for the
  509. * fake physical layer header at the start.
  510. */
  511. skb = ath_rxbuf_alloc(common,
  512. common->rx_bufsize,
  513. GFP_ATOMIC);
  514. if (!skb) {
  515. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  516. common->rx_bufsize);
  517. return NULL;
  518. }
  519. *skb_addr = dma_map_single(sc->dev,
  520. skb->data, common->rx_bufsize,
  521. DMA_FROM_DEVICE);
  522. if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
  523. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  524. dev_kfree_skb(skb);
  525. return NULL;
  526. }
  527. return skb;
  528. }
  529. static int
  530. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  531. {
  532. struct ath5k_hw *ah = sc->ah;
  533. struct sk_buff *skb = bf->skb;
  534. struct ath5k_desc *ds;
  535. int ret;
  536. if (!skb) {
  537. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  538. if (!skb)
  539. return -ENOMEM;
  540. bf->skb = skb;
  541. }
  542. /*
  543. * Setup descriptors. For receive we always terminate
  544. * the descriptor list with a self-linked entry so we'll
  545. * not get overrun under high load (as can happen with a
  546. * 5212 when ANI processing enables PHY error frames).
  547. *
  548. * To ensure the last descriptor is self-linked we create
  549. * each descriptor as self-linked and add it to the end. As
  550. * each additional descriptor is added the previous self-linked
  551. * entry is "fixed" naturally. This should be safe even
  552. * if DMA is happening. When processing RX interrupts we
  553. * never remove/process the last, self-linked, entry on the
  554. * descriptor list. This ensures the hardware always has
  555. * someplace to write a new frame.
  556. */
  557. ds = bf->desc;
  558. ds->ds_link = bf->daddr; /* link to self */
  559. ds->ds_data = bf->skbaddr;
  560. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  561. if (ret) {
  562. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  563. return ret;
  564. }
  565. if (sc->rxlink != NULL)
  566. *sc->rxlink = bf->daddr;
  567. sc->rxlink = &ds->ds_link;
  568. return 0;
  569. }
  570. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  571. {
  572. struct ieee80211_hdr *hdr;
  573. enum ath5k_pkt_type htype;
  574. __le16 fc;
  575. hdr = (struct ieee80211_hdr *)skb->data;
  576. fc = hdr->frame_control;
  577. if (ieee80211_is_beacon(fc))
  578. htype = AR5K_PKT_TYPE_BEACON;
  579. else if (ieee80211_is_probe_resp(fc))
  580. htype = AR5K_PKT_TYPE_PROBE_RESP;
  581. else if (ieee80211_is_atim(fc))
  582. htype = AR5K_PKT_TYPE_ATIM;
  583. else if (ieee80211_is_pspoll(fc))
  584. htype = AR5K_PKT_TYPE_PSPOLL;
  585. else
  586. htype = AR5K_PKT_TYPE_NORMAL;
  587. return htype;
  588. }
  589. static int
  590. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  591. struct ath5k_txq *txq, int padsize)
  592. {
  593. struct ath5k_hw *ah = sc->ah;
  594. struct ath5k_desc *ds = bf->desc;
  595. struct sk_buff *skb = bf->skb;
  596. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  597. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  598. struct ieee80211_rate *rate;
  599. unsigned int mrr_rate[3], mrr_tries[3];
  600. int i, ret;
  601. u16 hw_rate;
  602. u16 cts_rate = 0;
  603. u16 duration = 0;
  604. u8 rc_flags;
  605. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  606. /* XXX endianness */
  607. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  608. DMA_TO_DEVICE);
  609. rate = ieee80211_get_tx_rate(sc->hw, info);
  610. if (!rate) {
  611. ret = -EINVAL;
  612. goto err_unmap;
  613. }
  614. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  615. flags |= AR5K_TXDESC_NOACK;
  616. rc_flags = info->control.rates[0].flags;
  617. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  618. rate->hw_value_short : rate->hw_value;
  619. pktlen = skb->len;
  620. /* FIXME: If we are in g mode and rate is a CCK rate
  621. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  622. * from tx power (value is in dB units already) */
  623. if (info->control.hw_key) {
  624. keyidx = info->control.hw_key->hw_key_idx;
  625. pktlen += info->control.hw_key->icv_len;
  626. }
  627. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  628. flags |= AR5K_TXDESC_RTSENA;
  629. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  630. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  631. info->control.vif, pktlen, info));
  632. }
  633. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  634. flags |= AR5K_TXDESC_CTSENA;
  635. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  636. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  637. info->control.vif, pktlen, info));
  638. }
  639. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  640. ieee80211_get_hdrlen_from_skb(skb), padsize,
  641. get_hw_packet_type(skb),
  642. (sc->power_level * 2),
  643. hw_rate,
  644. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  645. cts_rate, duration);
  646. if (ret)
  647. goto err_unmap;
  648. memset(mrr_rate, 0, sizeof(mrr_rate));
  649. memset(mrr_tries, 0, sizeof(mrr_tries));
  650. for (i = 0; i < 3; i++) {
  651. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  652. if (!rate)
  653. break;
  654. mrr_rate[i] = rate->hw_value;
  655. mrr_tries[i] = info->control.rates[i + 1].count;
  656. }
  657. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  658. mrr_rate[0], mrr_tries[0],
  659. mrr_rate[1], mrr_tries[1],
  660. mrr_rate[2], mrr_tries[2]);
  661. ds->ds_link = 0;
  662. ds->ds_data = bf->skbaddr;
  663. spin_lock_bh(&txq->lock);
  664. list_add_tail(&bf->list, &txq->q);
  665. txq->txq_len++;
  666. if (txq->link == NULL) /* is this first packet? */
  667. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  668. else /* no, so only link it */
  669. *txq->link = bf->daddr;
  670. txq->link = &ds->ds_link;
  671. ath5k_hw_start_tx_dma(ah, txq->qnum);
  672. mmiowb();
  673. spin_unlock_bh(&txq->lock);
  674. return 0;
  675. err_unmap:
  676. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  677. return ret;
  678. }
  679. /*******************\
  680. * Descriptors setup *
  681. \*******************/
  682. static int
  683. ath5k_desc_alloc(struct ath5k_softc *sc)
  684. {
  685. struct ath5k_desc *ds;
  686. struct ath5k_buf *bf;
  687. dma_addr_t da;
  688. unsigned int i;
  689. int ret;
  690. /* allocate descriptors */
  691. sc->desc_len = sizeof(struct ath5k_desc) *
  692. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  693. sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
  694. &sc->desc_daddr, GFP_KERNEL);
  695. if (sc->desc == NULL) {
  696. ATH5K_ERR(sc, "can't allocate descriptors\n");
  697. ret = -ENOMEM;
  698. goto err;
  699. }
  700. ds = sc->desc;
  701. da = sc->desc_daddr;
  702. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  703. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  704. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  705. sizeof(struct ath5k_buf), GFP_KERNEL);
  706. if (bf == NULL) {
  707. ATH5K_ERR(sc, "can't allocate bufptr\n");
  708. ret = -ENOMEM;
  709. goto err_free;
  710. }
  711. sc->bufptr = bf;
  712. INIT_LIST_HEAD(&sc->rxbuf);
  713. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  714. bf->desc = ds;
  715. bf->daddr = da;
  716. list_add_tail(&bf->list, &sc->rxbuf);
  717. }
  718. INIT_LIST_HEAD(&sc->txbuf);
  719. sc->txbuf_len = ATH_TXBUF;
  720. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  721. da += sizeof(*ds)) {
  722. bf->desc = ds;
  723. bf->daddr = da;
  724. list_add_tail(&bf->list, &sc->txbuf);
  725. }
  726. /* beacon buffers */
  727. INIT_LIST_HEAD(&sc->bcbuf);
  728. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  729. bf->desc = ds;
  730. bf->daddr = da;
  731. list_add_tail(&bf->list, &sc->bcbuf);
  732. }
  733. return 0;
  734. err_free:
  735. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  736. err:
  737. sc->desc = NULL;
  738. return ret;
  739. }
  740. void
  741. ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  742. {
  743. BUG_ON(!bf);
  744. if (!bf->skb)
  745. return;
  746. dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
  747. DMA_TO_DEVICE);
  748. dev_kfree_skb_any(bf->skb);
  749. bf->skb = NULL;
  750. bf->skbaddr = 0;
  751. bf->desc->ds_data = 0;
  752. }
  753. void
  754. ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  755. {
  756. struct ath5k_hw *ah = sc->ah;
  757. struct ath_common *common = ath5k_hw_common(ah);
  758. BUG_ON(!bf);
  759. if (!bf->skb)
  760. return;
  761. dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
  762. DMA_FROM_DEVICE);
  763. dev_kfree_skb_any(bf->skb);
  764. bf->skb = NULL;
  765. bf->skbaddr = 0;
  766. bf->desc->ds_data = 0;
  767. }
  768. static void
  769. ath5k_desc_free(struct ath5k_softc *sc)
  770. {
  771. struct ath5k_buf *bf;
  772. list_for_each_entry(bf, &sc->txbuf, list)
  773. ath5k_txbuf_free_skb(sc, bf);
  774. list_for_each_entry(bf, &sc->rxbuf, list)
  775. ath5k_rxbuf_free_skb(sc, bf);
  776. list_for_each_entry(bf, &sc->bcbuf, list)
  777. ath5k_txbuf_free_skb(sc, bf);
  778. /* Free memory associated with all descriptors */
  779. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  780. sc->desc = NULL;
  781. sc->desc_daddr = 0;
  782. kfree(sc->bufptr);
  783. sc->bufptr = NULL;
  784. }
  785. /**************\
  786. * Queues setup *
  787. \**************/
  788. static struct ath5k_txq *
  789. ath5k_txq_setup(struct ath5k_softc *sc,
  790. int qtype, int subtype)
  791. {
  792. struct ath5k_hw *ah = sc->ah;
  793. struct ath5k_txq *txq;
  794. struct ath5k_txq_info qi = {
  795. .tqi_subtype = subtype,
  796. /* XXX: default values not correct for B and XR channels,
  797. * but who cares? */
  798. .tqi_aifs = AR5K_TUNE_AIFS,
  799. .tqi_cw_min = AR5K_TUNE_CWMIN,
  800. .tqi_cw_max = AR5K_TUNE_CWMAX
  801. };
  802. int qnum;
  803. /*
  804. * Enable interrupts only for EOL and DESC conditions.
  805. * We mark tx descriptors to receive a DESC interrupt
  806. * when a tx queue gets deep; otherwise we wait for the
  807. * EOL to reap descriptors. Note that this is done to
  808. * reduce interrupt load and this only defers reaping
  809. * descriptors, never transmitting frames. Aside from
  810. * reducing interrupts this also permits more concurrency.
  811. * The only potential downside is if the tx queue backs
  812. * up in which case the top half of the kernel may backup
  813. * due to a lack of tx descriptors.
  814. */
  815. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  816. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  817. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  818. if (qnum < 0) {
  819. /*
  820. * NB: don't print a message, this happens
  821. * normally on parts with too few tx queues
  822. */
  823. return ERR_PTR(qnum);
  824. }
  825. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  826. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  827. qnum, ARRAY_SIZE(sc->txqs));
  828. ath5k_hw_release_tx_queue(ah, qnum);
  829. return ERR_PTR(-EINVAL);
  830. }
  831. txq = &sc->txqs[qnum];
  832. if (!txq->setup) {
  833. txq->qnum = qnum;
  834. txq->link = NULL;
  835. INIT_LIST_HEAD(&txq->q);
  836. spin_lock_init(&txq->lock);
  837. txq->setup = true;
  838. txq->txq_len = 0;
  839. txq->txq_poll_mark = false;
  840. txq->txq_stuck = 0;
  841. }
  842. return &sc->txqs[qnum];
  843. }
  844. static int
  845. ath5k_beaconq_setup(struct ath5k_hw *ah)
  846. {
  847. struct ath5k_txq_info qi = {
  848. /* XXX: default values not correct for B and XR channels,
  849. * but who cares? */
  850. .tqi_aifs = AR5K_TUNE_AIFS,
  851. .tqi_cw_min = AR5K_TUNE_CWMIN,
  852. .tqi_cw_max = AR5K_TUNE_CWMAX,
  853. /* NB: for dynamic turbo, don't enable any other interrupts */
  854. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  855. };
  856. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  857. }
  858. static int
  859. ath5k_beaconq_config(struct ath5k_softc *sc)
  860. {
  861. struct ath5k_hw *ah = sc->ah;
  862. struct ath5k_txq_info qi;
  863. int ret;
  864. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  865. if (ret)
  866. goto err;
  867. if (sc->opmode == NL80211_IFTYPE_AP ||
  868. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  869. /*
  870. * Always burst out beacon and CAB traffic
  871. * (aifs = cwmin = cwmax = 0)
  872. */
  873. qi.tqi_aifs = 0;
  874. qi.tqi_cw_min = 0;
  875. qi.tqi_cw_max = 0;
  876. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  877. /*
  878. * Adhoc mode; backoff between 0 and (2 * cw_min).
  879. */
  880. qi.tqi_aifs = 0;
  881. qi.tqi_cw_min = 0;
  882. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  883. }
  884. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  885. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  886. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  887. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  888. if (ret) {
  889. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  890. "hardware queue!\n", __func__);
  891. goto err;
  892. }
  893. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  894. if (ret)
  895. goto err;
  896. /* reconfigure cabq with ready time to 80% of beacon_interval */
  897. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  898. if (ret)
  899. goto err;
  900. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  901. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  902. if (ret)
  903. goto err;
  904. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  905. err:
  906. return ret;
  907. }
  908. /**
  909. * ath5k_drain_tx_buffs - Empty tx buffers
  910. *
  911. * @sc The &struct ath5k_softc
  912. *
  913. * Empty tx buffers from all queues in preparation
  914. * of a reset or during shutdown.
  915. *
  916. * NB: this assumes output has been stopped and
  917. * we do not need to block ath5k_tx_tasklet
  918. */
  919. static void
  920. ath5k_drain_tx_buffs(struct ath5k_softc *sc)
  921. {
  922. struct ath5k_txq *txq;
  923. struct ath5k_buf *bf, *bf0;
  924. int i;
  925. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  926. if (sc->txqs[i].setup) {
  927. txq = &sc->txqs[i];
  928. spin_lock_bh(&txq->lock);
  929. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  930. ath5k_debug_printtxbuf(sc, bf);
  931. ath5k_txbuf_free_skb(sc, bf);
  932. spin_lock_bh(&sc->txbuflock);
  933. list_move_tail(&bf->list, &sc->txbuf);
  934. sc->txbuf_len++;
  935. txq->txq_len--;
  936. spin_unlock_bh(&sc->txbuflock);
  937. }
  938. txq->link = NULL;
  939. txq->txq_poll_mark = false;
  940. spin_unlock_bh(&txq->lock);
  941. }
  942. }
  943. }
  944. static void
  945. ath5k_txq_release(struct ath5k_softc *sc)
  946. {
  947. struct ath5k_txq *txq = sc->txqs;
  948. unsigned int i;
  949. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  950. if (txq->setup) {
  951. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  952. txq->setup = false;
  953. }
  954. }
  955. /*************\
  956. * RX Handling *
  957. \*************/
  958. /*
  959. * Enable the receive h/w following a reset.
  960. */
  961. static int
  962. ath5k_rx_start(struct ath5k_softc *sc)
  963. {
  964. struct ath5k_hw *ah = sc->ah;
  965. struct ath_common *common = ath5k_hw_common(ah);
  966. struct ath5k_buf *bf;
  967. int ret;
  968. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  969. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  970. common->cachelsz, common->rx_bufsize);
  971. spin_lock_bh(&sc->rxbuflock);
  972. sc->rxlink = NULL;
  973. list_for_each_entry(bf, &sc->rxbuf, list) {
  974. ret = ath5k_rxbuf_setup(sc, bf);
  975. if (ret != 0) {
  976. spin_unlock_bh(&sc->rxbuflock);
  977. goto err;
  978. }
  979. }
  980. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  981. ath5k_hw_set_rxdp(ah, bf->daddr);
  982. spin_unlock_bh(&sc->rxbuflock);
  983. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  984. ath5k_mode_setup(sc, NULL); /* set filters, etc. */
  985. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  986. return 0;
  987. err:
  988. return ret;
  989. }
  990. /*
  991. * Disable the receive logic on PCU (DRU)
  992. * In preparation for a shutdown.
  993. *
  994. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  995. * does.
  996. */
  997. static void
  998. ath5k_rx_stop(struct ath5k_softc *sc)
  999. {
  1000. struct ath5k_hw *ah = sc->ah;
  1001. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1002. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1003. ath5k_debug_printrxbuffs(sc, ah);
  1004. }
  1005. static unsigned int
  1006. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  1007. struct ath5k_rx_status *rs)
  1008. {
  1009. struct ath5k_hw *ah = sc->ah;
  1010. struct ath_common *common = ath5k_hw_common(ah);
  1011. struct ieee80211_hdr *hdr = (void *)skb->data;
  1012. unsigned int keyix, hlen;
  1013. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1014. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1015. return RX_FLAG_DECRYPTED;
  1016. /* Apparently when a default key is used to decrypt the packet
  1017. the hw does not set the index used to decrypt. In such cases
  1018. get the index from the packet. */
  1019. hlen = ieee80211_hdrlen(hdr->frame_control);
  1020. if (ieee80211_has_protected(hdr->frame_control) &&
  1021. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1022. skb->len >= hlen + 4) {
  1023. keyix = skb->data[hlen + 3] >> 6;
  1024. if (test_bit(keyix, common->keymap))
  1025. return RX_FLAG_DECRYPTED;
  1026. }
  1027. return 0;
  1028. }
  1029. static void
  1030. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1031. struct ieee80211_rx_status *rxs)
  1032. {
  1033. struct ath_common *common = ath5k_hw_common(sc->ah);
  1034. u64 tsf, bc_tstamp;
  1035. u32 hw_tu;
  1036. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1037. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1038. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1039. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1040. /*
  1041. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1042. * have updated the local TSF. We have to work around various
  1043. * hardware bugs, though...
  1044. */
  1045. tsf = ath5k_hw_get_tsf64(sc->ah);
  1046. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1047. hw_tu = TSF_TO_TU(tsf);
  1048. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1049. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1050. (unsigned long long)bc_tstamp,
  1051. (unsigned long long)rxs->mactime,
  1052. (unsigned long long)(rxs->mactime - bc_tstamp),
  1053. (unsigned long long)tsf);
  1054. /*
  1055. * Sometimes the HW will give us a wrong tstamp in the rx
  1056. * status, causing the timestamp extension to go wrong.
  1057. * (This seems to happen especially with beacon frames bigger
  1058. * than 78 byte (incl. FCS))
  1059. * But we know that the receive timestamp must be later than the
  1060. * timestamp of the beacon since HW must have synced to that.
  1061. *
  1062. * NOTE: here we assume mactime to be after the frame was
  1063. * received, not like mac80211 which defines it at the start.
  1064. */
  1065. if (bc_tstamp > rxs->mactime) {
  1066. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1067. "fixing mactime from %llx to %llx\n",
  1068. (unsigned long long)rxs->mactime,
  1069. (unsigned long long)tsf);
  1070. rxs->mactime = tsf;
  1071. }
  1072. /*
  1073. * Local TSF might have moved higher than our beacon timers,
  1074. * in that case we have to update them to continue sending
  1075. * beacons. This also takes care of synchronizing beacon sending
  1076. * times with other stations.
  1077. */
  1078. if (hw_tu >= sc->nexttbtt)
  1079. ath5k_beacon_update_timers(sc, bc_tstamp);
  1080. /* Check if the beacon timers are still correct, because a TSF
  1081. * update might have created a window between them - for a
  1082. * longer description see the comment of this function: */
  1083. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1084. ath5k_beacon_update_timers(sc, bc_tstamp);
  1085. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1086. "fixed beacon timers after beacon receive\n");
  1087. }
  1088. }
  1089. }
  1090. static void
  1091. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1092. {
  1093. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1094. struct ath5k_hw *ah = sc->ah;
  1095. struct ath_common *common = ath5k_hw_common(ah);
  1096. /* only beacons from our BSSID */
  1097. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1098. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1099. return;
  1100. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1101. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1102. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1103. }
  1104. /*
  1105. * Compute padding position. skb must contain an IEEE 802.11 frame
  1106. */
  1107. static int ath5k_common_padpos(struct sk_buff *skb)
  1108. {
  1109. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1110. __le16 frame_control = hdr->frame_control;
  1111. int padpos = 24;
  1112. if (ieee80211_has_a4(frame_control)) {
  1113. padpos += ETH_ALEN;
  1114. }
  1115. if (ieee80211_is_data_qos(frame_control)) {
  1116. padpos += IEEE80211_QOS_CTL_LEN;
  1117. }
  1118. return padpos;
  1119. }
  1120. /*
  1121. * This function expects an 802.11 frame and returns the number of
  1122. * bytes added, or -1 if we don't have enough header room.
  1123. */
  1124. static int ath5k_add_padding(struct sk_buff *skb)
  1125. {
  1126. int padpos = ath5k_common_padpos(skb);
  1127. int padsize = padpos & 3;
  1128. if (padsize && skb->len>padpos) {
  1129. if (skb_headroom(skb) < padsize)
  1130. return -1;
  1131. skb_push(skb, padsize);
  1132. memmove(skb->data, skb->data+padsize, padpos);
  1133. return padsize;
  1134. }
  1135. return 0;
  1136. }
  1137. /*
  1138. * The MAC header is padded to have 32-bit boundary if the
  1139. * packet payload is non-zero. The general calculation for
  1140. * padsize would take into account odd header lengths:
  1141. * padsize = 4 - (hdrlen & 3); however, since only
  1142. * even-length headers are used, padding can only be 0 or 2
  1143. * bytes and we can optimize this a bit. We must not try to
  1144. * remove padding from short control frames that do not have a
  1145. * payload.
  1146. *
  1147. * This function expects an 802.11 frame and returns the number of
  1148. * bytes removed.
  1149. */
  1150. static int ath5k_remove_padding(struct sk_buff *skb)
  1151. {
  1152. int padpos = ath5k_common_padpos(skb);
  1153. int padsize = padpos & 3;
  1154. if (padsize && skb->len>=padpos+padsize) {
  1155. memmove(skb->data + padsize, skb->data, padpos);
  1156. skb_pull(skb, padsize);
  1157. return padsize;
  1158. }
  1159. return 0;
  1160. }
  1161. static void
  1162. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1163. struct ath5k_rx_status *rs)
  1164. {
  1165. struct ieee80211_rx_status *rxs;
  1166. ath5k_remove_padding(skb);
  1167. rxs = IEEE80211_SKB_RXCB(skb);
  1168. rxs->flag = 0;
  1169. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1170. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1171. /*
  1172. * always extend the mac timestamp, since this information is
  1173. * also needed for proper IBSS merging.
  1174. *
  1175. * XXX: it might be too late to do it here, since rs_tstamp is
  1176. * 15bit only. that means TSF extension has to be done within
  1177. * 32768usec (about 32ms). it might be necessary to move this to
  1178. * the interrupt handler, like it is done in madwifi.
  1179. *
  1180. * Unfortunately we don't know when the hardware takes the rx
  1181. * timestamp (beginning of phy frame, data frame, end of rx?).
  1182. * The only thing we know is that it is hardware specific...
  1183. * On AR5213 it seems the rx timestamp is at the end of the
  1184. * frame, but i'm not sure.
  1185. *
  1186. * NOTE: mac80211 defines mactime at the beginning of the first
  1187. * data symbol. Since we don't have any time references it's
  1188. * impossible to comply to that. This affects IBSS merge only
  1189. * right now, so it's not too bad...
  1190. */
  1191. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1192. rxs->flag |= RX_FLAG_TSFT;
  1193. rxs->freq = sc->curchan->center_freq;
  1194. rxs->band = sc->curband->band;
  1195. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1196. rxs->antenna = rs->rs_antenna;
  1197. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1198. sc->stats.antenna_rx[rs->rs_antenna]++;
  1199. else
  1200. sc->stats.antenna_rx[0]++; /* invalid */
  1201. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1202. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1203. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1204. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1205. rxs->flag |= RX_FLAG_SHORTPRE;
  1206. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1207. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1208. /* check beacons in IBSS mode */
  1209. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1210. ath5k_check_ibss_tsf(sc, skb, rxs);
  1211. ieee80211_rx(sc->hw, skb);
  1212. }
  1213. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1214. *
  1215. * Check if we want to further process this frame or not. Also update
  1216. * statistics. Return true if we want this frame, false if not.
  1217. */
  1218. static bool
  1219. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1220. {
  1221. sc->stats.rx_all_count++;
  1222. sc->stats.rx_bytes_count += rs->rs_datalen;
  1223. if (unlikely(rs->rs_status)) {
  1224. if (rs->rs_status & AR5K_RXERR_CRC)
  1225. sc->stats.rxerr_crc++;
  1226. if (rs->rs_status & AR5K_RXERR_FIFO)
  1227. sc->stats.rxerr_fifo++;
  1228. if (rs->rs_status & AR5K_RXERR_PHY) {
  1229. sc->stats.rxerr_phy++;
  1230. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1231. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1232. return false;
  1233. }
  1234. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1235. /*
  1236. * Decrypt error. If the error occurred
  1237. * because there was no hardware key, then
  1238. * let the frame through so the upper layers
  1239. * can process it. This is necessary for 5210
  1240. * parts which have no way to setup a ``clear''
  1241. * key cache entry.
  1242. *
  1243. * XXX do key cache faulting
  1244. */
  1245. sc->stats.rxerr_decrypt++;
  1246. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1247. !(rs->rs_status & AR5K_RXERR_CRC))
  1248. return true;
  1249. }
  1250. if (rs->rs_status & AR5K_RXERR_MIC) {
  1251. sc->stats.rxerr_mic++;
  1252. return true;
  1253. }
  1254. /* reject any frames with non-crypto errors */
  1255. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1256. return false;
  1257. }
  1258. if (unlikely(rs->rs_more)) {
  1259. sc->stats.rxerr_jumbo++;
  1260. return false;
  1261. }
  1262. return true;
  1263. }
  1264. static void
  1265. ath5k_tasklet_rx(unsigned long data)
  1266. {
  1267. struct ath5k_rx_status rs = {};
  1268. struct sk_buff *skb, *next_skb;
  1269. dma_addr_t next_skb_addr;
  1270. struct ath5k_softc *sc = (void *)data;
  1271. struct ath5k_hw *ah = sc->ah;
  1272. struct ath_common *common = ath5k_hw_common(ah);
  1273. struct ath5k_buf *bf;
  1274. struct ath5k_desc *ds;
  1275. int ret;
  1276. spin_lock(&sc->rxbuflock);
  1277. if (list_empty(&sc->rxbuf)) {
  1278. ATH5K_WARN(sc, "empty rx buf pool\n");
  1279. goto unlock;
  1280. }
  1281. do {
  1282. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1283. BUG_ON(bf->skb == NULL);
  1284. skb = bf->skb;
  1285. ds = bf->desc;
  1286. /* bail if HW is still using self-linked descriptor */
  1287. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1288. break;
  1289. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1290. if (unlikely(ret == -EINPROGRESS))
  1291. break;
  1292. else if (unlikely(ret)) {
  1293. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1294. sc->stats.rxerr_proc++;
  1295. break;
  1296. }
  1297. if (ath5k_receive_frame_ok(sc, &rs)) {
  1298. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1299. /*
  1300. * If we can't replace bf->skb with a new skb under
  1301. * memory pressure, just skip this packet
  1302. */
  1303. if (!next_skb)
  1304. goto next;
  1305. dma_unmap_single(sc->dev, bf->skbaddr,
  1306. common->rx_bufsize,
  1307. DMA_FROM_DEVICE);
  1308. skb_put(skb, rs.rs_datalen);
  1309. ath5k_receive_frame(sc, skb, &rs);
  1310. bf->skb = next_skb;
  1311. bf->skbaddr = next_skb_addr;
  1312. }
  1313. next:
  1314. list_move_tail(&bf->list, &sc->rxbuf);
  1315. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1316. unlock:
  1317. spin_unlock(&sc->rxbuflock);
  1318. }
  1319. /*************\
  1320. * TX Handling *
  1321. \*************/
  1322. int
  1323. ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1324. struct ath5k_txq *txq)
  1325. {
  1326. struct ath5k_softc *sc = hw->priv;
  1327. struct ath5k_buf *bf;
  1328. unsigned long flags;
  1329. int padsize;
  1330. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  1331. /*
  1332. * The hardware expects the header padded to 4 byte boundaries.
  1333. * If this is not the case, we add the padding after the header.
  1334. */
  1335. padsize = ath5k_add_padding(skb);
  1336. if (padsize < 0) {
  1337. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1338. " headroom to pad");
  1339. goto drop_packet;
  1340. }
  1341. if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
  1342. ieee80211_stop_queue(hw, txq->qnum);
  1343. spin_lock_irqsave(&sc->txbuflock, flags);
  1344. if (list_empty(&sc->txbuf)) {
  1345. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1346. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1347. ieee80211_stop_queues(hw);
  1348. goto drop_packet;
  1349. }
  1350. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1351. list_del(&bf->list);
  1352. sc->txbuf_len--;
  1353. if (list_empty(&sc->txbuf))
  1354. ieee80211_stop_queues(hw);
  1355. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1356. bf->skb = skb;
  1357. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1358. bf->skb = NULL;
  1359. spin_lock_irqsave(&sc->txbuflock, flags);
  1360. list_add_tail(&bf->list, &sc->txbuf);
  1361. sc->txbuf_len++;
  1362. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1363. goto drop_packet;
  1364. }
  1365. return NETDEV_TX_OK;
  1366. drop_packet:
  1367. dev_kfree_skb_any(skb);
  1368. return NETDEV_TX_OK;
  1369. }
  1370. static void
  1371. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1372. struct ath5k_tx_status *ts)
  1373. {
  1374. struct ieee80211_tx_info *info;
  1375. int i;
  1376. sc->stats.tx_all_count++;
  1377. sc->stats.tx_bytes_count += skb->len;
  1378. info = IEEE80211_SKB_CB(skb);
  1379. ieee80211_tx_info_clear_status(info);
  1380. for (i = 0; i < 4; i++) {
  1381. struct ieee80211_tx_rate *r =
  1382. &info->status.rates[i];
  1383. if (ts->ts_rate[i]) {
  1384. r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
  1385. r->count = ts->ts_retry[i];
  1386. } else {
  1387. r->idx = -1;
  1388. r->count = 0;
  1389. }
  1390. }
  1391. /* count the successful attempt as well */
  1392. info->status.rates[ts->ts_final_idx].count++;
  1393. if (unlikely(ts->ts_status)) {
  1394. sc->stats.ack_fail++;
  1395. if (ts->ts_status & AR5K_TXERR_FILT) {
  1396. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1397. sc->stats.txerr_filt++;
  1398. }
  1399. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1400. sc->stats.txerr_retry++;
  1401. if (ts->ts_status & AR5K_TXERR_FIFO)
  1402. sc->stats.txerr_fifo++;
  1403. } else {
  1404. info->flags |= IEEE80211_TX_STAT_ACK;
  1405. info->status.ack_signal = ts->ts_rssi;
  1406. }
  1407. /*
  1408. * Remove MAC header padding before giving the frame
  1409. * back to mac80211.
  1410. */
  1411. ath5k_remove_padding(skb);
  1412. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1413. sc->stats.antenna_tx[ts->ts_antenna]++;
  1414. else
  1415. sc->stats.antenna_tx[0]++; /* invalid */
  1416. ieee80211_tx_status(sc->hw, skb);
  1417. }
  1418. static void
  1419. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1420. {
  1421. struct ath5k_tx_status ts = {};
  1422. struct ath5k_buf *bf, *bf0;
  1423. struct ath5k_desc *ds;
  1424. struct sk_buff *skb;
  1425. int ret;
  1426. spin_lock(&txq->lock);
  1427. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1428. txq->txq_poll_mark = false;
  1429. /* skb might already have been processed last time. */
  1430. if (bf->skb != NULL) {
  1431. ds = bf->desc;
  1432. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1433. if (unlikely(ret == -EINPROGRESS))
  1434. break;
  1435. else if (unlikely(ret)) {
  1436. ATH5K_ERR(sc,
  1437. "error %d while processing "
  1438. "queue %u\n", ret, txq->qnum);
  1439. break;
  1440. }
  1441. skb = bf->skb;
  1442. bf->skb = NULL;
  1443. dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
  1444. DMA_TO_DEVICE);
  1445. ath5k_tx_frame_completed(sc, skb, &ts);
  1446. }
  1447. /*
  1448. * It's possible that the hardware can say the buffer is
  1449. * completed when it hasn't yet loaded the ds_link from
  1450. * host memory and moved on.
  1451. * Always keep the last descriptor to avoid HW races...
  1452. */
  1453. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1454. spin_lock(&sc->txbuflock);
  1455. list_move_tail(&bf->list, &sc->txbuf);
  1456. sc->txbuf_len++;
  1457. txq->txq_len--;
  1458. spin_unlock(&sc->txbuflock);
  1459. }
  1460. }
  1461. spin_unlock(&txq->lock);
  1462. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1463. ieee80211_wake_queue(sc->hw, txq->qnum);
  1464. }
  1465. static void
  1466. ath5k_tasklet_tx(unsigned long data)
  1467. {
  1468. int i;
  1469. struct ath5k_softc *sc = (void *)data;
  1470. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1471. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1472. ath5k_tx_processq(sc, &sc->txqs[i]);
  1473. }
  1474. /*****************\
  1475. * Beacon handling *
  1476. \*****************/
  1477. /*
  1478. * Setup the beacon frame for transmit.
  1479. */
  1480. static int
  1481. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1482. {
  1483. struct sk_buff *skb = bf->skb;
  1484. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1485. struct ath5k_hw *ah = sc->ah;
  1486. struct ath5k_desc *ds;
  1487. int ret = 0;
  1488. u8 antenna;
  1489. u32 flags;
  1490. const int padsize = 0;
  1491. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  1492. DMA_TO_DEVICE);
  1493. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1494. "skbaddr %llx\n", skb, skb->data, skb->len,
  1495. (unsigned long long)bf->skbaddr);
  1496. if (dma_mapping_error(sc->dev, bf->skbaddr)) {
  1497. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1498. return -EIO;
  1499. }
  1500. ds = bf->desc;
  1501. antenna = ah->ah_tx_ant;
  1502. flags = AR5K_TXDESC_NOACK;
  1503. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1504. ds->ds_link = bf->daddr; /* self-linked */
  1505. flags |= AR5K_TXDESC_VEOL;
  1506. } else
  1507. ds->ds_link = 0;
  1508. /*
  1509. * If we use multiple antennas on AP and use
  1510. * the Sectored AP scenario, switch antenna every
  1511. * 4 beacons to make sure everybody hears our AP.
  1512. * When a client tries to associate, hw will keep
  1513. * track of the tx antenna to be used for this client
  1514. * automaticaly, based on ACKed packets.
  1515. *
  1516. * Note: AP still listens and transmits RTS on the
  1517. * default antenna which is supposed to be an omni.
  1518. *
  1519. * Note2: On sectored scenarios it's possible to have
  1520. * multiple antennas (1 omni -- the default -- and 14
  1521. * sectors), so if we choose to actually support this
  1522. * mode, we need to allow the user to set how many antennas
  1523. * we have and tweak the code below to send beacons
  1524. * on all of them.
  1525. */
  1526. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1527. antenna = sc->bsent & 4 ? 2 : 1;
  1528. /* FIXME: If we are in g mode and rate is a CCK rate
  1529. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1530. * from tx power (value is in dB units already) */
  1531. ds->ds_data = bf->skbaddr;
  1532. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1533. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1534. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1535. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1536. 1, AR5K_TXKEYIX_INVALID,
  1537. antenna, flags, 0, 0);
  1538. if (ret)
  1539. goto err_unmap;
  1540. return 0;
  1541. err_unmap:
  1542. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1543. return ret;
  1544. }
  1545. /*
  1546. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1547. * this is called only once at config_bss time, for AP we do it every
  1548. * SWBA interrupt so that the TIM will reflect buffered frames.
  1549. *
  1550. * Called with the beacon lock.
  1551. */
  1552. int
  1553. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1554. {
  1555. int ret;
  1556. struct ath5k_softc *sc = hw->priv;
  1557. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1558. struct sk_buff *skb;
  1559. if (WARN_ON(!vif)) {
  1560. ret = -EINVAL;
  1561. goto out;
  1562. }
  1563. skb = ieee80211_beacon_get(hw, vif);
  1564. if (!skb) {
  1565. ret = -ENOMEM;
  1566. goto out;
  1567. }
  1568. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  1569. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1570. avf->bbuf->skb = skb;
  1571. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1572. if (ret)
  1573. avf->bbuf->skb = NULL;
  1574. out:
  1575. return ret;
  1576. }
  1577. /*
  1578. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1579. * frame contents are done as needed and the slot time is
  1580. * also adjusted based on current state.
  1581. *
  1582. * This is called from software irq context (beacontq tasklets)
  1583. * or user context from ath5k_beacon_config.
  1584. */
  1585. static void
  1586. ath5k_beacon_send(struct ath5k_softc *sc)
  1587. {
  1588. struct ath5k_hw *ah = sc->ah;
  1589. struct ieee80211_vif *vif;
  1590. struct ath5k_vif *avf;
  1591. struct ath5k_buf *bf;
  1592. struct sk_buff *skb;
  1593. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1594. /*
  1595. * Check if the previous beacon has gone out. If
  1596. * not, don't don't try to post another: skip this
  1597. * period and wait for the next. Missed beacons
  1598. * indicate a problem and should not occur. If we
  1599. * miss too many consecutive beacons reset the device.
  1600. */
  1601. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1602. sc->bmisscount++;
  1603. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1604. "missed %u consecutive beacons\n", sc->bmisscount);
  1605. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1606. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1607. "stuck beacon time (%u missed)\n",
  1608. sc->bmisscount);
  1609. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1610. "stuck beacon, resetting\n");
  1611. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1612. }
  1613. return;
  1614. }
  1615. if (unlikely(sc->bmisscount != 0)) {
  1616. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1617. "resume beacon xmit after %u misses\n",
  1618. sc->bmisscount);
  1619. sc->bmisscount = 0;
  1620. }
  1621. if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
  1622. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1623. u64 tsf = ath5k_hw_get_tsf64(ah);
  1624. u32 tsftu = TSF_TO_TU(tsf);
  1625. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1626. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1627. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1628. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1629. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1630. } else /* only one interface */
  1631. vif = sc->bslot[0];
  1632. if (!vif)
  1633. return;
  1634. avf = (void *)vif->drv_priv;
  1635. bf = avf->bbuf;
  1636. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1637. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1638. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1639. return;
  1640. }
  1641. /*
  1642. * Stop any current dma and put the new frame on the queue.
  1643. * This should never fail since we check above that no frames
  1644. * are still pending on the queue.
  1645. */
  1646. if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
  1647. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1648. /* NB: hw still stops DMA, so proceed */
  1649. }
  1650. /* refresh the beacon for AP or MESH mode */
  1651. if (sc->opmode == NL80211_IFTYPE_AP ||
  1652. sc->opmode == NL80211_IFTYPE_MESH_POINT)
  1653. ath5k_beacon_update(sc->hw, vif);
  1654. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1655. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1656. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1657. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1658. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1659. while (skb) {
  1660. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1661. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1662. }
  1663. sc->bsent++;
  1664. }
  1665. /**
  1666. * ath5k_beacon_update_timers - update beacon timers
  1667. *
  1668. * @sc: struct ath5k_softc pointer we are operating on
  1669. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1670. * beacon timer update based on the current HW TSF.
  1671. *
  1672. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1673. * of a received beacon or the current local hardware TSF and write it to the
  1674. * beacon timer registers.
  1675. *
  1676. * This is called in a variety of situations, e.g. when a beacon is received,
  1677. * when a TSF update has been detected, but also when an new IBSS is created or
  1678. * when we otherwise know we have to update the timers, but we keep it in this
  1679. * function to have it all together in one place.
  1680. */
  1681. void
  1682. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1683. {
  1684. struct ath5k_hw *ah = sc->ah;
  1685. u32 nexttbtt, intval, hw_tu, bc_tu;
  1686. u64 hw_tsf;
  1687. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1688. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1689. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1690. if (intval < 15)
  1691. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1692. intval);
  1693. }
  1694. if (WARN_ON(!intval))
  1695. return;
  1696. /* beacon TSF converted to TU */
  1697. bc_tu = TSF_TO_TU(bc_tsf);
  1698. /* current TSF converted to TU */
  1699. hw_tsf = ath5k_hw_get_tsf64(ah);
  1700. hw_tu = TSF_TO_TU(hw_tsf);
  1701. #define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
  1702. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1703. * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1704. * configuration we need to make sure it is bigger than that. */
  1705. if (bc_tsf == -1) {
  1706. /*
  1707. * no beacons received, called internally.
  1708. * just need to refresh timers based on HW TSF.
  1709. */
  1710. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1711. } else if (bc_tsf == 0) {
  1712. /*
  1713. * no beacon received, probably called by ath5k_reset_tsf().
  1714. * reset TSF to start with 0.
  1715. */
  1716. nexttbtt = intval;
  1717. intval |= AR5K_BEACON_RESET_TSF;
  1718. } else if (bc_tsf > hw_tsf) {
  1719. /*
  1720. * beacon received, SW merge happend but HW TSF not yet updated.
  1721. * not possible to reconfigure timers yet, but next time we
  1722. * receive a beacon with the same BSSID, the hardware will
  1723. * automatically update the TSF and then we need to reconfigure
  1724. * the timers.
  1725. */
  1726. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1727. "need to wait for HW TSF sync\n");
  1728. return;
  1729. } else {
  1730. /*
  1731. * most important case for beacon synchronization between STA.
  1732. *
  1733. * beacon received and HW TSF has been already updated by HW.
  1734. * update next TBTT based on the TSF of the beacon, but make
  1735. * sure it is ahead of our local TSF timer.
  1736. */
  1737. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1738. }
  1739. #undef FUDGE
  1740. sc->nexttbtt = nexttbtt;
  1741. intval |= AR5K_BEACON_ENA;
  1742. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1743. /*
  1744. * debugging output last in order to preserve the time critical aspect
  1745. * of this function
  1746. */
  1747. if (bc_tsf == -1)
  1748. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1749. "reconfigured timers based on HW TSF\n");
  1750. else if (bc_tsf == 0)
  1751. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1752. "reset HW TSF and timers\n");
  1753. else
  1754. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1755. "updated timers based on beacon TSF\n");
  1756. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1757. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1758. (unsigned long long) bc_tsf,
  1759. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1760. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1761. intval & AR5K_BEACON_PERIOD,
  1762. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1763. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1764. }
  1765. /**
  1766. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1767. *
  1768. * @sc: struct ath5k_softc pointer we are operating on
  1769. *
  1770. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1771. * interrupts to detect TSF updates only.
  1772. */
  1773. void
  1774. ath5k_beacon_config(struct ath5k_softc *sc)
  1775. {
  1776. struct ath5k_hw *ah = sc->ah;
  1777. unsigned long flags;
  1778. spin_lock_irqsave(&sc->block, flags);
  1779. sc->bmisscount = 0;
  1780. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1781. if (sc->enable_beacon) {
  1782. /*
  1783. * In IBSS mode we use a self-linked tx descriptor and let the
  1784. * hardware send the beacons automatically. We have to load it
  1785. * only once here.
  1786. * We use the SWBA interrupt only to keep track of the beacon
  1787. * timers in order to detect automatic TSF updates.
  1788. */
  1789. ath5k_beaconq_config(sc);
  1790. sc->imask |= AR5K_INT_SWBA;
  1791. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1792. if (ath5k_hw_hasveol(ah))
  1793. ath5k_beacon_send(sc);
  1794. } else
  1795. ath5k_beacon_update_timers(sc, -1);
  1796. } else {
  1797. ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
  1798. }
  1799. ath5k_hw_set_imr(ah, sc->imask);
  1800. mmiowb();
  1801. spin_unlock_irqrestore(&sc->block, flags);
  1802. }
  1803. static void ath5k_tasklet_beacon(unsigned long data)
  1804. {
  1805. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1806. /*
  1807. * Software beacon alert--time to send a beacon.
  1808. *
  1809. * In IBSS mode we use this interrupt just to
  1810. * keep track of the next TBTT (target beacon
  1811. * transmission time) in order to detect wether
  1812. * automatic TSF updates happened.
  1813. */
  1814. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1815. /* XXX: only if VEOL suppported */
  1816. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1817. sc->nexttbtt += sc->bintval;
  1818. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1819. "SWBA nexttbtt: %x hw_tu: %x "
  1820. "TSF: %llx\n",
  1821. sc->nexttbtt,
  1822. TSF_TO_TU(tsf),
  1823. (unsigned long long) tsf);
  1824. } else {
  1825. spin_lock(&sc->block);
  1826. ath5k_beacon_send(sc);
  1827. spin_unlock(&sc->block);
  1828. }
  1829. }
  1830. /********************\
  1831. * Interrupt handling *
  1832. \********************/
  1833. static void
  1834. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1835. {
  1836. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1837. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1838. /* run ANI only when full calibration is not active */
  1839. ah->ah_cal_next_ani = jiffies +
  1840. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1841. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1842. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1843. ah->ah_cal_next_full = jiffies +
  1844. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1845. tasklet_schedule(&ah->ah_sc->calib);
  1846. }
  1847. /* we could use SWI to generate enough interrupts to meet our
  1848. * calibration interval requirements, if necessary:
  1849. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1850. }
  1851. irqreturn_t
  1852. ath5k_intr(int irq, void *dev_id)
  1853. {
  1854. struct ath5k_softc *sc = dev_id;
  1855. struct ath5k_hw *ah = sc->ah;
  1856. enum ath5k_int status;
  1857. unsigned int counter = 1000;
  1858. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1859. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1860. !ath5k_hw_is_intr_pending(ah))))
  1861. return IRQ_NONE;
  1862. do {
  1863. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1864. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1865. status, sc->imask);
  1866. if (unlikely(status & AR5K_INT_FATAL)) {
  1867. /*
  1868. * Fatal errors are unrecoverable.
  1869. * Typically these are caused by DMA errors.
  1870. */
  1871. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1872. "fatal int, resetting\n");
  1873. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1874. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1875. /*
  1876. * Receive buffers are full. Either the bus is busy or
  1877. * the CPU is not fast enough to process all received
  1878. * frames.
  1879. * Older chipsets need a reset to come out of this
  1880. * condition, but we treat it as RX for newer chips.
  1881. * We don't know exactly which versions need a reset -
  1882. * this guess is copied from the HAL.
  1883. */
  1884. sc->stats.rxorn_intr++;
  1885. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1886. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1887. "rx overrun, resetting\n");
  1888. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1889. }
  1890. else
  1891. tasklet_schedule(&sc->rxtq);
  1892. } else {
  1893. if (status & AR5K_INT_SWBA) {
  1894. tasklet_hi_schedule(&sc->beacontq);
  1895. }
  1896. if (status & AR5K_INT_RXEOL) {
  1897. /*
  1898. * NB: the hardware should re-read the link when
  1899. * RXE bit is written, but it doesn't work at
  1900. * least on older hardware revs.
  1901. */
  1902. sc->stats.rxeol_intr++;
  1903. }
  1904. if (status & AR5K_INT_TXURN) {
  1905. /* bump tx trigger level */
  1906. ath5k_hw_update_tx_triglevel(ah, true);
  1907. }
  1908. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1909. tasklet_schedule(&sc->rxtq);
  1910. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1911. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1912. tasklet_schedule(&sc->txtq);
  1913. if (status & AR5K_INT_BMISS) {
  1914. /* TODO */
  1915. }
  1916. if (status & AR5K_INT_MIB) {
  1917. sc->stats.mib_intr++;
  1918. ath5k_hw_update_mib_counters(ah);
  1919. ath5k_ani_mib_intr(ah);
  1920. }
  1921. if (status & AR5K_INT_GPIO)
  1922. tasklet_schedule(&sc->rf_kill.toggleq);
  1923. }
  1924. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1925. break;
  1926. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1927. if (unlikely(!counter))
  1928. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1929. ath5k_intr_calibration_poll(ah);
  1930. return IRQ_HANDLED;
  1931. }
  1932. /*
  1933. * Periodically recalibrate the PHY to account
  1934. * for temperature/environment changes.
  1935. */
  1936. static void
  1937. ath5k_tasklet_calibrate(unsigned long data)
  1938. {
  1939. struct ath5k_softc *sc = (void *)data;
  1940. struct ath5k_hw *ah = sc->ah;
  1941. /* Only full calibration for now */
  1942. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1943. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1944. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1945. sc->curchan->hw_value);
  1946. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1947. /*
  1948. * Rfgain is out of bounds, reset the chip
  1949. * to load new gain values.
  1950. */
  1951. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1952. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1953. }
  1954. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1955. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1956. ieee80211_frequency_to_channel(
  1957. sc->curchan->center_freq));
  1958. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1959. * doesn't.
  1960. * TODO: We should stop TX here, so that it doesn't interfere.
  1961. * Note that stopping the queues is not enough to stop TX! */
  1962. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1963. ah->ah_cal_next_nf = jiffies +
  1964. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1965. ath5k_hw_update_noise_floor(ah);
  1966. }
  1967. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1968. }
  1969. static void
  1970. ath5k_tasklet_ani(unsigned long data)
  1971. {
  1972. struct ath5k_softc *sc = (void *)data;
  1973. struct ath5k_hw *ah = sc->ah;
  1974. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1975. ath5k_ani_calibration(ah);
  1976. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1977. }
  1978. static void
  1979. ath5k_tx_complete_poll_work(struct work_struct *work)
  1980. {
  1981. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1982. tx_complete_work.work);
  1983. struct ath5k_txq *txq;
  1984. int i;
  1985. bool needreset = false;
  1986. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  1987. if (sc->txqs[i].setup) {
  1988. txq = &sc->txqs[i];
  1989. spin_lock_bh(&txq->lock);
  1990. if (txq->txq_len > 1) {
  1991. if (txq->txq_poll_mark) {
  1992. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  1993. "TX queue stuck %d\n",
  1994. txq->qnum);
  1995. needreset = true;
  1996. txq->txq_stuck++;
  1997. spin_unlock_bh(&txq->lock);
  1998. break;
  1999. } else {
  2000. txq->txq_poll_mark = true;
  2001. }
  2002. }
  2003. spin_unlock_bh(&txq->lock);
  2004. }
  2005. }
  2006. if (needreset) {
  2007. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2008. "TX queues stuck, resetting\n");
  2009. ath5k_reset(sc, NULL, true);
  2010. }
  2011. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2012. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2013. }
  2014. /*************************\
  2015. * Initialization routines *
  2016. \*************************/
  2017. int
  2018. ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
  2019. {
  2020. struct ieee80211_hw *hw = sc->hw;
  2021. struct ath_common *common;
  2022. int ret;
  2023. int csz;
  2024. /* Initialize driver private data */
  2025. SET_IEEE80211_DEV(hw, sc->dev);
  2026. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2027. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2028. IEEE80211_HW_SIGNAL_DBM |
  2029. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2030. hw->wiphy->interface_modes =
  2031. BIT(NL80211_IFTYPE_AP) |
  2032. BIT(NL80211_IFTYPE_STATION) |
  2033. BIT(NL80211_IFTYPE_ADHOC) |
  2034. BIT(NL80211_IFTYPE_MESH_POINT);
  2035. /* both antennas can be configured as RX or TX */
  2036. hw->wiphy->available_antennas_tx = 0x3;
  2037. hw->wiphy->available_antennas_rx = 0x3;
  2038. hw->extra_tx_headroom = 2;
  2039. hw->channel_change_time = 5000;
  2040. /*
  2041. * Mark the device as detached to avoid processing
  2042. * interrupts until setup is complete.
  2043. */
  2044. __set_bit(ATH_STAT_INVALID, sc->status);
  2045. sc->opmode = NL80211_IFTYPE_STATION;
  2046. sc->bintval = 1000;
  2047. mutex_init(&sc->lock);
  2048. spin_lock_init(&sc->rxbuflock);
  2049. spin_lock_init(&sc->txbuflock);
  2050. spin_lock_init(&sc->block);
  2051. /* Setup interrupt handler */
  2052. ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2053. if (ret) {
  2054. ATH5K_ERR(sc, "request_irq failed\n");
  2055. goto err;
  2056. }
  2057. /* If we passed the test, malloc an ath5k_hw struct */
  2058. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2059. if (!sc->ah) {
  2060. ret = -ENOMEM;
  2061. ATH5K_ERR(sc, "out of memory\n");
  2062. goto err_irq;
  2063. }
  2064. sc->ah->ah_sc = sc;
  2065. sc->ah->ah_iobase = sc->iobase;
  2066. common = ath5k_hw_common(sc->ah);
  2067. common->ops = &ath5k_common_ops;
  2068. common->bus_ops = bus_ops;
  2069. common->ah = sc->ah;
  2070. common->hw = hw;
  2071. common->priv = sc;
  2072. /*
  2073. * Cache line size is used to size and align various
  2074. * structures used to communicate with the hardware.
  2075. */
  2076. ath5k_read_cachesize(common, &csz);
  2077. common->cachelsz = csz << 2; /* convert to bytes */
  2078. spin_lock_init(&common->cc_lock);
  2079. /* Initialize device */
  2080. ret = ath5k_hw_init(sc);
  2081. if (ret)
  2082. goto err_free_ah;
  2083. /* set up multi-rate retry capabilities */
  2084. if (sc->ah->ah_version == AR5K_AR5212) {
  2085. hw->max_rates = 4;
  2086. hw->max_rate_tries = 11;
  2087. }
  2088. hw->vif_data_size = sizeof(struct ath5k_vif);
  2089. /* Finish private driver data initialization */
  2090. ret = ath5k_init(hw);
  2091. if (ret)
  2092. goto err_ah;
  2093. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2094. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2095. sc->ah->ah_mac_srev,
  2096. sc->ah->ah_phy_revision);
  2097. if (!sc->ah->ah_single_chip) {
  2098. /* Single chip radio (!RF5111) */
  2099. if (sc->ah->ah_radio_5ghz_revision &&
  2100. !sc->ah->ah_radio_2ghz_revision) {
  2101. /* No 5GHz support -> report 2GHz radio */
  2102. if (!test_bit(AR5K_MODE_11A,
  2103. sc->ah->ah_capabilities.cap_mode)) {
  2104. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2105. ath5k_chip_name(AR5K_VERSION_RAD,
  2106. sc->ah->ah_radio_5ghz_revision),
  2107. sc->ah->ah_radio_5ghz_revision);
  2108. /* No 2GHz support (5110 and some
  2109. * 5Ghz only cards) -> report 5Ghz radio */
  2110. } else if (!test_bit(AR5K_MODE_11B,
  2111. sc->ah->ah_capabilities.cap_mode)) {
  2112. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2113. ath5k_chip_name(AR5K_VERSION_RAD,
  2114. sc->ah->ah_radio_5ghz_revision),
  2115. sc->ah->ah_radio_5ghz_revision);
  2116. /* Multiband radio */
  2117. } else {
  2118. ATH5K_INFO(sc, "RF%s multiband radio found"
  2119. " (0x%x)\n",
  2120. ath5k_chip_name(AR5K_VERSION_RAD,
  2121. sc->ah->ah_radio_5ghz_revision),
  2122. sc->ah->ah_radio_5ghz_revision);
  2123. }
  2124. }
  2125. /* Multi chip radio (RF5111 - RF2111) ->
  2126. * report both 2GHz/5GHz radios */
  2127. else if (sc->ah->ah_radio_5ghz_revision &&
  2128. sc->ah->ah_radio_2ghz_revision){
  2129. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2130. ath5k_chip_name(AR5K_VERSION_RAD,
  2131. sc->ah->ah_radio_5ghz_revision),
  2132. sc->ah->ah_radio_5ghz_revision);
  2133. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2134. ath5k_chip_name(AR5K_VERSION_RAD,
  2135. sc->ah->ah_radio_2ghz_revision),
  2136. sc->ah->ah_radio_2ghz_revision);
  2137. }
  2138. }
  2139. ath5k_debug_init_device(sc);
  2140. /* ready to process interrupts */
  2141. __clear_bit(ATH_STAT_INVALID, sc->status);
  2142. return 0;
  2143. err_ah:
  2144. ath5k_hw_deinit(sc->ah);
  2145. err_free_ah:
  2146. kfree(sc->ah);
  2147. err_irq:
  2148. free_irq(sc->irq, sc);
  2149. err:
  2150. return ret;
  2151. }
  2152. static int
  2153. ath5k_stop_locked(struct ath5k_softc *sc)
  2154. {
  2155. struct ath5k_hw *ah = sc->ah;
  2156. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2157. test_bit(ATH_STAT_INVALID, sc->status));
  2158. /*
  2159. * Shutdown the hardware and driver:
  2160. * stop output from above
  2161. * disable interrupts
  2162. * turn off timers
  2163. * turn off the radio
  2164. * clear transmit machinery
  2165. * clear receive machinery
  2166. * drain and release tx queues
  2167. * reclaim beacon resources
  2168. * power down hardware
  2169. *
  2170. * Note that some of this work is not possible if the
  2171. * hardware is gone (invalid).
  2172. */
  2173. ieee80211_stop_queues(sc->hw);
  2174. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2175. ath5k_led_off(sc);
  2176. ath5k_hw_set_imr(ah, 0);
  2177. synchronize_irq(sc->irq);
  2178. ath5k_rx_stop(sc);
  2179. ath5k_hw_dma_stop(ah);
  2180. ath5k_drain_tx_buffs(sc);
  2181. ath5k_hw_phy_disable(ah);
  2182. }
  2183. return 0;
  2184. }
  2185. int
  2186. ath5k_init_hw(struct ath5k_softc *sc)
  2187. {
  2188. struct ath5k_hw *ah = sc->ah;
  2189. struct ath_common *common = ath5k_hw_common(ah);
  2190. int ret, i;
  2191. mutex_lock(&sc->lock);
  2192. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2193. /*
  2194. * Stop anything previously setup. This is safe
  2195. * no matter this is the first time through or not.
  2196. */
  2197. ath5k_stop_locked(sc);
  2198. /*
  2199. * The basic interface to setting the hardware in a good
  2200. * state is ``reset''. On return the hardware is known to
  2201. * be powered up and with interrupts disabled. This must
  2202. * be followed by initialization of the appropriate bits
  2203. * and then setup of the interrupt mask.
  2204. */
  2205. sc->curchan = sc->hw->conf.channel;
  2206. sc->curband = &sc->sbands[sc->curchan->band];
  2207. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2208. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2209. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2210. ret = ath5k_reset(sc, NULL, false);
  2211. if (ret)
  2212. goto done;
  2213. ath5k_rfkill_hw_start(ah);
  2214. /*
  2215. * Reset the key cache since some parts do not reset the
  2216. * contents on initial power up or resume from suspend.
  2217. */
  2218. for (i = 0; i < common->keymax; i++)
  2219. ath_hw_keyreset(common, (u16) i);
  2220. /* Use higher rates for acks instead of base
  2221. * rate */
  2222. ah->ah_ack_bitrate_high = true;
  2223. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2224. sc->bslot[i] = NULL;
  2225. ret = 0;
  2226. done:
  2227. mmiowb();
  2228. mutex_unlock(&sc->lock);
  2229. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2230. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2231. return ret;
  2232. }
  2233. static void stop_tasklets(struct ath5k_softc *sc)
  2234. {
  2235. tasklet_kill(&sc->rxtq);
  2236. tasklet_kill(&sc->txtq);
  2237. tasklet_kill(&sc->calib);
  2238. tasklet_kill(&sc->beacontq);
  2239. tasklet_kill(&sc->ani_tasklet);
  2240. }
  2241. /*
  2242. * Stop the device, grabbing the top-level lock to protect
  2243. * against concurrent entry through ath5k_init (which can happen
  2244. * if another thread does a system call and the thread doing the
  2245. * stop is preempted).
  2246. */
  2247. int
  2248. ath5k_stop_hw(struct ath5k_softc *sc)
  2249. {
  2250. int ret;
  2251. mutex_lock(&sc->lock);
  2252. ret = ath5k_stop_locked(sc);
  2253. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2254. /*
  2255. * Don't set the card in full sleep mode!
  2256. *
  2257. * a) When the device is in this state it must be carefully
  2258. * woken up or references to registers in the PCI clock
  2259. * domain may freeze the bus (and system). This varies
  2260. * by chip and is mostly an issue with newer parts
  2261. * (madwifi sources mentioned srev >= 0x78) that go to
  2262. * sleep more quickly.
  2263. *
  2264. * b) On older chips full sleep results a weird behaviour
  2265. * during wakeup. I tested various cards with srev < 0x78
  2266. * and they don't wake up after module reload, a second
  2267. * module reload is needed to bring the card up again.
  2268. *
  2269. * Until we figure out what's going on don't enable
  2270. * full chip reset on any chip (this is what Legacy HAL
  2271. * and Sam's HAL do anyway). Instead Perform a full reset
  2272. * on the device (same as initial state after attach) and
  2273. * leave it idle (keep MAC/BB on warm reset) */
  2274. ret = ath5k_hw_on_hold(sc->ah);
  2275. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2276. "putting device to sleep\n");
  2277. }
  2278. mmiowb();
  2279. mutex_unlock(&sc->lock);
  2280. stop_tasklets(sc);
  2281. cancel_delayed_work_sync(&sc->tx_complete_work);
  2282. ath5k_rfkill_hw_stop(sc->ah);
  2283. return ret;
  2284. }
  2285. /*
  2286. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2287. * and change to the given channel.
  2288. *
  2289. * This should be called with sc->lock.
  2290. */
  2291. static int
  2292. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  2293. bool skip_pcu)
  2294. {
  2295. struct ath5k_hw *ah = sc->ah;
  2296. struct ath_common *common = ath5k_hw_common(ah);
  2297. int ret, ani_mode;
  2298. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2299. ath5k_hw_set_imr(ah, 0);
  2300. synchronize_irq(sc->irq);
  2301. stop_tasklets(sc);
  2302. /* Save ani mode and disable ANI durring
  2303. * reset. If we don't we might get false
  2304. * PHY error interrupts. */
  2305. ani_mode = ah->ah_sc->ani_state.ani_mode;
  2306. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2307. /* We are going to empty hw queues
  2308. * so we should also free any remaining
  2309. * tx buffers */
  2310. ath5k_drain_tx_buffs(sc);
  2311. if (chan) {
  2312. sc->curchan = chan;
  2313. sc->curband = &sc->sbands[chan->band];
  2314. }
  2315. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
  2316. skip_pcu);
  2317. if (ret) {
  2318. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2319. goto err;
  2320. }
  2321. ret = ath5k_rx_start(sc);
  2322. if (ret) {
  2323. ATH5K_ERR(sc, "can't start recv logic\n");
  2324. goto err;
  2325. }
  2326. ath5k_ani_init(ah, ani_mode);
  2327. ah->ah_cal_next_full = jiffies;
  2328. ah->ah_cal_next_ani = jiffies;
  2329. ah->ah_cal_next_nf = jiffies;
  2330. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2331. /* clear survey data and cycle counters */
  2332. memset(&sc->survey, 0, sizeof(sc->survey));
  2333. spin_lock_bh(&common->cc_lock);
  2334. ath_hw_cycle_counters_update(common);
  2335. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  2336. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  2337. spin_unlock_bh(&common->cc_lock);
  2338. /*
  2339. * Change channels and update the h/w rate map if we're switching;
  2340. * e.g. 11a to 11b/g.
  2341. *
  2342. * We may be doing a reset in response to an ioctl that changes the
  2343. * channel so update any state that might change as a result.
  2344. *
  2345. * XXX needed?
  2346. */
  2347. /* ath5k_chan_change(sc, c); */
  2348. ath5k_beacon_config(sc);
  2349. /* intrs are enabled by ath5k_beacon_config */
  2350. ieee80211_wake_queues(sc->hw);
  2351. return 0;
  2352. err:
  2353. return ret;
  2354. }
  2355. static void ath5k_reset_work(struct work_struct *work)
  2356. {
  2357. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2358. reset_work);
  2359. mutex_lock(&sc->lock);
  2360. ath5k_reset(sc, NULL, true);
  2361. mutex_unlock(&sc->lock);
  2362. }
  2363. static int
  2364. ath5k_init(struct ieee80211_hw *hw)
  2365. {
  2366. struct ath5k_softc *sc = hw->priv;
  2367. struct ath5k_hw *ah = sc->ah;
  2368. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2369. struct ath5k_txq *txq;
  2370. u8 mac[ETH_ALEN] = {};
  2371. int ret;
  2372. /*
  2373. * Check if the MAC has multi-rate retry support.
  2374. * We do this by trying to setup a fake extended
  2375. * descriptor. MACs that don't have support will
  2376. * return false w/o doing anything. MACs that do
  2377. * support it will return true w/o doing anything.
  2378. */
  2379. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2380. if (ret < 0)
  2381. goto err;
  2382. if (ret > 0)
  2383. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2384. /*
  2385. * Collect the channel list. The 802.11 layer
  2386. * is resposible for filtering this list based
  2387. * on settings like the phy mode and regulatory
  2388. * domain restrictions.
  2389. */
  2390. ret = ath5k_setup_bands(hw);
  2391. if (ret) {
  2392. ATH5K_ERR(sc, "can't get channels\n");
  2393. goto err;
  2394. }
  2395. /* NB: setup here so ath5k_rate_update is happy */
  2396. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  2397. ath5k_setcurmode(sc, AR5K_MODE_11A);
  2398. else
  2399. ath5k_setcurmode(sc, AR5K_MODE_11B);
  2400. /*
  2401. * Allocate tx+rx descriptors and populate the lists.
  2402. */
  2403. ret = ath5k_desc_alloc(sc);
  2404. if (ret) {
  2405. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2406. goto err;
  2407. }
  2408. /*
  2409. * Allocate hardware transmit queues: one queue for
  2410. * beacon frames and one data queue for each QoS
  2411. * priority. Note that hw functions handle resetting
  2412. * these queues at the needed time.
  2413. */
  2414. ret = ath5k_beaconq_setup(ah);
  2415. if (ret < 0) {
  2416. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2417. goto err_desc;
  2418. }
  2419. sc->bhalq = ret;
  2420. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2421. if (IS_ERR(sc->cabq)) {
  2422. ATH5K_ERR(sc, "can't setup cab queue\n");
  2423. ret = PTR_ERR(sc->cabq);
  2424. goto err_bhal;
  2425. }
  2426. /* 5211 and 5212 usually support 10 queues but we better rely on the
  2427. * capability information */
  2428. if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
  2429. /* This order matches mac80211's queue priority, so we can
  2430. * directly use the mac80211 queue number without any mapping */
  2431. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2432. if (IS_ERR(txq)) {
  2433. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2434. ret = PTR_ERR(txq);
  2435. goto err_queues;
  2436. }
  2437. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2438. if (IS_ERR(txq)) {
  2439. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2440. ret = PTR_ERR(txq);
  2441. goto err_queues;
  2442. }
  2443. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2444. if (IS_ERR(txq)) {
  2445. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2446. ret = PTR_ERR(txq);
  2447. goto err_queues;
  2448. }
  2449. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2450. if (IS_ERR(txq)) {
  2451. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2452. ret = PTR_ERR(txq);
  2453. goto err_queues;
  2454. }
  2455. hw->queues = 4;
  2456. } else {
  2457. /* older hardware (5210) can only support one data queue */
  2458. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2459. if (IS_ERR(txq)) {
  2460. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2461. ret = PTR_ERR(txq);
  2462. goto err_queues;
  2463. }
  2464. hw->queues = 1;
  2465. }
  2466. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2467. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2468. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2469. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2470. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2471. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2472. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2473. ret = ath5k_eeprom_read_mac(ah, mac);
  2474. if (ret) {
  2475. ATH5K_ERR(sc, "unable to read address from EEPROM\n");
  2476. goto err_queues;
  2477. }
  2478. SET_IEEE80211_PERM_ADDR(hw, mac);
  2479. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2480. /* All MAC address bits matter for ACKs */
  2481. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2482. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2483. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2484. if (ret) {
  2485. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2486. goto err_queues;
  2487. }
  2488. ret = ieee80211_register_hw(hw);
  2489. if (ret) {
  2490. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2491. goto err_queues;
  2492. }
  2493. if (!ath_is_world_regd(regulatory))
  2494. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2495. ath5k_init_leds(sc);
  2496. ath5k_sysfs_register(sc);
  2497. return 0;
  2498. err_queues:
  2499. ath5k_txq_release(sc);
  2500. err_bhal:
  2501. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2502. err_desc:
  2503. ath5k_desc_free(sc);
  2504. err:
  2505. return ret;
  2506. }
  2507. void
  2508. ath5k_deinit_softc(struct ath5k_softc *sc)
  2509. {
  2510. struct ieee80211_hw *hw = sc->hw;
  2511. /*
  2512. * NB: the order of these is important:
  2513. * o call the 802.11 layer before detaching ath5k_hw to
  2514. * ensure callbacks into the driver to delete global
  2515. * key cache entries can be handled
  2516. * o reclaim the tx queue data structures after calling
  2517. * the 802.11 layer as we'll get called back to reclaim
  2518. * node state and potentially want to use them
  2519. * o to cleanup the tx queues the hal is called, so detach
  2520. * it last
  2521. * XXX: ??? detach ath5k_hw ???
  2522. * Other than that, it's straightforward...
  2523. */
  2524. ath5k_debug_finish_device(sc);
  2525. ieee80211_unregister_hw(hw);
  2526. ath5k_desc_free(sc);
  2527. ath5k_txq_release(sc);
  2528. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2529. ath5k_unregister_leds(sc);
  2530. ath5k_sysfs_unregister(sc);
  2531. /*
  2532. * NB: can't reclaim these until after ieee80211_ifdetach
  2533. * returns because we'll get called back to reclaim node
  2534. * state and potentially want to use them.
  2535. */
  2536. ath5k_hw_deinit(sc->ah);
  2537. free_irq(sc->irq, sc);
  2538. }
  2539. bool
  2540. ath_any_vif_assoc(struct ath5k_softc *sc)
  2541. {
  2542. struct ath_vif_iter_data iter_data;
  2543. iter_data.hw_macaddr = NULL;
  2544. iter_data.any_assoc = false;
  2545. iter_data.need_set_hw_addr = false;
  2546. iter_data.found_active = true;
  2547. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  2548. &iter_data);
  2549. return iter_data.any_assoc;
  2550. }
  2551. void
  2552. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2553. {
  2554. struct ath5k_softc *sc = hw->priv;
  2555. struct ath5k_hw *ah = sc->ah;
  2556. u32 rfilt;
  2557. rfilt = ath5k_hw_get_rx_filter(ah);
  2558. if (enable)
  2559. rfilt |= AR5K_RX_FILTER_BEACON;
  2560. else
  2561. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2562. ath5k_hw_set_rx_filter(ah, rfilt);
  2563. sc->filter_flags = rfilt;
  2564. }