be_cmds.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  55. {
  56. unsigned long addr;
  57. addr = tag1;
  58. addr = ((addr << 16) << 16) | tag0;
  59. return (void *)addr;
  60. }
  61. static int be_mcc_compl_process(struct be_adapter *adapter,
  62. struct be_mcc_compl *compl)
  63. {
  64. u16 compl_status, extd_status;
  65. struct be_cmd_resp_hdr *resp_hdr;
  66. u8 opcode = 0, subsystem = 0;
  67. /* Just swap the status to host endian; mcc tag is opaquely copied
  68. * from mcc_wrb */
  69. be_dws_le_to_cpu(compl, 4);
  70. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  71. CQE_STATUS_COMPL_MASK;
  72. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  73. if (resp_hdr) {
  74. opcode = resp_hdr->opcode;
  75. subsystem = resp_hdr->subsystem;
  76. }
  77. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  78. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  79. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  80. adapter->flash_status = compl_status;
  81. complete(&adapter->flash_compl);
  82. }
  83. if (compl_status == MCC_STATUS_SUCCESS) {
  84. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  85. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  86. (subsystem == CMD_SUBSYSTEM_ETH)) {
  87. be_parse_stats(adapter);
  88. adapter->stats_cmd_sent = false;
  89. }
  90. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  91. subsystem == CMD_SUBSYSTEM_COMMON) {
  92. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  93. (void *)resp_hdr;
  94. adapter->drv_stats.be_on_die_temperature =
  95. resp->on_die_temperature;
  96. }
  97. } else {
  98. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  99. be_get_temp_freq = 0;
  100. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  101. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  102. goto done;
  103. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  104. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  105. "permitted to execute this cmd (opcode %d)\n",
  106. opcode);
  107. } else {
  108. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  109. CQE_STATUS_EXTD_MASK;
  110. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  111. "status %d, extd-status %d\n",
  112. opcode, compl_status, extd_status);
  113. }
  114. }
  115. done:
  116. return compl_status;
  117. }
  118. /* Link state evt is a string of bytes; no need for endian swapping */
  119. static void be_async_link_state_process(struct be_adapter *adapter,
  120. struct be_async_event_link_state *evt)
  121. {
  122. /* When link status changes, link speed must be re-queried from FW */
  123. adapter->phy.link_speed = -1;
  124. /* For the initial link status do not rely on the ASYNC event as
  125. * it may not be received in some cases.
  126. */
  127. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  128. be_link_status_update(adapter, evt->port_link_status);
  129. }
  130. /* Grp5 CoS Priority evt */
  131. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  132. struct be_async_event_grp5_cos_priority *evt)
  133. {
  134. if (evt->valid) {
  135. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  136. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  137. adapter->recommended_prio =
  138. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  139. }
  140. }
  141. /* Grp5 QOS Speed evt */
  142. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  143. struct be_async_event_grp5_qos_link_speed *evt)
  144. {
  145. if (evt->physical_port == adapter->port_num) {
  146. /* qos_link_speed is in units of 10 Mbps */
  147. adapter->phy.link_speed = evt->qos_link_speed * 10;
  148. }
  149. }
  150. /*Grp5 PVID evt*/
  151. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  152. struct be_async_event_grp5_pvid_state *evt)
  153. {
  154. if (evt->enabled)
  155. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  156. else
  157. adapter->pvid = 0;
  158. }
  159. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  160. u32 trailer, struct be_mcc_compl *evt)
  161. {
  162. u8 event_type = 0;
  163. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  164. ASYNC_TRAILER_EVENT_TYPE_MASK;
  165. switch (event_type) {
  166. case ASYNC_EVENT_COS_PRIORITY:
  167. be_async_grp5_cos_priority_process(adapter,
  168. (struct be_async_event_grp5_cos_priority *)evt);
  169. break;
  170. case ASYNC_EVENT_QOS_SPEED:
  171. be_async_grp5_qos_speed_process(adapter,
  172. (struct be_async_event_grp5_qos_link_speed *)evt);
  173. break;
  174. case ASYNC_EVENT_PVID_STATE:
  175. be_async_grp5_pvid_state_process(adapter,
  176. (struct be_async_event_grp5_pvid_state *)evt);
  177. break;
  178. default:
  179. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  180. break;
  181. }
  182. }
  183. static inline bool is_link_state_evt(u32 trailer)
  184. {
  185. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  186. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  187. ASYNC_EVENT_CODE_LINK_STATE;
  188. }
  189. static inline bool is_grp5_evt(u32 trailer)
  190. {
  191. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  192. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  193. ASYNC_EVENT_CODE_GRP_5);
  194. }
  195. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  196. {
  197. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  198. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  199. if (be_mcc_compl_is_new(compl)) {
  200. queue_tail_inc(mcc_cq);
  201. return compl;
  202. }
  203. return NULL;
  204. }
  205. void be_async_mcc_enable(struct be_adapter *adapter)
  206. {
  207. spin_lock_bh(&adapter->mcc_cq_lock);
  208. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  209. adapter->mcc_obj.rearm_cq = true;
  210. spin_unlock_bh(&adapter->mcc_cq_lock);
  211. }
  212. void be_async_mcc_disable(struct be_adapter *adapter)
  213. {
  214. adapter->mcc_obj.rearm_cq = false;
  215. }
  216. int be_process_mcc(struct be_adapter *adapter)
  217. {
  218. struct be_mcc_compl *compl;
  219. int num = 0, status = 0;
  220. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  221. spin_lock_bh(&adapter->mcc_cq_lock);
  222. while ((compl = be_mcc_compl_get(adapter))) {
  223. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  224. /* Interpret flags as an async trailer */
  225. if (is_link_state_evt(compl->flags))
  226. be_async_link_state_process(adapter,
  227. (struct be_async_event_link_state *) compl);
  228. else if (is_grp5_evt(compl->flags))
  229. be_async_grp5_evt_process(adapter,
  230. compl->flags, compl);
  231. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  232. status = be_mcc_compl_process(adapter, compl);
  233. atomic_dec(&mcc_obj->q.used);
  234. }
  235. be_mcc_compl_use(compl);
  236. num++;
  237. }
  238. if (num)
  239. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  240. spin_unlock_bh(&adapter->mcc_cq_lock);
  241. return status;
  242. }
  243. /* Wait till no more pending mcc requests are present */
  244. static int be_mcc_wait_compl(struct be_adapter *adapter)
  245. {
  246. #define mcc_timeout 120000 /* 12s timeout */
  247. int i, status = 0;
  248. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  249. for (i = 0; i < mcc_timeout; i++) {
  250. if (be_error(adapter))
  251. return -EIO;
  252. status = be_process_mcc(adapter);
  253. if (atomic_read(&mcc_obj->q.used) == 0)
  254. break;
  255. udelay(100);
  256. }
  257. if (i == mcc_timeout) {
  258. dev_err(&adapter->pdev->dev, "FW not responding\n");
  259. adapter->fw_timeout = true;
  260. return -EIO;
  261. }
  262. return status;
  263. }
  264. /* Notify MCC requests and wait for completion */
  265. static int be_mcc_notify_wait(struct be_adapter *adapter)
  266. {
  267. int status;
  268. struct be_mcc_wrb *wrb;
  269. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  270. u16 index = mcc_obj->q.head;
  271. struct be_cmd_resp_hdr *resp;
  272. index_dec(&index, mcc_obj->q.len);
  273. wrb = queue_index_node(&mcc_obj->q, index);
  274. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  275. be_mcc_notify(adapter);
  276. status = be_mcc_wait_compl(adapter);
  277. if (status == -EIO)
  278. goto out;
  279. status = resp->status;
  280. out:
  281. return status;
  282. }
  283. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  284. {
  285. int msecs = 0;
  286. u32 ready;
  287. do {
  288. if (be_error(adapter))
  289. return -EIO;
  290. ready = ioread32(db);
  291. if (ready == 0xffffffff)
  292. return -1;
  293. ready &= MPU_MAILBOX_DB_RDY_MASK;
  294. if (ready)
  295. break;
  296. if (msecs > 4000) {
  297. dev_err(&adapter->pdev->dev, "FW not responding\n");
  298. adapter->fw_timeout = true;
  299. be_detect_dump_ue(adapter);
  300. return -1;
  301. }
  302. msleep(1);
  303. msecs++;
  304. } while (true);
  305. return 0;
  306. }
  307. /*
  308. * Insert the mailbox address into the doorbell in two steps
  309. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  310. */
  311. static int be_mbox_notify_wait(struct be_adapter *adapter)
  312. {
  313. int status;
  314. u32 val = 0;
  315. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  316. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  317. struct be_mcc_mailbox *mbox = mbox_mem->va;
  318. struct be_mcc_compl *compl = &mbox->compl;
  319. /* wait for ready to be set */
  320. status = be_mbox_db_ready_wait(adapter, db);
  321. if (status != 0)
  322. return status;
  323. val |= MPU_MAILBOX_DB_HI_MASK;
  324. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  325. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  326. iowrite32(val, db);
  327. /* wait for ready to be set */
  328. status = be_mbox_db_ready_wait(adapter, db);
  329. if (status != 0)
  330. return status;
  331. val = 0;
  332. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  333. val |= (u32)(mbox_mem->dma >> 4) << 2;
  334. iowrite32(val, db);
  335. status = be_mbox_db_ready_wait(adapter, db);
  336. if (status != 0)
  337. return status;
  338. /* A cq entry has been made now */
  339. if (be_mcc_compl_is_new(compl)) {
  340. status = be_mcc_compl_process(adapter, &mbox->compl);
  341. be_mcc_compl_use(compl);
  342. if (status)
  343. return status;
  344. } else {
  345. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  346. return -1;
  347. }
  348. return 0;
  349. }
  350. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  351. {
  352. u32 sem;
  353. if (lancer_chip(adapter))
  354. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  355. else
  356. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  357. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  358. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  359. return -1;
  360. else
  361. return 0;
  362. }
  363. int be_cmd_POST(struct be_adapter *adapter)
  364. {
  365. u16 stage;
  366. int status, timeout = 0;
  367. struct device *dev = &adapter->pdev->dev;
  368. do {
  369. status = be_POST_stage_get(adapter, &stage);
  370. if (status) {
  371. dev_err(dev, "POST error; stage=0x%x\n", stage);
  372. return -1;
  373. } else if (stage != POST_STAGE_ARMFW_RDY) {
  374. if (msleep_interruptible(2000)) {
  375. dev_err(dev, "Waiting for POST aborted\n");
  376. return -EINTR;
  377. }
  378. timeout += 2;
  379. } else {
  380. return 0;
  381. }
  382. } while (timeout < 60);
  383. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  384. return -1;
  385. }
  386. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  387. {
  388. return &wrb->payload.sgl[0];
  389. }
  390. /* Don't touch the hdr after it's prepared */
  391. /* mem will be NULL for embedded commands */
  392. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  393. u8 subsystem, u8 opcode, int cmd_len,
  394. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  395. {
  396. struct be_sge *sge;
  397. unsigned long addr = (unsigned long)req_hdr;
  398. u64 req_addr = addr;
  399. req_hdr->opcode = opcode;
  400. req_hdr->subsystem = subsystem;
  401. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  402. req_hdr->version = 0;
  403. wrb->tag0 = req_addr & 0xFFFFFFFF;
  404. wrb->tag1 = upper_32_bits(req_addr);
  405. wrb->payload_length = cmd_len;
  406. if (mem) {
  407. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  408. MCC_WRB_SGE_CNT_SHIFT;
  409. sge = nonembedded_sgl(wrb);
  410. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  411. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  412. sge->len = cpu_to_le32(mem->size);
  413. } else
  414. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  415. be_dws_cpu_to_le(wrb, 8);
  416. }
  417. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  418. struct be_dma_mem *mem)
  419. {
  420. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  421. u64 dma = (u64)mem->dma;
  422. for (i = 0; i < buf_pages; i++) {
  423. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  424. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  425. dma += PAGE_SIZE_4K;
  426. }
  427. }
  428. /* Converts interrupt delay in microseconds to multiplier value */
  429. static u32 eq_delay_to_mult(u32 usec_delay)
  430. {
  431. #define MAX_INTR_RATE 651042
  432. const u32 round = 10;
  433. u32 multiplier;
  434. if (usec_delay == 0)
  435. multiplier = 0;
  436. else {
  437. u32 interrupt_rate = 1000000 / usec_delay;
  438. /* Max delay, corresponding to the lowest interrupt rate */
  439. if (interrupt_rate == 0)
  440. multiplier = 1023;
  441. else {
  442. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  443. multiplier /= interrupt_rate;
  444. /* Round the multiplier to the closest value.*/
  445. multiplier = (multiplier + round/2) / round;
  446. multiplier = min(multiplier, (u32)1023);
  447. }
  448. }
  449. return multiplier;
  450. }
  451. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  452. {
  453. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  454. struct be_mcc_wrb *wrb
  455. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  456. memset(wrb, 0, sizeof(*wrb));
  457. return wrb;
  458. }
  459. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  460. {
  461. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  462. struct be_mcc_wrb *wrb;
  463. if (atomic_read(&mccq->used) >= mccq->len) {
  464. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  465. return NULL;
  466. }
  467. wrb = queue_head_node(mccq);
  468. queue_head_inc(mccq);
  469. atomic_inc(&mccq->used);
  470. memset(wrb, 0, sizeof(*wrb));
  471. return wrb;
  472. }
  473. /* Tell fw we're about to start firing cmds by writing a
  474. * special pattern across the wrb hdr; uses mbox
  475. */
  476. int be_cmd_fw_init(struct be_adapter *adapter)
  477. {
  478. u8 *wrb;
  479. int status;
  480. if (mutex_lock_interruptible(&adapter->mbox_lock))
  481. return -1;
  482. wrb = (u8 *)wrb_from_mbox(adapter);
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0x12;
  485. *wrb++ = 0x34;
  486. *wrb++ = 0xFF;
  487. *wrb++ = 0xFF;
  488. *wrb++ = 0x56;
  489. *wrb++ = 0x78;
  490. *wrb = 0xFF;
  491. status = be_mbox_notify_wait(adapter);
  492. mutex_unlock(&adapter->mbox_lock);
  493. return status;
  494. }
  495. /* Tell fw we're done with firing cmds by writing a
  496. * special pattern across the wrb hdr; uses mbox
  497. */
  498. int be_cmd_fw_clean(struct be_adapter *adapter)
  499. {
  500. u8 *wrb;
  501. int status;
  502. if (mutex_lock_interruptible(&adapter->mbox_lock))
  503. return -1;
  504. wrb = (u8 *)wrb_from_mbox(adapter);
  505. *wrb++ = 0xFF;
  506. *wrb++ = 0xAA;
  507. *wrb++ = 0xBB;
  508. *wrb++ = 0xFF;
  509. *wrb++ = 0xFF;
  510. *wrb++ = 0xCC;
  511. *wrb++ = 0xDD;
  512. *wrb = 0xFF;
  513. status = be_mbox_notify_wait(adapter);
  514. mutex_unlock(&adapter->mbox_lock);
  515. return status;
  516. }
  517. int be_cmd_eq_create(struct be_adapter *adapter,
  518. struct be_queue_info *eq, int eq_delay)
  519. {
  520. struct be_mcc_wrb *wrb;
  521. struct be_cmd_req_eq_create *req;
  522. struct be_dma_mem *q_mem = &eq->dma_mem;
  523. int status;
  524. if (mutex_lock_interruptible(&adapter->mbox_lock))
  525. return -1;
  526. wrb = wrb_from_mbox(adapter);
  527. req = embedded_payload(wrb);
  528. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  529. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  530. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  531. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  532. /* 4byte eqe*/
  533. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  534. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  535. __ilog2_u32(eq->len/256));
  536. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  537. eq_delay_to_mult(eq_delay));
  538. be_dws_cpu_to_le(req->context, sizeof(req->context));
  539. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  540. status = be_mbox_notify_wait(adapter);
  541. if (!status) {
  542. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  543. eq->id = le16_to_cpu(resp->eq_id);
  544. eq->created = true;
  545. }
  546. mutex_unlock(&adapter->mbox_lock);
  547. return status;
  548. }
  549. /* Use MCC */
  550. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  551. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  552. {
  553. struct be_mcc_wrb *wrb;
  554. struct be_cmd_req_mac_query *req;
  555. int status;
  556. spin_lock_bh(&adapter->mcc_lock);
  557. wrb = wrb_from_mccq(adapter);
  558. if (!wrb) {
  559. status = -EBUSY;
  560. goto err;
  561. }
  562. req = embedded_payload(wrb);
  563. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  564. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  565. req->type = type;
  566. if (permanent) {
  567. req->permanent = 1;
  568. } else {
  569. req->if_id = cpu_to_le16((u16) if_handle);
  570. req->pmac_id = cpu_to_le32(pmac_id);
  571. req->permanent = 0;
  572. }
  573. status = be_mcc_notify_wait(adapter);
  574. if (!status) {
  575. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  576. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  577. }
  578. err:
  579. spin_unlock_bh(&adapter->mcc_lock);
  580. return status;
  581. }
  582. /* Uses synchronous MCCQ */
  583. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  584. u32 if_id, u32 *pmac_id, u32 domain)
  585. {
  586. struct be_mcc_wrb *wrb;
  587. struct be_cmd_req_pmac_add *req;
  588. int status;
  589. spin_lock_bh(&adapter->mcc_lock);
  590. wrb = wrb_from_mccq(adapter);
  591. if (!wrb) {
  592. status = -EBUSY;
  593. goto err;
  594. }
  595. req = embedded_payload(wrb);
  596. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  597. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  598. req->hdr.domain = domain;
  599. req->if_id = cpu_to_le32(if_id);
  600. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  601. status = be_mcc_notify_wait(adapter);
  602. if (!status) {
  603. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  604. *pmac_id = le32_to_cpu(resp->pmac_id);
  605. }
  606. err:
  607. spin_unlock_bh(&adapter->mcc_lock);
  608. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  609. status = -EPERM;
  610. return status;
  611. }
  612. /* Uses synchronous MCCQ */
  613. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  614. {
  615. struct be_mcc_wrb *wrb;
  616. struct be_cmd_req_pmac_del *req;
  617. int status;
  618. if (pmac_id == -1)
  619. return 0;
  620. spin_lock_bh(&adapter->mcc_lock);
  621. wrb = wrb_from_mccq(adapter);
  622. if (!wrb) {
  623. status = -EBUSY;
  624. goto err;
  625. }
  626. req = embedded_payload(wrb);
  627. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  628. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  629. req->hdr.domain = dom;
  630. req->if_id = cpu_to_le32(if_id);
  631. req->pmac_id = cpu_to_le32(pmac_id);
  632. status = be_mcc_notify_wait(adapter);
  633. err:
  634. spin_unlock_bh(&adapter->mcc_lock);
  635. return status;
  636. }
  637. /* Uses Mbox */
  638. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  639. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  640. {
  641. struct be_mcc_wrb *wrb;
  642. struct be_cmd_req_cq_create *req;
  643. struct be_dma_mem *q_mem = &cq->dma_mem;
  644. void *ctxt;
  645. int status;
  646. if (mutex_lock_interruptible(&adapter->mbox_lock))
  647. return -1;
  648. wrb = wrb_from_mbox(adapter);
  649. req = embedded_payload(wrb);
  650. ctxt = &req->context;
  651. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  652. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  653. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  654. if (lancer_chip(adapter)) {
  655. req->hdr.version = 2;
  656. req->page_size = 1; /* 1 for 4K */
  657. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  658. no_delay);
  659. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  660. __ilog2_u32(cq->len/256));
  661. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  662. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  663. ctxt, 1);
  664. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  665. ctxt, eq->id);
  666. } else {
  667. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  668. coalesce_wm);
  669. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  670. ctxt, no_delay);
  671. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  672. __ilog2_u32(cq->len/256));
  673. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  674. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  675. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  676. }
  677. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  678. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  679. status = be_mbox_notify_wait(adapter);
  680. if (!status) {
  681. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  682. cq->id = le16_to_cpu(resp->cq_id);
  683. cq->created = true;
  684. }
  685. mutex_unlock(&adapter->mbox_lock);
  686. return status;
  687. }
  688. static u32 be_encoded_q_len(int q_len)
  689. {
  690. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  691. if (len_encoded == 16)
  692. len_encoded = 0;
  693. return len_encoded;
  694. }
  695. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  696. struct be_queue_info *mccq,
  697. struct be_queue_info *cq)
  698. {
  699. struct be_mcc_wrb *wrb;
  700. struct be_cmd_req_mcc_ext_create *req;
  701. struct be_dma_mem *q_mem = &mccq->dma_mem;
  702. void *ctxt;
  703. int status;
  704. if (mutex_lock_interruptible(&adapter->mbox_lock))
  705. return -1;
  706. wrb = wrb_from_mbox(adapter);
  707. req = embedded_payload(wrb);
  708. ctxt = &req->context;
  709. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  710. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  711. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  712. if (lancer_chip(adapter)) {
  713. req->hdr.version = 1;
  714. req->cq_id = cpu_to_le16(cq->id);
  715. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  716. be_encoded_q_len(mccq->len));
  717. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  718. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  719. ctxt, cq->id);
  720. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  721. ctxt, 1);
  722. } else {
  723. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  724. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  725. be_encoded_q_len(mccq->len));
  726. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  727. }
  728. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  729. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  730. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  731. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  732. status = be_mbox_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  735. mccq->id = le16_to_cpu(resp->id);
  736. mccq->created = true;
  737. }
  738. mutex_unlock(&adapter->mbox_lock);
  739. return status;
  740. }
  741. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  742. struct be_queue_info *mccq,
  743. struct be_queue_info *cq)
  744. {
  745. struct be_mcc_wrb *wrb;
  746. struct be_cmd_req_mcc_create *req;
  747. struct be_dma_mem *q_mem = &mccq->dma_mem;
  748. void *ctxt;
  749. int status;
  750. if (mutex_lock_interruptible(&adapter->mbox_lock))
  751. return -1;
  752. wrb = wrb_from_mbox(adapter);
  753. req = embedded_payload(wrb);
  754. ctxt = &req->context;
  755. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  756. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  757. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  758. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  759. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  760. be_encoded_q_len(mccq->len));
  761. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  762. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  763. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  764. status = be_mbox_notify_wait(adapter);
  765. if (!status) {
  766. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  767. mccq->id = le16_to_cpu(resp->id);
  768. mccq->created = true;
  769. }
  770. mutex_unlock(&adapter->mbox_lock);
  771. return status;
  772. }
  773. int be_cmd_mccq_create(struct be_adapter *adapter,
  774. struct be_queue_info *mccq,
  775. struct be_queue_info *cq)
  776. {
  777. int status;
  778. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  779. if (status && !lancer_chip(adapter)) {
  780. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  781. "or newer to avoid conflicting priorities between NIC "
  782. "and FCoE traffic");
  783. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  784. }
  785. return status;
  786. }
  787. int be_cmd_txq_create(struct be_adapter *adapter,
  788. struct be_queue_info *txq,
  789. struct be_queue_info *cq)
  790. {
  791. struct be_mcc_wrb *wrb;
  792. struct be_cmd_req_eth_tx_create *req;
  793. struct be_dma_mem *q_mem = &txq->dma_mem;
  794. void *ctxt;
  795. int status;
  796. spin_lock_bh(&adapter->mcc_lock);
  797. wrb = wrb_from_mccq(adapter);
  798. if (!wrb) {
  799. status = -EBUSY;
  800. goto err;
  801. }
  802. req = embedded_payload(wrb);
  803. ctxt = &req->context;
  804. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  805. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  806. if (lancer_chip(adapter)) {
  807. req->hdr.version = 1;
  808. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  809. adapter->if_handle);
  810. }
  811. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  812. req->ulp_num = BE_ULP1_NUM;
  813. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  814. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  815. be_encoded_q_len(txq->len));
  816. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  817. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  818. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  819. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  820. status = be_mcc_notify_wait(adapter);
  821. if (!status) {
  822. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  823. txq->id = le16_to_cpu(resp->cid);
  824. txq->created = true;
  825. }
  826. err:
  827. spin_unlock_bh(&adapter->mcc_lock);
  828. return status;
  829. }
  830. /* Uses MCC */
  831. int be_cmd_rxq_create(struct be_adapter *adapter,
  832. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  833. u32 if_id, u32 rss, u8 *rss_id)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_eth_rx_create *req;
  837. struct be_dma_mem *q_mem = &rxq->dma_mem;
  838. int status;
  839. spin_lock_bh(&adapter->mcc_lock);
  840. wrb = wrb_from_mccq(adapter);
  841. if (!wrb) {
  842. status = -EBUSY;
  843. goto err;
  844. }
  845. req = embedded_payload(wrb);
  846. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  847. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  848. req->cq_id = cpu_to_le16(cq_id);
  849. req->frag_size = fls(frag_size) - 1;
  850. req->num_pages = 2;
  851. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  852. req->interface_id = cpu_to_le32(if_id);
  853. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  854. req->rss_queue = cpu_to_le32(rss);
  855. status = be_mcc_notify_wait(adapter);
  856. if (!status) {
  857. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  858. rxq->id = le16_to_cpu(resp->id);
  859. rxq->created = true;
  860. *rss_id = resp->rss_id;
  861. }
  862. err:
  863. spin_unlock_bh(&adapter->mcc_lock);
  864. return status;
  865. }
  866. /* Generic destroyer function for all types of queues
  867. * Uses Mbox
  868. */
  869. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  870. int queue_type)
  871. {
  872. struct be_mcc_wrb *wrb;
  873. struct be_cmd_req_q_destroy *req;
  874. u8 subsys = 0, opcode = 0;
  875. int status;
  876. if (mutex_lock_interruptible(&adapter->mbox_lock))
  877. return -1;
  878. wrb = wrb_from_mbox(adapter);
  879. req = embedded_payload(wrb);
  880. switch (queue_type) {
  881. case QTYPE_EQ:
  882. subsys = CMD_SUBSYSTEM_COMMON;
  883. opcode = OPCODE_COMMON_EQ_DESTROY;
  884. break;
  885. case QTYPE_CQ:
  886. subsys = CMD_SUBSYSTEM_COMMON;
  887. opcode = OPCODE_COMMON_CQ_DESTROY;
  888. break;
  889. case QTYPE_TXQ:
  890. subsys = CMD_SUBSYSTEM_ETH;
  891. opcode = OPCODE_ETH_TX_DESTROY;
  892. break;
  893. case QTYPE_RXQ:
  894. subsys = CMD_SUBSYSTEM_ETH;
  895. opcode = OPCODE_ETH_RX_DESTROY;
  896. break;
  897. case QTYPE_MCCQ:
  898. subsys = CMD_SUBSYSTEM_COMMON;
  899. opcode = OPCODE_COMMON_MCC_DESTROY;
  900. break;
  901. default:
  902. BUG();
  903. }
  904. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  905. NULL);
  906. req->id = cpu_to_le16(q->id);
  907. status = be_mbox_notify_wait(adapter);
  908. if (!status)
  909. q->created = false;
  910. mutex_unlock(&adapter->mbox_lock);
  911. return status;
  912. }
  913. /* Uses MCC */
  914. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_q_destroy *req;
  918. int status;
  919. spin_lock_bh(&adapter->mcc_lock);
  920. wrb = wrb_from_mccq(adapter);
  921. if (!wrb) {
  922. status = -EBUSY;
  923. goto err;
  924. }
  925. req = embedded_payload(wrb);
  926. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  927. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  928. req->id = cpu_to_le16(q->id);
  929. status = be_mcc_notify_wait(adapter);
  930. if (!status)
  931. q->created = false;
  932. err:
  933. spin_unlock_bh(&adapter->mcc_lock);
  934. return status;
  935. }
  936. /* Create an rx filtering policy configuration on an i/f
  937. * Uses MCCQ
  938. */
  939. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  940. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  941. {
  942. struct be_mcc_wrb *wrb;
  943. struct be_cmd_req_if_create *req;
  944. int status;
  945. spin_lock_bh(&adapter->mcc_lock);
  946. wrb = wrb_from_mccq(adapter);
  947. if (!wrb) {
  948. status = -EBUSY;
  949. goto err;
  950. }
  951. req = embedded_payload(wrb);
  952. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  953. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  954. req->hdr.domain = domain;
  955. req->capability_flags = cpu_to_le32(cap_flags);
  956. req->enable_flags = cpu_to_le32(en_flags);
  957. if (mac)
  958. memcpy(req->mac_addr, mac, ETH_ALEN);
  959. else
  960. req->pmac_invalid = true;
  961. status = be_mcc_notify_wait(adapter);
  962. if (!status) {
  963. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  964. *if_handle = le32_to_cpu(resp->interface_id);
  965. if (mac)
  966. *pmac_id = le32_to_cpu(resp->pmac_id);
  967. }
  968. err:
  969. spin_unlock_bh(&adapter->mcc_lock);
  970. return status;
  971. }
  972. /* Uses MCCQ */
  973. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  974. {
  975. struct be_mcc_wrb *wrb;
  976. struct be_cmd_req_if_destroy *req;
  977. int status;
  978. if (interface_id == -1)
  979. return 0;
  980. spin_lock_bh(&adapter->mcc_lock);
  981. wrb = wrb_from_mccq(adapter);
  982. if (!wrb) {
  983. status = -EBUSY;
  984. goto err;
  985. }
  986. req = embedded_payload(wrb);
  987. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  988. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  989. req->hdr.domain = domain;
  990. req->interface_id = cpu_to_le32(interface_id);
  991. status = be_mcc_notify_wait(adapter);
  992. err:
  993. spin_unlock_bh(&adapter->mcc_lock);
  994. return status;
  995. }
  996. /* Get stats is a non embedded command: the request is not embedded inside
  997. * WRB but is a separate dma memory block
  998. * Uses asynchronous MCC
  999. */
  1000. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1001. {
  1002. struct be_mcc_wrb *wrb;
  1003. struct be_cmd_req_hdr *hdr;
  1004. int status = 0;
  1005. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  1006. be_cmd_get_die_temperature(adapter);
  1007. spin_lock_bh(&adapter->mcc_lock);
  1008. wrb = wrb_from_mccq(adapter);
  1009. if (!wrb) {
  1010. status = -EBUSY;
  1011. goto err;
  1012. }
  1013. hdr = nonemb_cmd->va;
  1014. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1015. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1016. if (adapter->generation == BE_GEN3)
  1017. hdr->version = 1;
  1018. be_mcc_notify(adapter);
  1019. adapter->stats_cmd_sent = true;
  1020. err:
  1021. spin_unlock_bh(&adapter->mcc_lock);
  1022. return status;
  1023. }
  1024. /* Lancer Stats */
  1025. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1026. struct be_dma_mem *nonemb_cmd)
  1027. {
  1028. struct be_mcc_wrb *wrb;
  1029. struct lancer_cmd_req_pport_stats *req;
  1030. int status = 0;
  1031. spin_lock_bh(&adapter->mcc_lock);
  1032. wrb = wrb_from_mccq(adapter);
  1033. if (!wrb) {
  1034. status = -EBUSY;
  1035. goto err;
  1036. }
  1037. req = nonemb_cmd->va;
  1038. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1039. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1040. nonemb_cmd);
  1041. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1042. req->cmd_params.params.reset_stats = 0;
  1043. be_mcc_notify(adapter);
  1044. adapter->stats_cmd_sent = true;
  1045. err:
  1046. spin_unlock_bh(&adapter->mcc_lock);
  1047. return status;
  1048. }
  1049. /* Uses synchronous mcc */
  1050. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1051. u16 *link_speed, u8 *link_status, u32 dom)
  1052. {
  1053. struct be_mcc_wrb *wrb;
  1054. struct be_cmd_req_link_status *req;
  1055. int status;
  1056. spin_lock_bh(&adapter->mcc_lock);
  1057. if (link_status)
  1058. *link_status = LINK_DOWN;
  1059. wrb = wrb_from_mccq(adapter);
  1060. if (!wrb) {
  1061. status = -EBUSY;
  1062. goto err;
  1063. }
  1064. req = embedded_payload(wrb);
  1065. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1066. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1067. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1068. req->hdr.version = 1;
  1069. req->hdr.domain = dom;
  1070. status = be_mcc_notify_wait(adapter);
  1071. if (!status) {
  1072. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1073. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1074. if (link_speed)
  1075. *link_speed = le16_to_cpu(resp->link_speed);
  1076. if (mac_speed)
  1077. *mac_speed = resp->mac_speed;
  1078. }
  1079. if (link_status)
  1080. *link_status = resp->logical_link_status;
  1081. }
  1082. err:
  1083. spin_unlock_bh(&adapter->mcc_lock);
  1084. return status;
  1085. }
  1086. /* Uses synchronous mcc */
  1087. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1088. {
  1089. struct be_mcc_wrb *wrb;
  1090. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1091. int status;
  1092. spin_lock_bh(&adapter->mcc_lock);
  1093. wrb = wrb_from_mccq(adapter);
  1094. if (!wrb) {
  1095. status = -EBUSY;
  1096. goto err;
  1097. }
  1098. req = embedded_payload(wrb);
  1099. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1100. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1101. wrb, NULL);
  1102. be_mcc_notify(adapter);
  1103. err:
  1104. spin_unlock_bh(&adapter->mcc_lock);
  1105. return status;
  1106. }
  1107. /* Uses synchronous mcc */
  1108. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1109. {
  1110. struct be_mcc_wrb *wrb;
  1111. struct be_cmd_req_get_fat *req;
  1112. int status;
  1113. spin_lock_bh(&adapter->mcc_lock);
  1114. wrb = wrb_from_mccq(adapter);
  1115. if (!wrb) {
  1116. status = -EBUSY;
  1117. goto err;
  1118. }
  1119. req = embedded_payload(wrb);
  1120. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1121. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1122. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1123. status = be_mcc_notify_wait(adapter);
  1124. if (!status) {
  1125. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1126. if (log_size && resp->log_size)
  1127. *log_size = le32_to_cpu(resp->log_size) -
  1128. sizeof(u32);
  1129. }
  1130. err:
  1131. spin_unlock_bh(&adapter->mcc_lock);
  1132. return status;
  1133. }
  1134. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1135. {
  1136. struct be_dma_mem get_fat_cmd;
  1137. struct be_mcc_wrb *wrb;
  1138. struct be_cmd_req_get_fat *req;
  1139. u32 offset = 0, total_size, buf_size,
  1140. log_offset = sizeof(u32), payload_len;
  1141. int status;
  1142. if (buf_len == 0)
  1143. return;
  1144. total_size = buf_len;
  1145. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1146. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1147. get_fat_cmd.size,
  1148. &get_fat_cmd.dma);
  1149. if (!get_fat_cmd.va) {
  1150. status = -ENOMEM;
  1151. dev_err(&adapter->pdev->dev,
  1152. "Memory allocation failure while retrieving FAT data\n");
  1153. return;
  1154. }
  1155. spin_lock_bh(&adapter->mcc_lock);
  1156. while (total_size) {
  1157. buf_size = min(total_size, (u32)60*1024);
  1158. total_size -= buf_size;
  1159. wrb = wrb_from_mccq(adapter);
  1160. if (!wrb) {
  1161. status = -EBUSY;
  1162. goto err;
  1163. }
  1164. req = get_fat_cmd.va;
  1165. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1166. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1167. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1168. &get_fat_cmd);
  1169. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1170. req->read_log_offset = cpu_to_le32(log_offset);
  1171. req->read_log_length = cpu_to_le32(buf_size);
  1172. req->data_buffer_size = cpu_to_le32(buf_size);
  1173. status = be_mcc_notify_wait(adapter);
  1174. if (!status) {
  1175. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1176. memcpy(buf + offset,
  1177. resp->data_buffer,
  1178. le32_to_cpu(resp->read_log_length));
  1179. } else {
  1180. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1181. goto err;
  1182. }
  1183. offset += buf_size;
  1184. log_offset += buf_size;
  1185. }
  1186. err:
  1187. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1188. get_fat_cmd.va,
  1189. get_fat_cmd.dma);
  1190. spin_unlock_bh(&adapter->mcc_lock);
  1191. }
  1192. /* Uses synchronous mcc */
  1193. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1194. char *fw_on_flash)
  1195. {
  1196. struct be_mcc_wrb *wrb;
  1197. struct be_cmd_req_get_fw_version *req;
  1198. int status;
  1199. spin_lock_bh(&adapter->mcc_lock);
  1200. wrb = wrb_from_mccq(adapter);
  1201. if (!wrb) {
  1202. status = -EBUSY;
  1203. goto err;
  1204. }
  1205. req = embedded_payload(wrb);
  1206. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1207. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1208. status = be_mcc_notify_wait(adapter);
  1209. if (!status) {
  1210. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1211. strcpy(fw_ver, resp->firmware_version_string);
  1212. if (fw_on_flash)
  1213. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1214. }
  1215. err:
  1216. spin_unlock_bh(&adapter->mcc_lock);
  1217. return status;
  1218. }
  1219. /* set the EQ delay interval of an EQ to specified value
  1220. * Uses async mcc
  1221. */
  1222. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1223. {
  1224. struct be_mcc_wrb *wrb;
  1225. struct be_cmd_req_modify_eq_delay *req;
  1226. int status = 0;
  1227. spin_lock_bh(&adapter->mcc_lock);
  1228. wrb = wrb_from_mccq(adapter);
  1229. if (!wrb) {
  1230. status = -EBUSY;
  1231. goto err;
  1232. }
  1233. req = embedded_payload(wrb);
  1234. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1235. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1236. req->num_eq = cpu_to_le32(1);
  1237. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1238. req->delay[0].phase = 0;
  1239. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1240. be_mcc_notify(adapter);
  1241. err:
  1242. spin_unlock_bh(&adapter->mcc_lock);
  1243. return status;
  1244. }
  1245. /* Uses sycnhronous mcc */
  1246. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1247. u32 num, bool untagged, bool promiscuous)
  1248. {
  1249. struct be_mcc_wrb *wrb;
  1250. struct be_cmd_req_vlan_config *req;
  1251. int status;
  1252. spin_lock_bh(&adapter->mcc_lock);
  1253. wrb = wrb_from_mccq(adapter);
  1254. if (!wrb) {
  1255. status = -EBUSY;
  1256. goto err;
  1257. }
  1258. req = embedded_payload(wrb);
  1259. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1260. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1261. req->interface_id = if_id;
  1262. req->promiscuous = promiscuous;
  1263. req->untagged = untagged;
  1264. req->num_vlan = num;
  1265. if (!promiscuous) {
  1266. memcpy(req->normal_vlan, vtag_array,
  1267. req->num_vlan * sizeof(vtag_array[0]));
  1268. }
  1269. status = be_mcc_notify_wait(adapter);
  1270. err:
  1271. spin_unlock_bh(&adapter->mcc_lock);
  1272. return status;
  1273. }
  1274. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1275. {
  1276. struct be_mcc_wrb *wrb;
  1277. struct be_dma_mem *mem = &adapter->rx_filter;
  1278. struct be_cmd_req_rx_filter *req = mem->va;
  1279. int status;
  1280. spin_lock_bh(&adapter->mcc_lock);
  1281. wrb = wrb_from_mccq(adapter);
  1282. if (!wrb) {
  1283. status = -EBUSY;
  1284. goto err;
  1285. }
  1286. memset(req, 0, sizeof(*req));
  1287. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1288. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1289. wrb, mem);
  1290. req->if_id = cpu_to_le32(adapter->if_handle);
  1291. if (flags & IFF_PROMISC) {
  1292. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1293. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1294. if (value == ON)
  1295. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1296. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1297. } else if (flags & IFF_ALLMULTI) {
  1298. req->if_flags_mask = req->if_flags =
  1299. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1300. } else {
  1301. struct netdev_hw_addr *ha;
  1302. int i = 0;
  1303. req->if_flags_mask = req->if_flags =
  1304. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1305. /* Reset mcast promisc mode if already set by setting mask
  1306. * and not setting flags field
  1307. */
  1308. req->if_flags_mask |=
  1309. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1310. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1311. netdev_for_each_mc_addr(ha, adapter->netdev)
  1312. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1313. }
  1314. status = be_mcc_notify_wait(adapter);
  1315. err:
  1316. spin_unlock_bh(&adapter->mcc_lock);
  1317. return status;
  1318. }
  1319. /* Uses synchrounous mcc */
  1320. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1321. {
  1322. struct be_mcc_wrb *wrb;
  1323. struct be_cmd_req_set_flow_control *req;
  1324. int status;
  1325. spin_lock_bh(&adapter->mcc_lock);
  1326. wrb = wrb_from_mccq(adapter);
  1327. if (!wrb) {
  1328. status = -EBUSY;
  1329. goto err;
  1330. }
  1331. req = embedded_payload(wrb);
  1332. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1333. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1334. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1335. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1336. status = be_mcc_notify_wait(adapter);
  1337. err:
  1338. spin_unlock_bh(&adapter->mcc_lock);
  1339. return status;
  1340. }
  1341. /* Uses sycn mcc */
  1342. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1343. {
  1344. struct be_mcc_wrb *wrb;
  1345. struct be_cmd_req_get_flow_control *req;
  1346. int status;
  1347. spin_lock_bh(&adapter->mcc_lock);
  1348. wrb = wrb_from_mccq(adapter);
  1349. if (!wrb) {
  1350. status = -EBUSY;
  1351. goto err;
  1352. }
  1353. req = embedded_payload(wrb);
  1354. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1355. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1356. status = be_mcc_notify_wait(adapter);
  1357. if (!status) {
  1358. struct be_cmd_resp_get_flow_control *resp =
  1359. embedded_payload(wrb);
  1360. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1361. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1362. }
  1363. err:
  1364. spin_unlock_bh(&adapter->mcc_lock);
  1365. return status;
  1366. }
  1367. /* Uses mbox */
  1368. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1369. u32 *mode, u32 *caps)
  1370. {
  1371. struct be_mcc_wrb *wrb;
  1372. struct be_cmd_req_query_fw_cfg *req;
  1373. int status;
  1374. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1375. return -1;
  1376. wrb = wrb_from_mbox(adapter);
  1377. req = embedded_payload(wrb);
  1378. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1379. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1380. status = be_mbox_notify_wait(adapter);
  1381. if (!status) {
  1382. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1383. *port_num = le32_to_cpu(resp->phys_port);
  1384. *mode = le32_to_cpu(resp->function_mode);
  1385. *caps = le32_to_cpu(resp->function_caps);
  1386. }
  1387. mutex_unlock(&adapter->mbox_lock);
  1388. return status;
  1389. }
  1390. /* Uses mbox */
  1391. int be_cmd_reset_function(struct be_adapter *adapter)
  1392. {
  1393. struct be_mcc_wrb *wrb;
  1394. struct be_cmd_req_hdr *req;
  1395. int status;
  1396. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1397. return -1;
  1398. wrb = wrb_from_mbox(adapter);
  1399. req = embedded_payload(wrb);
  1400. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1401. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1402. status = be_mbox_notify_wait(adapter);
  1403. mutex_unlock(&adapter->mbox_lock);
  1404. return status;
  1405. }
  1406. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1407. {
  1408. struct be_mcc_wrb *wrb;
  1409. struct be_cmd_req_rss_config *req;
  1410. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1411. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1412. 0x3ea83c02, 0x4a110304};
  1413. int status;
  1414. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1415. return -1;
  1416. wrb = wrb_from_mbox(adapter);
  1417. req = embedded_payload(wrb);
  1418. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1419. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1420. req->if_id = cpu_to_le32(adapter->if_handle);
  1421. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1422. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1423. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1424. memcpy(req->cpu_table, rsstable, table_size);
  1425. memcpy(req->hash, myhash, sizeof(myhash));
  1426. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1427. status = be_mbox_notify_wait(adapter);
  1428. mutex_unlock(&adapter->mbox_lock);
  1429. return status;
  1430. }
  1431. /* Uses sync mcc */
  1432. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1433. u8 bcn, u8 sts, u8 state)
  1434. {
  1435. struct be_mcc_wrb *wrb;
  1436. struct be_cmd_req_enable_disable_beacon *req;
  1437. int status;
  1438. spin_lock_bh(&adapter->mcc_lock);
  1439. wrb = wrb_from_mccq(adapter);
  1440. if (!wrb) {
  1441. status = -EBUSY;
  1442. goto err;
  1443. }
  1444. req = embedded_payload(wrb);
  1445. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1446. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1447. req->port_num = port_num;
  1448. req->beacon_state = state;
  1449. req->beacon_duration = bcn;
  1450. req->status_duration = sts;
  1451. status = be_mcc_notify_wait(adapter);
  1452. err:
  1453. spin_unlock_bh(&adapter->mcc_lock);
  1454. return status;
  1455. }
  1456. /* Uses sync mcc */
  1457. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1458. {
  1459. struct be_mcc_wrb *wrb;
  1460. struct be_cmd_req_get_beacon_state *req;
  1461. int status;
  1462. spin_lock_bh(&adapter->mcc_lock);
  1463. wrb = wrb_from_mccq(adapter);
  1464. if (!wrb) {
  1465. status = -EBUSY;
  1466. goto err;
  1467. }
  1468. req = embedded_payload(wrb);
  1469. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1470. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1471. req->port_num = port_num;
  1472. status = be_mcc_notify_wait(adapter);
  1473. if (!status) {
  1474. struct be_cmd_resp_get_beacon_state *resp =
  1475. embedded_payload(wrb);
  1476. *state = resp->beacon_state;
  1477. }
  1478. err:
  1479. spin_unlock_bh(&adapter->mcc_lock);
  1480. return status;
  1481. }
  1482. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1483. u32 data_size, u32 data_offset, const char *obj_name,
  1484. u32 *data_written, u8 *addn_status)
  1485. {
  1486. struct be_mcc_wrb *wrb;
  1487. struct lancer_cmd_req_write_object *req;
  1488. struct lancer_cmd_resp_write_object *resp;
  1489. void *ctxt = NULL;
  1490. int status;
  1491. spin_lock_bh(&adapter->mcc_lock);
  1492. adapter->flash_status = 0;
  1493. wrb = wrb_from_mccq(adapter);
  1494. if (!wrb) {
  1495. status = -EBUSY;
  1496. goto err_unlock;
  1497. }
  1498. req = embedded_payload(wrb);
  1499. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1500. OPCODE_COMMON_WRITE_OBJECT,
  1501. sizeof(struct lancer_cmd_req_write_object), wrb,
  1502. NULL);
  1503. ctxt = &req->context;
  1504. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1505. write_length, ctxt, data_size);
  1506. if (data_size == 0)
  1507. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1508. eof, ctxt, 1);
  1509. else
  1510. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1511. eof, ctxt, 0);
  1512. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1513. req->write_offset = cpu_to_le32(data_offset);
  1514. strcpy(req->object_name, obj_name);
  1515. req->descriptor_count = cpu_to_le32(1);
  1516. req->buf_len = cpu_to_le32(data_size);
  1517. req->addr_low = cpu_to_le32((cmd->dma +
  1518. sizeof(struct lancer_cmd_req_write_object))
  1519. & 0xFFFFFFFF);
  1520. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1521. sizeof(struct lancer_cmd_req_write_object)));
  1522. be_mcc_notify(adapter);
  1523. spin_unlock_bh(&adapter->mcc_lock);
  1524. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1525. msecs_to_jiffies(30000)))
  1526. status = -1;
  1527. else
  1528. status = adapter->flash_status;
  1529. resp = embedded_payload(wrb);
  1530. if (!status)
  1531. *data_written = le32_to_cpu(resp->actual_write_len);
  1532. else
  1533. *addn_status = resp->additional_status;
  1534. return status;
  1535. err_unlock:
  1536. spin_unlock_bh(&adapter->mcc_lock);
  1537. return status;
  1538. }
  1539. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1540. u32 data_size, u32 data_offset, const char *obj_name,
  1541. u32 *data_read, u32 *eof, u8 *addn_status)
  1542. {
  1543. struct be_mcc_wrb *wrb;
  1544. struct lancer_cmd_req_read_object *req;
  1545. struct lancer_cmd_resp_read_object *resp;
  1546. int status;
  1547. spin_lock_bh(&adapter->mcc_lock);
  1548. wrb = wrb_from_mccq(adapter);
  1549. if (!wrb) {
  1550. status = -EBUSY;
  1551. goto err_unlock;
  1552. }
  1553. req = embedded_payload(wrb);
  1554. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1555. OPCODE_COMMON_READ_OBJECT,
  1556. sizeof(struct lancer_cmd_req_read_object), wrb,
  1557. NULL);
  1558. req->desired_read_len = cpu_to_le32(data_size);
  1559. req->read_offset = cpu_to_le32(data_offset);
  1560. strcpy(req->object_name, obj_name);
  1561. req->descriptor_count = cpu_to_le32(1);
  1562. req->buf_len = cpu_to_le32(data_size);
  1563. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1564. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1565. status = be_mcc_notify_wait(adapter);
  1566. resp = embedded_payload(wrb);
  1567. if (!status) {
  1568. *data_read = le32_to_cpu(resp->actual_read_len);
  1569. *eof = le32_to_cpu(resp->eof);
  1570. } else {
  1571. *addn_status = resp->additional_status;
  1572. }
  1573. err_unlock:
  1574. spin_unlock_bh(&adapter->mcc_lock);
  1575. return status;
  1576. }
  1577. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1578. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1579. {
  1580. struct be_mcc_wrb *wrb;
  1581. struct be_cmd_write_flashrom *req;
  1582. int status;
  1583. spin_lock_bh(&adapter->mcc_lock);
  1584. adapter->flash_status = 0;
  1585. wrb = wrb_from_mccq(adapter);
  1586. if (!wrb) {
  1587. status = -EBUSY;
  1588. goto err_unlock;
  1589. }
  1590. req = cmd->va;
  1591. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1592. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1593. req->params.op_type = cpu_to_le32(flash_type);
  1594. req->params.op_code = cpu_to_le32(flash_opcode);
  1595. req->params.data_buf_size = cpu_to_le32(buf_size);
  1596. be_mcc_notify(adapter);
  1597. spin_unlock_bh(&adapter->mcc_lock);
  1598. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1599. msecs_to_jiffies(40000)))
  1600. status = -1;
  1601. else
  1602. status = adapter->flash_status;
  1603. return status;
  1604. err_unlock:
  1605. spin_unlock_bh(&adapter->mcc_lock);
  1606. return status;
  1607. }
  1608. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1609. int offset)
  1610. {
  1611. struct be_mcc_wrb *wrb;
  1612. struct be_cmd_write_flashrom *req;
  1613. int status;
  1614. spin_lock_bh(&adapter->mcc_lock);
  1615. wrb = wrb_from_mccq(adapter);
  1616. if (!wrb) {
  1617. status = -EBUSY;
  1618. goto err;
  1619. }
  1620. req = embedded_payload(wrb);
  1621. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1622. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1623. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1624. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1625. req->params.offset = cpu_to_le32(offset);
  1626. req->params.data_buf_size = cpu_to_le32(0x4);
  1627. status = be_mcc_notify_wait(adapter);
  1628. if (!status)
  1629. memcpy(flashed_crc, req->params.data_buf, 4);
  1630. err:
  1631. spin_unlock_bh(&adapter->mcc_lock);
  1632. return status;
  1633. }
  1634. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1635. struct be_dma_mem *nonemb_cmd)
  1636. {
  1637. struct be_mcc_wrb *wrb;
  1638. struct be_cmd_req_acpi_wol_magic_config *req;
  1639. int status;
  1640. spin_lock_bh(&adapter->mcc_lock);
  1641. wrb = wrb_from_mccq(adapter);
  1642. if (!wrb) {
  1643. status = -EBUSY;
  1644. goto err;
  1645. }
  1646. req = nonemb_cmd->va;
  1647. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1648. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1649. nonemb_cmd);
  1650. memcpy(req->magic_mac, mac, ETH_ALEN);
  1651. status = be_mcc_notify_wait(adapter);
  1652. err:
  1653. spin_unlock_bh(&adapter->mcc_lock);
  1654. return status;
  1655. }
  1656. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1657. u8 loopback_type, u8 enable)
  1658. {
  1659. struct be_mcc_wrb *wrb;
  1660. struct be_cmd_req_set_lmode *req;
  1661. int status;
  1662. spin_lock_bh(&adapter->mcc_lock);
  1663. wrb = wrb_from_mccq(adapter);
  1664. if (!wrb) {
  1665. status = -EBUSY;
  1666. goto err;
  1667. }
  1668. req = embedded_payload(wrb);
  1669. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1670. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1671. NULL);
  1672. req->src_port = port_num;
  1673. req->dest_port = port_num;
  1674. req->loopback_type = loopback_type;
  1675. req->loopback_state = enable;
  1676. status = be_mcc_notify_wait(adapter);
  1677. err:
  1678. spin_unlock_bh(&adapter->mcc_lock);
  1679. return status;
  1680. }
  1681. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1682. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1683. {
  1684. struct be_mcc_wrb *wrb;
  1685. struct be_cmd_req_loopback_test *req;
  1686. int status;
  1687. spin_lock_bh(&adapter->mcc_lock);
  1688. wrb = wrb_from_mccq(adapter);
  1689. if (!wrb) {
  1690. status = -EBUSY;
  1691. goto err;
  1692. }
  1693. req = embedded_payload(wrb);
  1694. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1695. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1696. req->hdr.timeout = cpu_to_le32(4);
  1697. req->pattern = cpu_to_le64(pattern);
  1698. req->src_port = cpu_to_le32(port_num);
  1699. req->dest_port = cpu_to_le32(port_num);
  1700. req->pkt_size = cpu_to_le32(pkt_size);
  1701. req->num_pkts = cpu_to_le32(num_pkts);
  1702. req->loopback_type = cpu_to_le32(loopback_type);
  1703. status = be_mcc_notify_wait(adapter);
  1704. if (!status) {
  1705. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1706. status = le32_to_cpu(resp->status);
  1707. }
  1708. err:
  1709. spin_unlock_bh(&adapter->mcc_lock);
  1710. return status;
  1711. }
  1712. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1713. u32 byte_cnt, struct be_dma_mem *cmd)
  1714. {
  1715. struct be_mcc_wrb *wrb;
  1716. struct be_cmd_req_ddrdma_test *req;
  1717. int status;
  1718. int i, j = 0;
  1719. spin_lock_bh(&adapter->mcc_lock);
  1720. wrb = wrb_from_mccq(adapter);
  1721. if (!wrb) {
  1722. status = -EBUSY;
  1723. goto err;
  1724. }
  1725. req = cmd->va;
  1726. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1727. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1728. req->pattern = cpu_to_le64(pattern);
  1729. req->byte_count = cpu_to_le32(byte_cnt);
  1730. for (i = 0; i < byte_cnt; i++) {
  1731. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1732. j++;
  1733. if (j > 7)
  1734. j = 0;
  1735. }
  1736. status = be_mcc_notify_wait(adapter);
  1737. if (!status) {
  1738. struct be_cmd_resp_ddrdma_test *resp;
  1739. resp = cmd->va;
  1740. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1741. resp->snd_err) {
  1742. status = -1;
  1743. }
  1744. }
  1745. err:
  1746. spin_unlock_bh(&adapter->mcc_lock);
  1747. return status;
  1748. }
  1749. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1750. struct be_dma_mem *nonemb_cmd)
  1751. {
  1752. struct be_mcc_wrb *wrb;
  1753. struct be_cmd_req_seeprom_read *req;
  1754. struct be_sge *sge;
  1755. int status;
  1756. spin_lock_bh(&adapter->mcc_lock);
  1757. wrb = wrb_from_mccq(adapter);
  1758. if (!wrb) {
  1759. status = -EBUSY;
  1760. goto err;
  1761. }
  1762. req = nonemb_cmd->va;
  1763. sge = nonembedded_sgl(wrb);
  1764. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1765. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1766. nonemb_cmd);
  1767. status = be_mcc_notify_wait(adapter);
  1768. err:
  1769. spin_unlock_bh(&adapter->mcc_lock);
  1770. return status;
  1771. }
  1772. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1773. {
  1774. struct be_mcc_wrb *wrb;
  1775. struct be_cmd_req_get_phy_info *req;
  1776. struct be_dma_mem cmd;
  1777. int status;
  1778. spin_lock_bh(&adapter->mcc_lock);
  1779. wrb = wrb_from_mccq(adapter);
  1780. if (!wrb) {
  1781. status = -EBUSY;
  1782. goto err;
  1783. }
  1784. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1785. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1786. &cmd.dma);
  1787. if (!cmd.va) {
  1788. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1789. status = -ENOMEM;
  1790. goto err;
  1791. }
  1792. req = cmd.va;
  1793. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1794. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1795. wrb, &cmd);
  1796. status = be_mcc_notify_wait(adapter);
  1797. if (!status) {
  1798. struct be_phy_info *resp_phy_info =
  1799. cmd.va + sizeof(struct be_cmd_req_hdr);
  1800. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1801. adapter->phy.interface_type =
  1802. le16_to_cpu(resp_phy_info->interface_type);
  1803. adapter->phy.auto_speeds_supported =
  1804. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1805. adapter->phy.fixed_speeds_supported =
  1806. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1807. adapter->phy.misc_params =
  1808. le32_to_cpu(resp_phy_info->misc_params);
  1809. }
  1810. pci_free_consistent(adapter->pdev, cmd.size,
  1811. cmd.va, cmd.dma);
  1812. err:
  1813. spin_unlock_bh(&adapter->mcc_lock);
  1814. return status;
  1815. }
  1816. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1817. {
  1818. struct be_mcc_wrb *wrb;
  1819. struct be_cmd_req_set_qos *req;
  1820. int status;
  1821. spin_lock_bh(&adapter->mcc_lock);
  1822. wrb = wrb_from_mccq(adapter);
  1823. if (!wrb) {
  1824. status = -EBUSY;
  1825. goto err;
  1826. }
  1827. req = embedded_payload(wrb);
  1828. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1829. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1830. req->hdr.domain = domain;
  1831. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1832. req->max_bps_nic = cpu_to_le32(bps);
  1833. status = be_mcc_notify_wait(adapter);
  1834. err:
  1835. spin_unlock_bh(&adapter->mcc_lock);
  1836. return status;
  1837. }
  1838. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1839. {
  1840. struct be_mcc_wrb *wrb;
  1841. struct be_cmd_req_cntl_attribs *req;
  1842. struct be_cmd_resp_cntl_attribs *resp;
  1843. int status;
  1844. int payload_len = max(sizeof(*req), sizeof(*resp));
  1845. struct mgmt_controller_attrib *attribs;
  1846. struct be_dma_mem attribs_cmd;
  1847. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1848. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1849. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1850. &attribs_cmd.dma);
  1851. if (!attribs_cmd.va) {
  1852. dev_err(&adapter->pdev->dev,
  1853. "Memory allocation failure\n");
  1854. return -ENOMEM;
  1855. }
  1856. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1857. return -1;
  1858. wrb = wrb_from_mbox(adapter);
  1859. if (!wrb) {
  1860. status = -EBUSY;
  1861. goto err;
  1862. }
  1863. req = attribs_cmd.va;
  1864. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1865. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1866. &attribs_cmd);
  1867. status = be_mbox_notify_wait(adapter);
  1868. if (!status) {
  1869. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1870. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1871. }
  1872. err:
  1873. mutex_unlock(&adapter->mbox_lock);
  1874. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1875. attribs_cmd.dma);
  1876. return status;
  1877. }
  1878. /* Uses mbox */
  1879. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1880. {
  1881. struct be_mcc_wrb *wrb;
  1882. struct be_cmd_req_set_func_cap *req;
  1883. int status;
  1884. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1885. return -1;
  1886. wrb = wrb_from_mbox(adapter);
  1887. if (!wrb) {
  1888. status = -EBUSY;
  1889. goto err;
  1890. }
  1891. req = embedded_payload(wrb);
  1892. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1893. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1894. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1895. CAPABILITY_BE3_NATIVE_ERX_API);
  1896. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1897. status = be_mbox_notify_wait(adapter);
  1898. if (!status) {
  1899. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1900. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1901. CAPABILITY_BE3_NATIVE_ERX_API;
  1902. }
  1903. err:
  1904. mutex_unlock(&adapter->mbox_lock);
  1905. return status;
  1906. }
  1907. /* Uses synchronous MCCQ */
  1908. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1909. bool *pmac_id_active, u32 *pmac_id, u8 *mac)
  1910. {
  1911. struct be_mcc_wrb *wrb;
  1912. struct be_cmd_req_get_mac_list *req;
  1913. int status;
  1914. int mac_count;
  1915. struct be_dma_mem get_mac_list_cmd;
  1916. int i;
  1917. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  1918. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  1919. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  1920. get_mac_list_cmd.size,
  1921. &get_mac_list_cmd.dma);
  1922. if (!get_mac_list_cmd.va) {
  1923. dev_err(&adapter->pdev->dev,
  1924. "Memory allocation failure during GET_MAC_LIST\n");
  1925. return -ENOMEM;
  1926. }
  1927. spin_lock_bh(&adapter->mcc_lock);
  1928. wrb = wrb_from_mccq(adapter);
  1929. if (!wrb) {
  1930. status = -EBUSY;
  1931. goto out;
  1932. }
  1933. req = get_mac_list_cmd.va;
  1934. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1935. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1936. wrb, &get_mac_list_cmd);
  1937. req->hdr.domain = domain;
  1938. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  1939. req->perm_override = 1;
  1940. status = be_mcc_notify_wait(adapter);
  1941. if (!status) {
  1942. struct be_cmd_resp_get_mac_list *resp =
  1943. get_mac_list_cmd.va;
  1944. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  1945. /* Mac list returned could contain one or more active mac_ids
  1946. * or one or more pseudo permanant mac addresses. If an active
  1947. * mac_id is present, return first active mac_id found
  1948. */
  1949. for (i = 0; i < mac_count; i++) {
  1950. struct get_list_macaddr *mac_entry;
  1951. u16 mac_addr_size;
  1952. u32 mac_id;
  1953. mac_entry = &resp->macaddr_list[i];
  1954. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  1955. /* mac_id is a 32 bit value and mac_addr size
  1956. * is 6 bytes
  1957. */
  1958. if (mac_addr_size == sizeof(u32)) {
  1959. *pmac_id_active = true;
  1960. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  1961. *pmac_id = le32_to_cpu(mac_id);
  1962. goto out;
  1963. }
  1964. }
  1965. /* If no active mac_id found, return first pseudo mac addr */
  1966. *pmac_id_active = false;
  1967. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  1968. ETH_ALEN);
  1969. }
  1970. out:
  1971. spin_unlock_bh(&adapter->mcc_lock);
  1972. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  1973. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  1974. return status;
  1975. }
  1976. /* Uses synchronous MCCQ */
  1977. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1978. u8 mac_count, u32 domain)
  1979. {
  1980. struct be_mcc_wrb *wrb;
  1981. struct be_cmd_req_set_mac_list *req;
  1982. int status;
  1983. struct be_dma_mem cmd;
  1984. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1985. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1986. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1987. &cmd.dma, GFP_KERNEL);
  1988. if (!cmd.va) {
  1989. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1990. return -ENOMEM;
  1991. }
  1992. spin_lock_bh(&adapter->mcc_lock);
  1993. wrb = wrb_from_mccq(adapter);
  1994. if (!wrb) {
  1995. status = -EBUSY;
  1996. goto err;
  1997. }
  1998. req = cmd.va;
  1999. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2000. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2001. wrb, &cmd);
  2002. req->hdr.domain = domain;
  2003. req->mac_count = mac_count;
  2004. if (mac_count)
  2005. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2006. status = be_mcc_notify_wait(adapter);
  2007. err:
  2008. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2009. cmd.va, cmd.dma);
  2010. spin_unlock_bh(&adapter->mcc_lock);
  2011. return status;
  2012. }
  2013. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2014. u32 domain, u16 intf_id)
  2015. {
  2016. struct be_mcc_wrb *wrb;
  2017. struct be_cmd_req_set_hsw_config *req;
  2018. void *ctxt;
  2019. int status;
  2020. spin_lock_bh(&adapter->mcc_lock);
  2021. wrb = wrb_from_mccq(adapter);
  2022. if (!wrb) {
  2023. status = -EBUSY;
  2024. goto err;
  2025. }
  2026. req = embedded_payload(wrb);
  2027. ctxt = &req->context;
  2028. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2029. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2030. req->hdr.domain = domain;
  2031. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2032. if (pvid) {
  2033. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2034. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2035. }
  2036. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2037. status = be_mcc_notify_wait(adapter);
  2038. err:
  2039. spin_unlock_bh(&adapter->mcc_lock);
  2040. return status;
  2041. }
  2042. /* Get Hyper switch config */
  2043. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2044. u32 domain, u16 intf_id)
  2045. {
  2046. struct be_mcc_wrb *wrb;
  2047. struct be_cmd_req_get_hsw_config *req;
  2048. void *ctxt;
  2049. int status;
  2050. u16 vid;
  2051. spin_lock_bh(&adapter->mcc_lock);
  2052. wrb = wrb_from_mccq(adapter);
  2053. if (!wrb) {
  2054. status = -EBUSY;
  2055. goto err;
  2056. }
  2057. req = embedded_payload(wrb);
  2058. ctxt = &req->context;
  2059. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2060. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2061. req->hdr.domain = domain;
  2062. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2063. intf_id);
  2064. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2065. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2066. status = be_mcc_notify_wait(adapter);
  2067. if (!status) {
  2068. struct be_cmd_resp_get_hsw_config *resp =
  2069. embedded_payload(wrb);
  2070. be_dws_le_to_cpu(&resp->context,
  2071. sizeof(resp->context));
  2072. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2073. pvid, &resp->context);
  2074. *pvid = le16_to_cpu(vid);
  2075. }
  2076. err:
  2077. spin_unlock_bh(&adapter->mcc_lock);
  2078. return status;
  2079. }
  2080. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2081. {
  2082. struct be_mcc_wrb *wrb;
  2083. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2084. int status;
  2085. int payload_len = sizeof(*req);
  2086. struct be_dma_mem cmd;
  2087. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2088. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2089. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2090. &cmd.dma);
  2091. if (!cmd.va) {
  2092. dev_err(&adapter->pdev->dev,
  2093. "Memory allocation failure\n");
  2094. return -ENOMEM;
  2095. }
  2096. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2097. return -1;
  2098. wrb = wrb_from_mbox(adapter);
  2099. if (!wrb) {
  2100. status = -EBUSY;
  2101. goto err;
  2102. }
  2103. req = cmd.va;
  2104. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2105. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2106. payload_len, wrb, &cmd);
  2107. req->hdr.version = 1;
  2108. req->query_options = BE_GET_WOL_CAP;
  2109. status = be_mbox_notify_wait(adapter);
  2110. if (!status) {
  2111. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2112. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2113. /* the command could succeed misleadingly on old f/w
  2114. * which is not aware of the V1 version. fake an error. */
  2115. if (resp->hdr.response_length < payload_len) {
  2116. status = -1;
  2117. goto err;
  2118. }
  2119. adapter->wol_cap = resp->wol_settings;
  2120. }
  2121. err:
  2122. mutex_unlock(&adapter->mbox_lock);
  2123. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2124. return status;
  2125. }