tg3.c 420 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 123
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "March 21, 2012"
  82. #define RESET_KIND_SHUTDOWN 0
  83. #define RESET_KIND_INIT 1
  84. #define RESET_KIND_SUSPEND 2
  85. #define TG3_DEF_RX_MODE 0
  86. #define TG3_DEF_TX_MODE 0
  87. #define TG3_DEF_MSG_ENABLE \
  88. (NETIF_MSG_DRV | \
  89. NETIF_MSG_PROBE | \
  90. NETIF_MSG_LINK | \
  91. NETIF_MSG_TIMER | \
  92. NETIF_MSG_IFDOWN | \
  93. NETIF_MSG_IFUP | \
  94. NETIF_MSG_RX_ERR | \
  95. NETIF_MSG_TX_ERR)
  96. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  97. /* length of time before we decide the hardware is borked,
  98. * and dev->tx_timeout() should be called to fix the problem
  99. */
  100. #define TG3_TX_TIMEOUT (5 * HZ)
  101. /* hardware minimum and maximum for a single frame's data payload */
  102. #define TG3_MIN_MTU 60
  103. #define TG3_MAX_MTU(tp) \
  104. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  105. /* These numbers seem to be hard coded in the NIC firmware somehow.
  106. * You can't change the ring sizes, but you can change where you place
  107. * them in the NIC onboard memory.
  108. */
  109. #define TG3_RX_STD_RING_SIZE(tp) \
  110. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  111. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  112. #define TG3_DEF_RX_RING_PENDING 200
  113. #define TG3_RX_JMB_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. #if (NET_IP_ALIGN != 0)
  162. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  163. #else
  164. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  165. #endif
  166. /* This driver uses the new build_skb() API providing a frag as skb->head
  167. * This strategy permits better GRO aggregation, better TCP coalescing, and
  168. * better splice() implementation (avoids a copy from head to a page), at
  169. * minimal memory cost.
  170. * In this 2048 bytes block, we have enough room to store the MTU=1500 frame
  171. * and the struct skb_shared_info.
  172. */
  173. #define TG3_FRAGSIZE 2048
  174. /* minimum number of free TX descriptors required to wake up TX process */
  175. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  176. #define TG3_TX_BD_DMA_MAX_2K 2048
  177. #define TG3_TX_BD_DMA_MAX_4K 4096
  178. #define TG3_RAW_IP_ALIGN 2
  179. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  180. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  181. #define FIRMWARE_TG3 "tigon/tg3.bin"
  182. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  183. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  184. static char version[] __devinitdata =
  185. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  186. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  187. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  188. MODULE_LICENSE("GPL");
  189. MODULE_VERSION(DRV_MODULE_VERSION);
  190. MODULE_FIRMWARE(FIRMWARE_TG3);
  191. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  192. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  193. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  194. module_param(tg3_debug, int, 0);
  195. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  277. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  278. {}
  279. };
  280. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  281. static const struct {
  282. const char string[ETH_GSTRING_LEN];
  283. } ethtool_stats_keys[] = {
  284. { "rx_octets" },
  285. { "rx_fragments" },
  286. { "rx_ucast_packets" },
  287. { "rx_mcast_packets" },
  288. { "rx_bcast_packets" },
  289. { "rx_fcs_errors" },
  290. { "rx_align_errors" },
  291. { "rx_xon_pause_rcvd" },
  292. { "rx_xoff_pause_rcvd" },
  293. { "rx_mac_ctrl_rcvd" },
  294. { "rx_xoff_entered" },
  295. { "rx_frame_too_long_errors" },
  296. { "rx_jabbers" },
  297. { "rx_undersize_packets" },
  298. { "rx_in_length_errors" },
  299. { "rx_out_length_errors" },
  300. { "rx_64_or_less_octet_packets" },
  301. { "rx_65_to_127_octet_packets" },
  302. { "rx_128_to_255_octet_packets" },
  303. { "rx_256_to_511_octet_packets" },
  304. { "rx_512_to_1023_octet_packets" },
  305. { "rx_1024_to_1522_octet_packets" },
  306. { "rx_1523_to_2047_octet_packets" },
  307. { "rx_2048_to_4095_octet_packets" },
  308. { "rx_4096_to_8191_octet_packets" },
  309. { "rx_8192_to_9022_octet_packets" },
  310. { "tx_octets" },
  311. { "tx_collisions" },
  312. { "tx_xon_sent" },
  313. { "tx_xoff_sent" },
  314. { "tx_flow_control" },
  315. { "tx_mac_errors" },
  316. { "tx_single_collisions" },
  317. { "tx_mult_collisions" },
  318. { "tx_deferred" },
  319. { "tx_excessive_collisions" },
  320. { "tx_late_collisions" },
  321. { "tx_collide_2times" },
  322. { "tx_collide_3times" },
  323. { "tx_collide_4times" },
  324. { "tx_collide_5times" },
  325. { "tx_collide_6times" },
  326. { "tx_collide_7times" },
  327. { "tx_collide_8times" },
  328. { "tx_collide_9times" },
  329. { "tx_collide_10times" },
  330. { "tx_collide_11times" },
  331. { "tx_collide_12times" },
  332. { "tx_collide_13times" },
  333. { "tx_collide_14times" },
  334. { "tx_collide_15times" },
  335. { "tx_ucast_packets" },
  336. { "tx_mcast_packets" },
  337. { "tx_bcast_packets" },
  338. { "tx_carrier_sense_errors" },
  339. { "tx_discards" },
  340. { "tx_errors" },
  341. { "dma_writeq_full" },
  342. { "dma_write_prioq_full" },
  343. { "rxbds_empty" },
  344. { "rx_discards" },
  345. { "rx_errors" },
  346. { "rx_threshold_hit" },
  347. { "dma_readq_full" },
  348. { "dma_read_prioq_full" },
  349. { "tx_comp_queue_full" },
  350. { "ring_set_send_prod_index" },
  351. { "ring_status_update" },
  352. { "nic_irqs" },
  353. { "nic_avoided_irqs" },
  354. { "nic_tx_threshold_hit" },
  355. { "mbuf_lwm_thresh_hit" },
  356. };
  357. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  358. static const struct {
  359. const char string[ETH_GSTRING_LEN];
  360. } ethtool_test_keys[] = {
  361. { "nvram test (online) " },
  362. { "link test (online) " },
  363. { "register test (offline)" },
  364. { "memory test (offline)" },
  365. { "mac loopback test (offline)" },
  366. { "phy loopback test (offline)" },
  367. { "ext loopback test (offline)" },
  368. { "interrupt test (offline)" },
  369. };
  370. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  371. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. writel(val, tp->regs + off);
  374. }
  375. static u32 tg3_read32(struct tg3 *tp, u32 off)
  376. {
  377. return readl(tp->regs + off);
  378. }
  379. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. writel(val, tp->aperegs + off);
  382. }
  383. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  384. {
  385. return readl(tp->aperegs + off);
  386. }
  387. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. unsigned long flags;
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. }
  395. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. writel(val, tp->regs + off);
  398. readl(tp->regs + off);
  399. }
  400. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  401. {
  402. unsigned long flags;
  403. u32 val;
  404. spin_lock_irqsave(&tp->indirect_lock, flags);
  405. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  406. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  407. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  408. return val;
  409. }
  410. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  411. {
  412. unsigned long flags;
  413. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  415. TG3_64BIT_REG_LOW, val);
  416. return;
  417. }
  418. if (off == TG3_RX_STD_PROD_IDX_REG) {
  419. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  420. TG3_64BIT_REG_LOW, val);
  421. return;
  422. }
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  425. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. /* In indirect mode when disabling interrupts, we also need
  428. * to clear the interrupt bit in the GRC local ctrl register.
  429. */
  430. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  431. (val == 0x1)) {
  432. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  433. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  434. }
  435. }
  436. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  437. {
  438. unsigned long flags;
  439. u32 val;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  442. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  443. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  444. return val;
  445. }
  446. /* usec_wait specifies the wait time in usec when writing to certain registers
  447. * where it is unsafe to read back the register without some delay.
  448. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  449. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  450. */
  451. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  452. {
  453. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  454. /* Non-posted methods */
  455. tp->write32(tp, off, val);
  456. else {
  457. /* Posted method */
  458. tg3_write32(tp, off, val);
  459. if (usec_wait)
  460. udelay(usec_wait);
  461. tp->read32(tp, off);
  462. }
  463. /* Wait again after the read for the posted method to guarantee that
  464. * the wait time is met.
  465. */
  466. if (usec_wait)
  467. udelay(usec_wait);
  468. }
  469. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  470. {
  471. tp->write32_mbox(tp, off, val);
  472. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  473. tp->read32_mbox(tp, off);
  474. }
  475. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  476. {
  477. void __iomem *mbox = tp->regs + off;
  478. writel(val, mbox);
  479. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  480. writel(val, mbox);
  481. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  482. readl(mbox);
  483. }
  484. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  485. {
  486. return readl(tp->regs + off + GRCMBOX_BASE);
  487. }
  488. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  489. {
  490. writel(val, tp->regs + off + GRCMBOX_BASE);
  491. }
  492. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  493. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  494. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  495. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  496. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  497. #define tw32(reg, val) tp->write32(tp, reg, val)
  498. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  499. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  500. #define tr32(reg) tp->read32(tp, reg)
  501. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  502. {
  503. unsigned long flags;
  504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  505. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  506. return;
  507. spin_lock_irqsave(&tp->indirect_lock, flags);
  508. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  509. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  510. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  511. /* Always leave this as zero. */
  512. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  513. } else {
  514. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  515. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  516. /* Always leave this as zero. */
  517. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  518. }
  519. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  520. }
  521. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  522. {
  523. unsigned long flags;
  524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  525. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  526. *val = 0;
  527. return;
  528. }
  529. spin_lock_irqsave(&tp->indirect_lock, flags);
  530. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  531. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  532. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  533. /* Always leave this as zero. */
  534. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  535. } else {
  536. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  537. *val = tr32(TG3PCI_MEM_WIN_DATA);
  538. /* Always leave this as zero. */
  539. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  540. }
  541. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  542. }
  543. static void tg3_ape_lock_init(struct tg3 *tp)
  544. {
  545. int i;
  546. u32 regbase, bit;
  547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  548. regbase = TG3_APE_LOCK_GRANT;
  549. else
  550. regbase = TG3_APE_PER_LOCK_GRANT;
  551. /* Make sure the driver hasn't any stale locks. */
  552. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  553. switch (i) {
  554. case TG3_APE_LOCK_PHY0:
  555. case TG3_APE_LOCK_PHY1:
  556. case TG3_APE_LOCK_PHY2:
  557. case TG3_APE_LOCK_PHY3:
  558. bit = APE_LOCK_GRANT_DRIVER;
  559. break;
  560. default:
  561. if (!tp->pci_fn)
  562. bit = APE_LOCK_GRANT_DRIVER;
  563. else
  564. bit = 1 << tp->pci_fn;
  565. }
  566. tg3_ape_write32(tp, regbase + 4 * i, bit);
  567. }
  568. }
  569. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  570. {
  571. int i, off;
  572. int ret = 0;
  573. u32 status, req, gnt, bit;
  574. if (!tg3_flag(tp, ENABLE_APE))
  575. return 0;
  576. switch (locknum) {
  577. case TG3_APE_LOCK_GPIO:
  578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  579. return 0;
  580. case TG3_APE_LOCK_GRC:
  581. case TG3_APE_LOCK_MEM:
  582. if (!tp->pci_fn)
  583. bit = APE_LOCK_REQ_DRIVER;
  584. else
  585. bit = 1 << tp->pci_fn;
  586. break;
  587. default:
  588. return -EINVAL;
  589. }
  590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  591. req = TG3_APE_LOCK_REQ;
  592. gnt = TG3_APE_LOCK_GRANT;
  593. } else {
  594. req = TG3_APE_PER_LOCK_REQ;
  595. gnt = TG3_APE_PER_LOCK_GRANT;
  596. }
  597. off = 4 * locknum;
  598. tg3_ape_write32(tp, req + off, bit);
  599. /* Wait for up to 1 millisecond to acquire lock. */
  600. for (i = 0; i < 100; i++) {
  601. status = tg3_ape_read32(tp, gnt + off);
  602. if (status == bit)
  603. break;
  604. udelay(10);
  605. }
  606. if (status != bit) {
  607. /* Revoke the lock request. */
  608. tg3_ape_write32(tp, gnt + off, bit);
  609. ret = -EBUSY;
  610. }
  611. return ret;
  612. }
  613. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  614. {
  615. u32 gnt, bit;
  616. if (!tg3_flag(tp, ENABLE_APE))
  617. return;
  618. switch (locknum) {
  619. case TG3_APE_LOCK_GPIO:
  620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  621. return;
  622. case TG3_APE_LOCK_GRC:
  623. case TG3_APE_LOCK_MEM:
  624. if (!tp->pci_fn)
  625. bit = APE_LOCK_GRANT_DRIVER;
  626. else
  627. bit = 1 << tp->pci_fn;
  628. break;
  629. default:
  630. return;
  631. }
  632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  633. gnt = TG3_APE_LOCK_GRANT;
  634. else
  635. gnt = TG3_APE_PER_LOCK_GRANT;
  636. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  637. }
  638. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  639. {
  640. int i;
  641. u32 apedata;
  642. /* NCSI does not support APE events */
  643. if (tg3_flag(tp, APE_HAS_NCSI))
  644. return;
  645. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  646. if (apedata != APE_SEG_SIG_MAGIC)
  647. return;
  648. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  649. if (!(apedata & APE_FW_STATUS_READY))
  650. return;
  651. /* Wait for up to 1 millisecond for APE to service previous event. */
  652. for (i = 0; i < 10; i++) {
  653. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  654. return;
  655. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  656. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  657. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  658. event | APE_EVENT_STATUS_EVENT_PENDING);
  659. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  660. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  661. break;
  662. udelay(100);
  663. }
  664. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  665. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  666. }
  667. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  668. {
  669. u32 event;
  670. u32 apedata;
  671. if (!tg3_flag(tp, ENABLE_APE))
  672. return;
  673. switch (kind) {
  674. case RESET_KIND_INIT:
  675. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  676. APE_HOST_SEG_SIG_MAGIC);
  677. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  678. APE_HOST_SEG_LEN_MAGIC);
  679. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  680. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  681. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  682. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  683. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  684. APE_HOST_BEHAV_NO_PHYLOCK);
  685. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  686. TG3_APE_HOST_DRVR_STATE_START);
  687. event = APE_EVENT_STATUS_STATE_START;
  688. break;
  689. case RESET_KIND_SHUTDOWN:
  690. /* With the interface we are currently using,
  691. * APE does not track driver state. Wiping
  692. * out the HOST SEGMENT SIGNATURE forces
  693. * the APE to assume OS absent status.
  694. */
  695. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  696. if (device_may_wakeup(&tp->pdev->dev) &&
  697. tg3_flag(tp, WOL_ENABLE)) {
  698. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  699. TG3_APE_HOST_WOL_SPEED_AUTO);
  700. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  701. } else
  702. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  703. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  704. event = APE_EVENT_STATUS_STATE_UNLOAD;
  705. break;
  706. case RESET_KIND_SUSPEND:
  707. event = APE_EVENT_STATUS_STATE_SUSPEND;
  708. break;
  709. default:
  710. return;
  711. }
  712. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  713. tg3_ape_send_event(tp, event);
  714. }
  715. static void tg3_disable_ints(struct tg3 *tp)
  716. {
  717. int i;
  718. tw32(TG3PCI_MISC_HOST_CTRL,
  719. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  720. for (i = 0; i < tp->irq_max; i++)
  721. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  722. }
  723. static void tg3_enable_ints(struct tg3 *tp)
  724. {
  725. int i;
  726. tp->irq_sync = 0;
  727. wmb();
  728. tw32(TG3PCI_MISC_HOST_CTRL,
  729. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  730. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  731. for (i = 0; i < tp->irq_cnt; i++) {
  732. struct tg3_napi *tnapi = &tp->napi[i];
  733. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  734. if (tg3_flag(tp, 1SHOT_MSI))
  735. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  736. tp->coal_now |= tnapi->coal_now;
  737. }
  738. /* Force an initial interrupt */
  739. if (!tg3_flag(tp, TAGGED_STATUS) &&
  740. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  741. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  742. else
  743. tw32(HOSTCC_MODE, tp->coal_now);
  744. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  745. }
  746. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  747. {
  748. struct tg3 *tp = tnapi->tp;
  749. struct tg3_hw_status *sblk = tnapi->hw_status;
  750. unsigned int work_exists = 0;
  751. /* check for phy events */
  752. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  753. if (sblk->status & SD_STATUS_LINK_CHG)
  754. work_exists = 1;
  755. }
  756. /* check for TX work to do */
  757. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  758. work_exists = 1;
  759. /* check for RX work to do */
  760. if (tnapi->rx_rcb_prod_idx &&
  761. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  762. work_exists = 1;
  763. return work_exists;
  764. }
  765. /* tg3_int_reenable
  766. * similar to tg3_enable_ints, but it accurately determines whether there
  767. * is new work pending and can return without flushing the PIO write
  768. * which reenables interrupts
  769. */
  770. static void tg3_int_reenable(struct tg3_napi *tnapi)
  771. {
  772. struct tg3 *tp = tnapi->tp;
  773. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  774. mmiowb();
  775. /* When doing tagged status, this work check is unnecessary.
  776. * The last_tag we write above tells the chip which piece of
  777. * work we've completed.
  778. */
  779. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  780. tw32(HOSTCC_MODE, tp->coalesce_mode |
  781. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  782. }
  783. static void tg3_switch_clocks(struct tg3 *tp)
  784. {
  785. u32 clock_ctrl;
  786. u32 orig_clock_ctrl;
  787. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  788. return;
  789. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  790. orig_clock_ctrl = clock_ctrl;
  791. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  792. CLOCK_CTRL_CLKRUN_OENABLE |
  793. 0x1f);
  794. tp->pci_clock_ctrl = clock_ctrl;
  795. if (tg3_flag(tp, 5705_PLUS)) {
  796. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  797. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  798. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  799. }
  800. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  801. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  802. clock_ctrl |
  803. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  804. 40);
  805. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  806. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  807. 40);
  808. }
  809. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  810. }
  811. #define PHY_BUSY_LOOPS 5000
  812. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  813. {
  814. u32 frame_val;
  815. unsigned int loops;
  816. int ret;
  817. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  818. tw32_f(MAC_MI_MODE,
  819. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  820. udelay(80);
  821. }
  822. *val = 0x0;
  823. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  824. MI_COM_PHY_ADDR_MASK);
  825. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  826. MI_COM_REG_ADDR_MASK);
  827. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  828. tw32_f(MAC_MI_COM, frame_val);
  829. loops = PHY_BUSY_LOOPS;
  830. while (loops != 0) {
  831. udelay(10);
  832. frame_val = tr32(MAC_MI_COM);
  833. if ((frame_val & MI_COM_BUSY) == 0) {
  834. udelay(5);
  835. frame_val = tr32(MAC_MI_COM);
  836. break;
  837. }
  838. loops -= 1;
  839. }
  840. ret = -EBUSY;
  841. if (loops != 0) {
  842. *val = frame_val & MI_COM_DATA_MASK;
  843. ret = 0;
  844. }
  845. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  846. tw32_f(MAC_MI_MODE, tp->mi_mode);
  847. udelay(80);
  848. }
  849. return ret;
  850. }
  851. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  852. {
  853. u32 frame_val;
  854. unsigned int loops;
  855. int ret;
  856. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  857. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  858. return 0;
  859. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  860. tw32_f(MAC_MI_MODE,
  861. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  862. udelay(80);
  863. }
  864. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  865. MI_COM_PHY_ADDR_MASK);
  866. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  867. MI_COM_REG_ADDR_MASK);
  868. frame_val |= (val & MI_COM_DATA_MASK);
  869. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  870. tw32_f(MAC_MI_COM, frame_val);
  871. loops = PHY_BUSY_LOOPS;
  872. while (loops != 0) {
  873. udelay(10);
  874. frame_val = tr32(MAC_MI_COM);
  875. if ((frame_val & MI_COM_BUSY) == 0) {
  876. udelay(5);
  877. frame_val = tr32(MAC_MI_COM);
  878. break;
  879. }
  880. loops -= 1;
  881. }
  882. ret = -EBUSY;
  883. if (loops != 0)
  884. ret = 0;
  885. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  886. tw32_f(MAC_MI_MODE, tp->mi_mode);
  887. udelay(80);
  888. }
  889. return ret;
  890. }
  891. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  892. {
  893. int err;
  894. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  895. if (err)
  896. goto done;
  897. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  898. if (err)
  899. goto done;
  900. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  901. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  902. if (err)
  903. goto done;
  904. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  905. done:
  906. return err;
  907. }
  908. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  909. {
  910. int err;
  911. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  912. if (err)
  913. goto done;
  914. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  915. if (err)
  916. goto done;
  917. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  918. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  919. if (err)
  920. goto done;
  921. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  922. done:
  923. return err;
  924. }
  925. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  926. {
  927. int err;
  928. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  929. if (!err)
  930. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  931. return err;
  932. }
  933. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  934. {
  935. int err;
  936. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  937. if (!err)
  938. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  939. return err;
  940. }
  941. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  942. {
  943. int err;
  944. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  945. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  946. MII_TG3_AUXCTL_SHDWSEL_MISC);
  947. if (!err)
  948. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  949. return err;
  950. }
  951. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  952. {
  953. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  954. set |= MII_TG3_AUXCTL_MISC_WREN;
  955. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  956. }
  957. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  958. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  959. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  960. MII_TG3_AUXCTL_ACTL_TX_6DB)
  961. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  962. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  963. MII_TG3_AUXCTL_ACTL_TX_6DB);
  964. static int tg3_bmcr_reset(struct tg3 *tp)
  965. {
  966. u32 phy_control;
  967. int limit, err;
  968. /* OK, reset it, and poll the BMCR_RESET bit until it
  969. * clears or we time out.
  970. */
  971. phy_control = BMCR_RESET;
  972. err = tg3_writephy(tp, MII_BMCR, phy_control);
  973. if (err != 0)
  974. return -EBUSY;
  975. limit = 5000;
  976. while (limit--) {
  977. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  978. if (err != 0)
  979. return -EBUSY;
  980. if ((phy_control & BMCR_RESET) == 0) {
  981. udelay(40);
  982. break;
  983. }
  984. udelay(10);
  985. }
  986. if (limit < 0)
  987. return -EBUSY;
  988. return 0;
  989. }
  990. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  991. {
  992. struct tg3 *tp = bp->priv;
  993. u32 val;
  994. spin_lock_bh(&tp->lock);
  995. if (tg3_readphy(tp, reg, &val))
  996. val = -EIO;
  997. spin_unlock_bh(&tp->lock);
  998. return val;
  999. }
  1000. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1001. {
  1002. struct tg3 *tp = bp->priv;
  1003. u32 ret = 0;
  1004. spin_lock_bh(&tp->lock);
  1005. if (tg3_writephy(tp, reg, val))
  1006. ret = -EIO;
  1007. spin_unlock_bh(&tp->lock);
  1008. return ret;
  1009. }
  1010. static int tg3_mdio_reset(struct mii_bus *bp)
  1011. {
  1012. return 0;
  1013. }
  1014. static void tg3_mdio_config_5785(struct tg3 *tp)
  1015. {
  1016. u32 val;
  1017. struct phy_device *phydev;
  1018. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1019. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1020. case PHY_ID_BCM50610:
  1021. case PHY_ID_BCM50610M:
  1022. val = MAC_PHYCFG2_50610_LED_MODES;
  1023. break;
  1024. case PHY_ID_BCMAC131:
  1025. val = MAC_PHYCFG2_AC131_LED_MODES;
  1026. break;
  1027. case PHY_ID_RTL8211C:
  1028. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1029. break;
  1030. case PHY_ID_RTL8201E:
  1031. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1032. break;
  1033. default:
  1034. return;
  1035. }
  1036. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1037. tw32(MAC_PHYCFG2, val);
  1038. val = tr32(MAC_PHYCFG1);
  1039. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1040. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1041. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1042. tw32(MAC_PHYCFG1, val);
  1043. return;
  1044. }
  1045. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1046. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1047. MAC_PHYCFG2_FMODE_MASK_MASK |
  1048. MAC_PHYCFG2_GMODE_MASK_MASK |
  1049. MAC_PHYCFG2_ACT_MASK_MASK |
  1050. MAC_PHYCFG2_QUAL_MASK_MASK |
  1051. MAC_PHYCFG2_INBAND_ENABLE;
  1052. tw32(MAC_PHYCFG2, val);
  1053. val = tr32(MAC_PHYCFG1);
  1054. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1055. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1056. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1057. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1058. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1059. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1060. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1061. }
  1062. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1063. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1064. tw32(MAC_PHYCFG1, val);
  1065. val = tr32(MAC_EXT_RGMII_MODE);
  1066. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1067. MAC_RGMII_MODE_RX_QUALITY |
  1068. MAC_RGMII_MODE_RX_ACTIVITY |
  1069. MAC_RGMII_MODE_RX_ENG_DET |
  1070. MAC_RGMII_MODE_TX_ENABLE |
  1071. MAC_RGMII_MODE_TX_LOWPWR |
  1072. MAC_RGMII_MODE_TX_RESET);
  1073. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1074. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1075. val |= MAC_RGMII_MODE_RX_INT_B |
  1076. MAC_RGMII_MODE_RX_QUALITY |
  1077. MAC_RGMII_MODE_RX_ACTIVITY |
  1078. MAC_RGMII_MODE_RX_ENG_DET;
  1079. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1080. val |= MAC_RGMII_MODE_TX_ENABLE |
  1081. MAC_RGMII_MODE_TX_LOWPWR |
  1082. MAC_RGMII_MODE_TX_RESET;
  1083. }
  1084. tw32(MAC_EXT_RGMII_MODE, val);
  1085. }
  1086. static void tg3_mdio_start(struct tg3 *tp)
  1087. {
  1088. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1089. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1090. udelay(80);
  1091. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1093. tg3_mdio_config_5785(tp);
  1094. }
  1095. static int tg3_mdio_init(struct tg3 *tp)
  1096. {
  1097. int i;
  1098. u32 reg;
  1099. struct phy_device *phydev;
  1100. if (tg3_flag(tp, 5717_PLUS)) {
  1101. u32 is_serdes;
  1102. tp->phy_addr = tp->pci_fn + 1;
  1103. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1104. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1105. else
  1106. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1107. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1108. if (is_serdes)
  1109. tp->phy_addr += 7;
  1110. } else
  1111. tp->phy_addr = TG3_PHY_MII_ADDR;
  1112. tg3_mdio_start(tp);
  1113. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1114. return 0;
  1115. tp->mdio_bus = mdiobus_alloc();
  1116. if (tp->mdio_bus == NULL)
  1117. return -ENOMEM;
  1118. tp->mdio_bus->name = "tg3 mdio bus";
  1119. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1120. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1121. tp->mdio_bus->priv = tp;
  1122. tp->mdio_bus->parent = &tp->pdev->dev;
  1123. tp->mdio_bus->read = &tg3_mdio_read;
  1124. tp->mdio_bus->write = &tg3_mdio_write;
  1125. tp->mdio_bus->reset = &tg3_mdio_reset;
  1126. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1127. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1128. for (i = 0; i < PHY_MAX_ADDR; i++)
  1129. tp->mdio_bus->irq[i] = PHY_POLL;
  1130. /* The bus registration will look for all the PHYs on the mdio bus.
  1131. * Unfortunately, it does not ensure the PHY is powered up before
  1132. * accessing the PHY ID registers. A chip reset is the
  1133. * quickest way to bring the device back to an operational state..
  1134. */
  1135. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1136. tg3_bmcr_reset(tp);
  1137. i = mdiobus_register(tp->mdio_bus);
  1138. if (i) {
  1139. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1140. mdiobus_free(tp->mdio_bus);
  1141. return i;
  1142. }
  1143. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1144. if (!phydev || !phydev->drv) {
  1145. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1146. mdiobus_unregister(tp->mdio_bus);
  1147. mdiobus_free(tp->mdio_bus);
  1148. return -ENODEV;
  1149. }
  1150. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1151. case PHY_ID_BCM57780:
  1152. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1153. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1154. break;
  1155. case PHY_ID_BCM50610:
  1156. case PHY_ID_BCM50610M:
  1157. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1158. PHY_BRCM_RX_REFCLK_UNUSED |
  1159. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1160. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1161. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1162. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1163. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1164. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1165. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1166. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1167. /* fallthru */
  1168. case PHY_ID_RTL8211C:
  1169. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1170. break;
  1171. case PHY_ID_RTL8201E:
  1172. case PHY_ID_BCMAC131:
  1173. phydev->interface = PHY_INTERFACE_MODE_MII;
  1174. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1175. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1176. break;
  1177. }
  1178. tg3_flag_set(tp, MDIOBUS_INITED);
  1179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1180. tg3_mdio_config_5785(tp);
  1181. return 0;
  1182. }
  1183. static void tg3_mdio_fini(struct tg3 *tp)
  1184. {
  1185. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1186. tg3_flag_clear(tp, MDIOBUS_INITED);
  1187. mdiobus_unregister(tp->mdio_bus);
  1188. mdiobus_free(tp->mdio_bus);
  1189. }
  1190. }
  1191. /* tp->lock is held. */
  1192. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1193. {
  1194. u32 val;
  1195. val = tr32(GRC_RX_CPU_EVENT);
  1196. val |= GRC_RX_CPU_DRIVER_EVENT;
  1197. tw32_f(GRC_RX_CPU_EVENT, val);
  1198. tp->last_event_jiffies = jiffies;
  1199. }
  1200. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1201. /* tp->lock is held. */
  1202. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1203. {
  1204. int i;
  1205. unsigned int delay_cnt;
  1206. long time_remain;
  1207. /* If enough time has passed, no wait is necessary. */
  1208. time_remain = (long)(tp->last_event_jiffies + 1 +
  1209. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1210. (long)jiffies;
  1211. if (time_remain < 0)
  1212. return;
  1213. /* Check if we can shorten the wait time. */
  1214. delay_cnt = jiffies_to_usecs(time_remain);
  1215. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1216. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1217. delay_cnt = (delay_cnt >> 3) + 1;
  1218. for (i = 0; i < delay_cnt; i++) {
  1219. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1220. break;
  1221. udelay(8);
  1222. }
  1223. }
  1224. /* tp->lock is held. */
  1225. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1226. {
  1227. u32 reg, val;
  1228. val = 0;
  1229. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1230. val = reg << 16;
  1231. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1232. val |= (reg & 0xffff);
  1233. *data++ = val;
  1234. val = 0;
  1235. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1236. val = reg << 16;
  1237. if (!tg3_readphy(tp, MII_LPA, &reg))
  1238. val |= (reg & 0xffff);
  1239. *data++ = val;
  1240. val = 0;
  1241. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1242. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1243. val = reg << 16;
  1244. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1245. val |= (reg & 0xffff);
  1246. }
  1247. *data++ = val;
  1248. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1249. val = reg << 16;
  1250. else
  1251. val = 0;
  1252. *data++ = val;
  1253. }
  1254. /* tp->lock is held. */
  1255. static void tg3_ump_link_report(struct tg3 *tp)
  1256. {
  1257. u32 data[4];
  1258. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1259. return;
  1260. tg3_phy_gather_ump_data(tp, data);
  1261. tg3_wait_for_event_ack(tp);
  1262. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1263. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1264. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1265. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1266. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1267. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1268. tg3_generate_fw_event(tp);
  1269. }
  1270. /* tp->lock is held. */
  1271. static void tg3_stop_fw(struct tg3 *tp)
  1272. {
  1273. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1274. /* Wait for RX cpu to ACK the previous event. */
  1275. tg3_wait_for_event_ack(tp);
  1276. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1277. tg3_generate_fw_event(tp);
  1278. /* Wait for RX cpu to ACK this event. */
  1279. tg3_wait_for_event_ack(tp);
  1280. }
  1281. }
  1282. /* tp->lock is held. */
  1283. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1284. {
  1285. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1286. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1287. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1288. switch (kind) {
  1289. case RESET_KIND_INIT:
  1290. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1291. DRV_STATE_START);
  1292. break;
  1293. case RESET_KIND_SHUTDOWN:
  1294. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1295. DRV_STATE_UNLOAD);
  1296. break;
  1297. case RESET_KIND_SUSPEND:
  1298. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1299. DRV_STATE_SUSPEND);
  1300. break;
  1301. default:
  1302. break;
  1303. }
  1304. }
  1305. if (kind == RESET_KIND_INIT ||
  1306. kind == RESET_KIND_SUSPEND)
  1307. tg3_ape_driver_state_change(tp, kind);
  1308. }
  1309. /* tp->lock is held. */
  1310. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1311. {
  1312. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1313. switch (kind) {
  1314. case RESET_KIND_INIT:
  1315. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1316. DRV_STATE_START_DONE);
  1317. break;
  1318. case RESET_KIND_SHUTDOWN:
  1319. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1320. DRV_STATE_UNLOAD_DONE);
  1321. break;
  1322. default:
  1323. break;
  1324. }
  1325. }
  1326. if (kind == RESET_KIND_SHUTDOWN)
  1327. tg3_ape_driver_state_change(tp, kind);
  1328. }
  1329. /* tp->lock is held. */
  1330. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1331. {
  1332. if (tg3_flag(tp, ENABLE_ASF)) {
  1333. switch (kind) {
  1334. case RESET_KIND_INIT:
  1335. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1336. DRV_STATE_START);
  1337. break;
  1338. case RESET_KIND_SHUTDOWN:
  1339. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1340. DRV_STATE_UNLOAD);
  1341. break;
  1342. case RESET_KIND_SUSPEND:
  1343. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1344. DRV_STATE_SUSPEND);
  1345. break;
  1346. default:
  1347. break;
  1348. }
  1349. }
  1350. }
  1351. static int tg3_poll_fw(struct tg3 *tp)
  1352. {
  1353. int i;
  1354. u32 val;
  1355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1356. /* Wait up to 20ms for init done. */
  1357. for (i = 0; i < 200; i++) {
  1358. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1359. return 0;
  1360. udelay(100);
  1361. }
  1362. return -ENODEV;
  1363. }
  1364. /* Wait for firmware initialization to complete. */
  1365. for (i = 0; i < 100000; i++) {
  1366. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1367. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1368. break;
  1369. udelay(10);
  1370. }
  1371. /* Chip might not be fitted with firmware. Some Sun onboard
  1372. * parts are configured like that. So don't signal the timeout
  1373. * of the above loop as an error, but do report the lack of
  1374. * running firmware once.
  1375. */
  1376. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1377. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1378. netdev_info(tp->dev, "No firmware running\n");
  1379. }
  1380. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1381. /* The 57765 A0 needs a little more
  1382. * time to do some important work.
  1383. */
  1384. mdelay(10);
  1385. }
  1386. return 0;
  1387. }
  1388. static void tg3_link_report(struct tg3 *tp)
  1389. {
  1390. if (!netif_carrier_ok(tp->dev)) {
  1391. netif_info(tp, link, tp->dev, "Link is down\n");
  1392. tg3_ump_link_report(tp);
  1393. } else if (netif_msg_link(tp)) {
  1394. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1395. (tp->link_config.active_speed == SPEED_1000 ?
  1396. 1000 :
  1397. (tp->link_config.active_speed == SPEED_100 ?
  1398. 100 : 10)),
  1399. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1400. "full" : "half"));
  1401. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1402. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1403. "on" : "off",
  1404. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1405. "on" : "off");
  1406. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1407. netdev_info(tp->dev, "EEE is %s\n",
  1408. tp->setlpicnt ? "enabled" : "disabled");
  1409. tg3_ump_link_report(tp);
  1410. }
  1411. }
  1412. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1413. {
  1414. u16 miireg;
  1415. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1416. miireg = ADVERTISE_1000XPAUSE;
  1417. else if (flow_ctrl & FLOW_CTRL_TX)
  1418. miireg = ADVERTISE_1000XPSE_ASYM;
  1419. else if (flow_ctrl & FLOW_CTRL_RX)
  1420. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1421. else
  1422. miireg = 0;
  1423. return miireg;
  1424. }
  1425. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1426. {
  1427. u8 cap = 0;
  1428. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1429. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1430. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1431. if (lcladv & ADVERTISE_1000XPAUSE)
  1432. cap = FLOW_CTRL_RX;
  1433. if (rmtadv & ADVERTISE_1000XPAUSE)
  1434. cap = FLOW_CTRL_TX;
  1435. }
  1436. return cap;
  1437. }
  1438. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1439. {
  1440. u8 autoneg;
  1441. u8 flowctrl = 0;
  1442. u32 old_rx_mode = tp->rx_mode;
  1443. u32 old_tx_mode = tp->tx_mode;
  1444. if (tg3_flag(tp, USE_PHYLIB))
  1445. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1446. else
  1447. autoneg = tp->link_config.autoneg;
  1448. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1449. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1450. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1451. else
  1452. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1453. } else
  1454. flowctrl = tp->link_config.flowctrl;
  1455. tp->link_config.active_flowctrl = flowctrl;
  1456. if (flowctrl & FLOW_CTRL_RX)
  1457. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1458. else
  1459. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1460. if (old_rx_mode != tp->rx_mode)
  1461. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1462. if (flowctrl & FLOW_CTRL_TX)
  1463. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1464. else
  1465. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1466. if (old_tx_mode != tp->tx_mode)
  1467. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1468. }
  1469. static void tg3_adjust_link(struct net_device *dev)
  1470. {
  1471. u8 oldflowctrl, linkmesg = 0;
  1472. u32 mac_mode, lcl_adv, rmt_adv;
  1473. struct tg3 *tp = netdev_priv(dev);
  1474. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1475. spin_lock_bh(&tp->lock);
  1476. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1477. MAC_MODE_HALF_DUPLEX);
  1478. oldflowctrl = tp->link_config.active_flowctrl;
  1479. if (phydev->link) {
  1480. lcl_adv = 0;
  1481. rmt_adv = 0;
  1482. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1483. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1484. else if (phydev->speed == SPEED_1000 ||
  1485. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1486. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1487. else
  1488. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1489. if (phydev->duplex == DUPLEX_HALF)
  1490. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1491. else {
  1492. lcl_adv = mii_advertise_flowctrl(
  1493. tp->link_config.flowctrl);
  1494. if (phydev->pause)
  1495. rmt_adv = LPA_PAUSE_CAP;
  1496. if (phydev->asym_pause)
  1497. rmt_adv |= LPA_PAUSE_ASYM;
  1498. }
  1499. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1500. } else
  1501. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1502. if (mac_mode != tp->mac_mode) {
  1503. tp->mac_mode = mac_mode;
  1504. tw32_f(MAC_MODE, tp->mac_mode);
  1505. udelay(40);
  1506. }
  1507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1508. if (phydev->speed == SPEED_10)
  1509. tw32(MAC_MI_STAT,
  1510. MAC_MI_STAT_10MBPS_MODE |
  1511. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1512. else
  1513. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1514. }
  1515. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1516. tw32(MAC_TX_LENGTHS,
  1517. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1518. (6 << TX_LENGTHS_IPG_SHIFT) |
  1519. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1520. else
  1521. tw32(MAC_TX_LENGTHS,
  1522. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1523. (6 << TX_LENGTHS_IPG_SHIFT) |
  1524. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1525. if (phydev->link != tp->old_link ||
  1526. phydev->speed != tp->link_config.active_speed ||
  1527. phydev->duplex != tp->link_config.active_duplex ||
  1528. oldflowctrl != tp->link_config.active_flowctrl)
  1529. linkmesg = 1;
  1530. tp->old_link = phydev->link;
  1531. tp->link_config.active_speed = phydev->speed;
  1532. tp->link_config.active_duplex = phydev->duplex;
  1533. spin_unlock_bh(&tp->lock);
  1534. if (linkmesg)
  1535. tg3_link_report(tp);
  1536. }
  1537. static int tg3_phy_init(struct tg3 *tp)
  1538. {
  1539. struct phy_device *phydev;
  1540. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1541. return 0;
  1542. /* Bring the PHY back to a known state. */
  1543. tg3_bmcr_reset(tp);
  1544. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1545. /* Attach the MAC to the PHY. */
  1546. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1547. phydev->dev_flags, phydev->interface);
  1548. if (IS_ERR(phydev)) {
  1549. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1550. return PTR_ERR(phydev);
  1551. }
  1552. /* Mask with MAC supported features. */
  1553. switch (phydev->interface) {
  1554. case PHY_INTERFACE_MODE_GMII:
  1555. case PHY_INTERFACE_MODE_RGMII:
  1556. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1557. phydev->supported &= (PHY_GBIT_FEATURES |
  1558. SUPPORTED_Pause |
  1559. SUPPORTED_Asym_Pause);
  1560. break;
  1561. }
  1562. /* fallthru */
  1563. case PHY_INTERFACE_MODE_MII:
  1564. phydev->supported &= (PHY_BASIC_FEATURES |
  1565. SUPPORTED_Pause |
  1566. SUPPORTED_Asym_Pause);
  1567. break;
  1568. default:
  1569. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1570. return -EINVAL;
  1571. }
  1572. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1573. phydev->advertising = phydev->supported;
  1574. return 0;
  1575. }
  1576. static void tg3_phy_start(struct tg3 *tp)
  1577. {
  1578. struct phy_device *phydev;
  1579. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1580. return;
  1581. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1582. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1583. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1584. phydev->speed = tp->link_config.speed;
  1585. phydev->duplex = tp->link_config.duplex;
  1586. phydev->autoneg = tp->link_config.autoneg;
  1587. phydev->advertising = tp->link_config.advertising;
  1588. }
  1589. phy_start(phydev);
  1590. phy_start_aneg(phydev);
  1591. }
  1592. static void tg3_phy_stop(struct tg3 *tp)
  1593. {
  1594. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1595. return;
  1596. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1597. }
  1598. static void tg3_phy_fini(struct tg3 *tp)
  1599. {
  1600. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1601. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1602. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1603. }
  1604. }
  1605. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1606. {
  1607. int err;
  1608. u32 val;
  1609. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1610. return 0;
  1611. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1612. /* Cannot do read-modify-write on 5401 */
  1613. err = tg3_phy_auxctl_write(tp,
  1614. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1615. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1616. 0x4c20);
  1617. goto done;
  1618. }
  1619. err = tg3_phy_auxctl_read(tp,
  1620. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1621. if (err)
  1622. return err;
  1623. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1624. err = tg3_phy_auxctl_write(tp,
  1625. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1626. done:
  1627. return err;
  1628. }
  1629. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1630. {
  1631. u32 phytest;
  1632. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1633. u32 phy;
  1634. tg3_writephy(tp, MII_TG3_FET_TEST,
  1635. phytest | MII_TG3_FET_SHADOW_EN);
  1636. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1637. if (enable)
  1638. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1639. else
  1640. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1641. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1642. }
  1643. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1644. }
  1645. }
  1646. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1647. {
  1648. u32 reg;
  1649. if (!tg3_flag(tp, 5705_PLUS) ||
  1650. (tg3_flag(tp, 5717_PLUS) &&
  1651. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1652. return;
  1653. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1654. tg3_phy_fet_toggle_apd(tp, enable);
  1655. return;
  1656. }
  1657. reg = MII_TG3_MISC_SHDW_WREN |
  1658. MII_TG3_MISC_SHDW_SCR5_SEL |
  1659. MII_TG3_MISC_SHDW_SCR5_LPED |
  1660. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1661. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1662. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1663. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1664. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1665. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1666. reg = MII_TG3_MISC_SHDW_WREN |
  1667. MII_TG3_MISC_SHDW_APD_SEL |
  1668. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1669. if (enable)
  1670. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1671. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1672. }
  1673. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1674. {
  1675. u32 phy;
  1676. if (!tg3_flag(tp, 5705_PLUS) ||
  1677. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1678. return;
  1679. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1680. u32 ephy;
  1681. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1682. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1683. tg3_writephy(tp, MII_TG3_FET_TEST,
  1684. ephy | MII_TG3_FET_SHADOW_EN);
  1685. if (!tg3_readphy(tp, reg, &phy)) {
  1686. if (enable)
  1687. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1688. else
  1689. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1690. tg3_writephy(tp, reg, phy);
  1691. }
  1692. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1693. }
  1694. } else {
  1695. int ret;
  1696. ret = tg3_phy_auxctl_read(tp,
  1697. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1698. if (!ret) {
  1699. if (enable)
  1700. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1701. else
  1702. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1703. tg3_phy_auxctl_write(tp,
  1704. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1705. }
  1706. }
  1707. }
  1708. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1709. {
  1710. int ret;
  1711. u32 val;
  1712. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1713. return;
  1714. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1715. if (!ret)
  1716. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1717. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1718. }
  1719. static void tg3_phy_apply_otp(struct tg3 *tp)
  1720. {
  1721. u32 otp, phy;
  1722. if (!tp->phy_otp)
  1723. return;
  1724. otp = tp->phy_otp;
  1725. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1726. return;
  1727. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1728. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1729. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1730. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1731. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1732. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1733. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1734. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1735. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1736. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1737. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1738. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1739. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1740. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1741. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1742. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1743. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1744. }
  1745. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1746. {
  1747. u32 val;
  1748. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1749. return;
  1750. tp->setlpicnt = 0;
  1751. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1752. current_link_up == 1 &&
  1753. tp->link_config.active_duplex == DUPLEX_FULL &&
  1754. (tp->link_config.active_speed == SPEED_100 ||
  1755. tp->link_config.active_speed == SPEED_1000)) {
  1756. u32 eeectl;
  1757. if (tp->link_config.active_speed == SPEED_1000)
  1758. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1759. else
  1760. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1761. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1762. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1763. TG3_CL45_D7_EEERES_STAT, &val);
  1764. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1765. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1766. tp->setlpicnt = 2;
  1767. }
  1768. if (!tp->setlpicnt) {
  1769. if (current_link_up == 1 &&
  1770. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1771. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1772. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1773. }
  1774. val = tr32(TG3_CPMU_EEE_MODE);
  1775. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1776. }
  1777. }
  1778. static void tg3_phy_eee_enable(struct tg3 *tp)
  1779. {
  1780. u32 val;
  1781. if (tp->link_config.active_speed == SPEED_1000 &&
  1782. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1784. tg3_flag(tp, 57765_CLASS)) &&
  1785. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1786. val = MII_TG3_DSP_TAP26_ALNOKO |
  1787. MII_TG3_DSP_TAP26_RMRXSTO;
  1788. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1789. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1790. }
  1791. val = tr32(TG3_CPMU_EEE_MODE);
  1792. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1793. }
  1794. static int tg3_wait_macro_done(struct tg3 *tp)
  1795. {
  1796. int limit = 100;
  1797. while (limit--) {
  1798. u32 tmp32;
  1799. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1800. if ((tmp32 & 0x1000) == 0)
  1801. break;
  1802. }
  1803. }
  1804. if (limit < 0)
  1805. return -EBUSY;
  1806. return 0;
  1807. }
  1808. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1809. {
  1810. static const u32 test_pat[4][6] = {
  1811. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1812. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1813. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1814. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1815. };
  1816. int chan;
  1817. for (chan = 0; chan < 4; chan++) {
  1818. int i;
  1819. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1820. (chan * 0x2000) | 0x0200);
  1821. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1822. for (i = 0; i < 6; i++)
  1823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1824. test_pat[chan][i]);
  1825. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1826. if (tg3_wait_macro_done(tp)) {
  1827. *resetp = 1;
  1828. return -EBUSY;
  1829. }
  1830. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1831. (chan * 0x2000) | 0x0200);
  1832. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1833. if (tg3_wait_macro_done(tp)) {
  1834. *resetp = 1;
  1835. return -EBUSY;
  1836. }
  1837. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1838. if (tg3_wait_macro_done(tp)) {
  1839. *resetp = 1;
  1840. return -EBUSY;
  1841. }
  1842. for (i = 0; i < 6; i += 2) {
  1843. u32 low, high;
  1844. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1845. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1846. tg3_wait_macro_done(tp)) {
  1847. *resetp = 1;
  1848. return -EBUSY;
  1849. }
  1850. low &= 0x7fff;
  1851. high &= 0x000f;
  1852. if (low != test_pat[chan][i] ||
  1853. high != test_pat[chan][i+1]) {
  1854. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1856. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1857. return -EBUSY;
  1858. }
  1859. }
  1860. }
  1861. return 0;
  1862. }
  1863. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1864. {
  1865. int chan;
  1866. for (chan = 0; chan < 4; chan++) {
  1867. int i;
  1868. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1869. (chan * 0x2000) | 0x0200);
  1870. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1871. for (i = 0; i < 6; i++)
  1872. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1873. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1874. if (tg3_wait_macro_done(tp))
  1875. return -EBUSY;
  1876. }
  1877. return 0;
  1878. }
  1879. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1880. {
  1881. u32 reg32, phy9_orig;
  1882. int retries, do_phy_reset, err;
  1883. retries = 10;
  1884. do_phy_reset = 1;
  1885. do {
  1886. if (do_phy_reset) {
  1887. err = tg3_bmcr_reset(tp);
  1888. if (err)
  1889. return err;
  1890. do_phy_reset = 0;
  1891. }
  1892. /* Disable transmitter and interrupt. */
  1893. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1894. continue;
  1895. reg32 |= 0x3000;
  1896. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1897. /* Set full-duplex, 1000 mbps. */
  1898. tg3_writephy(tp, MII_BMCR,
  1899. BMCR_FULLDPLX | BMCR_SPEED1000);
  1900. /* Set to master mode. */
  1901. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1902. continue;
  1903. tg3_writephy(tp, MII_CTRL1000,
  1904. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1905. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1906. if (err)
  1907. return err;
  1908. /* Block the PHY control access. */
  1909. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1910. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1911. if (!err)
  1912. break;
  1913. } while (--retries);
  1914. err = tg3_phy_reset_chanpat(tp);
  1915. if (err)
  1916. return err;
  1917. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1918. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1919. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1920. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1921. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1922. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1923. reg32 &= ~0x3000;
  1924. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1925. } else if (!err)
  1926. err = -EBUSY;
  1927. return err;
  1928. }
  1929. /* This will reset the tigon3 PHY if there is no valid
  1930. * link unless the FORCE argument is non-zero.
  1931. */
  1932. static int tg3_phy_reset(struct tg3 *tp)
  1933. {
  1934. u32 val, cpmuctrl;
  1935. int err;
  1936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1937. val = tr32(GRC_MISC_CFG);
  1938. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1939. udelay(40);
  1940. }
  1941. err = tg3_readphy(tp, MII_BMSR, &val);
  1942. err |= tg3_readphy(tp, MII_BMSR, &val);
  1943. if (err != 0)
  1944. return -EBUSY;
  1945. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1946. netif_carrier_off(tp->dev);
  1947. tg3_link_report(tp);
  1948. }
  1949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1952. err = tg3_phy_reset_5703_4_5(tp);
  1953. if (err)
  1954. return err;
  1955. goto out;
  1956. }
  1957. cpmuctrl = 0;
  1958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1959. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1960. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1961. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1962. tw32(TG3_CPMU_CTRL,
  1963. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1964. }
  1965. err = tg3_bmcr_reset(tp);
  1966. if (err)
  1967. return err;
  1968. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1969. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1970. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1971. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1972. }
  1973. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1974. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1975. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1976. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1977. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1978. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1979. udelay(40);
  1980. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1981. }
  1982. }
  1983. if (tg3_flag(tp, 5717_PLUS) &&
  1984. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1985. return 0;
  1986. tg3_phy_apply_otp(tp);
  1987. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1988. tg3_phy_toggle_apd(tp, true);
  1989. else
  1990. tg3_phy_toggle_apd(tp, false);
  1991. out:
  1992. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1993. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1994. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1995. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1996. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1997. }
  1998. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1999. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2000. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2001. }
  2002. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2003. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2004. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2005. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2006. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2007. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2008. }
  2009. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2010. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2011. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2012. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2013. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2014. tg3_writephy(tp, MII_TG3_TEST1,
  2015. MII_TG3_TEST1_TRIM_EN | 0x4);
  2016. } else
  2017. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2018. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2019. }
  2020. }
  2021. /* Set Extended packet length bit (bit 14) on all chips that */
  2022. /* support jumbo frames */
  2023. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2024. /* Cannot do read-modify-write on 5401 */
  2025. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2026. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2027. /* Set bit 14 with read-modify-write to preserve other bits */
  2028. err = tg3_phy_auxctl_read(tp,
  2029. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2030. if (!err)
  2031. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2032. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2033. }
  2034. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2035. * jumbo frames transmission.
  2036. */
  2037. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2038. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2039. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2040. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2041. }
  2042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2043. /* adjust output voltage */
  2044. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2045. }
  2046. tg3_phy_toggle_automdix(tp, 1);
  2047. tg3_phy_set_wirespeed(tp);
  2048. return 0;
  2049. }
  2050. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2051. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2052. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2053. TG3_GPIO_MSG_NEED_VAUX)
  2054. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2055. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2056. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2057. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2058. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2059. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2060. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2061. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2062. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2063. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2064. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2065. {
  2066. u32 status, shift;
  2067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2069. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2070. else
  2071. status = tr32(TG3_CPMU_DRV_STATUS);
  2072. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2073. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2074. status |= (newstat << shift);
  2075. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2077. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2078. else
  2079. tw32(TG3_CPMU_DRV_STATUS, status);
  2080. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2081. }
  2082. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2083. {
  2084. if (!tg3_flag(tp, IS_NIC))
  2085. return 0;
  2086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2087. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2089. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2090. return -EIO;
  2091. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2092. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2093. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2094. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2095. } else {
  2096. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2097. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2098. }
  2099. return 0;
  2100. }
  2101. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2102. {
  2103. u32 grc_local_ctrl;
  2104. if (!tg3_flag(tp, IS_NIC) ||
  2105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2106. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2107. return;
  2108. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2109. tw32_wait_f(GRC_LOCAL_CTRL,
  2110. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2111. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2112. tw32_wait_f(GRC_LOCAL_CTRL,
  2113. grc_local_ctrl,
  2114. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2115. tw32_wait_f(GRC_LOCAL_CTRL,
  2116. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2117. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2118. }
  2119. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2120. {
  2121. if (!tg3_flag(tp, IS_NIC))
  2122. return;
  2123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2125. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2126. (GRC_LCLCTRL_GPIO_OE0 |
  2127. GRC_LCLCTRL_GPIO_OE1 |
  2128. GRC_LCLCTRL_GPIO_OE2 |
  2129. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2130. GRC_LCLCTRL_GPIO_OUTPUT1),
  2131. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2132. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2133. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2134. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2135. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2136. GRC_LCLCTRL_GPIO_OE1 |
  2137. GRC_LCLCTRL_GPIO_OE2 |
  2138. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2139. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2140. tp->grc_local_ctrl;
  2141. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2142. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2143. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2144. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2145. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2146. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2147. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2148. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2149. } else {
  2150. u32 no_gpio2;
  2151. u32 grc_local_ctrl = 0;
  2152. /* Workaround to prevent overdrawing Amps. */
  2153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2154. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2155. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2156. grc_local_ctrl,
  2157. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2158. }
  2159. /* On 5753 and variants, GPIO2 cannot be used. */
  2160. no_gpio2 = tp->nic_sram_data_cfg &
  2161. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2162. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2163. GRC_LCLCTRL_GPIO_OE1 |
  2164. GRC_LCLCTRL_GPIO_OE2 |
  2165. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2166. GRC_LCLCTRL_GPIO_OUTPUT2;
  2167. if (no_gpio2) {
  2168. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2169. GRC_LCLCTRL_GPIO_OUTPUT2);
  2170. }
  2171. tw32_wait_f(GRC_LOCAL_CTRL,
  2172. tp->grc_local_ctrl | grc_local_ctrl,
  2173. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2174. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2175. tw32_wait_f(GRC_LOCAL_CTRL,
  2176. tp->grc_local_ctrl | grc_local_ctrl,
  2177. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2178. if (!no_gpio2) {
  2179. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2180. tw32_wait_f(GRC_LOCAL_CTRL,
  2181. tp->grc_local_ctrl | grc_local_ctrl,
  2182. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2183. }
  2184. }
  2185. }
  2186. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2187. {
  2188. u32 msg = 0;
  2189. /* Serialize power state transitions */
  2190. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2191. return;
  2192. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2193. msg = TG3_GPIO_MSG_NEED_VAUX;
  2194. msg = tg3_set_function_status(tp, msg);
  2195. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2196. goto done;
  2197. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2198. tg3_pwrsrc_switch_to_vaux(tp);
  2199. else
  2200. tg3_pwrsrc_die_with_vmain(tp);
  2201. done:
  2202. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2203. }
  2204. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2205. {
  2206. bool need_vaux = false;
  2207. /* The GPIOs do something completely different on 57765. */
  2208. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2209. return;
  2210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2213. tg3_frob_aux_power_5717(tp, include_wol ?
  2214. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2215. return;
  2216. }
  2217. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2218. struct net_device *dev_peer;
  2219. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2220. /* remove_one() may have been run on the peer. */
  2221. if (dev_peer) {
  2222. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2223. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2224. return;
  2225. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2226. tg3_flag(tp_peer, ENABLE_ASF))
  2227. need_vaux = true;
  2228. }
  2229. }
  2230. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2231. tg3_flag(tp, ENABLE_ASF))
  2232. need_vaux = true;
  2233. if (need_vaux)
  2234. tg3_pwrsrc_switch_to_vaux(tp);
  2235. else
  2236. tg3_pwrsrc_die_with_vmain(tp);
  2237. }
  2238. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2239. {
  2240. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2241. return 1;
  2242. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2243. if (speed != SPEED_10)
  2244. return 1;
  2245. } else if (speed == SPEED_10)
  2246. return 1;
  2247. return 0;
  2248. }
  2249. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2250. {
  2251. u32 val;
  2252. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2254. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2255. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2256. sg_dig_ctrl |=
  2257. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2258. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2259. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2260. }
  2261. return;
  2262. }
  2263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2264. tg3_bmcr_reset(tp);
  2265. val = tr32(GRC_MISC_CFG);
  2266. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2267. udelay(40);
  2268. return;
  2269. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2270. u32 phytest;
  2271. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2272. u32 phy;
  2273. tg3_writephy(tp, MII_ADVERTISE, 0);
  2274. tg3_writephy(tp, MII_BMCR,
  2275. BMCR_ANENABLE | BMCR_ANRESTART);
  2276. tg3_writephy(tp, MII_TG3_FET_TEST,
  2277. phytest | MII_TG3_FET_SHADOW_EN);
  2278. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2279. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2280. tg3_writephy(tp,
  2281. MII_TG3_FET_SHDW_AUXMODE4,
  2282. phy);
  2283. }
  2284. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2285. }
  2286. return;
  2287. } else if (do_low_power) {
  2288. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2289. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2290. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2291. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2292. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2293. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2294. }
  2295. /* The PHY should not be powered down on some chips because
  2296. * of bugs.
  2297. */
  2298. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2300. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2301. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2302. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2303. !tp->pci_fn))
  2304. return;
  2305. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2306. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2307. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2308. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2309. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2310. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2311. }
  2312. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2313. }
  2314. /* tp->lock is held. */
  2315. static int tg3_nvram_lock(struct tg3 *tp)
  2316. {
  2317. if (tg3_flag(tp, NVRAM)) {
  2318. int i;
  2319. if (tp->nvram_lock_cnt == 0) {
  2320. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2321. for (i = 0; i < 8000; i++) {
  2322. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2323. break;
  2324. udelay(20);
  2325. }
  2326. if (i == 8000) {
  2327. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2328. return -ENODEV;
  2329. }
  2330. }
  2331. tp->nvram_lock_cnt++;
  2332. }
  2333. return 0;
  2334. }
  2335. /* tp->lock is held. */
  2336. static void tg3_nvram_unlock(struct tg3 *tp)
  2337. {
  2338. if (tg3_flag(tp, NVRAM)) {
  2339. if (tp->nvram_lock_cnt > 0)
  2340. tp->nvram_lock_cnt--;
  2341. if (tp->nvram_lock_cnt == 0)
  2342. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2343. }
  2344. }
  2345. /* tp->lock is held. */
  2346. static void tg3_enable_nvram_access(struct tg3 *tp)
  2347. {
  2348. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2349. u32 nvaccess = tr32(NVRAM_ACCESS);
  2350. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2351. }
  2352. }
  2353. /* tp->lock is held. */
  2354. static void tg3_disable_nvram_access(struct tg3 *tp)
  2355. {
  2356. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2357. u32 nvaccess = tr32(NVRAM_ACCESS);
  2358. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2359. }
  2360. }
  2361. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2362. u32 offset, u32 *val)
  2363. {
  2364. u32 tmp;
  2365. int i;
  2366. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2367. return -EINVAL;
  2368. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2369. EEPROM_ADDR_DEVID_MASK |
  2370. EEPROM_ADDR_READ);
  2371. tw32(GRC_EEPROM_ADDR,
  2372. tmp |
  2373. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2374. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2375. EEPROM_ADDR_ADDR_MASK) |
  2376. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2377. for (i = 0; i < 1000; i++) {
  2378. tmp = tr32(GRC_EEPROM_ADDR);
  2379. if (tmp & EEPROM_ADDR_COMPLETE)
  2380. break;
  2381. msleep(1);
  2382. }
  2383. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2384. return -EBUSY;
  2385. tmp = tr32(GRC_EEPROM_DATA);
  2386. /*
  2387. * The data will always be opposite the native endian
  2388. * format. Perform a blind byteswap to compensate.
  2389. */
  2390. *val = swab32(tmp);
  2391. return 0;
  2392. }
  2393. #define NVRAM_CMD_TIMEOUT 10000
  2394. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2395. {
  2396. int i;
  2397. tw32(NVRAM_CMD, nvram_cmd);
  2398. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2399. udelay(10);
  2400. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2401. udelay(10);
  2402. break;
  2403. }
  2404. }
  2405. if (i == NVRAM_CMD_TIMEOUT)
  2406. return -EBUSY;
  2407. return 0;
  2408. }
  2409. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2410. {
  2411. if (tg3_flag(tp, NVRAM) &&
  2412. tg3_flag(tp, NVRAM_BUFFERED) &&
  2413. tg3_flag(tp, FLASH) &&
  2414. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2415. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2416. addr = ((addr / tp->nvram_pagesize) <<
  2417. ATMEL_AT45DB0X1B_PAGE_POS) +
  2418. (addr % tp->nvram_pagesize);
  2419. return addr;
  2420. }
  2421. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2422. {
  2423. if (tg3_flag(tp, NVRAM) &&
  2424. tg3_flag(tp, NVRAM_BUFFERED) &&
  2425. tg3_flag(tp, FLASH) &&
  2426. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2427. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2428. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2429. tp->nvram_pagesize) +
  2430. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2431. return addr;
  2432. }
  2433. /* NOTE: Data read in from NVRAM is byteswapped according to
  2434. * the byteswapping settings for all other register accesses.
  2435. * tg3 devices are BE devices, so on a BE machine, the data
  2436. * returned will be exactly as it is seen in NVRAM. On a LE
  2437. * machine, the 32-bit value will be byteswapped.
  2438. */
  2439. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2440. {
  2441. int ret;
  2442. if (!tg3_flag(tp, NVRAM))
  2443. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2444. offset = tg3_nvram_phys_addr(tp, offset);
  2445. if (offset > NVRAM_ADDR_MSK)
  2446. return -EINVAL;
  2447. ret = tg3_nvram_lock(tp);
  2448. if (ret)
  2449. return ret;
  2450. tg3_enable_nvram_access(tp);
  2451. tw32(NVRAM_ADDR, offset);
  2452. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2453. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2454. if (ret == 0)
  2455. *val = tr32(NVRAM_RDDATA);
  2456. tg3_disable_nvram_access(tp);
  2457. tg3_nvram_unlock(tp);
  2458. return ret;
  2459. }
  2460. /* Ensures NVRAM data is in bytestream format. */
  2461. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2462. {
  2463. u32 v;
  2464. int res = tg3_nvram_read(tp, offset, &v);
  2465. if (!res)
  2466. *val = cpu_to_be32(v);
  2467. return res;
  2468. }
  2469. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2470. u32 offset, u32 len, u8 *buf)
  2471. {
  2472. int i, j, rc = 0;
  2473. u32 val;
  2474. for (i = 0; i < len; i += 4) {
  2475. u32 addr;
  2476. __be32 data;
  2477. addr = offset + i;
  2478. memcpy(&data, buf + i, 4);
  2479. /*
  2480. * The SEEPROM interface expects the data to always be opposite
  2481. * the native endian format. We accomplish this by reversing
  2482. * all the operations that would have been performed on the
  2483. * data from a call to tg3_nvram_read_be32().
  2484. */
  2485. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2486. val = tr32(GRC_EEPROM_ADDR);
  2487. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2488. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2489. EEPROM_ADDR_READ);
  2490. tw32(GRC_EEPROM_ADDR, val |
  2491. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2492. (addr & EEPROM_ADDR_ADDR_MASK) |
  2493. EEPROM_ADDR_START |
  2494. EEPROM_ADDR_WRITE);
  2495. for (j = 0; j < 1000; j++) {
  2496. val = tr32(GRC_EEPROM_ADDR);
  2497. if (val & EEPROM_ADDR_COMPLETE)
  2498. break;
  2499. msleep(1);
  2500. }
  2501. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2502. rc = -EBUSY;
  2503. break;
  2504. }
  2505. }
  2506. return rc;
  2507. }
  2508. /* offset and length are dword aligned */
  2509. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2510. u8 *buf)
  2511. {
  2512. int ret = 0;
  2513. u32 pagesize = tp->nvram_pagesize;
  2514. u32 pagemask = pagesize - 1;
  2515. u32 nvram_cmd;
  2516. u8 *tmp;
  2517. tmp = kmalloc(pagesize, GFP_KERNEL);
  2518. if (tmp == NULL)
  2519. return -ENOMEM;
  2520. while (len) {
  2521. int j;
  2522. u32 phy_addr, page_off, size;
  2523. phy_addr = offset & ~pagemask;
  2524. for (j = 0; j < pagesize; j += 4) {
  2525. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2526. (__be32 *) (tmp + j));
  2527. if (ret)
  2528. break;
  2529. }
  2530. if (ret)
  2531. break;
  2532. page_off = offset & pagemask;
  2533. size = pagesize;
  2534. if (len < size)
  2535. size = len;
  2536. len -= size;
  2537. memcpy(tmp + page_off, buf, size);
  2538. offset = offset + (pagesize - page_off);
  2539. tg3_enable_nvram_access(tp);
  2540. /*
  2541. * Before we can erase the flash page, we need
  2542. * to issue a special "write enable" command.
  2543. */
  2544. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2545. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2546. break;
  2547. /* Erase the target page */
  2548. tw32(NVRAM_ADDR, phy_addr);
  2549. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2550. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2551. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2552. break;
  2553. /* Issue another write enable to start the write. */
  2554. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2555. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2556. break;
  2557. for (j = 0; j < pagesize; j += 4) {
  2558. __be32 data;
  2559. data = *((__be32 *) (tmp + j));
  2560. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2561. tw32(NVRAM_ADDR, phy_addr + j);
  2562. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2563. NVRAM_CMD_WR;
  2564. if (j == 0)
  2565. nvram_cmd |= NVRAM_CMD_FIRST;
  2566. else if (j == (pagesize - 4))
  2567. nvram_cmd |= NVRAM_CMD_LAST;
  2568. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2569. if (ret)
  2570. break;
  2571. }
  2572. if (ret)
  2573. break;
  2574. }
  2575. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2576. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2577. kfree(tmp);
  2578. return ret;
  2579. }
  2580. /* offset and length are dword aligned */
  2581. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2582. u8 *buf)
  2583. {
  2584. int i, ret = 0;
  2585. for (i = 0; i < len; i += 4, offset += 4) {
  2586. u32 page_off, phy_addr, nvram_cmd;
  2587. __be32 data;
  2588. memcpy(&data, buf + i, 4);
  2589. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2590. page_off = offset % tp->nvram_pagesize;
  2591. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2592. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2593. if (page_off == 0 || i == 0)
  2594. nvram_cmd |= NVRAM_CMD_FIRST;
  2595. if (page_off == (tp->nvram_pagesize - 4))
  2596. nvram_cmd |= NVRAM_CMD_LAST;
  2597. if (i == (len - 4))
  2598. nvram_cmd |= NVRAM_CMD_LAST;
  2599. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2600. !tg3_flag(tp, FLASH) ||
  2601. !tg3_flag(tp, 57765_PLUS))
  2602. tw32(NVRAM_ADDR, phy_addr);
  2603. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2604. !tg3_flag(tp, 5755_PLUS) &&
  2605. (tp->nvram_jedecnum == JEDEC_ST) &&
  2606. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2607. u32 cmd;
  2608. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2609. ret = tg3_nvram_exec_cmd(tp, cmd);
  2610. if (ret)
  2611. break;
  2612. }
  2613. if (!tg3_flag(tp, FLASH)) {
  2614. /* We always do complete word writes to eeprom. */
  2615. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2616. }
  2617. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2618. if (ret)
  2619. break;
  2620. }
  2621. return ret;
  2622. }
  2623. /* offset and length are dword aligned */
  2624. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2625. {
  2626. int ret;
  2627. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2628. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2629. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2630. udelay(40);
  2631. }
  2632. if (!tg3_flag(tp, NVRAM)) {
  2633. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2634. } else {
  2635. u32 grc_mode;
  2636. ret = tg3_nvram_lock(tp);
  2637. if (ret)
  2638. return ret;
  2639. tg3_enable_nvram_access(tp);
  2640. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2641. tw32(NVRAM_WRITE1, 0x406);
  2642. grc_mode = tr32(GRC_MODE);
  2643. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2644. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2645. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2646. buf);
  2647. } else {
  2648. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2649. buf);
  2650. }
  2651. grc_mode = tr32(GRC_MODE);
  2652. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2653. tg3_disable_nvram_access(tp);
  2654. tg3_nvram_unlock(tp);
  2655. }
  2656. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2657. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2658. udelay(40);
  2659. }
  2660. return ret;
  2661. }
  2662. #define RX_CPU_SCRATCH_BASE 0x30000
  2663. #define RX_CPU_SCRATCH_SIZE 0x04000
  2664. #define TX_CPU_SCRATCH_BASE 0x34000
  2665. #define TX_CPU_SCRATCH_SIZE 0x04000
  2666. /* tp->lock is held. */
  2667. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2668. {
  2669. int i;
  2670. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2672. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2673. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2674. return 0;
  2675. }
  2676. if (offset == RX_CPU_BASE) {
  2677. for (i = 0; i < 10000; i++) {
  2678. tw32(offset + CPU_STATE, 0xffffffff);
  2679. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2680. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2681. break;
  2682. }
  2683. tw32(offset + CPU_STATE, 0xffffffff);
  2684. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2685. udelay(10);
  2686. } else {
  2687. for (i = 0; i < 10000; i++) {
  2688. tw32(offset + CPU_STATE, 0xffffffff);
  2689. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2690. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2691. break;
  2692. }
  2693. }
  2694. if (i >= 10000) {
  2695. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2696. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2697. return -ENODEV;
  2698. }
  2699. /* Clear firmware's nvram arbitration. */
  2700. if (tg3_flag(tp, NVRAM))
  2701. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2702. return 0;
  2703. }
  2704. struct fw_info {
  2705. unsigned int fw_base;
  2706. unsigned int fw_len;
  2707. const __be32 *fw_data;
  2708. };
  2709. /* tp->lock is held. */
  2710. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2711. u32 cpu_scratch_base, int cpu_scratch_size,
  2712. struct fw_info *info)
  2713. {
  2714. int err, lock_err, i;
  2715. void (*write_op)(struct tg3 *, u32, u32);
  2716. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2717. netdev_err(tp->dev,
  2718. "%s: Trying to load TX cpu firmware which is 5705\n",
  2719. __func__);
  2720. return -EINVAL;
  2721. }
  2722. if (tg3_flag(tp, 5705_PLUS))
  2723. write_op = tg3_write_mem;
  2724. else
  2725. write_op = tg3_write_indirect_reg32;
  2726. /* It is possible that bootcode is still loading at this point.
  2727. * Get the nvram lock first before halting the cpu.
  2728. */
  2729. lock_err = tg3_nvram_lock(tp);
  2730. err = tg3_halt_cpu(tp, cpu_base);
  2731. if (!lock_err)
  2732. tg3_nvram_unlock(tp);
  2733. if (err)
  2734. goto out;
  2735. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2736. write_op(tp, cpu_scratch_base + i, 0);
  2737. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2738. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2739. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2740. write_op(tp, (cpu_scratch_base +
  2741. (info->fw_base & 0xffff) +
  2742. (i * sizeof(u32))),
  2743. be32_to_cpu(info->fw_data[i]));
  2744. err = 0;
  2745. out:
  2746. return err;
  2747. }
  2748. /* tp->lock is held. */
  2749. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2750. {
  2751. struct fw_info info;
  2752. const __be32 *fw_data;
  2753. int err, i;
  2754. fw_data = (void *)tp->fw->data;
  2755. /* Firmware blob starts with version numbers, followed by
  2756. start address and length. We are setting complete length.
  2757. length = end_address_of_bss - start_address_of_text.
  2758. Remainder is the blob to be loaded contiguously
  2759. from start address. */
  2760. info.fw_base = be32_to_cpu(fw_data[1]);
  2761. info.fw_len = tp->fw->size - 12;
  2762. info.fw_data = &fw_data[3];
  2763. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2764. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2765. &info);
  2766. if (err)
  2767. return err;
  2768. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2769. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2770. &info);
  2771. if (err)
  2772. return err;
  2773. /* Now startup only the RX cpu. */
  2774. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2775. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2776. for (i = 0; i < 5; i++) {
  2777. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2778. break;
  2779. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2780. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2781. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2782. udelay(1000);
  2783. }
  2784. if (i >= 5) {
  2785. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2786. "should be %08x\n", __func__,
  2787. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2788. return -ENODEV;
  2789. }
  2790. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2791. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2792. return 0;
  2793. }
  2794. /* tp->lock is held. */
  2795. static int tg3_load_tso_firmware(struct tg3 *tp)
  2796. {
  2797. struct fw_info info;
  2798. const __be32 *fw_data;
  2799. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2800. int err, i;
  2801. if (tg3_flag(tp, HW_TSO_1) ||
  2802. tg3_flag(tp, HW_TSO_2) ||
  2803. tg3_flag(tp, HW_TSO_3))
  2804. return 0;
  2805. fw_data = (void *)tp->fw->data;
  2806. /* Firmware blob starts with version numbers, followed by
  2807. start address and length. We are setting complete length.
  2808. length = end_address_of_bss - start_address_of_text.
  2809. Remainder is the blob to be loaded contiguously
  2810. from start address. */
  2811. info.fw_base = be32_to_cpu(fw_data[1]);
  2812. cpu_scratch_size = tp->fw_len;
  2813. info.fw_len = tp->fw->size - 12;
  2814. info.fw_data = &fw_data[3];
  2815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2816. cpu_base = RX_CPU_BASE;
  2817. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2818. } else {
  2819. cpu_base = TX_CPU_BASE;
  2820. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2821. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2822. }
  2823. err = tg3_load_firmware_cpu(tp, cpu_base,
  2824. cpu_scratch_base, cpu_scratch_size,
  2825. &info);
  2826. if (err)
  2827. return err;
  2828. /* Now startup the cpu. */
  2829. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2830. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2831. for (i = 0; i < 5; i++) {
  2832. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2833. break;
  2834. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2835. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2836. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2837. udelay(1000);
  2838. }
  2839. if (i >= 5) {
  2840. netdev_err(tp->dev,
  2841. "%s fails to set CPU PC, is %08x should be %08x\n",
  2842. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2843. return -ENODEV;
  2844. }
  2845. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2846. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2847. return 0;
  2848. }
  2849. /* tp->lock is held. */
  2850. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2851. {
  2852. u32 addr_high, addr_low;
  2853. int i;
  2854. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2855. tp->dev->dev_addr[1]);
  2856. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2857. (tp->dev->dev_addr[3] << 16) |
  2858. (tp->dev->dev_addr[4] << 8) |
  2859. (tp->dev->dev_addr[5] << 0));
  2860. for (i = 0; i < 4; i++) {
  2861. if (i == 1 && skip_mac_1)
  2862. continue;
  2863. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2864. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2865. }
  2866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2868. for (i = 0; i < 12; i++) {
  2869. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2870. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2871. }
  2872. }
  2873. addr_high = (tp->dev->dev_addr[0] +
  2874. tp->dev->dev_addr[1] +
  2875. tp->dev->dev_addr[2] +
  2876. tp->dev->dev_addr[3] +
  2877. tp->dev->dev_addr[4] +
  2878. tp->dev->dev_addr[5]) &
  2879. TX_BACKOFF_SEED_MASK;
  2880. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2881. }
  2882. static void tg3_enable_register_access(struct tg3 *tp)
  2883. {
  2884. /*
  2885. * Make sure register accesses (indirect or otherwise) will function
  2886. * correctly.
  2887. */
  2888. pci_write_config_dword(tp->pdev,
  2889. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2890. }
  2891. static int tg3_power_up(struct tg3 *tp)
  2892. {
  2893. int err;
  2894. tg3_enable_register_access(tp);
  2895. err = pci_set_power_state(tp->pdev, PCI_D0);
  2896. if (!err) {
  2897. /* Switch out of Vaux if it is a NIC */
  2898. tg3_pwrsrc_switch_to_vmain(tp);
  2899. } else {
  2900. netdev_err(tp->dev, "Transition to D0 failed\n");
  2901. }
  2902. return err;
  2903. }
  2904. static int tg3_setup_phy(struct tg3 *, int);
  2905. static int tg3_power_down_prepare(struct tg3 *tp)
  2906. {
  2907. u32 misc_host_ctrl;
  2908. bool device_should_wake, do_low_power;
  2909. tg3_enable_register_access(tp);
  2910. /* Restore the CLKREQ setting. */
  2911. if (tg3_flag(tp, CLKREQ_BUG)) {
  2912. u16 lnkctl;
  2913. pci_read_config_word(tp->pdev,
  2914. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2915. &lnkctl);
  2916. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2917. pci_write_config_word(tp->pdev,
  2918. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2919. lnkctl);
  2920. }
  2921. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2922. tw32(TG3PCI_MISC_HOST_CTRL,
  2923. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2924. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2925. tg3_flag(tp, WOL_ENABLE);
  2926. if (tg3_flag(tp, USE_PHYLIB)) {
  2927. do_low_power = false;
  2928. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2929. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2930. struct phy_device *phydev;
  2931. u32 phyid, advertising;
  2932. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2933. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2934. tp->link_config.speed = phydev->speed;
  2935. tp->link_config.duplex = phydev->duplex;
  2936. tp->link_config.autoneg = phydev->autoneg;
  2937. tp->link_config.advertising = phydev->advertising;
  2938. advertising = ADVERTISED_TP |
  2939. ADVERTISED_Pause |
  2940. ADVERTISED_Autoneg |
  2941. ADVERTISED_10baseT_Half;
  2942. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2943. if (tg3_flag(tp, WOL_SPEED_100MB))
  2944. advertising |=
  2945. ADVERTISED_100baseT_Half |
  2946. ADVERTISED_100baseT_Full |
  2947. ADVERTISED_10baseT_Full;
  2948. else
  2949. advertising |= ADVERTISED_10baseT_Full;
  2950. }
  2951. phydev->advertising = advertising;
  2952. phy_start_aneg(phydev);
  2953. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2954. if (phyid != PHY_ID_BCMAC131) {
  2955. phyid &= PHY_BCM_OUI_MASK;
  2956. if (phyid == PHY_BCM_OUI_1 ||
  2957. phyid == PHY_BCM_OUI_2 ||
  2958. phyid == PHY_BCM_OUI_3)
  2959. do_low_power = true;
  2960. }
  2961. }
  2962. } else {
  2963. do_low_power = true;
  2964. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  2965. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2966. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  2967. tg3_setup_phy(tp, 0);
  2968. }
  2969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2970. u32 val;
  2971. val = tr32(GRC_VCPU_EXT_CTRL);
  2972. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2973. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2974. int i;
  2975. u32 val;
  2976. for (i = 0; i < 200; i++) {
  2977. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2978. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2979. break;
  2980. msleep(1);
  2981. }
  2982. }
  2983. if (tg3_flag(tp, WOL_CAP))
  2984. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2985. WOL_DRV_STATE_SHUTDOWN |
  2986. WOL_DRV_WOL |
  2987. WOL_SET_MAGIC_PKT);
  2988. if (device_should_wake) {
  2989. u32 mac_mode;
  2990. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2991. if (do_low_power &&
  2992. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2993. tg3_phy_auxctl_write(tp,
  2994. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2995. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2996. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2997. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2998. udelay(40);
  2999. }
  3000. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3001. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3002. else
  3003. mac_mode = MAC_MODE_PORT_MODE_MII;
  3004. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3005. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3006. ASIC_REV_5700) {
  3007. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3008. SPEED_100 : SPEED_10;
  3009. if (tg3_5700_link_polarity(tp, speed))
  3010. mac_mode |= MAC_MODE_LINK_POLARITY;
  3011. else
  3012. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3013. }
  3014. } else {
  3015. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3016. }
  3017. if (!tg3_flag(tp, 5750_PLUS))
  3018. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3019. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3020. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3021. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3022. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3023. if (tg3_flag(tp, ENABLE_APE))
  3024. mac_mode |= MAC_MODE_APE_TX_EN |
  3025. MAC_MODE_APE_RX_EN |
  3026. MAC_MODE_TDE_ENABLE;
  3027. tw32_f(MAC_MODE, mac_mode);
  3028. udelay(100);
  3029. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3030. udelay(10);
  3031. }
  3032. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3033. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3035. u32 base_val;
  3036. base_val = tp->pci_clock_ctrl;
  3037. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3038. CLOCK_CTRL_TXCLK_DISABLE);
  3039. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3040. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3041. } else if (tg3_flag(tp, 5780_CLASS) ||
  3042. tg3_flag(tp, CPMU_PRESENT) ||
  3043. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3044. /* do nothing */
  3045. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3046. u32 newbits1, newbits2;
  3047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3048. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3049. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3050. CLOCK_CTRL_TXCLK_DISABLE |
  3051. CLOCK_CTRL_ALTCLK);
  3052. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3053. } else if (tg3_flag(tp, 5705_PLUS)) {
  3054. newbits1 = CLOCK_CTRL_625_CORE;
  3055. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3056. } else {
  3057. newbits1 = CLOCK_CTRL_ALTCLK;
  3058. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3059. }
  3060. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3061. 40);
  3062. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3063. 40);
  3064. if (!tg3_flag(tp, 5705_PLUS)) {
  3065. u32 newbits3;
  3066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3068. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3069. CLOCK_CTRL_TXCLK_DISABLE |
  3070. CLOCK_CTRL_44MHZ_CORE);
  3071. } else {
  3072. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3073. }
  3074. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3075. tp->pci_clock_ctrl | newbits3, 40);
  3076. }
  3077. }
  3078. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3079. tg3_power_down_phy(tp, do_low_power);
  3080. tg3_frob_aux_power(tp, true);
  3081. /* Workaround for unstable PLL clock */
  3082. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3083. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3084. u32 val = tr32(0x7d00);
  3085. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3086. tw32(0x7d00, val);
  3087. if (!tg3_flag(tp, ENABLE_ASF)) {
  3088. int err;
  3089. err = tg3_nvram_lock(tp);
  3090. tg3_halt_cpu(tp, RX_CPU_BASE);
  3091. if (!err)
  3092. tg3_nvram_unlock(tp);
  3093. }
  3094. }
  3095. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3096. return 0;
  3097. }
  3098. static void tg3_power_down(struct tg3 *tp)
  3099. {
  3100. tg3_power_down_prepare(tp);
  3101. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3102. pci_set_power_state(tp->pdev, PCI_D3hot);
  3103. }
  3104. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3105. {
  3106. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3107. case MII_TG3_AUX_STAT_10HALF:
  3108. *speed = SPEED_10;
  3109. *duplex = DUPLEX_HALF;
  3110. break;
  3111. case MII_TG3_AUX_STAT_10FULL:
  3112. *speed = SPEED_10;
  3113. *duplex = DUPLEX_FULL;
  3114. break;
  3115. case MII_TG3_AUX_STAT_100HALF:
  3116. *speed = SPEED_100;
  3117. *duplex = DUPLEX_HALF;
  3118. break;
  3119. case MII_TG3_AUX_STAT_100FULL:
  3120. *speed = SPEED_100;
  3121. *duplex = DUPLEX_FULL;
  3122. break;
  3123. case MII_TG3_AUX_STAT_1000HALF:
  3124. *speed = SPEED_1000;
  3125. *duplex = DUPLEX_HALF;
  3126. break;
  3127. case MII_TG3_AUX_STAT_1000FULL:
  3128. *speed = SPEED_1000;
  3129. *duplex = DUPLEX_FULL;
  3130. break;
  3131. default:
  3132. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3133. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3134. SPEED_10;
  3135. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3136. DUPLEX_HALF;
  3137. break;
  3138. }
  3139. *speed = SPEED_UNKNOWN;
  3140. *duplex = DUPLEX_UNKNOWN;
  3141. break;
  3142. }
  3143. }
  3144. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3145. {
  3146. int err = 0;
  3147. u32 val, new_adv;
  3148. new_adv = ADVERTISE_CSMA;
  3149. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3150. new_adv |= mii_advertise_flowctrl(flowctrl);
  3151. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3152. if (err)
  3153. goto done;
  3154. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3155. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3156. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3157. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3158. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3159. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3160. if (err)
  3161. goto done;
  3162. }
  3163. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3164. goto done;
  3165. tw32(TG3_CPMU_EEE_MODE,
  3166. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3167. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3168. if (!err) {
  3169. u32 err2;
  3170. val = 0;
  3171. /* Advertise 100-BaseTX EEE ability */
  3172. if (advertise & ADVERTISED_100baseT_Full)
  3173. val |= MDIO_AN_EEE_ADV_100TX;
  3174. /* Advertise 1000-BaseT EEE ability */
  3175. if (advertise & ADVERTISED_1000baseT_Full)
  3176. val |= MDIO_AN_EEE_ADV_1000T;
  3177. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3178. if (err)
  3179. val = 0;
  3180. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3181. case ASIC_REV_5717:
  3182. case ASIC_REV_57765:
  3183. case ASIC_REV_57766:
  3184. case ASIC_REV_5719:
  3185. /* If we advertised any eee advertisements above... */
  3186. if (val)
  3187. val = MII_TG3_DSP_TAP26_ALNOKO |
  3188. MII_TG3_DSP_TAP26_RMRXSTO |
  3189. MII_TG3_DSP_TAP26_OPCSINPT;
  3190. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3191. /* Fall through */
  3192. case ASIC_REV_5720:
  3193. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3194. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3195. MII_TG3_DSP_CH34TP2_HIBW01);
  3196. }
  3197. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3198. if (!err)
  3199. err = err2;
  3200. }
  3201. done:
  3202. return err;
  3203. }
  3204. static void tg3_phy_copper_begin(struct tg3 *tp)
  3205. {
  3206. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3207. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3208. u32 adv, fc;
  3209. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3210. adv = ADVERTISED_10baseT_Half |
  3211. ADVERTISED_10baseT_Full;
  3212. if (tg3_flag(tp, WOL_SPEED_100MB))
  3213. adv |= ADVERTISED_100baseT_Half |
  3214. ADVERTISED_100baseT_Full;
  3215. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3216. } else {
  3217. adv = tp->link_config.advertising;
  3218. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3219. adv &= ~(ADVERTISED_1000baseT_Half |
  3220. ADVERTISED_1000baseT_Full);
  3221. fc = tp->link_config.flowctrl;
  3222. }
  3223. tg3_phy_autoneg_cfg(tp, adv, fc);
  3224. tg3_writephy(tp, MII_BMCR,
  3225. BMCR_ANENABLE | BMCR_ANRESTART);
  3226. } else {
  3227. int i;
  3228. u32 bmcr, orig_bmcr;
  3229. tp->link_config.active_speed = tp->link_config.speed;
  3230. tp->link_config.active_duplex = tp->link_config.duplex;
  3231. bmcr = 0;
  3232. switch (tp->link_config.speed) {
  3233. default:
  3234. case SPEED_10:
  3235. break;
  3236. case SPEED_100:
  3237. bmcr |= BMCR_SPEED100;
  3238. break;
  3239. case SPEED_1000:
  3240. bmcr |= BMCR_SPEED1000;
  3241. break;
  3242. }
  3243. if (tp->link_config.duplex == DUPLEX_FULL)
  3244. bmcr |= BMCR_FULLDPLX;
  3245. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3246. (bmcr != orig_bmcr)) {
  3247. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3248. for (i = 0; i < 1500; i++) {
  3249. u32 tmp;
  3250. udelay(10);
  3251. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3252. tg3_readphy(tp, MII_BMSR, &tmp))
  3253. continue;
  3254. if (!(tmp & BMSR_LSTATUS)) {
  3255. udelay(40);
  3256. break;
  3257. }
  3258. }
  3259. tg3_writephy(tp, MII_BMCR, bmcr);
  3260. udelay(40);
  3261. }
  3262. }
  3263. }
  3264. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3265. {
  3266. int err;
  3267. /* Turn off tap power management. */
  3268. /* Set Extended packet length bit */
  3269. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3270. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3271. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3272. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3273. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3274. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3275. udelay(40);
  3276. return err;
  3277. }
  3278. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3279. {
  3280. u32 advmsk, tgtadv, advertising;
  3281. advertising = tp->link_config.advertising;
  3282. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3283. advmsk = ADVERTISE_ALL;
  3284. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3285. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3286. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3287. }
  3288. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3289. return false;
  3290. if ((*lcladv & advmsk) != tgtadv)
  3291. return false;
  3292. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3293. u32 tg3_ctrl;
  3294. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3295. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3296. return false;
  3297. if (tgtadv &&
  3298. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3299. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3300. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3301. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3302. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3303. } else {
  3304. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3305. }
  3306. if (tg3_ctrl != tgtadv)
  3307. return false;
  3308. }
  3309. return true;
  3310. }
  3311. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3312. {
  3313. u32 lpeth = 0;
  3314. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3315. u32 val;
  3316. if (tg3_readphy(tp, MII_STAT1000, &val))
  3317. return false;
  3318. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3319. }
  3320. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3321. return false;
  3322. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3323. tp->link_config.rmt_adv = lpeth;
  3324. return true;
  3325. }
  3326. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3327. {
  3328. int current_link_up;
  3329. u32 bmsr, val;
  3330. u32 lcl_adv, rmt_adv;
  3331. u16 current_speed;
  3332. u8 current_duplex;
  3333. int i, err;
  3334. tw32(MAC_EVENT, 0);
  3335. tw32_f(MAC_STATUS,
  3336. (MAC_STATUS_SYNC_CHANGED |
  3337. MAC_STATUS_CFG_CHANGED |
  3338. MAC_STATUS_MI_COMPLETION |
  3339. MAC_STATUS_LNKSTATE_CHANGED));
  3340. udelay(40);
  3341. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3342. tw32_f(MAC_MI_MODE,
  3343. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3344. udelay(80);
  3345. }
  3346. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3347. /* Some third-party PHYs need to be reset on link going
  3348. * down.
  3349. */
  3350. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3353. netif_carrier_ok(tp->dev)) {
  3354. tg3_readphy(tp, MII_BMSR, &bmsr);
  3355. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3356. !(bmsr & BMSR_LSTATUS))
  3357. force_reset = 1;
  3358. }
  3359. if (force_reset)
  3360. tg3_phy_reset(tp);
  3361. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3362. tg3_readphy(tp, MII_BMSR, &bmsr);
  3363. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3364. !tg3_flag(tp, INIT_COMPLETE))
  3365. bmsr = 0;
  3366. if (!(bmsr & BMSR_LSTATUS)) {
  3367. err = tg3_init_5401phy_dsp(tp);
  3368. if (err)
  3369. return err;
  3370. tg3_readphy(tp, MII_BMSR, &bmsr);
  3371. for (i = 0; i < 1000; i++) {
  3372. udelay(10);
  3373. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3374. (bmsr & BMSR_LSTATUS)) {
  3375. udelay(40);
  3376. break;
  3377. }
  3378. }
  3379. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3380. TG3_PHY_REV_BCM5401_B0 &&
  3381. !(bmsr & BMSR_LSTATUS) &&
  3382. tp->link_config.active_speed == SPEED_1000) {
  3383. err = tg3_phy_reset(tp);
  3384. if (!err)
  3385. err = tg3_init_5401phy_dsp(tp);
  3386. if (err)
  3387. return err;
  3388. }
  3389. }
  3390. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3391. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3392. /* 5701 {A0,B0} CRC bug workaround */
  3393. tg3_writephy(tp, 0x15, 0x0a75);
  3394. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3395. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3396. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3397. }
  3398. /* Clear pending interrupts... */
  3399. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3400. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3401. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3402. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3403. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3404. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3406. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3407. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3408. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3409. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3410. else
  3411. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3412. }
  3413. current_link_up = 0;
  3414. current_speed = SPEED_UNKNOWN;
  3415. current_duplex = DUPLEX_UNKNOWN;
  3416. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3417. tp->link_config.rmt_adv = 0;
  3418. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3419. err = tg3_phy_auxctl_read(tp,
  3420. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3421. &val);
  3422. if (!err && !(val & (1 << 10))) {
  3423. tg3_phy_auxctl_write(tp,
  3424. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3425. val | (1 << 10));
  3426. goto relink;
  3427. }
  3428. }
  3429. bmsr = 0;
  3430. for (i = 0; i < 100; i++) {
  3431. tg3_readphy(tp, MII_BMSR, &bmsr);
  3432. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3433. (bmsr & BMSR_LSTATUS))
  3434. break;
  3435. udelay(40);
  3436. }
  3437. if (bmsr & BMSR_LSTATUS) {
  3438. u32 aux_stat, bmcr;
  3439. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3440. for (i = 0; i < 2000; i++) {
  3441. udelay(10);
  3442. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3443. aux_stat)
  3444. break;
  3445. }
  3446. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3447. &current_speed,
  3448. &current_duplex);
  3449. bmcr = 0;
  3450. for (i = 0; i < 200; i++) {
  3451. tg3_readphy(tp, MII_BMCR, &bmcr);
  3452. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3453. continue;
  3454. if (bmcr && bmcr != 0x7fff)
  3455. break;
  3456. udelay(10);
  3457. }
  3458. lcl_adv = 0;
  3459. rmt_adv = 0;
  3460. tp->link_config.active_speed = current_speed;
  3461. tp->link_config.active_duplex = current_duplex;
  3462. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3463. if ((bmcr & BMCR_ANENABLE) &&
  3464. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3465. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3466. current_link_up = 1;
  3467. } else {
  3468. if (!(bmcr & BMCR_ANENABLE) &&
  3469. tp->link_config.speed == current_speed &&
  3470. tp->link_config.duplex == current_duplex &&
  3471. tp->link_config.flowctrl ==
  3472. tp->link_config.active_flowctrl) {
  3473. current_link_up = 1;
  3474. }
  3475. }
  3476. if (current_link_up == 1 &&
  3477. tp->link_config.active_duplex == DUPLEX_FULL) {
  3478. u32 reg, bit;
  3479. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3480. reg = MII_TG3_FET_GEN_STAT;
  3481. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3482. } else {
  3483. reg = MII_TG3_EXT_STAT;
  3484. bit = MII_TG3_EXT_STAT_MDIX;
  3485. }
  3486. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3487. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3488. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3489. }
  3490. }
  3491. relink:
  3492. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3493. tg3_phy_copper_begin(tp);
  3494. tg3_readphy(tp, MII_BMSR, &bmsr);
  3495. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3496. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3497. current_link_up = 1;
  3498. }
  3499. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3500. if (current_link_up == 1) {
  3501. if (tp->link_config.active_speed == SPEED_100 ||
  3502. tp->link_config.active_speed == SPEED_10)
  3503. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3504. else
  3505. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3506. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3507. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3508. else
  3509. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3510. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3511. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3512. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3514. if (current_link_up == 1 &&
  3515. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3516. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3517. else
  3518. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3519. }
  3520. /* ??? Without this setting Netgear GA302T PHY does not
  3521. * ??? send/receive packets...
  3522. */
  3523. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3524. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3525. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3526. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3527. udelay(80);
  3528. }
  3529. tw32_f(MAC_MODE, tp->mac_mode);
  3530. udelay(40);
  3531. tg3_phy_eee_adjust(tp, current_link_up);
  3532. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3533. /* Polled via timer. */
  3534. tw32_f(MAC_EVENT, 0);
  3535. } else {
  3536. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3537. }
  3538. udelay(40);
  3539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3540. current_link_up == 1 &&
  3541. tp->link_config.active_speed == SPEED_1000 &&
  3542. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3543. udelay(120);
  3544. tw32_f(MAC_STATUS,
  3545. (MAC_STATUS_SYNC_CHANGED |
  3546. MAC_STATUS_CFG_CHANGED));
  3547. udelay(40);
  3548. tg3_write_mem(tp,
  3549. NIC_SRAM_FIRMWARE_MBOX,
  3550. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3551. }
  3552. /* Prevent send BD corruption. */
  3553. if (tg3_flag(tp, CLKREQ_BUG)) {
  3554. u16 oldlnkctl, newlnkctl;
  3555. pci_read_config_word(tp->pdev,
  3556. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3557. &oldlnkctl);
  3558. if (tp->link_config.active_speed == SPEED_100 ||
  3559. tp->link_config.active_speed == SPEED_10)
  3560. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3561. else
  3562. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3563. if (newlnkctl != oldlnkctl)
  3564. pci_write_config_word(tp->pdev,
  3565. pci_pcie_cap(tp->pdev) +
  3566. PCI_EXP_LNKCTL, newlnkctl);
  3567. }
  3568. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3569. if (current_link_up)
  3570. netif_carrier_on(tp->dev);
  3571. else
  3572. netif_carrier_off(tp->dev);
  3573. tg3_link_report(tp);
  3574. }
  3575. return 0;
  3576. }
  3577. struct tg3_fiber_aneginfo {
  3578. int state;
  3579. #define ANEG_STATE_UNKNOWN 0
  3580. #define ANEG_STATE_AN_ENABLE 1
  3581. #define ANEG_STATE_RESTART_INIT 2
  3582. #define ANEG_STATE_RESTART 3
  3583. #define ANEG_STATE_DISABLE_LINK_OK 4
  3584. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3585. #define ANEG_STATE_ABILITY_DETECT 6
  3586. #define ANEG_STATE_ACK_DETECT_INIT 7
  3587. #define ANEG_STATE_ACK_DETECT 8
  3588. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3589. #define ANEG_STATE_COMPLETE_ACK 10
  3590. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3591. #define ANEG_STATE_IDLE_DETECT 12
  3592. #define ANEG_STATE_LINK_OK 13
  3593. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3594. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3595. u32 flags;
  3596. #define MR_AN_ENABLE 0x00000001
  3597. #define MR_RESTART_AN 0x00000002
  3598. #define MR_AN_COMPLETE 0x00000004
  3599. #define MR_PAGE_RX 0x00000008
  3600. #define MR_NP_LOADED 0x00000010
  3601. #define MR_TOGGLE_TX 0x00000020
  3602. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3603. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3604. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3605. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3606. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3607. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3608. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3609. #define MR_TOGGLE_RX 0x00002000
  3610. #define MR_NP_RX 0x00004000
  3611. #define MR_LINK_OK 0x80000000
  3612. unsigned long link_time, cur_time;
  3613. u32 ability_match_cfg;
  3614. int ability_match_count;
  3615. char ability_match, idle_match, ack_match;
  3616. u32 txconfig, rxconfig;
  3617. #define ANEG_CFG_NP 0x00000080
  3618. #define ANEG_CFG_ACK 0x00000040
  3619. #define ANEG_CFG_RF2 0x00000020
  3620. #define ANEG_CFG_RF1 0x00000010
  3621. #define ANEG_CFG_PS2 0x00000001
  3622. #define ANEG_CFG_PS1 0x00008000
  3623. #define ANEG_CFG_HD 0x00004000
  3624. #define ANEG_CFG_FD 0x00002000
  3625. #define ANEG_CFG_INVAL 0x00001f06
  3626. };
  3627. #define ANEG_OK 0
  3628. #define ANEG_DONE 1
  3629. #define ANEG_TIMER_ENAB 2
  3630. #define ANEG_FAILED -1
  3631. #define ANEG_STATE_SETTLE_TIME 10000
  3632. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3633. struct tg3_fiber_aneginfo *ap)
  3634. {
  3635. u16 flowctrl;
  3636. unsigned long delta;
  3637. u32 rx_cfg_reg;
  3638. int ret;
  3639. if (ap->state == ANEG_STATE_UNKNOWN) {
  3640. ap->rxconfig = 0;
  3641. ap->link_time = 0;
  3642. ap->cur_time = 0;
  3643. ap->ability_match_cfg = 0;
  3644. ap->ability_match_count = 0;
  3645. ap->ability_match = 0;
  3646. ap->idle_match = 0;
  3647. ap->ack_match = 0;
  3648. }
  3649. ap->cur_time++;
  3650. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3651. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3652. if (rx_cfg_reg != ap->ability_match_cfg) {
  3653. ap->ability_match_cfg = rx_cfg_reg;
  3654. ap->ability_match = 0;
  3655. ap->ability_match_count = 0;
  3656. } else {
  3657. if (++ap->ability_match_count > 1) {
  3658. ap->ability_match = 1;
  3659. ap->ability_match_cfg = rx_cfg_reg;
  3660. }
  3661. }
  3662. if (rx_cfg_reg & ANEG_CFG_ACK)
  3663. ap->ack_match = 1;
  3664. else
  3665. ap->ack_match = 0;
  3666. ap->idle_match = 0;
  3667. } else {
  3668. ap->idle_match = 1;
  3669. ap->ability_match_cfg = 0;
  3670. ap->ability_match_count = 0;
  3671. ap->ability_match = 0;
  3672. ap->ack_match = 0;
  3673. rx_cfg_reg = 0;
  3674. }
  3675. ap->rxconfig = rx_cfg_reg;
  3676. ret = ANEG_OK;
  3677. switch (ap->state) {
  3678. case ANEG_STATE_UNKNOWN:
  3679. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3680. ap->state = ANEG_STATE_AN_ENABLE;
  3681. /* fallthru */
  3682. case ANEG_STATE_AN_ENABLE:
  3683. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3684. if (ap->flags & MR_AN_ENABLE) {
  3685. ap->link_time = 0;
  3686. ap->cur_time = 0;
  3687. ap->ability_match_cfg = 0;
  3688. ap->ability_match_count = 0;
  3689. ap->ability_match = 0;
  3690. ap->idle_match = 0;
  3691. ap->ack_match = 0;
  3692. ap->state = ANEG_STATE_RESTART_INIT;
  3693. } else {
  3694. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3695. }
  3696. break;
  3697. case ANEG_STATE_RESTART_INIT:
  3698. ap->link_time = ap->cur_time;
  3699. ap->flags &= ~(MR_NP_LOADED);
  3700. ap->txconfig = 0;
  3701. tw32(MAC_TX_AUTO_NEG, 0);
  3702. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3703. tw32_f(MAC_MODE, tp->mac_mode);
  3704. udelay(40);
  3705. ret = ANEG_TIMER_ENAB;
  3706. ap->state = ANEG_STATE_RESTART;
  3707. /* fallthru */
  3708. case ANEG_STATE_RESTART:
  3709. delta = ap->cur_time - ap->link_time;
  3710. if (delta > ANEG_STATE_SETTLE_TIME)
  3711. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3712. else
  3713. ret = ANEG_TIMER_ENAB;
  3714. break;
  3715. case ANEG_STATE_DISABLE_LINK_OK:
  3716. ret = ANEG_DONE;
  3717. break;
  3718. case ANEG_STATE_ABILITY_DETECT_INIT:
  3719. ap->flags &= ~(MR_TOGGLE_TX);
  3720. ap->txconfig = ANEG_CFG_FD;
  3721. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3722. if (flowctrl & ADVERTISE_1000XPAUSE)
  3723. ap->txconfig |= ANEG_CFG_PS1;
  3724. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3725. ap->txconfig |= ANEG_CFG_PS2;
  3726. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3727. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3728. tw32_f(MAC_MODE, tp->mac_mode);
  3729. udelay(40);
  3730. ap->state = ANEG_STATE_ABILITY_DETECT;
  3731. break;
  3732. case ANEG_STATE_ABILITY_DETECT:
  3733. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3734. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3735. break;
  3736. case ANEG_STATE_ACK_DETECT_INIT:
  3737. ap->txconfig |= ANEG_CFG_ACK;
  3738. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3739. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3740. tw32_f(MAC_MODE, tp->mac_mode);
  3741. udelay(40);
  3742. ap->state = ANEG_STATE_ACK_DETECT;
  3743. /* fallthru */
  3744. case ANEG_STATE_ACK_DETECT:
  3745. if (ap->ack_match != 0) {
  3746. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3747. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3748. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3749. } else {
  3750. ap->state = ANEG_STATE_AN_ENABLE;
  3751. }
  3752. } else if (ap->ability_match != 0 &&
  3753. ap->rxconfig == 0) {
  3754. ap->state = ANEG_STATE_AN_ENABLE;
  3755. }
  3756. break;
  3757. case ANEG_STATE_COMPLETE_ACK_INIT:
  3758. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3759. ret = ANEG_FAILED;
  3760. break;
  3761. }
  3762. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3763. MR_LP_ADV_HALF_DUPLEX |
  3764. MR_LP_ADV_SYM_PAUSE |
  3765. MR_LP_ADV_ASYM_PAUSE |
  3766. MR_LP_ADV_REMOTE_FAULT1 |
  3767. MR_LP_ADV_REMOTE_FAULT2 |
  3768. MR_LP_ADV_NEXT_PAGE |
  3769. MR_TOGGLE_RX |
  3770. MR_NP_RX);
  3771. if (ap->rxconfig & ANEG_CFG_FD)
  3772. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3773. if (ap->rxconfig & ANEG_CFG_HD)
  3774. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3775. if (ap->rxconfig & ANEG_CFG_PS1)
  3776. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3777. if (ap->rxconfig & ANEG_CFG_PS2)
  3778. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3779. if (ap->rxconfig & ANEG_CFG_RF1)
  3780. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3781. if (ap->rxconfig & ANEG_CFG_RF2)
  3782. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3783. if (ap->rxconfig & ANEG_CFG_NP)
  3784. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3785. ap->link_time = ap->cur_time;
  3786. ap->flags ^= (MR_TOGGLE_TX);
  3787. if (ap->rxconfig & 0x0008)
  3788. ap->flags |= MR_TOGGLE_RX;
  3789. if (ap->rxconfig & ANEG_CFG_NP)
  3790. ap->flags |= MR_NP_RX;
  3791. ap->flags |= MR_PAGE_RX;
  3792. ap->state = ANEG_STATE_COMPLETE_ACK;
  3793. ret = ANEG_TIMER_ENAB;
  3794. break;
  3795. case ANEG_STATE_COMPLETE_ACK:
  3796. if (ap->ability_match != 0 &&
  3797. ap->rxconfig == 0) {
  3798. ap->state = ANEG_STATE_AN_ENABLE;
  3799. break;
  3800. }
  3801. delta = ap->cur_time - ap->link_time;
  3802. if (delta > ANEG_STATE_SETTLE_TIME) {
  3803. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3804. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3805. } else {
  3806. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3807. !(ap->flags & MR_NP_RX)) {
  3808. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3809. } else {
  3810. ret = ANEG_FAILED;
  3811. }
  3812. }
  3813. }
  3814. break;
  3815. case ANEG_STATE_IDLE_DETECT_INIT:
  3816. ap->link_time = ap->cur_time;
  3817. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3818. tw32_f(MAC_MODE, tp->mac_mode);
  3819. udelay(40);
  3820. ap->state = ANEG_STATE_IDLE_DETECT;
  3821. ret = ANEG_TIMER_ENAB;
  3822. break;
  3823. case ANEG_STATE_IDLE_DETECT:
  3824. if (ap->ability_match != 0 &&
  3825. ap->rxconfig == 0) {
  3826. ap->state = ANEG_STATE_AN_ENABLE;
  3827. break;
  3828. }
  3829. delta = ap->cur_time - ap->link_time;
  3830. if (delta > ANEG_STATE_SETTLE_TIME) {
  3831. /* XXX another gem from the Broadcom driver :( */
  3832. ap->state = ANEG_STATE_LINK_OK;
  3833. }
  3834. break;
  3835. case ANEG_STATE_LINK_OK:
  3836. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3837. ret = ANEG_DONE;
  3838. break;
  3839. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3840. /* ??? unimplemented */
  3841. break;
  3842. case ANEG_STATE_NEXT_PAGE_WAIT:
  3843. /* ??? unimplemented */
  3844. break;
  3845. default:
  3846. ret = ANEG_FAILED;
  3847. break;
  3848. }
  3849. return ret;
  3850. }
  3851. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3852. {
  3853. int res = 0;
  3854. struct tg3_fiber_aneginfo aninfo;
  3855. int status = ANEG_FAILED;
  3856. unsigned int tick;
  3857. u32 tmp;
  3858. tw32_f(MAC_TX_AUTO_NEG, 0);
  3859. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3860. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3861. udelay(40);
  3862. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3863. udelay(40);
  3864. memset(&aninfo, 0, sizeof(aninfo));
  3865. aninfo.flags |= MR_AN_ENABLE;
  3866. aninfo.state = ANEG_STATE_UNKNOWN;
  3867. aninfo.cur_time = 0;
  3868. tick = 0;
  3869. while (++tick < 195000) {
  3870. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3871. if (status == ANEG_DONE || status == ANEG_FAILED)
  3872. break;
  3873. udelay(1);
  3874. }
  3875. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3876. tw32_f(MAC_MODE, tp->mac_mode);
  3877. udelay(40);
  3878. *txflags = aninfo.txconfig;
  3879. *rxflags = aninfo.flags;
  3880. if (status == ANEG_DONE &&
  3881. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3882. MR_LP_ADV_FULL_DUPLEX)))
  3883. res = 1;
  3884. return res;
  3885. }
  3886. static void tg3_init_bcm8002(struct tg3 *tp)
  3887. {
  3888. u32 mac_status = tr32(MAC_STATUS);
  3889. int i;
  3890. /* Reset when initting first time or we have a link. */
  3891. if (tg3_flag(tp, INIT_COMPLETE) &&
  3892. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3893. return;
  3894. /* Set PLL lock range. */
  3895. tg3_writephy(tp, 0x16, 0x8007);
  3896. /* SW reset */
  3897. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3898. /* Wait for reset to complete. */
  3899. /* XXX schedule_timeout() ... */
  3900. for (i = 0; i < 500; i++)
  3901. udelay(10);
  3902. /* Config mode; select PMA/Ch 1 regs. */
  3903. tg3_writephy(tp, 0x10, 0x8411);
  3904. /* Enable auto-lock and comdet, select txclk for tx. */
  3905. tg3_writephy(tp, 0x11, 0x0a10);
  3906. tg3_writephy(tp, 0x18, 0x00a0);
  3907. tg3_writephy(tp, 0x16, 0x41ff);
  3908. /* Assert and deassert POR. */
  3909. tg3_writephy(tp, 0x13, 0x0400);
  3910. udelay(40);
  3911. tg3_writephy(tp, 0x13, 0x0000);
  3912. tg3_writephy(tp, 0x11, 0x0a50);
  3913. udelay(40);
  3914. tg3_writephy(tp, 0x11, 0x0a10);
  3915. /* Wait for signal to stabilize */
  3916. /* XXX schedule_timeout() ... */
  3917. for (i = 0; i < 15000; i++)
  3918. udelay(10);
  3919. /* Deselect the channel register so we can read the PHYID
  3920. * later.
  3921. */
  3922. tg3_writephy(tp, 0x10, 0x8011);
  3923. }
  3924. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3925. {
  3926. u16 flowctrl;
  3927. u32 sg_dig_ctrl, sg_dig_status;
  3928. u32 serdes_cfg, expected_sg_dig_ctrl;
  3929. int workaround, port_a;
  3930. int current_link_up;
  3931. serdes_cfg = 0;
  3932. expected_sg_dig_ctrl = 0;
  3933. workaround = 0;
  3934. port_a = 1;
  3935. current_link_up = 0;
  3936. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3937. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3938. workaround = 1;
  3939. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3940. port_a = 0;
  3941. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3942. /* preserve bits 20-23 for voltage regulator */
  3943. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3944. }
  3945. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3946. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3947. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3948. if (workaround) {
  3949. u32 val = serdes_cfg;
  3950. if (port_a)
  3951. val |= 0xc010000;
  3952. else
  3953. val |= 0x4010000;
  3954. tw32_f(MAC_SERDES_CFG, val);
  3955. }
  3956. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3957. }
  3958. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3959. tg3_setup_flow_control(tp, 0, 0);
  3960. current_link_up = 1;
  3961. }
  3962. goto out;
  3963. }
  3964. /* Want auto-negotiation. */
  3965. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3966. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3967. if (flowctrl & ADVERTISE_1000XPAUSE)
  3968. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3969. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3970. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3971. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3972. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3973. tp->serdes_counter &&
  3974. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3975. MAC_STATUS_RCVD_CFG)) ==
  3976. MAC_STATUS_PCS_SYNCED)) {
  3977. tp->serdes_counter--;
  3978. current_link_up = 1;
  3979. goto out;
  3980. }
  3981. restart_autoneg:
  3982. if (workaround)
  3983. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3984. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3985. udelay(5);
  3986. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3987. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3988. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3989. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3990. MAC_STATUS_SIGNAL_DET)) {
  3991. sg_dig_status = tr32(SG_DIG_STATUS);
  3992. mac_status = tr32(MAC_STATUS);
  3993. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3994. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3995. u32 local_adv = 0, remote_adv = 0;
  3996. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3997. local_adv |= ADVERTISE_1000XPAUSE;
  3998. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3999. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4000. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4001. remote_adv |= LPA_1000XPAUSE;
  4002. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4003. remote_adv |= LPA_1000XPAUSE_ASYM;
  4004. tp->link_config.rmt_adv =
  4005. mii_adv_to_ethtool_adv_x(remote_adv);
  4006. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4007. current_link_up = 1;
  4008. tp->serdes_counter = 0;
  4009. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4010. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4011. if (tp->serdes_counter)
  4012. tp->serdes_counter--;
  4013. else {
  4014. if (workaround) {
  4015. u32 val = serdes_cfg;
  4016. if (port_a)
  4017. val |= 0xc010000;
  4018. else
  4019. val |= 0x4010000;
  4020. tw32_f(MAC_SERDES_CFG, val);
  4021. }
  4022. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4023. udelay(40);
  4024. /* Link parallel detection - link is up */
  4025. /* only if we have PCS_SYNC and not */
  4026. /* receiving config code words */
  4027. mac_status = tr32(MAC_STATUS);
  4028. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4029. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4030. tg3_setup_flow_control(tp, 0, 0);
  4031. current_link_up = 1;
  4032. tp->phy_flags |=
  4033. TG3_PHYFLG_PARALLEL_DETECT;
  4034. tp->serdes_counter =
  4035. SERDES_PARALLEL_DET_TIMEOUT;
  4036. } else
  4037. goto restart_autoneg;
  4038. }
  4039. }
  4040. } else {
  4041. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4042. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4043. }
  4044. out:
  4045. return current_link_up;
  4046. }
  4047. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4048. {
  4049. int current_link_up = 0;
  4050. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4051. goto out;
  4052. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4053. u32 txflags, rxflags;
  4054. int i;
  4055. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4056. u32 local_adv = 0, remote_adv = 0;
  4057. if (txflags & ANEG_CFG_PS1)
  4058. local_adv |= ADVERTISE_1000XPAUSE;
  4059. if (txflags & ANEG_CFG_PS2)
  4060. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4061. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4062. remote_adv |= LPA_1000XPAUSE;
  4063. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4064. remote_adv |= LPA_1000XPAUSE_ASYM;
  4065. tp->link_config.rmt_adv =
  4066. mii_adv_to_ethtool_adv_x(remote_adv);
  4067. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4068. current_link_up = 1;
  4069. }
  4070. for (i = 0; i < 30; i++) {
  4071. udelay(20);
  4072. tw32_f(MAC_STATUS,
  4073. (MAC_STATUS_SYNC_CHANGED |
  4074. MAC_STATUS_CFG_CHANGED));
  4075. udelay(40);
  4076. if ((tr32(MAC_STATUS) &
  4077. (MAC_STATUS_SYNC_CHANGED |
  4078. MAC_STATUS_CFG_CHANGED)) == 0)
  4079. break;
  4080. }
  4081. mac_status = tr32(MAC_STATUS);
  4082. if (current_link_up == 0 &&
  4083. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4084. !(mac_status & MAC_STATUS_RCVD_CFG))
  4085. current_link_up = 1;
  4086. } else {
  4087. tg3_setup_flow_control(tp, 0, 0);
  4088. /* Forcing 1000FD link up. */
  4089. current_link_up = 1;
  4090. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4091. udelay(40);
  4092. tw32_f(MAC_MODE, tp->mac_mode);
  4093. udelay(40);
  4094. }
  4095. out:
  4096. return current_link_up;
  4097. }
  4098. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4099. {
  4100. u32 orig_pause_cfg;
  4101. u16 orig_active_speed;
  4102. u8 orig_active_duplex;
  4103. u32 mac_status;
  4104. int current_link_up;
  4105. int i;
  4106. orig_pause_cfg = tp->link_config.active_flowctrl;
  4107. orig_active_speed = tp->link_config.active_speed;
  4108. orig_active_duplex = tp->link_config.active_duplex;
  4109. if (!tg3_flag(tp, HW_AUTONEG) &&
  4110. netif_carrier_ok(tp->dev) &&
  4111. tg3_flag(tp, INIT_COMPLETE)) {
  4112. mac_status = tr32(MAC_STATUS);
  4113. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4114. MAC_STATUS_SIGNAL_DET |
  4115. MAC_STATUS_CFG_CHANGED |
  4116. MAC_STATUS_RCVD_CFG);
  4117. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4118. MAC_STATUS_SIGNAL_DET)) {
  4119. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4120. MAC_STATUS_CFG_CHANGED));
  4121. return 0;
  4122. }
  4123. }
  4124. tw32_f(MAC_TX_AUTO_NEG, 0);
  4125. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4126. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4127. tw32_f(MAC_MODE, tp->mac_mode);
  4128. udelay(40);
  4129. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4130. tg3_init_bcm8002(tp);
  4131. /* Enable link change event even when serdes polling. */
  4132. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4133. udelay(40);
  4134. current_link_up = 0;
  4135. tp->link_config.rmt_adv = 0;
  4136. mac_status = tr32(MAC_STATUS);
  4137. if (tg3_flag(tp, HW_AUTONEG))
  4138. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4139. else
  4140. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4141. tp->napi[0].hw_status->status =
  4142. (SD_STATUS_UPDATED |
  4143. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4144. for (i = 0; i < 100; i++) {
  4145. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4146. MAC_STATUS_CFG_CHANGED));
  4147. udelay(5);
  4148. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4149. MAC_STATUS_CFG_CHANGED |
  4150. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4151. break;
  4152. }
  4153. mac_status = tr32(MAC_STATUS);
  4154. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4155. current_link_up = 0;
  4156. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4157. tp->serdes_counter == 0) {
  4158. tw32_f(MAC_MODE, (tp->mac_mode |
  4159. MAC_MODE_SEND_CONFIGS));
  4160. udelay(1);
  4161. tw32_f(MAC_MODE, tp->mac_mode);
  4162. }
  4163. }
  4164. if (current_link_up == 1) {
  4165. tp->link_config.active_speed = SPEED_1000;
  4166. tp->link_config.active_duplex = DUPLEX_FULL;
  4167. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4168. LED_CTRL_LNKLED_OVERRIDE |
  4169. LED_CTRL_1000MBPS_ON));
  4170. } else {
  4171. tp->link_config.active_speed = SPEED_UNKNOWN;
  4172. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4173. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4174. LED_CTRL_LNKLED_OVERRIDE |
  4175. LED_CTRL_TRAFFIC_OVERRIDE));
  4176. }
  4177. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4178. if (current_link_up)
  4179. netif_carrier_on(tp->dev);
  4180. else
  4181. netif_carrier_off(tp->dev);
  4182. tg3_link_report(tp);
  4183. } else {
  4184. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4185. if (orig_pause_cfg != now_pause_cfg ||
  4186. orig_active_speed != tp->link_config.active_speed ||
  4187. orig_active_duplex != tp->link_config.active_duplex)
  4188. tg3_link_report(tp);
  4189. }
  4190. return 0;
  4191. }
  4192. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4193. {
  4194. int current_link_up, err = 0;
  4195. u32 bmsr, bmcr;
  4196. u16 current_speed;
  4197. u8 current_duplex;
  4198. u32 local_adv, remote_adv;
  4199. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4200. tw32_f(MAC_MODE, tp->mac_mode);
  4201. udelay(40);
  4202. tw32(MAC_EVENT, 0);
  4203. tw32_f(MAC_STATUS,
  4204. (MAC_STATUS_SYNC_CHANGED |
  4205. MAC_STATUS_CFG_CHANGED |
  4206. MAC_STATUS_MI_COMPLETION |
  4207. MAC_STATUS_LNKSTATE_CHANGED));
  4208. udelay(40);
  4209. if (force_reset)
  4210. tg3_phy_reset(tp);
  4211. current_link_up = 0;
  4212. current_speed = SPEED_UNKNOWN;
  4213. current_duplex = DUPLEX_UNKNOWN;
  4214. tp->link_config.rmt_adv = 0;
  4215. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4216. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4217. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4218. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4219. bmsr |= BMSR_LSTATUS;
  4220. else
  4221. bmsr &= ~BMSR_LSTATUS;
  4222. }
  4223. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4224. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4225. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4226. /* do nothing, just check for link up at the end */
  4227. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4228. u32 adv, newadv;
  4229. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4230. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4231. ADVERTISE_1000XPAUSE |
  4232. ADVERTISE_1000XPSE_ASYM |
  4233. ADVERTISE_SLCT);
  4234. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4235. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4236. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4237. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4238. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4239. tg3_writephy(tp, MII_BMCR, bmcr);
  4240. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4241. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4242. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4243. return err;
  4244. }
  4245. } else {
  4246. u32 new_bmcr;
  4247. bmcr &= ~BMCR_SPEED1000;
  4248. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4249. if (tp->link_config.duplex == DUPLEX_FULL)
  4250. new_bmcr |= BMCR_FULLDPLX;
  4251. if (new_bmcr != bmcr) {
  4252. /* BMCR_SPEED1000 is a reserved bit that needs
  4253. * to be set on write.
  4254. */
  4255. new_bmcr |= BMCR_SPEED1000;
  4256. /* Force a linkdown */
  4257. if (netif_carrier_ok(tp->dev)) {
  4258. u32 adv;
  4259. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4260. adv &= ~(ADVERTISE_1000XFULL |
  4261. ADVERTISE_1000XHALF |
  4262. ADVERTISE_SLCT);
  4263. tg3_writephy(tp, MII_ADVERTISE, adv);
  4264. tg3_writephy(tp, MII_BMCR, bmcr |
  4265. BMCR_ANRESTART |
  4266. BMCR_ANENABLE);
  4267. udelay(10);
  4268. netif_carrier_off(tp->dev);
  4269. }
  4270. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4271. bmcr = new_bmcr;
  4272. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4273. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4274. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4275. ASIC_REV_5714) {
  4276. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4277. bmsr |= BMSR_LSTATUS;
  4278. else
  4279. bmsr &= ~BMSR_LSTATUS;
  4280. }
  4281. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4282. }
  4283. }
  4284. if (bmsr & BMSR_LSTATUS) {
  4285. current_speed = SPEED_1000;
  4286. current_link_up = 1;
  4287. if (bmcr & BMCR_FULLDPLX)
  4288. current_duplex = DUPLEX_FULL;
  4289. else
  4290. current_duplex = DUPLEX_HALF;
  4291. local_adv = 0;
  4292. remote_adv = 0;
  4293. if (bmcr & BMCR_ANENABLE) {
  4294. u32 common;
  4295. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4296. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4297. common = local_adv & remote_adv;
  4298. if (common & (ADVERTISE_1000XHALF |
  4299. ADVERTISE_1000XFULL)) {
  4300. if (common & ADVERTISE_1000XFULL)
  4301. current_duplex = DUPLEX_FULL;
  4302. else
  4303. current_duplex = DUPLEX_HALF;
  4304. tp->link_config.rmt_adv =
  4305. mii_adv_to_ethtool_adv_x(remote_adv);
  4306. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4307. /* Link is up via parallel detect */
  4308. } else {
  4309. current_link_up = 0;
  4310. }
  4311. }
  4312. }
  4313. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4314. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4315. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4316. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4317. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4318. tw32_f(MAC_MODE, tp->mac_mode);
  4319. udelay(40);
  4320. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4321. tp->link_config.active_speed = current_speed;
  4322. tp->link_config.active_duplex = current_duplex;
  4323. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4324. if (current_link_up)
  4325. netif_carrier_on(tp->dev);
  4326. else {
  4327. netif_carrier_off(tp->dev);
  4328. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4329. }
  4330. tg3_link_report(tp);
  4331. }
  4332. return err;
  4333. }
  4334. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4335. {
  4336. if (tp->serdes_counter) {
  4337. /* Give autoneg time to complete. */
  4338. tp->serdes_counter--;
  4339. return;
  4340. }
  4341. if (!netif_carrier_ok(tp->dev) &&
  4342. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4343. u32 bmcr;
  4344. tg3_readphy(tp, MII_BMCR, &bmcr);
  4345. if (bmcr & BMCR_ANENABLE) {
  4346. u32 phy1, phy2;
  4347. /* Select shadow register 0x1f */
  4348. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4349. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4350. /* Select expansion interrupt status register */
  4351. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4352. MII_TG3_DSP_EXP1_INT_STAT);
  4353. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4354. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4355. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4356. /* We have signal detect and not receiving
  4357. * config code words, link is up by parallel
  4358. * detection.
  4359. */
  4360. bmcr &= ~BMCR_ANENABLE;
  4361. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4362. tg3_writephy(tp, MII_BMCR, bmcr);
  4363. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4364. }
  4365. }
  4366. } else if (netif_carrier_ok(tp->dev) &&
  4367. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4368. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4369. u32 phy2;
  4370. /* Select expansion interrupt status register */
  4371. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4372. MII_TG3_DSP_EXP1_INT_STAT);
  4373. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4374. if (phy2 & 0x20) {
  4375. u32 bmcr;
  4376. /* Config code words received, turn on autoneg. */
  4377. tg3_readphy(tp, MII_BMCR, &bmcr);
  4378. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4379. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4380. }
  4381. }
  4382. }
  4383. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4384. {
  4385. u32 val;
  4386. int err;
  4387. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4388. err = tg3_setup_fiber_phy(tp, force_reset);
  4389. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4390. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4391. else
  4392. err = tg3_setup_copper_phy(tp, force_reset);
  4393. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4394. u32 scale;
  4395. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4396. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4397. scale = 65;
  4398. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4399. scale = 6;
  4400. else
  4401. scale = 12;
  4402. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4403. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4404. tw32(GRC_MISC_CFG, val);
  4405. }
  4406. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4407. (6 << TX_LENGTHS_IPG_SHIFT);
  4408. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4409. val |= tr32(MAC_TX_LENGTHS) &
  4410. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4411. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4412. if (tp->link_config.active_speed == SPEED_1000 &&
  4413. tp->link_config.active_duplex == DUPLEX_HALF)
  4414. tw32(MAC_TX_LENGTHS, val |
  4415. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4416. else
  4417. tw32(MAC_TX_LENGTHS, val |
  4418. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4419. if (!tg3_flag(tp, 5705_PLUS)) {
  4420. if (netif_carrier_ok(tp->dev)) {
  4421. tw32(HOSTCC_STAT_COAL_TICKS,
  4422. tp->coal.stats_block_coalesce_usecs);
  4423. } else {
  4424. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4425. }
  4426. }
  4427. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4428. val = tr32(PCIE_PWR_MGMT_THRESH);
  4429. if (!netif_carrier_ok(tp->dev))
  4430. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4431. tp->pwrmgmt_thresh;
  4432. else
  4433. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4434. tw32(PCIE_PWR_MGMT_THRESH, val);
  4435. }
  4436. return err;
  4437. }
  4438. static inline int tg3_irq_sync(struct tg3 *tp)
  4439. {
  4440. return tp->irq_sync;
  4441. }
  4442. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4443. {
  4444. int i;
  4445. dst = (u32 *)((u8 *)dst + off);
  4446. for (i = 0; i < len; i += sizeof(u32))
  4447. *dst++ = tr32(off + i);
  4448. }
  4449. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4450. {
  4451. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4452. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4453. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4454. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4455. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4456. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4457. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4458. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4459. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4460. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4461. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4462. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4463. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4464. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4465. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4466. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4467. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4468. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4469. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4470. if (tg3_flag(tp, SUPPORT_MSIX))
  4471. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4472. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4473. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4474. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4475. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4476. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4477. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4478. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4479. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4480. if (!tg3_flag(tp, 5705_PLUS)) {
  4481. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4482. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4483. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4484. }
  4485. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4486. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4487. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4488. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4489. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4490. if (tg3_flag(tp, NVRAM))
  4491. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4492. }
  4493. static void tg3_dump_state(struct tg3 *tp)
  4494. {
  4495. int i;
  4496. u32 *regs;
  4497. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4498. if (!regs) {
  4499. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4500. return;
  4501. }
  4502. if (tg3_flag(tp, PCI_EXPRESS)) {
  4503. /* Read up to but not including private PCI registers */
  4504. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4505. regs[i / sizeof(u32)] = tr32(i);
  4506. } else
  4507. tg3_dump_legacy_regs(tp, regs);
  4508. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4509. if (!regs[i + 0] && !regs[i + 1] &&
  4510. !regs[i + 2] && !regs[i + 3])
  4511. continue;
  4512. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4513. i * 4,
  4514. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4515. }
  4516. kfree(regs);
  4517. for (i = 0; i < tp->irq_cnt; i++) {
  4518. struct tg3_napi *tnapi = &tp->napi[i];
  4519. /* SW status block */
  4520. netdev_err(tp->dev,
  4521. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4522. i,
  4523. tnapi->hw_status->status,
  4524. tnapi->hw_status->status_tag,
  4525. tnapi->hw_status->rx_jumbo_consumer,
  4526. tnapi->hw_status->rx_consumer,
  4527. tnapi->hw_status->rx_mini_consumer,
  4528. tnapi->hw_status->idx[0].rx_producer,
  4529. tnapi->hw_status->idx[0].tx_consumer);
  4530. netdev_err(tp->dev,
  4531. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4532. i,
  4533. tnapi->last_tag, tnapi->last_irq_tag,
  4534. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4535. tnapi->rx_rcb_ptr,
  4536. tnapi->prodring.rx_std_prod_idx,
  4537. tnapi->prodring.rx_std_cons_idx,
  4538. tnapi->prodring.rx_jmb_prod_idx,
  4539. tnapi->prodring.rx_jmb_cons_idx);
  4540. }
  4541. }
  4542. /* This is called whenever we suspect that the system chipset is re-
  4543. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4544. * is bogus tx completions. We try to recover by setting the
  4545. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4546. * in the workqueue.
  4547. */
  4548. static void tg3_tx_recover(struct tg3 *tp)
  4549. {
  4550. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4551. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4552. netdev_warn(tp->dev,
  4553. "The system may be re-ordering memory-mapped I/O "
  4554. "cycles to the network device, attempting to recover. "
  4555. "Please report the problem to the driver maintainer "
  4556. "and include system chipset information.\n");
  4557. spin_lock(&tp->lock);
  4558. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4559. spin_unlock(&tp->lock);
  4560. }
  4561. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4562. {
  4563. /* Tell compiler to fetch tx indices from memory. */
  4564. barrier();
  4565. return tnapi->tx_pending -
  4566. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4567. }
  4568. /* Tigon3 never reports partial packet sends. So we do not
  4569. * need special logic to handle SKBs that have not had all
  4570. * of their frags sent yet, like SunGEM does.
  4571. */
  4572. static void tg3_tx(struct tg3_napi *tnapi)
  4573. {
  4574. struct tg3 *tp = tnapi->tp;
  4575. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4576. u32 sw_idx = tnapi->tx_cons;
  4577. struct netdev_queue *txq;
  4578. int index = tnapi - tp->napi;
  4579. unsigned int pkts_compl = 0, bytes_compl = 0;
  4580. if (tg3_flag(tp, ENABLE_TSS))
  4581. index--;
  4582. txq = netdev_get_tx_queue(tp->dev, index);
  4583. while (sw_idx != hw_idx) {
  4584. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4585. struct sk_buff *skb = ri->skb;
  4586. int i, tx_bug = 0;
  4587. if (unlikely(skb == NULL)) {
  4588. tg3_tx_recover(tp);
  4589. return;
  4590. }
  4591. pci_unmap_single(tp->pdev,
  4592. dma_unmap_addr(ri, mapping),
  4593. skb_headlen(skb),
  4594. PCI_DMA_TODEVICE);
  4595. ri->skb = NULL;
  4596. while (ri->fragmented) {
  4597. ri->fragmented = false;
  4598. sw_idx = NEXT_TX(sw_idx);
  4599. ri = &tnapi->tx_buffers[sw_idx];
  4600. }
  4601. sw_idx = NEXT_TX(sw_idx);
  4602. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4603. ri = &tnapi->tx_buffers[sw_idx];
  4604. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4605. tx_bug = 1;
  4606. pci_unmap_page(tp->pdev,
  4607. dma_unmap_addr(ri, mapping),
  4608. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4609. PCI_DMA_TODEVICE);
  4610. while (ri->fragmented) {
  4611. ri->fragmented = false;
  4612. sw_idx = NEXT_TX(sw_idx);
  4613. ri = &tnapi->tx_buffers[sw_idx];
  4614. }
  4615. sw_idx = NEXT_TX(sw_idx);
  4616. }
  4617. pkts_compl++;
  4618. bytes_compl += skb->len;
  4619. dev_kfree_skb(skb);
  4620. if (unlikely(tx_bug)) {
  4621. tg3_tx_recover(tp);
  4622. return;
  4623. }
  4624. }
  4625. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4626. tnapi->tx_cons = sw_idx;
  4627. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4628. * before checking for netif_queue_stopped(). Without the
  4629. * memory barrier, there is a small possibility that tg3_start_xmit()
  4630. * will miss it and cause the queue to be stopped forever.
  4631. */
  4632. smp_mb();
  4633. if (unlikely(netif_tx_queue_stopped(txq) &&
  4634. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4635. __netif_tx_lock(txq, smp_processor_id());
  4636. if (netif_tx_queue_stopped(txq) &&
  4637. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4638. netif_tx_wake_queue(txq);
  4639. __netif_tx_unlock(txq);
  4640. }
  4641. }
  4642. static void *tg3_frag_alloc(struct tg3_rx_prodring_set *tpr)
  4643. {
  4644. void *data;
  4645. if (tpr->rx_page_size < TG3_FRAGSIZE) {
  4646. struct page *page = alloc_page(GFP_ATOMIC);
  4647. if (!page)
  4648. return NULL;
  4649. atomic_add((PAGE_SIZE / TG3_FRAGSIZE) - 1, &page->_count);
  4650. tpr->rx_page_addr = page_address(page);
  4651. tpr->rx_page_size = PAGE_SIZE;
  4652. }
  4653. data = tpr->rx_page_addr;
  4654. tpr->rx_page_addr += TG3_FRAGSIZE;
  4655. tpr->rx_page_size -= TG3_FRAGSIZE;
  4656. return data;
  4657. }
  4658. static void tg3_frag_free(bool is_frag, void *data)
  4659. {
  4660. if (is_frag)
  4661. put_page(virt_to_head_page(data));
  4662. else
  4663. kfree(data);
  4664. }
  4665. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4666. {
  4667. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4668. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4669. if (!ri->data)
  4670. return;
  4671. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4672. map_sz, PCI_DMA_FROMDEVICE);
  4673. tg3_frag_free(skb_size <= TG3_FRAGSIZE, ri->data);
  4674. ri->data = NULL;
  4675. }
  4676. /* Returns size of skb allocated or < 0 on error.
  4677. *
  4678. * We only need to fill in the address because the other members
  4679. * of the RX descriptor are invariant, see tg3_init_rings.
  4680. *
  4681. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4682. * posting buffers we only dirty the first cache line of the RX
  4683. * descriptor (containing the address). Whereas for the RX status
  4684. * buffers the cpu only reads the last cacheline of the RX descriptor
  4685. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4686. */
  4687. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4688. u32 opaque_key, u32 dest_idx_unmasked,
  4689. unsigned int *frag_size)
  4690. {
  4691. struct tg3_rx_buffer_desc *desc;
  4692. struct ring_info *map;
  4693. u8 *data;
  4694. dma_addr_t mapping;
  4695. int skb_size, data_size, dest_idx;
  4696. switch (opaque_key) {
  4697. case RXD_OPAQUE_RING_STD:
  4698. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4699. desc = &tpr->rx_std[dest_idx];
  4700. map = &tpr->rx_std_buffers[dest_idx];
  4701. data_size = tp->rx_pkt_map_sz;
  4702. break;
  4703. case RXD_OPAQUE_RING_JUMBO:
  4704. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4705. desc = &tpr->rx_jmb[dest_idx].std;
  4706. map = &tpr->rx_jmb_buffers[dest_idx];
  4707. data_size = TG3_RX_JMB_MAP_SZ;
  4708. break;
  4709. default:
  4710. return -EINVAL;
  4711. }
  4712. /* Do not overwrite any of the map or rp information
  4713. * until we are sure we can commit to a new buffer.
  4714. *
  4715. * Callers depend upon this behavior and assume that
  4716. * we leave everything unchanged if we fail.
  4717. */
  4718. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4719. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4720. if (skb_size <= TG3_FRAGSIZE) {
  4721. data = tg3_frag_alloc(tpr);
  4722. *frag_size = TG3_FRAGSIZE;
  4723. } else {
  4724. data = kmalloc(skb_size, GFP_ATOMIC);
  4725. *frag_size = 0;
  4726. }
  4727. if (!data)
  4728. return -ENOMEM;
  4729. mapping = pci_map_single(tp->pdev,
  4730. data + TG3_RX_OFFSET(tp),
  4731. data_size,
  4732. PCI_DMA_FROMDEVICE);
  4733. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4734. tg3_frag_free(skb_size <= TG3_FRAGSIZE, data);
  4735. return -EIO;
  4736. }
  4737. map->data = data;
  4738. dma_unmap_addr_set(map, mapping, mapping);
  4739. desc->addr_hi = ((u64)mapping >> 32);
  4740. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4741. return data_size;
  4742. }
  4743. /* We only need to move over in the address because the other
  4744. * members of the RX descriptor are invariant. See notes above
  4745. * tg3_alloc_rx_data for full details.
  4746. */
  4747. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4748. struct tg3_rx_prodring_set *dpr,
  4749. u32 opaque_key, int src_idx,
  4750. u32 dest_idx_unmasked)
  4751. {
  4752. struct tg3 *tp = tnapi->tp;
  4753. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4754. struct ring_info *src_map, *dest_map;
  4755. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4756. int dest_idx;
  4757. switch (opaque_key) {
  4758. case RXD_OPAQUE_RING_STD:
  4759. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4760. dest_desc = &dpr->rx_std[dest_idx];
  4761. dest_map = &dpr->rx_std_buffers[dest_idx];
  4762. src_desc = &spr->rx_std[src_idx];
  4763. src_map = &spr->rx_std_buffers[src_idx];
  4764. break;
  4765. case RXD_OPAQUE_RING_JUMBO:
  4766. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4767. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4768. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4769. src_desc = &spr->rx_jmb[src_idx].std;
  4770. src_map = &spr->rx_jmb_buffers[src_idx];
  4771. break;
  4772. default:
  4773. return;
  4774. }
  4775. dest_map->data = src_map->data;
  4776. dma_unmap_addr_set(dest_map, mapping,
  4777. dma_unmap_addr(src_map, mapping));
  4778. dest_desc->addr_hi = src_desc->addr_hi;
  4779. dest_desc->addr_lo = src_desc->addr_lo;
  4780. /* Ensure that the update to the skb happens after the physical
  4781. * addresses have been transferred to the new BD location.
  4782. */
  4783. smp_wmb();
  4784. src_map->data = NULL;
  4785. }
  4786. /* The RX ring scheme is composed of multiple rings which post fresh
  4787. * buffers to the chip, and one special ring the chip uses to report
  4788. * status back to the host.
  4789. *
  4790. * The special ring reports the status of received packets to the
  4791. * host. The chip does not write into the original descriptor the
  4792. * RX buffer was obtained from. The chip simply takes the original
  4793. * descriptor as provided by the host, updates the status and length
  4794. * field, then writes this into the next status ring entry.
  4795. *
  4796. * Each ring the host uses to post buffers to the chip is described
  4797. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4798. * it is first placed into the on-chip ram. When the packet's length
  4799. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4800. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4801. * which is within the range of the new packet's length is chosen.
  4802. *
  4803. * The "separate ring for rx status" scheme may sound queer, but it makes
  4804. * sense from a cache coherency perspective. If only the host writes
  4805. * to the buffer post rings, and only the chip writes to the rx status
  4806. * rings, then cache lines never move beyond shared-modified state.
  4807. * If both the host and chip were to write into the same ring, cache line
  4808. * eviction could occur since both entities want it in an exclusive state.
  4809. */
  4810. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4811. {
  4812. struct tg3 *tp = tnapi->tp;
  4813. u32 work_mask, rx_std_posted = 0;
  4814. u32 std_prod_idx, jmb_prod_idx;
  4815. u32 sw_idx = tnapi->rx_rcb_ptr;
  4816. u16 hw_idx;
  4817. int received;
  4818. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4819. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4820. /*
  4821. * We need to order the read of hw_idx and the read of
  4822. * the opaque cookie.
  4823. */
  4824. rmb();
  4825. work_mask = 0;
  4826. received = 0;
  4827. std_prod_idx = tpr->rx_std_prod_idx;
  4828. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4829. while (sw_idx != hw_idx && budget > 0) {
  4830. struct ring_info *ri;
  4831. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4832. unsigned int len;
  4833. struct sk_buff *skb;
  4834. dma_addr_t dma_addr;
  4835. u32 opaque_key, desc_idx, *post_ptr;
  4836. u8 *data;
  4837. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4838. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4839. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4840. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4841. dma_addr = dma_unmap_addr(ri, mapping);
  4842. data = ri->data;
  4843. post_ptr = &std_prod_idx;
  4844. rx_std_posted++;
  4845. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4846. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4847. dma_addr = dma_unmap_addr(ri, mapping);
  4848. data = ri->data;
  4849. post_ptr = &jmb_prod_idx;
  4850. } else
  4851. goto next_pkt_nopost;
  4852. work_mask |= opaque_key;
  4853. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4854. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4855. drop_it:
  4856. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4857. desc_idx, *post_ptr);
  4858. drop_it_no_recycle:
  4859. /* Other statistics kept track of by card. */
  4860. tp->rx_dropped++;
  4861. goto next_pkt;
  4862. }
  4863. prefetch(data + TG3_RX_OFFSET(tp));
  4864. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4865. ETH_FCS_LEN;
  4866. if (len > TG3_RX_COPY_THRESH(tp)) {
  4867. int skb_size;
  4868. unsigned int frag_size;
  4869. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4870. *post_ptr, &frag_size);
  4871. if (skb_size < 0)
  4872. goto drop_it;
  4873. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4874. PCI_DMA_FROMDEVICE);
  4875. skb = build_skb(data, frag_size);
  4876. if (!skb) {
  4877. tg3_frag_free(frag_size != 0, data);
  4878. goto drop_it_no_recycle;
  4879. }
  4880. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4881. /* Ensure that the update to the data happens
  4882. * after the usage of the old DMA mapping.
  4883. */
  4884. smp_wmb();
  4885. ri->data = NULL;
  4886. } else {
  4887. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4888. desc_idx, *post_ptr);
  4889. skb = netdev_alloc_skb(tp->dev,
  4890. len + TG3_RAW_IP_ALIGN);
  4891. if (skb == NULL)
  4892. goto drop_it_no_recycle;
  4893. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4894. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4895. memcpy(skb->data,
  4896. data + TG3_RX_OFFSET(tp),
  4897. len);
  4898. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4899. }
  4900. skb_put(skb, len);
  4901. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4902. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4903. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4904. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4905. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4906. else
  4907. skb_checksum_none_assert(skb);
  4908. skb->protocol = eth_type_trans(skb, tp->dev);
  4909. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4910. skb->protocol != htons(ETH_P_8021Q)) {
  4911. dev_kfree_skb(skb);
  4912. goto drop_it_no_recycle;
  4913. }
  4914. if (desc->type_flags & RXD_FLAG_VLAN &&
  4915. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4916. __vlan_hwaccel_put_tag(skb,
  4917. desc->err_vlan & RXD_VLAN_MASK);
  4918. napi_gro_receive(&tnapi->napi, skb);
  4919. received++;
  4920. budget--;
  4921. next_pkt:
  4922. (*post_ptr)++;
  4923. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4924. tpr->rx_std_prod_idx = std_prod_idx &
  4925. tp->rx_std_ring_mask;
  4926. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4927. tpr->rx_std_prod_idx);
  4928. work_mask &= ~RXD_OPAQUE_RING_STD;
  4929. rx_std_posted = 0;
  4930. }
  4931. next_pkt_nopost:
  4932. sw_idx++;
  4933. sw_idx &= tp->rx_ret_ring_mask;
  4934. /* Refresh hw_idx to see if there is new work */
  4935. if (sw_idx == hw_idx) {
  4936. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4937. rmb();
  4938. }
  4939. }
  4940. /* ACK the status ring. */
  4941. tnapi->rx_rcb_ptr = sw_idx;
  4942. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4943. /* Refill RX ring(s). */
  4944. if (!tg3_flag(tp, ENABLE_RSS)) {
  4945. /* Sync BD data before updating mailbox */
  4946. wmb();
  4947. if (work_mask & RXD_OPAQUE_RING_STD) {
  4948. tpr->rx_std_prod_idx = std_prod_idx &
  4949. tp->rx_std_ring_mask;
  4950. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4951. tpr->rx_std_prod_idx);
  4952. }
  4953. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4954. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4955. tp->rx_jmb_ring_mask;
  4956. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4957. tpr->rx_jmb_prod_idx);
  4958. }
  4959. mmiowb();
  4960. } else if (work_mask) {
  4961. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4962. * updated before the producer indices can be updated.
  4963. */
  4964. smp_wmb();
  4965. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4966. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4967. if (tnapi != &tp->napi[1]) {
  4968. tp->rx_refill = true;
  4969. napi_schedule(&tp->napi[1].napi);
  4970. }
  4971. }
  4972. return received;
  4973. }
  4974. static void tg3_poll_link(struct tg3 *tp)
  4975. {
  4976. /* handle link change and other phy events */
  4977. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4978. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4979. if (sblk->status & SD_STATUS_LINK_CHG) {
  4980. sblk->status = SD_STATUS_UPDATED |
  4981. (sblk->status & ~SD_STATUS_LINK_CHG);
  4982. spin_lock(&tp->lock);
  4983. if (tg3_flag(tp, USE_PHYLIB)) {
  4984. tw32_f(MAC_STATUS,
  4985. (MAC_STATUS_SYNC_CHANGED |
  4986. MAC_STATUS_CFG_CHANGED |
  4987. MAC_STATUS_MI_COMPLETION |
  4988. MAC_STATUS_LNKSTATE_CHANGED));
  4989. udelay(40);
  4990. } else
  4991. tg3_setup_phy(tp, 0);
  4992. spin_unlock(&tp->lock);
  4993. }
  4994. }
  4995. }
  4996. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4997. struct tg3_rx_prodring_set *dpr,
  4998. struct tg3_rx_prodring_set *spr)
  4999. {
  5000. u32 si, di, cpycnt, src_prod_idx;
  5001. int i, err = 0;
  5002. while (1) {
  5003. src_prod_idx = spr->rx_std_prod_idx;
  5004. /* Make sure updates to the rx_std_buffers[] entries and the
  5005. * standard producer index are seen in the correct order.
  5006. */
  5007. smp_rmb();
  5008. if (spr->rx_std_cons_idx == src_prod_idx)
  5009. break;
  5010. if (spr->rx_std_cons_idx < src_prod_idx)
  5011. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5012. else
  5013. cpycnt = tp->rx_std_ring_mask + 1 -
  5014. spr->rx_std_cons_idx;
  5015. cpycnt = min(cpycnt,
  5016. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5017. si = spr->rx_std_cons_idx;
  5018. di = dpr->rx_std_prod_idx;
  5019. for (i = di; i < di + cpycnt; i++) {
  5020. if (dpr->rx_std_buffers[i].data) {
  5021. cpycnt = i - di;
  5022. err = -ENOSPC;
  5023. break;
  5024. }
  5025. }
  5026. if (!cpycnt)
  5027. break;
  5028. /* Ensure that updates to the rx_std_buffers ring and the
  5029. * shadowed hardware producer ring from tg3_recycle_skb() are
  5030. * ordered correctly WRT the skb check above.
  5031. */
  5032. smp_rmb();
  5033. memcpy(&dpr->rx_std_buffers[di],
  5034. &spr->rx_std_buffers[si],
  5035. cpycnt * sizeof(struct ring_info));
  5036. for (i = 0; i < cpycnt; i++, di++, si++) {
  5037. struct tg3_rx_buffer_desc *sbd, *dbd;
  5038. sbd = &spr->rx_std[si];
  5039. dbd = &dpr->rx_std[di];
  5040. dbd->addr_hi = sbd->addr_hi;
  5041. dbd->addr_lo = sbd->addr_lo;
  5042. }
  5043. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5044. tp->rx_std_ring_mask;
  5045. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5046. tp->rx_std_ring_mask;
  5047. }
  5048. while (1) {
  5049. src_prod_idx = spr->rx_jmb_prod_idx;
  5050. /* Make sure updates to the rx_jmb_buffers[] entries and
  5051. * the jumbo producer index are seen in the correct order.
  5052. */
  5053. smp_rmb();
  5054. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5055. break;
  5056. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5057. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5058. else
  5059. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5060. spr->rx_jmb_cons_idx;
  5061. cpycnt = min(cpycnt,
  5062. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5063. si = spr->rx_jmb_cons_idx;
  5064. di = dpr->rx_jmb_prod_idx;
  5065. for (i = di; i < di + cpycnt; i++) {
  5066. if (dpr->rx_jmb_buffers[i].data) {
  5067. cpycnt = i - di;
  5068. err = -ENOSPC;
  5069. break;
  5070. }
  5071. }
  5072. if (!cpycnt)
  5073. break;
  5074. /* Ensure that updates to the rx_jmb_buffers ring and the
  5075. * shadowed hardware producer ring from tg3_recycle_skb() are
  5076. * ordered correctly WRT the skb check above.
  5077. */
  5078. smp_rmb();
  5079. memcpy(&dpr->rx_jmb_buffers[di],
  5080. &spr->rx_jmb_buffers[si],
  5081. cpycnt * sizeof(struct ring_info));
  5082. for (i = 0; i < cpycnt; i++, di++, si++) {
  5083. struct tg3_rx_buffer_desc *sbd, *dbd;
  5084. sbd = &spr->rx_jmb[si].std;
  5085. dbd = &dpr->rx_jmb[di].std;
  5086. dbd->addr_hi = sbd->addr_hi;
  5087. dbd->addr_lo = sbd->addr_lo;
  5088. }
  5089. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5090. tp->rx_jmb_ring_mask;
  5091. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5092. tp->rx_jmb_ring_mask;
  5093. }
  5094. return err;
  5095. }
  5096. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5097. {
  5098. struct tg3 *tp = tnapi->tp;
  5099. /* run TX completion thread */
  5100. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5101. tg3_tx(tnapi);
  5102. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5103. return work_done;
  5104. }
  5105. if (!tnapi->rx_rcb_prod_idx)
  5106. return work_done;
  5107. /* run RX thread, within the bounds set by NAPI.
  5108. * All RX "locking" is done by ensuring outside
  5109. * code synchronizes with tg3->napi.poll()
  5110. */
  5111. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5112. work_done += tg3_rx(tnapi, budget - work_done);
  5113. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5114. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5115. int i, err = 0;
  5116. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5117. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5118. tp->rx_refill = false;
  5119. for (i = 1; i < tp->irq_cnt; i++)
  5120. err |= tg3_rx_prodring_xfer(tp, dpr,
  5121. &tp->napi[i].prodring);
  5122. wmb();
  5123. if (std_prod_idx != dpr->rx_std_prod_idx)
  5124. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5125. dpr->rx_std_prod_idx);
  5126. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5127. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5128. dpr->rx_jmb_prod_idx);
  5129. mmiowb();
  5130. if (err)
  5131. tw32_f(HOSTCC_MODE, tp->coal_now);
  5132. }
  5133. return work_done;
  5134. }
  5135. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5136. {
  5137. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5138. schedule_work(&tp->reset_task);
  5139. }
  5140. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5141. {
  5142. cancel_work_sync(&tp->reset_task);
  5143. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5144. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5145. }
  5146. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5147. {
  5148. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5149. struct tg3 *tp = tnapi->tp;
  5150. int work_done = 0;
  5151. struct tg3_hw_status *sblk = tnapi->hw_status;
  5152. while (1) {
  5153. work_done = tg3_poll_work(tnapi, work_done, budget);
  5154. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5155. goto tx_recovery;
  5156. if (unlikely(work_done >= budget))
  5157. break;
  5158. /* tp->last_tag is used in tg3_int_reenable() below
  5159. * to tell the hw how much work has been processed,
  5160. * so we must read it before checking for more work.
  5161. */
  5162. tnapi->last_tag = sblk->status_tag;
  5163. tnapi->last_irq_tag = tnapi->last_tag;
  5164. rmb();
  5165. /* check for RX/TX work to do */
  5166. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5167. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5168. /* This test here is not race free, but will reduce
  5169. * the number of interrupts by looping again.
  5170. */
  5171. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5172. continue;
  5173. napi_complete(napi);
  5174. /* Reenable interrupts. */
  5175. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5176. /* This test here is synchronized by napi_schedule()
  5177. * and napi_complete() to close the race condition.
  5178. */
  5179. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5180. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5181. HOSTCC_MODE_ENABLE |
  5182. tnapi->coal_now);
  5183. }
  5184. mmiowb();
  5185. break;
  5186. }
  5187. }
  5188. return work_done;
  5189. tx_recovery:
  5190. /* work_done is guaranteed to be less than budget. */
  5191. napi_complete(napi);
  5192. tg3_reset_task_schedule(tp);
  5193. return work_done;
  5194. }
  5195. static void tg3_process_error(struct tg3 *tp)
  5196. {
  5197. u32 val;
  5198. bool real_error = false;
  5199. if (tg3_flag(tp, ERROR_PROCESSED))
  5200. return;
  5201. /* Check Flow Attention register */
  5202. val = tr32(HOSTCC_FLOW_ATTN);
  5203. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5204. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5205. real_error = true;
  5206. }
  5207. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5208. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5209. real_error = true;
  5210. }
  5211. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5212. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5213. real_error = true;
  5214. }
  5215. if (!real_error)
  5216. return;
  5217. tg3_dump_state(tp);
  5218. tg3_flag_set(tp, ERROR_PROCESSED);
  5219. tg3_reset_task_schedule(tp);
  5220. }
  5221. static int tg3_poll(struct napi_struct *napi, int budget)
  5222. {
  5223. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5224. struct tg3 *tp = tnapi->tp;
  5225. int work_done = 0;
  5226. struct tg3_hw_status *sblk = tnapi->hw_status;
  5227. while (1) {
  5228. if (sblk->status & SD_STATUS_ERROR)
  5229. tg3_process_error(tp);
  5230. tg3_poll_link(tp);
  5231. work_done = tg3_poll_work(tnapi, work_done, budget);
  5232. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5233. goto tx_recovery;
  5234. if (unlikely(work_done >= budget))
  5235. break;
  5236. if (tg3_flag(tp, TAGGED_STATUS)) {
  5237. /* tp->last_tag is used in tg3_int_reenable() below
  5238. * to tell the hw how much work has been processed,
  5239. * so we must read it before checking for more work.
  5240. */
  5241. tnapi->last_tag = sblk->status_tag;
  5242. tnapi->last_irq_tag = tnapi->last_tag;
  5243. rmb();
  5244. } else
  5245. sblk->status &= ~SD_STATUS_UPDATED;
  5246. if (likely(!tg3_has_work(tnapi))) {
  5247. napi_complete(napi);
  5248. tg3_int_reenable(tnapi);
  5249. break;
  5250. }
  5251. }
  5252. return work_done;
  5253. tx_recovery:
  5254. /* work_done is guaranteed to be less than budget. */
  5255. napi_complete(napi);
  5256. tg3_reset_task_schedule(tp);
  5257. return work_done;
  5258. }
  5259. static void tg3_napi_disable(struct tg3 *tp)
  5260. {
  5261. int i;
  5262. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5263. napi_disable(&tp->napi[i].napi);
  5264. }
  5265. static void tg3_napi_enable(struct tg3 *tp)
  5266. {
  5267. int i;
  5268. for (i = 0; i < tp->irq_cnt; i++)
  5269. napi_enable(&tp->napi[i].napi);
  5270. }
  5271. static void tg3_napi_init(struct tg3 *tp)
  5272. {
  5273. int i;
  5274. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5275. for (i = 1; i < tp->irq_cnt; i++)
  5276. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5277. }
  5278. static void tg3_napi_fini(struct tg3 *tp)
  5279. {
  5280. int i;
  5281. for (i = 0; i < tp->irq_cnt; i++)
  5282. netif_napi_del(&tp->napi[i].napi);
  5283. }
  5284. static inline void tg3_netif_stop(struct tg3 *tp)
  5285. {
  5286. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5287. tg3_napi_disable(tp);
  5288. netif_tx_disable(tp->dev);
  5289. }
  5290. static inline void tg3_netif_start(struct tg3 *tp)
  5291. {
  5292. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5293. * appropriate so long as all callers are assured to
  5294. * have free tx slots (such as after tg3_init_hw)
  5295. */
  5296. netif_tx_wake_all_queues(tp->dev);
  5297. tg3_napi_enable(tp);
  5298. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5299. tg3_enable_ints(tp);
  5300. }
  5301. static void tg3_irq_quiesce(struct tg3 *tp)
  5302. {
  5303. int i;
  5304. BUG_ON(tp->irq_sync);
  5305. tp->irq_sync = 1;
  5306. smp_mb();
  5307. for (i = 0; i < tp->irq_cnt; i++)
  5308. synchronize_irq(tp->napi[i].irq_vec);
  5309. }
  5310. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5311. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5312. * with as well. Most of the time, this is not necessary except when
  5313. * shutting down the device.
  5314. */
  5315. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5316. {
  5317. spin_lock_bh(&tp->lock);
  5318. if (irq_sync)
  5319. tg3_irq_quiesce(tp);
  5320. }
  5321. static inline void tg3_full_unlock(struct tg3 *tp)
  5322. {
  5323. spin_unlock_bh(&tp->lock);
  5324. }
  5325. /* One-shot MSI handler - Chip automatically disables interrupt
  5326. * after sending MSI so driver doesn't have to do it.
  5327. */
  5328. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5329. {
  5330. struct tg3_napi *tnapi = dev_id;
  5331. struct tg3 *tp = tnapi->tp;
  5332. prefetch(tnapi->hw_status);
  5333. if (tnapi->rx_rcb)
  5334. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5335. if (likely(!tg3_irq_sync(tp)))
  5336. napi_schedule(&tnapi->napi);
  5337. return IRQ_HANDLED;
  5338. }
  5339. /* MSI ISR - No need to check for interrupt sharing and no need to
  5340. * flush status block and interrupt mailbox. PCI ordering rules
  5341. * guarantee that MSI will arrive after the status block.
  5342. */
  5343. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5344. {
  5345. struct tg3_napi *tnapi = dev_id;
  5346. struct tg3 *tp = tnapi->tp;
  5347. prefetch(tnapi->hw_status);
  5348. if (tnapi->rx_rcb)
  5349. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5350. /*
  5351. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5352. * chip-internal interrupt pending events.
  5353. * Writing non-zero to intr-mbox-0 additional tells the
  5354. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5355. * event coalescing.
  5356. */
  5357. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5358. if (likely(!tg3_irq_sync(tp)))
  5359. napi_schedule(&tnapi->napi);
  5360. return IRQ_RETVAL(1);
  5361. }
  5362. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5363. {
  5364. struct tg3_napi *tnapi = dev_id;
  5365. struct tg3 *tp = tnapi->tp;
  5366. struct tg3_hw_status *sblk = tnapi->hw_status;
  5367. unsigned int handled = 1;
  5368. /* In INTx mode, it is possible for the interrupt to arrive at
  5369. * the CPU before the status block posted prior to the interrupt.
  5370. * Reading the PCI State register will confirm whether the
  5371. * interrupt is ours and will flush the status block.
  5372. */
  5373. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5374. if (tg3_flag(tp, CHIP_RESETTING) ||
  5375. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5376. handled = 0;
  5377. goto out;
  5378. }
  5379. }
  5380. /*
  5381. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5382. * chip-internal interrupt pending events.
  5383. * Writing non-zero to intr-mbox-0 additional tells the
  5384. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5385. * event coalescing.
  5386. *
  5387. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5388. * spurious interrupts. The flush impacts performance but
  5389. * excessive spurious interrupts can be worse in some cases.
  5390. */
  5391. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5392. if (tg3_irq_sync(tp))
  5393. goto out;
  5394. sblk->status &= ~SD_STATUS_UPDATED;
  5395. if (likely(tg3_has_work(tnapi))) {
  5396. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5397. napi_schedule(&tnapi->napi);
  5398. } else {
  5399. /* No work, shared interrupt perhaps? re-enable
  5400. * interrupts, and flush that PCI write
  5401. */
  5402. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5403. 0x00000000);
  5404. }
  5405. out:
  5406. return IRQ_RETVAL(handled);
  5407. }
  5408. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5409. {
  5410. struct tg3_napi *tnapi = dev_id;
  5411. struct tg3 *tp = tnapi->tp;
  5412. struct tg3_hw_status *sblk = tnapi->hw_status;
  5413. unsigned int handled = 1;
  5414. /* In INTx mode, it is possible for the interrupt to arrive at
  5415. * the CPU before the status block posted prior to the interrupt.
  5416. * Reading the PCI State register will confirm whether the
  5417. * interrupt is ours and will flush the status block.
  5418. */
  5419. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5420. if (tg3_flag(tp, CHIP_RESETTING) ||
  5421. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5422. handled = 0;
  5423. goto out;
  5424. }
  5425. }
  5426. /*
  5427. * writing any value to intr-mbox-0 clears PCI INTA# and
  5428. * chip-internal interrupt pending events.
  5429. * writing non-zero to intr-mbox-0 additional tells the
  5430. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5431. * event coalescing.
  5432. *
  5433. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5434. * spurious interrupts. The flush impacts performance but
  5435. * excessive spurious interrupts can be worse in some cases.
  5436. */
  5437. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5438. /*
  5439. * In a shared interrupt configuration, sometimes other devices'
  5440. * interrupts will scream. We record the current status tag here
  5441. * so that the above check can report that the screaming interrupts
  5442. * are unhandled. Eventually they will be silenced.
  5443. */
  5444. tnapi->last_irq_tag = sblk->status_tag;
  5445. if (tg3_irq_sync(tp))
  5446. goto out;
  5447. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5448. napi_schedule(&tnapi->napi);
  5449. out:
  5450. return IRQ_RETVAL(handled);
  5451. }
  5452. /* ISR for interrupt test */
  5453. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5454. {
  5455. struct tg3_napi *tnapi = dev_id;
  5456. struct tg3 *tp = tnapi->tp;
  5457. struct tg3_hw_status *sblk = tnapi->hw_status;
  5458. if ((sblk->status & SD_STATUS_UPDATED) ||
  5459. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5460. tg3_disable_ints(tp);
  5461. return IRQ_RETVAL(1);
  5462. }
  5463. return IRQ_RETVAL(0);
  5464. }
  5465. #ifdef CONFIG_NET_POLL_CONTROLLER
  5466. static void tg3_poll_controller(struct net_device *dev)
  5467. {
  5468. int i;
  5469. struct tg3 *tp = netdev_priv(dev);
  5470. for (i = 0; i < tp->irq_cnt; i++)
  5471. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5472. }
  5473. #endif
  5474. static void tg3_tx_timeout(struct net_device *dev)
  5475. {
  5476. struct tg3 *tp = netdev_priv(dev);
  5477. if (netif_msg_tx_err(tp)) {
  5478. netdev_err(dev, "transmit timed out, resetting\n");
  5479. tg3_dump_state(tp);
  5480. }
  5481. tg3_reset_task_schedule(tp);
  5482. }
  5483. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5484. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5485. {
  5486. u32 base = (u32) mapping & 0xffffffff;
  5487. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5488. }
  5489. /* Test for DMA addresses > 40-bit */
  5490. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5491. int len)
  5492. {
  5493. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5494. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5495. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5496. return 0;
  5497. #else
  5498. return 0;
  5499. #endif
  5500. }
  5501. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5502. dma_addr_t mapping, u32 len, u32 flags,
  5503. u32 mss, u32 vlan)
  5504. {
  5505. txbd->addr_hi = ((u64) mapping >> 32);
  5506. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5507. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5508. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5509. }
  5510. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5511. dma_addr_t map, u32 len, u32 flags,
  5512. u32 mss, u32 vlan)
  5513. {
  5514. struct tg3 *tp = tnapi->tp;
  5515. bool hwbug = false;
  5516. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5517. hwbug = true;
  5518. if (tg3_4g_overflow_test(map, len))
  5519. hwbug = true;
  5520. if (tg3_40bit_overflow_test(tp, map, len))
  5521. hwbug = true;
  5522. if (tp->dma_limit) {
  5523. u32 prvidx = *entry;
  5524. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5525. while (len > tp->dma_limit && *budget) {
  5526. u32 frag_len = tp->dma_limit;
  5527. len -= tp->dma_limit;
  5528. /* Avoid the 8byte DMA problem */
  5529. if (len <= 8) {
  5530. len += tp->dma_limit / 2;
  5531. frag_len = tp->dma_limit / 2;
  5532. }
  5533. tnapi->tx_buffers[*entry].fragmented = true;
  5534. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5535. frag_len, tmp_flag, mss, vlan);
  5536. *budget -= 1;
  5537. prvidx = *entry;
  5538. *entry = NEXT_TX(*entry);
  5539. map += frag_len;
  5540. }
  5541. if (len) {
  5542. if (*budget) {
  5543. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5544. len, flags, mss, vlan);
  5545. *budget -= 1;
  5546. *entry = NEXT_TX(*entry);
  5547. } else {
  5548. hwbug = true;
  5549. tnapi->tx_buffers[prvidx].fragmented = false;
  5550. }
  5551. }
  5552. } else {
  5553. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5554. len, flags, mss, vlan);
  5555. *entry = NEXT_TX(*entry);
  5556. }
  5557. return hwbug;
  5558. }
  5559. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5560. {
  5561. int i;
  5562. struct sk_buff *skb;
  5563. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5564. skb = txb->skb;
  5565. txb->skb = NULL;
  5566. pci_unmap_single(tnapi->tp->pdev,
  5567. dma_unmap_addr(txb, mapping),
  5568. skb_headlen(skb),
  5569. PCI_DMA_TODEVICE);
  5570. while (txb->fragmented) {
  5571. txb->fragmented = false;
  5572. entry = NEXT_TX(entry);
  5573. txb = &tnapi->tx_buffers[entry];
  5574. }
  5575. for (i = 0; i <= last; i++) {
  5576. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5577. entry = NEXT_TX(entry);
  5578. txb = &tnapi->tx_buffers[entry];
  5579. pci_unmap_page(tnapi->tp->pdev,
  5580. dma_unmap_addr(txb, mapping),
  5581. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5582. while (txb->fragmented) {
  5583. txb->fragmented = false;
  5584. entry = NEXT_TX(entry);
  5585. txb = &tnapi->tx_buffers[entry];
  5586. }
  5587. }
  5588. }
  5589. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5590. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5591. struct sk_buff **pskb,
  5592. u32 *entry, u32 *budget,
  5593. u32 base_flags, u32 mss, u32 vlan)
  5594. {
  5595. struct tg3 *tp = tnapi->tp;
  5596. struct sk_buff *new_skb, *skb = *pskb;
  5597. dma_addr_t new_addr = 0;
  5598. int ret = 0;
  5599. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5600. new_skb = skb_copy(skb, GFP_ATOMIC);
  5601. else {
  5602. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5603. new_skb = skb_copy_expand(skb,
  5604. skb_headroom(skb) + more_headroom,
  5605. skb_tailroom(skb), GFP_ATOMIC);
  5606. }
  5607. if (!new_skb) {
  5608. ret = -1;
  5609. } else {
  5610. /* New SKB is guaranteed to be linear. */
  5611. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5612. PCI_DMA_TODEVICE);
  5613. /* Make sure the mapping succeeded */
  5614. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5615. dev_kfree_skb(new_skb);
  5616. ret = -1;
  5617. } else {
  5618. u32 save_entry = *entry;
  5619. base_flags |= TXD_FLAG_END;
  5620. tnapi->tx_buffers[*entry].skb = new_skb;
  5621. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5622. mapping, new_addr);
  5623. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5624. new_skb->len, base_flags,
  5625. mss, vlan)) {
  5626. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5627. dev_kfree_skb(new_skb);
  5628. ret = -1;
  5629. }
  5630. }
  5631. }
  5632. dev_kfree_skb(skb);
  5633. *pskb = new_skb;
  5634. return ret;
  5635. }
  5636. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5637. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5638. * TSO header is greater than 80 bytes.
  5639. */
  5640. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5641. {
  5642. struct sk_buff *segs, *nskb;
  5643. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5644. /* Estimate the number of fragments in the worst case */
  5645. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5646. netif_stop_queue(tp->dev);
  5647. /* netif_tx_stop_queue() must be done before checking
  5648. * checking tx index in tg3_tx_avail() below, because in
  5649. * tg3_tx(), we update tx index before checking for
  5650. * netif_tx_queue_stopped().
  5651. */
  5652. smp_mb();
  5653. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5654. return NETDEV_TX_BUSY;
  5655. netif_wake_queue(tp->dev);
  5656. }
  5657. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5658. if (IS_ERR(segs))
  5659. goto tg3_tso_bug_end;
  5660. do {
  5661. nskb = segs;
  5662. segs = segs->next;
  5663. nskb->next = NULL;
  5664. tg3_start_xmit(nskb, tp->dev);
  5665. } while (segs);
  5666. tg3_tso_bug_end:
  5667. dev_kfree_skb(skb);
  5668. return NETDEV_TX_OK;
  5669. }
  5670. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5671. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5672. */
  5673. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5674. {
  5675. struct tg3 *tp = netdev_priv(dev);
  5676. u32 len, entry, base_flags, mss, vlan = 0;
  5677. u32 budget;
  5678. int i = -1, would_hit_hwbug;
  5679. dma_addr_t mapping;
  5680. struct tg3_napi *tnapi;
  5681. struct netdev_queue *txq;
  5682. unsigned int last;
  5683. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5684. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5685. if (tg3_flag(tp, ENABLE_TSS))
  5686. tnapi++;
  5687. budget = tg3_tx_avail(tnapi);
  5688. /* We are running in BH disabled context with netif_tx_lock
  5689. * and TX reclaim runs via tp->napi.poll inside of a software
  5690. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5691. * no IRQ context deadlocks to worry about either. Rejoice!
  5692. */
  5693. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5694. if (!netif_tx_queue_stopped(txq)) {
  5695. netif_tx_stop_queue(txq);
  5696. /* This is a hard error, log it. */
  5697. netdev_err(dev,
  5698. "BUG! Tx Ring full when queue awake!\n");
  5699. }
  5700. return NETDEV_TX_BUSY;
  5701. }
  5702. entry = tnapi->tx_prod;
  5703. base_flags = 0;
  5704. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5705. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5706. mss = skb_shinfo(skb)->gso_size;
  5707. if (mss) {
  5708. struct iphdr *iph;
  5709. u32 tcp_opt_len, hdr_len;
  5710. if (skb_header_cloned(skb) &&
  5711. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5712. goto drop;
  5713. iph = ip_hdr(skb);
  5714. tcp_opt_len = tcp_optlen(skb);
  5715. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5716. if (!skb_is_gso_v6(skb)) {
  5717. iph->check = 0;
  5718. iph->tot_len = htons(mss + hdr_len);
  5719. }
  5720. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5721. tg3_flag(tp, TSO_BUG))
  5722. return tg3_tso_bug(tp, skb);
  5723. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5724. TXD_FLAG_CPU_POST_DMA);
  5725. if (tg3_flag(tp, HW_TSO_1) ||
  5726. tg3_flag(tp, HW_TSO_2) ||
  5727. tg3_flag(tp, HW_TSO_3)) {
  5728. tcp_hdr(skb)->check = 0;
  5729. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5730. } else
  5731. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5732. iph->daddr, 0,
  5733. IPPROTO_TCP,
  5734. 0);
  5735. if (tg3_flag(tp, HW_TSO_3)) {
  5736. mss |= (hdr_len & 0xc) << 12;
  5737. if (hdr_len & 0x10)
  5738. base_flags |= 0x00000010;
  5739. base_flags |= (hdr_len & 0x3e0) << 5;
  5740. } else if (tg3_flag(tp, HW_TSO_2))
  5741. mss |= hdr_len << 9;
  5742. else if (tg3_flag(tp, HW_TSO_1) ||
  5743. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5744. if (tcp_opt_len || iph->ihl > 5) {
  5745. int tsflags;
  5746. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5747. mss |= (tsflags << 11);
  5748. }
  5749. } else {
  5750. if (tcp_opt_len || iph->ihl > 5) {
  5751. int tsflags;
  5752. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5753. base_flags |= tsflags << 12;
  5754. }
  5755. }
  5756. }
  5757. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5758. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5759. base_flags |= TXD_FLAG_JMB_PKT;
  5760. if (vlan_tx_tag_present(skb)) {
  5761. base_flags |= TXD_FLAG_VLAN;
  5762. vlan = vlan_tx_tag_get(skb);
  5763. }
  5764. len = skb_headlen(skb);
  5765. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5766. if (pci_dma_mapping_error(tp->pdev, mapping))
  5767. goto drop;
  5768. tnapi->tx_buffers[entry].skb = skb;
  5769. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5770. would_hit_hwbug = 0;
  5771. if (tg3_flag(tp, 5701_DMA_BUG))
  5772. would_hit_hwbug = 1;
  5773. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5774. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5775. mss, vlan)) {
  5776. would_hit_hwbug = 1;
  5777. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5778. u32 tmp_mss = mss;
  5779. if (!tg3_flag(tp, HW_TSO_1) &&
  5780. !tg3_flag(tp, HW_TSO_2) &&
  5781. !tg3_flag(tp, HW_TSO_3))
  5782. tmp_mss = 0;
  5783. /* Now loop through additional data
  5784. * fragments, and queue them.
  5785. */
  5786. last = skb_shinfo(skb)->nr_frags - 1;
  5787. for (i = 0; i <= last; i++) {
  5788. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5789. len = skb_frag_size(frag);
  5790. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5791. len, DMA_TO_DEVICE);
  5792. tnapi->tx_buffers[entry].skb = NULL;
  5793. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5794. mapping);
  5795. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5796. goto dma_error;
  5797. if (!budget ||
  5798. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5799. len, base_flags |
  5800. ((i == last) ? TXD_FLAG_END : 0),
  5801. tmp_mss, vlan)) {
  5802. would_hit_hwbug = 1;
  5803. break;
  5804. }
  5805. }
  5806. }
  5807. if (would_hit_hwbug) {
  5808. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5809. /* If the workaround fails due to memory/mapping
  5810. * failure, silently drop this packet.
  5811. */
  5812. entry = tnapi->tx_prod;
  5813. budget = tg3_tx_avail(tnapi);
  5814. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5815. base_flags, mss, vlan))
  5816. goto drop_nofree;
  5817. }
  5818. skb_tx_timestamp(skb);
  5819. netdev_tx_sent_queue(txq, skb->len);
  5820. /* Sync BD data before updating mailbox */
  5821. wmb();
  5822. /* Packets are ready, update Tx producer idx local and on card. */
  5823. tw32_tx_mbox(tnapi->prodmbox, entry);
  5824. tnapi->tx_prod = entry;
  5825. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5826. netif_tx_stop_queue(txq);
  5827. /* netif_tx_stop_queue() must be done before checking
  5828. * checking tx index in tg3_tx_avail() below, because in
  5829. * tg3_tx(), we update tx index before checking for
  5830. * netif_tx_queue_stopped().
  5831. */
  5832. smp_mb();
  5833. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5834. netif_tx_wake_queue(txq);
  5835. }
  5836. mmiowb();
  5837. return NETDEV_TX_OK;
  5838. dma_error:
  5839. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5840. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5841. drop:
  5842. dev_kfree_skb(skb);
  5843. drop_nofree:
  5844. tp->tx_dropped++;
  5845. return NETDEV_TX_OK;
  5846. }
  5847. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5848. {
  5849. if (enable) {
  5850. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5851. MAC_MODE_PORT_MODE_MASK);
  5852. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5853. if (!tg3_flag(tp, 5705_PLUS))
  5854. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5855. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5856. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5857. else
  5858. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5859. } else {
  5860. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5861. if (tg3_flag(tp, 5705_PLUS) ||
  5862. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5863. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5864. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5865. }
  5866. tw32(MAC_MODE, tp->mac_mode);
  5867. udelay(40);
  5868. }
  5869. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5870. {
  5871. u32 val, bmcr, mac_mode, ptest = 0;
  5872. tg3_phy_toggle_apd(tp, false);
  5873. tg3_phy_toggle_automdix(tp, 0);
  5874. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5875. return -EIO;
  5876. bmcr = BMCR_FULLDPLX;
  5877. switch (speed) {
  5878. case SPEED_10:
  5879. break;
  5880. case SPEED_100:
  5881. bmcr |= BMCR_SPEED100;
  5882. break;
  5883. case SPEED_1000:
  5884. default:
  5885. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5886. speed = SPEED_100;
  5887. bmcr |= BMCR_SPEED100;
  5888. } else {
  5889. speed = SPEED_1000;
  5890. bmcr |= BMCR_SPEED1000;
  5891. }
  5892. }
  5893. if (extlpbk) {
  5894. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5895. tg3_readphy(tp, MII_CTRL1000, &val);
  5896. val |= CTL1000_AS_MASTER |
  5897. CTL1000_ENABLE_MASTER;
  5898. tg3_writephy(tp, MII_CTRL1000, val);
  5899. } else {
  5900. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5901. MII_TG3_FET_PTEST_TRIM_2;
  5902. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5903. }
  5904. } else
  5905. bmcr |= BMCR_LOOPBACK;
  5906. tg3_writephy(tp, MII_BMCR, bmcr);
  5907. /* The write needs to be flushed for the FETs */
  5908. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5909. tg3_readphy(tp, MII_BMCR, &bmcr);
  5910. udelay(40);
  5911. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5913. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5914. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5915. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5916. /* The write needs to be flushed for the AC131 */
  5917. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5918. }
  5919. /* Reset to prevent losing 1st rx packet intermittently */
  5920. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5921. tg3_flag(tp, 5780_CLASS)) {
  5922. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5923. udelay(10);
  5924. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5925. }
  5926. mac_mode = tp->mac_mode &
  5927. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5928. if (speed == SPEED_1000)
  5929. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5930. else
  5931. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5933. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5934. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5935. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5936. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5937. mac_mode |= MAC_MODE_LINK_POLARITY;
  5938. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5939. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5940. }
  5941. tw32(MAC_MODE, mac_mode);
  5942. udelay(40);
  5943. return 0;
  5944. }
  5945. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5946. {
  5947. struct tg3 *tp = netdev_priv(dev);
  5948. if (features & NETIF_F_LOOPBACK) {
  5949. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5950. return;
  5951. spin_lock_bh(&tp->lock);
  5952. tg3_mac_loopback(tp, true);
  5953. netif_carrier_on(tp->dev);
  5954. spin_unlock_bh(&tp->lock);
  5955. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5956. } else {
  5957. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5958. return;
  5959. spin_lock_bh(&tp->lock);
  5960. tg3_mac_loopback(tp, false);
  5961. /* Force link status check */
  5962. tg3_setup_phy(tp, 1);
  5963. spin_unlock_bh(&tp->lock);
  5964. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5965. }
  5966. }
  5967. static netdev_features_t tg3_fix_features(struct net_device *dev,
  5968. netdev_features_t features)
  5969. {
  5970. struct tg3 *tp = netdev_priv(dev);
  5971. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5972. features &= ~NETIF_F_ALL_TSO;
  5973. return features;
  5974. }
  5975. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  5976. {
  5977. netdev_features_t changed = dev->features ^ features;
  5978. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5979. tg3_set_loopback(dev, features);
  5980. return 0;
  5981. }
  5982. static void tg3_rx_prodring_free(struct tg3 *tp,
  5983. struct tg3_rx_prodring_set *tpr)
  5984. {
  5985. int i;
  5986. if (tpr != &tp->napi[0].prodring) {
  5987. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5988. i = (i + 1) & tp->rx_std_ring_mask)
  5989. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5990. tp->rx_pkt_map_sz);
  5991. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5992. for (i = tpr->rx_jmb_cons_idx;
  5993. i != tpr->rx_jmb_prod_idx;
  5994. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5995. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5996. TG3_RX_JMB_MAP_SZ);
  5997. }
  5998. }
  5999. return;
  6000. }
  6001. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6002. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6003. tp->rx_pkt_map_sz);
  6004. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6005. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6006. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6007. TG3_RX_JMB_MAP_SZ);
  6008. }
  6009. }
  6010. /* Initialize rx rings for packet processing.
  6011. *
  6012. * The chip has been shut down and the driver detached from
  6013. * the networking, so no interrupts or new tx packets will
  6014. * end up in the driver. tp->{tx,}lock are held and thus
  6015. * we may not sleep.
  6016. */
  6017. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6018. struct tg3_rx_prodring_set *tpr)
  6019. {
  6020. u32 i, rx_pkt_dma_sz;
  6021. tpr->rx_std_cons_idx = 0;
  6022. tpr->rx_std_prod_idx = 0;
  6023. tpr->rx_jmb_cons_idx = 0;
  6024. tpr->rx_jmb_prod_idx = 0;
  6025. if (tpr != &tp->napi[0].prodring) {
  6026. memset(&tpr->rx_std_buffers[0], 0,
  6027. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6028. if (tpr->rx_jmb_buffers)
  6029. memset(&tpr->rx_jmb_buffers[0], 0,
  6030. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6031. goto done;
  6032. }
  6033. /* Zero out all descriptors. */
  6034. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6035. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6036. if (tg3_flag(tp, 5780_CLASS) &&
  6037. tp->dev->mtu > ETH_DATA_LEN)
  6038. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6039. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6040. /* Initialize invariants of the rings, we only set this
  6041. * stuff once. This works because the card does not
  6042. * write into the rx buffer posting rings.
  6043. */
  6044. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6045. struct tg3_rx_buffer_desc *rxd;
  6046. rxd = &tpr->rx_std[i];
  6047. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6048. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6049. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6050. (i << RXD_OPAQUE_INDEX_SHIFT));
  6051. }
  6052. /* Now allocate fresh SKBs for each rx ring. */
  6053. for (i = 0; i < tp->rx_pending; i++) {
  6054. unsigned int frag_size;
  6055. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6056. &frag_size) < 0) {
  6057. netdev_warn(tp->dev,
  6058. "Using a smaller RX standard ring. Only "
  6059. "%d out of %d buffers were allocated "
  6060. "successfully\n", i, tp->rx_pending);
  6061. if (i == 0)
  6062. goto initfail;
  6063. tp->rx_pending = i;
  6064. break;
  6065. }
  6066. }
  6067. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6068. goto done;
  6069. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6070. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6071. goto done;
  6072. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6073. struct tg3_rx_buffer_desc *rxd;
  6074. rxd = &tpr->rx_jmb[i].std;
  6075. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6076. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6077. RXD_FLAG_JUMBO;
  6078. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6079. (i << RXD_OPAQUE_INDEX_SHIFT));
  6080. }
  6081. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6082. unsigned int frag_size;
  6083. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6084. &frag_size) < 0) {
  6085. netdev_warn(tp->dev,
  6086. "Using a smaller RX jumbo ring. Only %d "
  6087. "out of %d buffers were allocated "
  6088. "successfully\n", i, tp->rx_jumbo_pending);
  6089. if (i == 0)
  6090. goto initfail;
  6091. tp->rx_jumbo_pending = i;
  6092. break;
  6093. }
  6094. }
  6095. done:
  6096. return 0;
  6097. initfail:
  6098. tg3_rx_prodring_free(tp, tpr);
  6099. return -ENOMEM;
  6100. }
  6101. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6102. struct tg3_rx_prodring_set *tpr)
  6103. {
  6104. kfree(tpr->rx_std_buffers);
  6105. tpr->rx_std_buffers = NULL;
  6106. kfree(tpr->rx_jmb_buffers);
  6107. tpr->rx_jmb_buffers = NULL;
  6108. if (tpr->rx_std) {
  6109. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6110. tpr->rx_std, tpr->rx_std_mapping);
  6111. tpr->rx_std = NULL;
  6112. }
  6113. if (tpr->rx_jmb) {
  6114. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6115. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6116. tpr->rx_jmb = NULL;
  6117. }
  6118. }
  6119. static int tg3_rx_prodring_init(struct tg3 *tp,
  6120. struct tg3_rx_prodring_set *tpr)
  6121. {
  6122. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6123. GFP_KERNEL);
  6124. if (!tpr->rx_std_buffers)
  6125. return -ENOMEM;
  6126. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6127. TG3_RX_STD_RING_BYTES(tp),
  6128. &tpr->rx_std_mapping,
  6129. GFP_KERNEL);
  6130. if (!tpr->rx_std)
  6131. goto err_out;
  6132. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6133. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6134. GFP_KERNEL);
  6135. if (!tpr->rx_jmb_buffers)
  6136. goto err_out;
  6137. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6138. TG3_RX_JMB_RING_BYTES(tp),
  6139. &tpr->rx_jmb_mapping,
  6140. GFP_KERNEL);
  6141. if (!tpr->rx_jmb)
  6142. goto err_out;
  6143. }
  6144. return 0;
  6145. err_out:
  6146. tg3_rx_prodring_fini(tp, tpr);
  6147. return -ENOMEM;
  6148. }
  6149. /* Free up pending packets in all rx/tx rings.
  6150. *
  6151. * The chip has been shut down and the driver detached from
  6152. * the networking, so no interrupts or new tx packets will
  6153. * end up in the driver. tp->{tx,}lock is not held and we are not
  6154. * in an interrupt context and thus may sleep.
  6155. */
  6156. static void tg3_free_rings(struct tg3 *tp)
  6157. {
  6158. int i, j;
  6159. for (j = 0; j < tp->irq_cnt; j++) {
  6160. struct tg3_napi *tnapi = &tp->napi[j];
  6161. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6162. if (!tnapi->tx_buffers)
  6163. continue;
  6164. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6165. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6166. if (!skb)
  6167. continue;
  6168. tg3_tx_skb_unmap(tnapi, i,
  6169. skb_shinfo(skb)->nr_frags - 1);
  6170. dev_kfree_skb_any(skb);
  6171. }
  6172. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6173. }
  6174. }
  6175. /* Initialize tx/rx rings for packet processing.
  6176. *
  6177. * The chip has been shut down and the driver detached from
  6178. * the networking, so no interrupts or new tx packets will
  6179. * end up in the driver. tp->{tx,}lock are held and thus
  6180. * we may not sleep.
  6181. */
  6182. static int tg3_init_rings(struct tg3 *tp)
  6183. {
  6184. int i;
  6185. /* Free up all the SKBs. */
  6186. tg3_free_rings(tp);
  6187. for (i = 0; i < tp->irq_cnt; i++) {
  6188. struct tg3_napi *tnapi = &tp->napi[i];
  6189. tnapi->last_tag = 0;
  6190. tnapi->last_irq_tag = 0;
  6191. tnapi->hw_status->status = 0;
  6192. tnapi->hw_status->status_tag = 0;
  6193. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6194. tnapi->tx_prod = 0;
  6195. tnapi->tx_cons = 0;
  6196. if (tnapi->tx_ring)
  6197. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6198. tnapi->rx_rcb_ptr = 0;
  6199. if (tnapi->rx_rcb)
  6200. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6201. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6202. tg3_free_rings(tp);
  6203. return -ENOMEM;
  6204. }
  6205. }
  6206. return 0;
  6207. }
  6208. /*
  6209. * Must not be invoked with interrupt sources disabled and
  6210. * the hardware shutdown down.
  6211. */
  6212. static void tg3_free_consistent(struct tg3 *tp)
  6213. {
  6214. int i;
  6215. for (i = 0; i < tp->irq_cnt; i++) {
  6216. struct tg3_napi *tnapi = &tp->napi[i];
  6217. if (tnapi->tx_ring) {
  6218. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6219. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6220. tnapi->tx_ring = NULL;
  6221. }
  6222. kfree(tnapi->tx_buffers);
  6223. tnapi->tx_buffers = NULL;
  6224. if (tnapi->rx_rcb) {
  6225. dma_free_coherent(&tp->pdev->dev,
  6226. TG3_RX_RCB_RING_BYTES(tp),
  6227. tnapi->rx_rcb,
  6228. tnapi->rx_rcb_mapping);
  6229. tnapi->rx_rcb = NULL;
  6230. }
  6231. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6232. if (tnapi->hw_status) {
  6233. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6234. tnapi->hw_status,
  6235. tnapi->status_mapping);
  6236. tnapi->hw_status = NULL;
  6237. }
  6238. }
  6239. if (tp->hw_stats) {
  6240. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6241. tp->hw_stats, tp->stats_mapping);
  6242. tp->hw_stats = NULL;
  6243. }
  6244. }
  6245. /*
  6246. * Must not be invoked with interrupt sources disabled and
  6247. * the hardware shutdown down. Can sleep.
  6248. */
  6249. static int tg3_alloc_consistent(struct tg3 *tp)
  6250. {
  6251. int i;
  6252. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6253. sizeof(struct tg3_hw_stats),
  6254. &tp->stats_mapping,
  6255. GFP_KERNEL);
  6256. if (!tp->hw_stats)
  6257. goto err_out;
  6258. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6259. for (i = 0; i < tp->irq_cnt; i++) {
  6260. struct tg3_napi *tnapi = &tp->napi[i];
  6261. struct tg3_hw_status *sblk;
  6262. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6263. TG3_HW_STATUS_SIZE,
  6264. &tnapi->status_mapping,
  6265. GFP_KERNEL);
  6266. if (!tnapi->hw_status)
  6267. goto err_out;
  6268. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6269. sblk = tnapi->hw_status;
  6270. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6271. goto err_out;
  6272. /* If multivector TSS is enabled, vector 0 does not handle
  6273. * tx interrupts. Don't allocate any resources for it.
  6274. */
  6275. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6276. (i && tg3_flag(tp, ENABLE_TSS))) {
  6277. tnapi->tx_buffers = kzalloc(
  6278. sizeof(struct tg3_tx_ring_info) *
  6279. TG3_TX_RING_SIZE, GFP_KERNEL);
  6280. if (!tnapi->tx_buffers)
  6281. goto err_out;
  6282. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6283. TG3_TX_RING_BYTES,
  6284. &tnapi->tx_desc_mapping,
  6285. GFP_KERNEL);
  6286. if (!tnapi->tx_ring)
  6287. goto err_out;
  6288. }
  6289. /*
  6290. * When RSS is enabled, the status block format changes
  6291. * slightly. The "rx_jumbo_consumer", "reserved",
  6292. * and "rx_mini_consumer" members get mapped to the
  6293. * other three rx return ring producer indexes.
  6294. */
  6295. switch (i) {
  6296. default:
  6297. if (tg3_flag(tp, ENABLE_RSS)) {
  6298. tnapi->rx_rcb_prod_idx = NULL;
  6299. break;
  6300. }
  6301. /* Fall through */
  6302. case 1:
  6303. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6304. break;
  6305. case 2:
  6306. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6307. break;
  6308. case 3:
  6309. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6310. break;
  6311. case 4:
  6312. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6313. break;
  6314. }
  6315. /*
  6316. * If multivector RSS is enabled, vector 0 does not handle
  6317. * rx or tx interrupts. Don't allocate any resources for it.
  6318. */
  6319. if (!i && tg3_flag(tp, ENABLE_RSS))
  6320. continue;
  6321. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6322. TG3_RX_RCB_RING_BYTES(tp),
  6323. &tnapi->rx_rcb_mapping,
  6324. GFP_KERNEL);
  6325. if (!tnapi->rx_rcb)
  6326. goto err_out;
  6327. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6328. }
  6329. return 0;
  6330. err_out:
  6331. tg3_free_consistent(tp);
  6332. return -ENOMEM;
  6333. }
  6334. #define MAX_WAIT_CNT 1000
  6335. /* To stop a block, clear the enable bit and poll till it
  6336. * clears. tp->lock is held.
  6337. */
  6338. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6339. {
  6340. unsigned int i;
  6341. u32 val;
  6342. if (tg3_flag(tp, 5705_PLUS)) {
  6343. switch (ofs) {
  6344. case RCVLSC_MODE:
  6345. case DMAC_MODE:
  6346. case MBFREE_MODE:
  6347. case BUFMGR_MODE:
  6348. case MEMARB_MODE:
  6349. /* We can't enable/disable these bits of the
  6350. * 5705/5750, just say success.
  6351. */
  6352. return 0;
  6353. default:
  6354. break;
  6355. }
  6356. }
  6357. val = tr32(ofs);
  6358. val &= ~enable_bit;
  6359. tw32_f(ofs, val);
  6360. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6361. udelay(100);
  6362. val = tr32(ofs);
  6363. if ((val & enable_bit) == 0)
  6364. break;
  6365. }
  6366. if (i == MAX_WAIT_CNT && !silent) {
  6367. dev_err(&tp->pdev->dev,
  6368. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6369. ofs, enable_bit);
  6370. return -ENODEV;
  6371. }
  6372. return 0;
  6373. }
  6374. /* tp->lock is held. */
  6375. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6376. {
  6377. int i, err;
  6378. tg3_disable_ints(tp);
  6379. tp->rx_mode &= ~RX_MODE_ENABLE;
  6380. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6381. udelay(10);
  6382. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6383. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6384. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6385. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6386. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6387. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6388. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6389. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6390. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6391. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6392. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6393. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6394. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6395. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6396. tw32_f(MAC_MODE, tp->mac_mode);
  6397. udelay(40);
  6398. tp->tx_mode &= ~TX_MODE_ENABLE;
  6399. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6400. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6401. udelay(100);
  6402. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6403. break;
  6404. }
  6405. if (i >= MAX_WAIT_CNT) {
  6406. dev_err(&tp->pdev->dev,
  6407. "%s timed out, TX_MODE_ENABLE will not clear "
  6408. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6409. err |= -ENODEV;
  6410. }
  6411. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6412. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6413. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6414. tw32(FTQ_RESET, 0xffffffff);
  6415. tw32(FTQ_RESET, 0x00000000);
  6416. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6417. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6418. for (i = 0; i < tp->irq_cnt; i++) {
  6419. struct tg3_napi *tnapi = &tp->napi[i];
  6420. if (tnapi->hw_status)
  6421. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6422. }
  6423. return err;
  6424. }
  6425. /* Save PCI command register before chip reset */
  6426. static void tg3_save_pci_state(struct tg3 *tp)
  6427. {
  6428. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6429. }
  6430. /* Restore PCI state after chip reset */
  6431. static void tg3_restore_pci_state(struct tg3 *tp)
  6432. {
  6433. u32 val;
  6434. /* Re-enable indirect register accesses. */
  6435. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6436. tp->misc_host_ctrl);
  6437. /* Set MAX PCI retry to zero. */
  6438. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6439. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6440. tg3_flag(tp, PCIX_MODE))
  6441. val |= PCISTATE_RETRY_SAME_DMA;
  6442. /* Allow reads and writes to the APE register and memory space. */
  6443. if (tg3_flag(tp, ENABLE_APE))
  6444. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6445. PCISTATE_ALLOW_APE_SHMEM_WR |
  6446. PCISTATE_ALLOW_APE_PSPACE_WR;
  6447. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6448. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6449. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6450. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6451. tp->pci_cacheline_sz);
  6452. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6453. tp->pci_lat_timer);
  6454. }
  6455. /* Make sure PCI-X relaxed ordering bit is clear. */
  6456. if (tg3_flag(tp, PCIX_MODE)) {
  6457. u16 pcix_cmd;
  6458. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6459. &pcix_cmd);
  6460. pcix_cmd &= ~PCI_X_CMD_ERO;
  6461. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6462. pcix_cmd);
  6463. }
  6464. if (tg3_flag(tp, 5780_CLASS)) {
  6465. /* Chip reset on 5780 will reset MSI enable bit,
  6466. * so need to restore it.
  6467. */
  6468. if (tg3_flag(tp, USING_MSI)) {
  6469. u16 ctrl;
  6470. pci_read_config_word(tp->pdev,
  6471. tp->msi_cap + PCI_MSI_FLAGS,
  6472. &ctrl);
  6473. pci_write_config_word(tp->pdev,
  6474. tp->msi_cap + PCI_MSI_FLAGS,
  6475. ctrl | PCI_MSI_FLAGS_ENABLE);
  6476. val = tr32(MSGINT_MODE);
  6477. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6478. }
  6479. }
  6480. }
  6481. /* tp->lock is held. */
  6482. static int tg3_chip_reset(struct tg3 *tp)
  6483. {
  6484. u32 val;
  6485. void (*write_op)(struct tg3 *, u32, u32);
  6486. int i, err;
  6487. tg3_nvram_lock(tp);
  6488. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6489. /* No matching tg3_nvram_unlock() after this because
  6490. * chip reset below will undo the nvram lock.
  6491. */
  6492. tp->nvram_lock_cnt = 0;
  6493. /* GRC_MISC_CFG core clock reset will clear the memory
  6494. * enable bit in PCI register 4 and the MSI enable bit
  6495. * on some chips, so we save relevant registers here.
  6496. */
  6497. tg3_save_pci_state(tp);
  6498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6499. tg3_flag(tp, 5755_PLUS))
  6500. tw32(GRC_FASTBOOT_PC, 0);
  6501. /*
  6502. * We must avoid the readl() that normally takes place.
  6503. * It locks machines, causes machine checks, and other
  6504. * fun things. So, temporarily disable the 5701
  6505. * hardware workaround, while we do the reset.
  6506. */
  6507. write_op = tp->write32;
  6508. if (write_op == tg3_write_flush_reg32)
  6509. tp->write32 = tg3_write32;
  6510. /* Prevent the irq handler from reading or writing PCI registers
  6511. * during chip reset when the memory enable bit in the PCI command
  6512. * register may be cleared. The chip does not generate interrupt
  6513. * at this time, but the irq handler may still be called due to irq
  6514. * sharing or irqpoll.
  6515. */
  6516. tg3_flag_set(tp, CHIP_RESETTING);
  6517. for (i = 0; i < tp->irq_cnt; i++) {
  6518. struct tg3_napi *tnapi = &tp->napi[i];
  6519. if (tnapi->hw_status) {
  6520. tnapi->hw_status->status = 0;
  6521. tnapi->hw_status->status_tag = 0;
  6522. }
  6523. tnapi->last_tag = 0;
  6524. tnapi->last_irq_tag = 0;
  6525. }
  6526. smp_mb();
  6527. for (i = 0; i < tp->irq_cnt; i++)
  6528. synchronize_irq(tp->napi[i].irq_vec);
  6529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6530. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6531. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6532. }
  6533. /* do the reset */
  6534. val = GRC_MISC_CFG_CORECLK_RESET;
  6535. if (tg3_flag(tp, PCI_EXPRESS)) {
  6536. /* Force PCIe 1.0a mode */
  6537. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6538. !tg3_flag(tp, 57765_PLUS) &&
  6539. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6540. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6541. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6542. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6543. tw32(GRC_MISC_CFG, (1 << 29));
  6544. val |= (1 << 29);
  6545. }
  6546. }
  6547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6548. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6549. tw32(GRC_VCPU_EXT_CTRL,
  6550. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6551. }
  6552. /* Manage gphy power for all CPMU absent PCIe devices. */
  6553. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6554. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6555. tw32(GRC_MISC_CFG, val);
  6556. /* restore 5701 hardware bug workaround write method */
  6557. tp->write32 = write_op;
  6558. /* Unfortunately, we have to delay before the PCI read back.
  6559. * Some 575X chips even will not respond to a PCI cfg access
  6560. * when the reset command is given to the chip.
  6561. *
  6562. * How do these hardware designers expect things to work
  6563. * properly if the PCI write is posted for a long period
  6564. * of time? It is always necessary to have some method by
  6565. * which a register read back can occur to push the write
  6566. * out which does the reset.
  6567. *
  6568. * For most tg3 variants the trick below was working.
  6569. * Ho hum...
  6570. */
  6571. udelay(120);
  6572. /* Flush PCI posted writes. The normal MMIO registers
  6573. * are inaccessible at this time so this is the only
  6574. * way to make this reliably (actually, this is no longer
  6575. * the case, see above). I tried to use indirect
  6576. * register read/write but this upset some 5701 variants.
  6577. */
  6578. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6579. udelay(120);
  6580. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6581. u16 val16;
  6582. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6583. int i;
  6584. u32 cfg_val;
  6585. /* Wait for link training to complete. */
  6586. for (i = 0; i < 5000; i++)
  6587. udelay(100);
  6588. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6589. pci_write_config_dword(tp->pdev, 0xc4,
  6590. cfg_val | (1 << 15));
  6591. }
  6592. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6593. pci_read_config_word(tp->pdev,
  6594. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6595. &val16);
  6596. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6597. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6598. /*
  6599. * Older PCIe devices only support the 128 byte
  6600. * MPS setting. Enforce the restriction.
  6601. */
  6602. if (!tg3_flag(tp, CPMU_PRESENT))
  6603. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6604. pci_write_config_word(tp->pdev,
  6605. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6606. val16);
  6607. /* Clear error status */
  6608. pci_write_config_word(tp->pdev,
  6609. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6610. PCI_EXP_DEVSTA_CED |
  6611. PCI_EXP_DEVSTA_NFED |
  6612. PCI_EXP_DEVSTA_FED |
  6613. PCI_EXP_DEVSTA_URD);
  6614. }
  6615. tg3_restore_pci_state(tp);
  6616. tg3_flag_clear(tp, CHIP_RESETTING);
  6617. tg3_flag_clear(tp, ERROR_PROCESSED);
  6618. val = 0;
  6619. if (tg3_flag(tp, 5780_CLASS))
  6620. val = tr32(MEMARB_MODE);
  6621. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6622. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6623. tg3_stop_fw(tp);
  6624. tw32(0x5000, 0x400);
  6625. }
  6626. tw32(GRC_MODE, tp->grc_mode);
  6627. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6628. val = tr32(0xc4);
  6629. tw32(0xc4, val | (1 << 15));
  6630. }
  6631. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6633. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6634. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6635. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6636. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6637. }
  6638. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6639. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6640. val = tp->mac_mode;
  6641. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6642. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6643. val = tp->mac_mode;
  6644. } else
  6645. val = 0;
  6646. tw32_f(MAC_MODE, val);
  6647. udelay(40);
  6648. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6649. err = tg3_poll_fw(tp);
  6650. if (err)
  6651. return err;
  6652. tg3_mdio_start(tp);
  6653. if (tg3_flag(tp, PCI_EXPRESS) &&
  6654. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6655. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6656. !tg3_flag(tp, 57765_PLUS)) {
  6657. val = tr32(0x7c00);
  6658. tw32(0x7c00, val | (1 << 25));
  6659. }
  6660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6661. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6662. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6663. }
  6664. /* Reprobe ASF enable state. */
  6665. tg3_flag_clear(tp, ENABLE_ASF);
  6666. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6667. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6668. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6669. u32 nic_cfg;
  6670. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6671. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6672. tg3_flag_set(tp, ENABLE_ASF);
  6673. tp->last_event_jiffies = jiffies;
  6674. if (tg3_flag(tp, 5750_PLUS))
  6675. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6676. }
  6677. }
  6678. return 0;
  6679. }
  6680. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6681. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6682. /* tp->lock is held. */
  6683. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6684. {
  6685. int err;
  6686. tg3_stop_fw(tp);
  6687. tg3_write_sig_pre_reset(tp, kind);
  6688. tg3_abort_hw(tp, silent);
  6689. err = tg3_chip_reset(tp);
  6690. __tg3_set_mac_addr(tp, 0);
  6691. tg3_write_sig_legacy(tp, kind);
  6692. tg3_write_sig_post_reset(tp, kind);
  6693. if (tp->hw_stats) {
  6694. /* Save the stats across chip resets... */
  6695. tg3_get_nstats(tp, &tp->net_stats_prev);
  6696. tg3_get_estats(tp, &tp->estats_prev);
  6697. /* And make sure the next sample is new data */
  6698. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6699. }
  6700. if (err)
  6701. return err;
  6702. return 0;
  6703. }
  6704. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6705. {
  6706. struct tg3 *tp = netdev_priv(dev);
  6707. struct sockaddr *addr = p;
  6708. int err = 0, skip_mac_1 = 0;
  6709. if (!is_valid_ether_addr(addr->sa_data))
  6710. return -EADDRNOTAVAIL;
  6711. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6712. if (!netif_running(dev))
  6713. return 0;
  6714. if (tg3_flag(tp, ENABLE_ASF)) {
  6715. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6716. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6717. addr0_low = tr32(MAC_ADDR_0_LOW);
  6718. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6719. addr1_low = tr32(MAC_ADDR_1_LOW);
  6720. /* Skip MAC addr 1 if ASF is using it. */
  6721. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6722. !(addr1_high == 0 && addr1_low == 0))
  6723. skip_mac_1 = 1;
  6724. }
  6725. spin_lock_bh(&tp->lock);
  6726. __tg3_set_mac_addr(tp, skip_mac_1);
  6727. spin_unlock_bh(&tp->lock);
  6728. return err;
  6729. }
  6730. /* tp->lock is held. */
  6731. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6732. dma_addr_t mapping, u32 maxlen_flags,
  6733. u32 nic_addr)
  6734. {
  6735. tg3_write_mem(tp,
  6736. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6737. ((u64) mapping >> 32));
  6738. tg3_write_mem(tp,
  6739. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6740. ((u64) mapping & 0xffffffff));
  6741. tg3_write_mem(tp,
  6742. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6743. maxlen_flags);
  6744. if (!tg3_flag(tp, 5705_PLUS))
  6745. tg3_write_mem(tp,
  6746. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6747. nic_addr);
  6748. }
  6749. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6750. {
  6751. int i;
  6752. if (!tg3_flag(tp, ENABLE_TSS)) {
  6753. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6754. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6755. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6756. } else {
  6757. tw32(HOSTCC_TXCOL_TICKS, 0);
  6758. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6759. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6760. }
  6761. if (!tg3_flag(tp, ENABLE_RSS)) {
  6762. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6763. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6764. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6765. } else {
  6766. tw32(HOSTCC_RXCOL_TICKS, 0);
  6767. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6768. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6769. }
  6770. if (!tg3_flag(tp, 5705_PLUS)) {
  6771. u32 val = ec->stats_block_coalesce_usecs;
  6772. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6773. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6774. if (!netif_carrier_ok(tp->dev))
  6775. val = 0;
  6776. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6777. }
  6778. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6779. u32 reg;
  6780. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6781. tw32(reg, ec->rx_coalesce_usecs);
  6782. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6783. tw32(reg, ec->rx_max_coalesced_frames);
  6784. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6785. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6786. if (tg3_flag(tp, ENABLE_TSS)) {
  6787. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6788. tw32(reg, ec->tx_coalesce_usecs);
  6789. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6790. tw32(reg, ec->tx_max_coalesced_frames);
  6791. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6792. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6793. }
  6794. }
  6795. for (; i < tp->irq_max - 1; i++) {
  6796. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6797. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6798. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6799. if (tg3_flag(tp, ENABLE_TSS)) {
  6800. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6801. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6802. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6803. }
  6804. }
  6805. }
  6806. /* tp->lock is held. */
  6807. static void tg3_rings_reset(struct tg3 *tp)
  6808. {
  6809. int i;
  6810. u32 stblk, txrcb, rxrcb, limit;
  6811. struct tg3_napi *tnapi = &tp->napi[0];
  6812. /* Disable all transmit rings but the first. */
  6813. if (!tg3_flag(tp, 5705_PLUS))
  6814. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6815. else if (tg3_flag(tp, 5717_PLUS))
  6816. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6817. else if (tg3_flag(tp, 57765_CLASS))
  6818. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6819. else
  6820. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6821. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6822. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6823. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6824. BDINFO_FLAGS_DISABLED);
  6825. /* Disable all receive return rings but the first. */
  6826. if (tg3_flag(tp, 5717_PLUS))
  6827. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6828. else if (!tg3_flag(tp, 5705_PLUS))
  6829. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6830. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6831. tg3_flag(tp, 57765_CLASS))
  6832. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6833. else
  6834. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6835. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6836. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6837. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6838. BDINFO_FLAGS_DISABLED);
  6839. /* Disable interrupts */
  6840. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6841. tp->napi[0].chk_msi_cnt = 0;
  6842. tp->napi[0].last_rx_cons = 0;
  6843. tp->napi[0].last_tx_cons = 0;
  6844. /* Zero mailbox registers. */
  6845. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6846. for (i = 1; i < tp->irq_max; i++) {
  6847. tp->napi[i].tx_prod = 0;
  6848. tp->napi[i].tx_cons = 0;
  6849. if (tg3_flag(tp, ENABLE_TSS))
  6850. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6851. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6852. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6853. tp->napi[i].chk_msi_cnt = 0;
  6854. tp->napi[i].last_rx_cons = 0;
  6855. tp->napi[i].last_tx_cons = 0;
  6856. }
  6857. if (!tg3_flag(tp, ENABLE_TSS))
  6858. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6859. } else {
  6860. tp->napi[0].tx_prod = 0;
  6861. tp->napi[0].tx_cons = 0;
  6862. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6863. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6864. }
  6865. /* Make sure the NIC-based send BD rings are disabled. */
  6866. if (!tg3_flag(tp, 5705_PLUS)) {
  6867. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6868. for (i = 0; i < 16; i++)
  6869. tw32_tx_mbox(mbox + i * 8, 0);
  6870. }
  6871. txrcb = NIC_SRAM_SEND_RCB;
  6872. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6873. /* Clear status block in ram. */
  6874. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6875. /* Set status block DMA address */
  6876. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6877. ((u64) tnapi->status_mapping >> 32));
  6878. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6879. ((u64) tnapi->status_mapping & 0xffffffff));
  6880. if (tnapi->tx_ring) {
  6881. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6882. (TG3_TX_RING_SIZE <<
  6883. BDINFO_FLAGS_MAXLEN_SHIFT),
  6884. NIC_SRAM_TX_BUFFER_DESC);
  6885. txrcb += TG3_BDINFO_SIZE;
  6886. }
  6887. if (tnapi->rx_rcb) {
  6888. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6889. (tp->rx_ret_ring_mask + 1) <<
  6890. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6891. rxrcb += TG3_BDINFO_SIZE;
  6892. }
  6893. stblk = HOSTCC_STATBLCK_RING1;
  6894. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6895. u64 mapping = (u64)tnapi->status_mapping;
  6896. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6897. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6898. /* Clear status block in ram. */
  6899. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6900. if (tnapi->tx_ring) {
  6901. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6902. (TG3_TX_RING_SIZE <<
  6903. BDINFO_FLAGS_MAXLEN_SHIFT),
  6904. NIC_SRAM_TX_BUFFER_DESC);
  6905. txrcb += TG3_BDINFO_SIZE;
  6906. }
  6907. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6908. ((tp->rx_ret_ring_mask + 1) <<
  6909. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6910. stblk += 8;
  6911. rxrcb += TG3_BDINFO_SIZE;
  6912. }
  6913. }
  6914. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6915. {
  6916. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6917. if (!tg3_flag(tp, 5750_PLUS) ||
  6918. tg3_flag(tp, 5780_CLASS) ||
  6919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6921. tg3_flag(tp, 57765_PLUS))
  6922. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6923. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6925. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6926. else
  6927. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6928. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6929. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6930. val = min(nic_rep_thresh, host_rep_thresh);
  6931. tw32(RCVBDI_STD_THRESH, val);
  6932. if (tg3_flag(tp, 57765_PLUS))
  6933. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6934. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6935. return;
  6936. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6937. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6938. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6939. tw32(RCVBDI_JUMBO_THRESH, val);
  6940. if (tg3_flag(tp, 57765_PLUS))
  6941. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6942. }
  6943. static inline u32 calc_crc(unsigned char *buf, int len)
  6944. {
  6945. u32 reg;
  6946. u32 tmp;
  6947. int j, k;
  6948. reg = 0xffffffff;
  6949. for (j = 0; j < len; j++) {
  6950. reg ^= buf[j];
  6951. for (k = 0; k < 8; k++) {
  6952. tmp = reg & 0x01;
  6953. reg >>= 1;
  6954. if (tmp)
  6955. reg ^= 0xedb88320;
  6956. }
  6957. }
  6958. return ~reg;
  6959. }
  6960. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6961. {
  6962. /* accept or reject all multicast frames */
  6963. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6964. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6965. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6966. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6967. }
  6968. static void __tg3_set_rx_mode(struct net_device *dev)
  6969. {
  6970. struct tg3 *tp = netdev_priv(dev);
  6971. u32 rx_mode;
  6972. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6973. RX_MODE_KEEP_VLAN_TAG);
  6974. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  6975. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6976. * flag clear.
  6977. */
  6978. if (!tg3_flag(tp, ENABLE_ASF))
  6979. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6980. #endif
  6981. if (dev->flags & IFF_PROMISC) {
  6982. /* Promiscuous mode. */
  6983. rx_mode |= RX_MODE_PROMISC;
  6984. } else if (dev->flags & IFF_ALLMULTI) {
  6985. /* Accept all multicast. */
  6986. tg3_set_multi(tp, 1);
  6987. } else if (netdev_mc_empty(dev)) {
  6988. /* Reject all multicast. */
  6989. tg3_set_multi(tp, 0);
  6990. } else {
  6991. /* Accept one or more multicast(s). */
  6992. struct netdev_hw_addr *ha;
  6993. u32 mc_filter[4] = { 0, };
  6994. u32 regidx;
  6995. u32 bit;
  6996. u32 crc;
  6997. netdev_for_each_mc_addr(ha, dev) {
  6998. crc = calc_crc(ha->addr, ETH_ALEN);
  6999. bit = ~crc & 0x7f;
  7000. regidx = (bit & 0x60) >> 5;
  7001. bit &= 0x1f;
  7002. mc_filter[regidx] |= (1 << bit);
  7003. }
  7004. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7005. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7006. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7007. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7008. }
  7009. if (rx_mode != tp->rx_mode) {
  7010. tp->rx_mode = rx_mode;
  7011. tw32_f(MAC_RX_MODE, rx_mode);
  7012. udelay(10);
  7013. }
  7014. }
  7015. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  7016. {
  7017. int i;
  7018. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7019. tp->rss_ind_tbl[i] =
  7020. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  7021. }
  7022. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7023. {
  7024. int i;
  7025. if (!tg3_flag(tp, SUPPORT_MSIX))
  7026. return;
  7027. if (tp->irq_cnt <= 2) {
  7028. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7029. return;
  7030. }
  7031. /* Validate table against current IRQ count */
  7032. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7033. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7034. break;
  7035. }
  7036. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7037. tg3_rss_init_dflt_indir_tbl(tp);
  7038. }
  7039. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7040. {
  7041. int i = 0;
  7042. u32 reg = MAC_RSS_INDIR_TBL_0;
  7043. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7044. u32 val = tp->rss_ind_tbl[i];
  7045. i++;
  7046. for (; i % 8; i++) {
  7047. val <<= 4;
  7048. val |= tp->rss_ind_tbl[i];
  7049. }
  7050. tw32(reg, val);
  7051. reg += 4;
  7052. }
  7053. }
  7054. /* tp->lock is held. */
  7055. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7056. {
  7057. u32 val, rdmac_mode;
  7058. int i, err, limit;
  7059. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7060. tg3_disable_ints(tp);
  7061. tg3_stop_fw(tp);
  7062. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7063. if (tg3_flag(tp, INIT_COMPLETE))
  7064. tg3_abort_hw(tp, 1);
  7065. /* Enable MAC control of LPI */
  7066. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7067. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7068. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7069. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7070. tw32_f(TG3_CPMU_EEE_CTRL,
  7071. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7072. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7073. TG3_CPMU_EEEMD_LPI_IN_TX |
  7074. TG3_CPMU_EEEMD_LPI_IN_RX |
  7075. TG3_CPMU_EEEMD_EEE_ENABLE;
  7076. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7077. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7078. if (tg3_flag(tp, ENABLE_APE))
  7079. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7080. tw32_f(TG3_CPMU_EEE_MODE, val);
  7081. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7082. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7083. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7084. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7085. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7086. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7087. }
  7088. if (reset_phy)
  7089. tg3_phy_reset(tp);
  7090. err = tg3_chip_reset(tp);
  7091. if (err)
  7092. return err;
  7093. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7094. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7095. val = tr32(TG3_CPMU_CTRL);
  7096. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7097. tw32(TG3_CPMU_CTRL, val);
  7098. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7099. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7100. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7101. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7102. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7103. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7104. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7105. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7106. val = tr32(TG3_CPMU_HST_ACC);
  7107. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7108. val |= CPMU_HST_ACC_MACCLK_6_25;
  7109. tw32(TG3_CPMU_HST_ACC, val);
  7110. }
  7111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7112. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7113. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7114. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7115. tw32(PCIE_PWR_MGMT_THRESH, val);
  7116. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7117. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7118. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7119. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7120. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7121. }
  7122. if (tg3_flag(tp, L1PLLPD_EN)) {
  7123. u32 grc_mode = tr32(GRC_MODE);
  7124. /* Access the lower 1K of PL PCIE block registers. */
  7125. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7126. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7127. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7128. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7129. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7130. tw32(GRC_MODE, grc_mode);
  7131. }
  7132. if (tg3_flag(tp, 57765_CLASS)) {
  7133. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7134. u32 grc_mode = tr32(GRC_MODE);
  7135. /* Access the lower 1K of PL PCIE block registers. */
  7136. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7137. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7138. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7139. TG3_PCIE_PL_LO_PHYCTL5);
  7140. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7141. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7142. tw32(GRC_MODE, grc_mode);
  7143. }
  7144. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7145. u32 grc_mode = tr32(GRC_MODE);
  7146. /* Access the lower 1K of DL PCIE block registers. */
  7147. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7148. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7149. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7150. TG3_PCIE_DL_LO_FTSMAX);
  7151. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7152. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7153. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7154. tw32(GRC_MODE, grc_mode);
  7155. }
  7156. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7157. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7158. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7159. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7160. }
  7161. /* This works around an issue with Athlon chipsets on
  7162. * B3 tigon3 silicon. This bit has no effect on any
  7163. * other revision. But do not set this on PCI Express
  7164. * chips and don't even touch the clocks if the CPMU is present.
  7165. */
  7166. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7167. if (!tg3_flag(tp, PCI_EXPRESS))
  7168. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7169. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7170. }
  7171. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7172. tg3_flag(tp, PCIX_MODE)) {
  7173. val = tr32(TG3PCI_PCISTATE);
  7174. val |= PCISTATE_RETRY_SAME_DMA;
  7175. tw32(TG3PCI_PCISTATE, val);
  7176. }
  7177. if (tg3_flag(tp, ENABLE_APE)) {
  7178. /* Allow reads and writes to the
  7179. * APE register and memory space.
  7180. */
  7181. val = tr32(TG3PCI_PCISTATE);
  7182. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7183. PCISTATE_ALLOW_APE_SHMEM_WR |
  7184. PCISTATE_ALLOW_APE_PSPACE_WR;
  7185. tw32(TG3PCI_PCISTATE, val);
  7186. }
  7187. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7188. /* Enable some hw fixes. */
  7189. val = tr32(TG3PCI_MSI_DATA);
  7190. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7191. tw32(TG3PCI_MSI_DATA, val);
  7192. }
  7193. /* Descriptor ring init may make accesses to the
  7194. * NIC SRAM area to setup the TX descriptors, so we
  7195. * can only do this after the hardware has been
  7196. * successfully reset.
  7197. */
  7198. err = tg3_init_rings(tp);
  7199. if (err)
  7200. return err;
  7201. if (tg3_flag(tp, 57765_PLUS)) {
  7202. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7203. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7204. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7205. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7206. if (!tg3_flag(tp, 57765_CLASS) &&
  7207. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7208. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7209. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7210. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7211. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7212. /* This value is determined during the probe time DMA
  7213. * engine test, tg3_test_dma.
  7214. */
  7215. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7216. }
  7217. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7218. GRC_MODE_4X_NIC_SEND_RINGS |
  7219. GRC_MODE_NO_TX_PHDR_CSUM |
  7220. GRC_MODE_NO_RX_PHDR_CSUM);
  7221. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7222. /* Pseudo-header checksum is done by hardware logic and not
  7223. * the offload processers, so make the chip do the pseudo-
  7224. * header checksums on receive. For transmit it is more
  7225. * convenient to do the pseudo-header checksum in software
  7226. * as Linux does that on transmit for us in all cases.
  7227. */
  7228. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7229. tw32(GRC_MODE,
  7230. tp->grc_mode |
  7231. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7232. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7233. val = tr32(GRC_MISC_CFG);
  7234. val &= ~0xff;
  7235. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7236. tw32(GRC_MISC_CFG, val);
  7237. /* Initialize MBUF/DESC pool. */
  7238. if (tg3_flag(tp, 5750_PLUS)) {
  7239. /* Do nothing. */
  7240. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7241. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7243. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7244. else
  7245. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7246. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7247. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7248. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7249. int fw_len;
  7250. fw_len = tp->fw_len;
  7251. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7252. tw32(BUFMGR_MB_POOL_ADDR,
  7253. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7254. tw32(BUFMGR_MB_POOL_SIZE,
  7255. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7256. }
  7257. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7258. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7259. tp->bufmgr_config.mbuf_read_dma_low_water);
  7260. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7261. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7262. tw32(BUFMGR_MB_HIGH_WATER,
  7263. tp->bufmgr_config.mbuf_high_water);
  7264. } else {
  7265. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7266. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7267. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7268. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7269. tw32(BUFMGR_MB_HIGH_WATER,
  7270. tp->bufmgr_config.mbuf_high_water_jumbo);
  7271. }
  7272. tw32(BUFMGR_DMA_LOW_WATER,
  7273. tp->bufmgr_config.dma_low_water);
  7274. tw32(BUFMGR_DMA_HIGH_WATER,
  7275. tp->bufmgr_config.dma_high_water);
  7276. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7278. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7280. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7281. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7282. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7283. tw32(BUFMGR_MODE, val);
  7284. for (i = 0; i < 2000; i++) {
  7285. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7286. break;
  7287. udelay(10);
  7288. }
  7289. if (i >= 2000) {
  7290. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7291. return -ENODEV;
  7292. }
  7293. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7294. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7295. tg3_setup_rxbd_thresholds(tp);
  7296. /* Initialize TG3_BDINFO's at:
  7297. * RCVDBDI_STD_BD: standard eth size rx ring
  7298. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7299. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7300. *
  7301. * like so:
  7302. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7303. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7304. * ring attribute flags
  7305. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7306. *
  7307. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7308. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7309. *
  7310. * The size of each ring is fixed in the firmware, but the location is
  7311. * configurable.
  7312. */
  7313. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7314. ((u64) tpr->rx_std_mapping >> 32));
  7315. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7316. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7317. if (!tg3_flag(tp, 5717_PLUS))
  7318. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7319. NIC_SRAM_RX_BUFFER_DESC);
  7320. /* Disable the mini ring */
  7321. if (!tg3_flag(tp, 5705_PLUS))
  7322. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7323. BDINFO_FLAGS_DISABLED);
  7324. /* Program the jumbo buffer descriptor ring control
  7325. * blocks on those devices that have them.
  7326. */
  7327. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7328. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7329. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7330. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7331. ((u64) tpr->rx_jmb_mapping >> 32));
  7332. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7333. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7334. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7335. BDINFO_FLAGS_MAXLEN_SHIFT;
  7336. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7337. val | BDINFO_FLAGS_USE_EXT_RECV);
  7338. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7339. tg3_flag(tp, 57765_CLASS))
  7340. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7341. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7342. } else {
  7343. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7344. BDINFO_FLAGS_DISABLED);
  7345. }
  7346. if (tg3_flag(tp, 57765_PLUS)) {
  7347. val = TG3_RX_STD_RING_SIZE(tp);
  7348. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7349. val |= (TG3_RX_STD_DMA_SZ << 2);
  7350. } else
  7351. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7352. } else
  7353. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7354. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7355. tpr->rx_std_prod_idx = tp->rx_pending;
  7356. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7357. tpr->rx_jmb_prod_idx =
  7358. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7359. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7360. tg3_rings_reset(tp);
  7361. /* Initialize MAC address and backoff seed. */
  7362. __tg3_set_mac_addr(tp, 0);
  7363. /* MTU + ethernet header + FCS + optional VLAN tag */
  7364. tw32(MAC_RX_MTU_SIZE,
  7365. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7366. /* The slot time is changed by tg3_setup_phy if we
  7367. * run at gigabit with half duplex.
  7368. */
  7369. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7370. (6 << TX_LENGTHS_IPG_SHIFT) |
  7371. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7373. val |= tr32(MAC_TX_LENGTHS) &
  7374. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7375. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7376. tw32(MAC_TX_LENGTHS, val);
  7377. /* Receive rules. */
  7378. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7379. tw32(RCVLPC_CONFIG, 0x0181);
  7380. /* Calculate RDMAC_MODE setting early, we need it to determine
  7381. * the RCVLPC_STATE_ENABLE mask.
  7382. */
  7383. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7384. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7385. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7386. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7387. RDMAC_MODE_LNGREAD_ENAB);
  7388. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7389. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7392. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7393. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7394. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7395. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7397. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7398. if (tg3_flag(tp, TSO_CAPABLE) &&
  7399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7400. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7401. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7402. !tg3_flag(tp, IS_5788)) {
  7403. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7404. }
  7405. }
  7406. if (tg3_flag(tp, PCI_EXPRESS))
  7407. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7408. if (tg3_flag(tp, HW_TSO_1) ||
  7409. tg3_flag(tp, HW_TSO_2) ||
  7410. tg3_flag(tp, HW_TSO_3))
  7411. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7412. if (tg3_flag(tp, 57765_PLUS) ||
  7413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7414. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7415. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7417. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7421. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7422. tg3_flag(tp, 57765_PLUS)) {
  7423. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7426. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7427. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7428. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7429. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7430. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7431. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7432. }
  7433. tw32(TG3_RDMA_RSRVCTRL_REG,
  7434. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7435. }
  7436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7438. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7439. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7440. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7441. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7442. }
  7443. /* Receive/send statistics. */
  7444. if (tg3_flag(tp, 5750_PLUS)) {
  7445. val = tr32(RCVLPC_STATS_ENABLE);
  7446. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7447. tw32(RCVLPC_STATS_ENABLE, val);
  7448. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7449. tg3_flag(tp, TSO_CAPABLE)) {
  7450. val = tr32(RCVLPC_STATS_ENABLE);
  7451. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7452. tw32(RCVLPC_STATS_ENABLE, val);
  7453. } else {
  7454. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7455. }
  7456. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7457. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7458. tw32(SNDDATAI_STATSCTRL,
  7459. (SNDDATAI_SCTRL_ENABLE |
  7460. SNDDATAI_SCTRL_FASTUPD));
  7461. /* Setup host coalescing engine. */
  7462. tw32(HOSTCC_MODE, 0);
  7463. for (i = 0; i < 2000; i++) {
  7464. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7465. break;
  7466. udelay(10);
  7467. }
  7468. __tg3_set_coalesce(tp, &tp->coal);
  7469. if (!tg3_flag(tp, 5705_PLUS)) {
  7470. /* Status/statistics block address. See tg3_timer,
  7471. * the tg3_periodic_fetch_stats call there, and
  7472. * tg3_get_stats to see how this works for 5705/5750 chips.
  7473. */
  7474. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7475. ((u64) tp->stats_mapping >> 32));
  7476. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7477. ((u64) tp->stats_mapping & 0xffffffff));
  7478. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7479. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7480. /* Clear statistics and status block memory areas */
  7481. for (i = NIC_SRAM_STATS_BLK;
  7482. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7483. i += sizeof(u32)) {
  7484. tg3_write_mem(tp, i, 0);
  7485. udelay(40);
  7486. }
  7487. }
  7488. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7489. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7490. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7491. if (!tg3_flag(tp, 5705_PLUS))
  7492. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7493. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7494. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7495. /* reset to prevent losing 1st rx packet intermittently */
  7496. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7497. udelay(10);
  7498. }
  7499. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7500. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7501. MAC_MODE_FHDE_ENABLE;
  7502. if (tg3_flag(tp, ENABLE_APE))
  7503. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7504. if (!tg3_flag(tp, 5705_PLUS) &&
  7505. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7506. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7507. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7508. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7509. udelay(40);
  7510. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7511. * If TG3_FLAG_IS_NIC is zero, we should read the
  7512. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7513. * whether used as inputs or outputs, are set by boot code after
  7514. * reset.
  7515. */
  7516. if (!tg3_flag(tp, IS_NIC)) {
  7517. u32 gpio_mask;
  7518. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7519. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7520. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7521. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7522. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7523. GRC_LCLCTRL_GPIO_OUTPUT3;
  7524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7525. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7526. tp->grc_local_ctrl &= ~gpio_mask;
  7527. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7528. /* GPIO1 must be driven high for eeprom write protect */
  7529. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7530. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7531. GRC_LCLCTRL_GPIO_OUTPUT1);
  7532. }
  7533. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7534. udelay(100);
  7535. if (tg3_flag(tp, USING_MSIX)) {
  7536. val = tr32(MSGINT_MODE);
  7537. val |= MSGINT_MODE_ENABLE;
  7538. if (tp->irq_cnt > 1)
  7539. val |= MSGINT_MODE_MULTIVEC_EN;
  7540. if (!tg3_flag(tp, 1SHOT_MSI))
  7541. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7542. tw32(MSGINT_MODE, val);
  7543. }
  7544. if (!tg3_flag(tp, 5705_PLUS)) {
  7545. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7546. udelay(40);
  7547. }
  7548. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7549. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7550. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7551. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7552. WDMAC_MODE_LNGREAD_ENAB);
  7553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7554. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7555. if (tg3_flag(tp, TSO_CAPABLE) &&
  7556. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7557. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7558. /* nothing */
  7559. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7560. !tg3_flag(tp, IS_5788)) {
  7561. val |= WDMAC_MODE_RX_ACCEL;
  7562. }
  7563. }
  7564. /* Enable host coalescing bug fix */
  7565. if (tg3_flag(tp, 5755_PLUS))
  7566. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7568. val |= WDMAC_MODE_BURST_ALL_DATA;
  7569. tw32_f(WDMAC_MODE, val);
  7570. udelay(40);
  7571. if (tg3_flag(tp, PCIX_MODE)) {
  7572. u16 pcix_cmd;
  7573. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7574. &pcix_cmd);
  7575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7576. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7577. pcix_cmd |= PCI_X_CMD_READ_2K;
  7578. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7579. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7580. pcix_cmd |= PCI_X_CMD_READ_2K;
  7581. }
  7582. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7583. pcix_cmd);
  7584. }
  7585. tw32_f(RDMAC_MODE, rdmac_mode);
  7586. udelay(40);
  7587. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7588. if (!tg3_flag(tp, 5705_PLUS))
  7589. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7591. tw32(SNDDATAC_MODE,
  7592. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7593. else
  7594. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7595. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7596. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7597. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7598. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7599. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7600. tw32(RCVDBDI_MODE, val);
  7601. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7602. if (tg3_flag(tp, HW_TSO_1) ||
  7603. tg3_flag(tp, HW_TSO_2) ||
  7604. tg3_flag(tp, HW_TSO_3))
  7605. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7606. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7607. if (tg3_flag(tp, ENABLE_TSS))
  7608. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7609. tw32(SNDBDI_MODE, val);
  7610. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7611. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7612. err = tg3_load_5701_a0_firmware_fix(tp);
  7613. if (err)
  7614. return err;
  7615. }
  7616. if (tg3_flag(tp, TSO_CAPABLE)) {
  7617. err = tg3_load_tso_firmware(tp);
  7618. if (err)
  7619. return err;
  7620. }
  7621. tp->tx_mode = TX_MODE_ENABLE;
  7622. if (tg3_flag(tp, 5755_PLUS) ||
  7623. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7624. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7626. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7627. tp->tx_mode &= ~val;
  7628. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7629. }
  7630. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7631. udelay(100);
  7632. if (tg3_flag(tp, ENABLE_RSS)) {
  7633. tg3_rss_write_indir_tbl(tp);
  7634. /* Setup the "secret" hash key. */
  7635. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7636. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7637. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7638. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7639. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7640. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7641. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7642. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7643. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7644. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7645. }
  7646. tp->rx_mode = RX_MODE_ENABLE;
  7647. if (tg3_flag(tp, 5755_PLUS))
  7648. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7649. if (tg3_flag(tp, ENABLE_RSS))
  7650. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7651. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7652. RX_MODE_RSS_IPV6_HASH_EN |
  7653. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7654. RX_MODE_RSS_IPV4_HASH_EN |
  7655. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7656. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7657. udelay(10);
  7658. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7659. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7660. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7661. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7662. udelay(10);
  7663. }
  7664. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7665. udelay(10);
  7666. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7667. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7668. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7669. /* Set drive transmission level to 1.2V */
  7670. /* only if the signal pre-emphasis bit is not set */
  7671. val = tr32(MAC_SERDES_CFG);
  7672. val &= 0xfffff000;
  7673. val |= 0x880;
  7674. tw32(MAC_SERDES_CFG, val);
  7675. }
  7676. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7677. tw32(MAC_SERDES_CFG, 0x616000);
  7678. }
  7679. /* Prevent chip from dropping frames when flow control
  7680. * is enabled.
  7681. */
  7682. if (tg3_flag(tp, 57765_CLASS))
  7683. val = 1;
  7684. else
  7685. val = 2;
  7686. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7688. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7689. /* Use hardware link auto-negotiation */
  7690. tg3_flag_set(tp, HW_AUTONEG);
  7691. }
  7692. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7694. u32 tmp;
  7695. tmp = tr32(SERDES_RX_CTRL);
  7696. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7697. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7698. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7699. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7700. }
  7701. if (!tg3_flag(tp, USE_PHYLIB)) {
  7702. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7703. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7704. err = tg3_setup_phy(tp, 0);
  7705. if (err)
  7706. return err;
  7707. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7708. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7709. u32 tmp;
  7710. /* Clear CRC stats. */
  7711. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7712. tg3_writephy(tp, MII_TG3_TEST1,
  7713. tmp | MII_TG3_TEST1_CRC_EN);
  7714. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7715. }
  7716. }
  7717. }
  7718. __tg3_set_rx_mode(tp->dev);
  7719. /* Initialize receive rules. */
  7720. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7721. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7722. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7723. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7724. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7725. limit = 8;
  7726. else
  7727. limit = 16;
  7728. if (tg3_flag(tp, ENABLE_ASF))
  7729. limit -= 4;
  7730. switch (limit) {
  7731. case 16:
  7732. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7733. case 15:
  7734. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7735. case 14:
  7736. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7737. case 13:
  7738. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7739. case 12:
  7740. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7741. case 11:
  7742. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7743. case 10:
  7744. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7745. case 9:
  7746. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7747. case 8:
  7748. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7749. case 7:
  7750. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7751. case 6:
  7752. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7753. case 5:
  7754. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7755. case 4:
  7756. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7757. case 3:
  7758. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7759. case 2:
  7760. case 1:
  7761. default:
  7762. break;
  7763. }
  7764. if (tg3_flag(tp, ENABLE_APE))
  7765. /* Write our heartbeat update interval to APE. */
  7766. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7767. APE_HOST_HEARTBEAT_INT_DISABLE);
  7768. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7769. return 0;
  7770. }
  7771. /* Called at device open time to get the chip ready for
  7772. * packet processing. Invoked with tp->lock held.
  7773. */
  7774. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7775. {
  7776. tg3_switch_clocks(tp);
  7777. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7778. return tg3_reset_hw(tp, reset_phy);
  7779. }
  7780. #define TG3_STAT_ADD32(PSTAT, REG) \
  7781. do { u32 __val = tr32(REG); \
  7782. (PSTAT)->low += __val; \
  7783. if ((PSTAT)->low < __val) \
  7784. (PSTAT)->high += 1; \
  7785. } while (0)
  7786. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7787. {
  7788. struct tg3_hw_stats *sp = tp->hw_stats;
  7789. if (!netif_carrier_ok(tp->dev))
  7790. return;
  7791. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7792. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7793. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7794. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7795. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7796. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7797. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7798. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7799. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7800. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7801. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7802. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7803. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7804. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7805. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7806. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7807. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7808. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7809. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7810. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7811. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7812. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7813. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7814. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7815. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7816. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7817. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7818. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7819. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7820. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7821. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7822. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7823. } else {
  7824. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7825. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7826. if (val) {
  7827. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7828. sp->rx_discards.low += val;
  7829. if (sp->rx_discards.low < val)
  7830. sp->rx_discards.high += 1;
  7831. }
  7832. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7833. }
  7834. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7835. }
  7836. static void tg3_chk_missed_msi(struct tg3 *tp)
  7837. {
  7838. u32 i;
  7839. for (i = 0; i < tp->irq_cnt; i++) {
  7840. struct tg3_napi *tnapi = &tp->napi[i];
  7841. if (tg3_has_work(tnapi)) {
  7842. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7843. tnapi->last_tx_cons == tnapi->tx_cons) {
  7844. if (tnapi->chk_msi_cnt < 1) {
  7845. tnapi->chk_msi_cnt++;
  7846. return;
  7847. }
  7848. tg3_msi(0, tnapi);
  7849. }
  7850. }
  7851. tnapi->chk_msi_cnt = 0;
  7852. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7853. tnapi->last_tx_cons = tnapi->tx_cons;
  7854. }
  7855. }
  7856. static void tg3_timer(unsigned long __opaque)
  7857. {
  7858. struct tg3 *tp = (struct tg3 *) __opaque;
  7859. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7860. goto restart_timer;
  7861. spin_lock(&tp->lock);
  7862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7863. tg3_flag(tp, 57765_CLASS))
  7864. tg3_chk_missed_msi(tp);
  7865. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7866. /* All of this garbage is because when using non-tagged
  7867. * IRQ status the mailbox/status_block protocol the chip
  7868. * uses with the cpu is race prone.
  7869. */
  7870. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7871. tw32(GRC_LOCAL_CTRL,
  7872. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7873. } else {
  7874. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7875. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7876. }
  7877. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7878. spin_unlock(&tp->lock);
  7879. tg3_reset_task_schedule(tp);
  7880. goto restart_timer;
  7881. }
  7882. }
  7883. /* This part only runs once per second. */
  7884. if (!--tp->timer_counter) {
  7885. if (tg3_flag(tp, 5705_PLUS))
  7886. tg3_periodic_fetch_stats(tp);
  7887. if (tp->setlpicnt && !--tp->setlpicnt)
  7888. tg3_phy_eee_enable(tp);
  7889. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7890. u32 mac_stat;
  7891. int phy_event;
  7892. mac_stat = tr32(MAC_STATUS);
  7893. phy_event = 0;
  7894. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7895. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7896. phy_event = 1;
  7897. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7898. phy_event = 1;
  7899. if (phy_event)
  7900. tg3_setup_phy(tp, 0);
  7901. } else if (tg3_flag(tp, POLL_SERDES)) {
  7902. u32 mac_stat = tr32(MAC_STATUS);
  7903. int need_setup = 0;
  7904. if (netif_carrier_ok(tp->dev) &&
  7905. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7906. need_setup = 1;
  7907. }
  7908. if (!netif_carrier_ok(tp->dev) &&
  7909. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7910. MAC_STATUS_SIGNAL_DET))) {
  7911. need_setup = 1;
  7912. }
  7913. if (need_setup) {
  7914. if (!tp->serdes_counter) {
  7915. tw32_f(MAC_MODE,
  7916. (tp->mac_mode &
  7917. ~MAC_MODE_PORT_MODE_MASK));
  7918. udelay(40);
  7919. tw32_f(MAC_MODE, tp->mac_mode);
  7920. udelay(40);
  7921. }
  7922. tg3_setup_phy(tp, 0);
  7923. }
  7924. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7925. tg3_flag(tp, 5780_CLASS)) {
  7926. tg3_serdes_parallel_detect(tp);
  7927. }
  7928. tp->timer_counter = tp->timer_multiplier;
  7929. }
  7930. /* Heartbeat is only sent once every 2 seconds.
  7931. *
  7932. * The heartbeat is to tell the ASF firmware that the host
  7933. * driver is still alive. In the event that the OS crashes,
  7934. * ASF needs to reset the hardware to free up the FIFO space
  7935. * that may be filled with rx packets destined for the host.
  7936. * If the FIFO is full, ASF will no longer function properly.
  7937. *
  7938. * Unintended resets have been reported on real time kernels
  7939. * where the timer doesn't run on time. Netpoll will also have
  7940. * same problem.
  7941. *
  7942. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7943. * to check the ring condition when the heartbeat is expiring
  7944. * before doing the reset. This will prevent most unintended
  7945. * resets.
  7946. */
  7947. if (!--tp->asf_counter) {
  7948. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7949. tg3_wait_for_event_ack(tp);
  7950. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7951. FWCMD_NICDRV_ALIVE3);
  7952. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7953. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7954. TG3_FW_UPDATE_TIMEOUT_SEC);
  7955. tg3_generate_fw_event(tp);
  7956. }
  7957. tp->asf_counter = tp->asf_multiplier;
  7958. }
  7959. spin_unlock(&tp->lock);
  7960. restart_timer:
  7961. tp->timer.expires = jiffies + tp->timer_offset;
  7962. add_timer(&tp->timer);
  7963. }
  7964. static void __devinit tg3_timer_init(struct tg3 *tp)
  7965. {
  7966. if (tg3_flag(tp, TAGGED_STATUS) &&
  7967. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7968. !tg3_flag(tp, 57765_CLASS))
  7969. tp->timer_offset = HZ;
  7970. else
  7971. tp->timer_offset = HZ / 10;
  7972. BUG_ON(tp->timer_offset > HZ);
  7973. tp->timer_multiplier = (HZ / tp->timer_offset);
  7974. tp->asf_multiplier = (HZ / tp->timer_offset) *
  7975. TG3_FW_UPDATE_FREQ_SEC;
  7976. init_timer(&tp->timer);
  7977. tp->timer.data = (unsigned long) tp;
  7978. tp->timer.function = tg3_timer;
  7979. }
  7980. static void tg3_timer_start(struct tg3 *tp)
  7981. {
  7982. tp->asf_counter = tp->asf_multiplier;
  7983. tp->timer_counter = tp->timer_multiplier;
  7984. tp->timer.expires = jiffies + tp->timer_offset;
  7985. add_timer(&tp->timer);
  7986. }
  7987. static void tg3_timer_stop(struct tg3 *tp)
  7988. {
  7989. del_timer_sync(&tp->timer);
  7990. }
  7991. /* Restart hardware after configuration changes, self-test, etc.
  7992. * Invoked with tp->lock held.
  7993. */
  7994. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  7995. __releases(tp->lock)
  7996. __acquires(tp->lock)
  7997. {
  7998. int err;
  7999. err = tg3_init_hw(tp, reset_phy);
  8000. if (err) {
  8001. netdev_err(tp->dev,
  8002. "Failed to re-initialize device, aborting\n");
  8003. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8004. tg3_full_unlock(tp);
  8005. tg3_timer_stop(tp);
  8006. tp->irq_sync = 0;
  8007. tg3_napi_enable(tp);
  8008. dev_close(tp->dev);
  8009. tg3_full_lock(tp, 0);
  8010. }
  8011. return err;
  8012. }
  8013. static void tg3_reset_task(struct work_struct *work)
  8014. {
  8015. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8016. int err;
  8017. tg3_full_lock(tp, 0);
  8018. if (!netif_running(tp->dev)) {
  8019. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8020. tg3_full_unlock(tp);
  8021. return;
  8022. }
  8023. tg3_full_unlock(tp);
  8024. tg3_phy_stop(tp);
  8025. tg3_netif_stop(tp);
  8026. tg3_full_lock(tp, 1);
  8027. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8028. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8029. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8030. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8031. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8032. }
  8033. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8034. err = tg3_init_hw(tp, 1);
  8035. if (err)
  8036. goto out;
  8037. tg3_netif_start(tp);
  8038. out:
  8039. tg3_full_unlock(tp);
  8040. if (!err)
  8041. tg3_phy_start(tp);
  8042. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8043. }
  8044. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8045. {
  8046. irq_handler_t fn;
  8047. unsigned long flags;
  8048. char *name;
  8049. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8050. if (tp->irq_cnt == 1)
  8051. name = tp->dev->name;
  8052. else {
  8053. name = &tnapi->irq_lbl[0];
  8054. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8055. name[IFNAMSIZ-1] = 0;
  8056. }
  8057. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8058. fn = tg3_msi;
  8059. if (tg3_flag(tp, 1SHOT_MSI))
  8060. fn = tg3_msi_1shot;
  8061. flags = 0;
  8062. } else {
  8063. fn = tg3_interrupt;
  8064. if (tg3_flag(tp, TAGGED_STATUS))
  8065. fn = tg3_interrupt_tagged;
  8066. flags = IRQF_SHARED;
  8067. }
  8068. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8069. }
  8070. static int tg3_test_interrupt(struct tg3 *tp)
  8071. {
  8072. struct tg3_napi *tnapi = &tp->napi[0];
  8073. struct net_device *dev = tp->dev;
  8074. int err, i, intr_ok = 0;
  8075. u32 val;
  8076. if (!netif_running(dev))
  8077. return -ENODEV;
  8078. tg3_disable_ints(tp);
  8079. free_irq(tnapi->irq_vec, tnapi);
  8080. /*
  8081. * Turn off MSI one shot mode. Otherwise this test has no
  8082. * observable way to know whether the interrupt was delivered.
  8083. */
  8084. if (tg3_flag(tp, 57765_PLUS)) {
  8085. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8086. tw32(MSGINT_MODE, val);
  8087. }
  8088. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8089. IRQF_SHARED, dev->name, tnapi);
  8090. if (err)
  8091. return err;
  8092. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8093. tg3_enable_ints(tp);
  8094. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8095. tnapi->coal_now);
  8096. for (i = 0; i < 5; i++) {
  8097. u32 int_mbox, misc_host_ctrl;
  8098. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8099. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8100. if ((int_mbox != 0) ||
  8101. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8102. intr_ok = 1;
  8103. break;
  8104. }
  8105. if (tg3_flag(tp, 57765_PLUS) &&
  8106. tnapi->hw_status->status_tag != tnapi->last_tag)
  8107. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8108. msleep(10);
  8109. }
  8110. tg3_disable_ints(tp);
  8111. free_irq(tnapi->irq_vec, tnapi);
  8112. err = tg3_request_irq(tp, 0);
  8113. if (err)
  8114. return err;
  8115. if (intr_ok) {
  8116. /* Reenable MSI one shot mode. */
  8117. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8118. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8119. tw32(MSGINT_MODE, val);
  8120. }
  8121. return 0;
  8122. }
  8123. return -EIO;
  8124. }
  8125. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8126. * successfully restored
  8127. */
  8128. static int tg3_test_msi(struct tg3 *tp)
  8129. {
  8130. int err;
  8131. u16 pci_cmd;
  8132. if (!tg3_flag(tp, USING_MSI))
  8133. return 0;
  8134. /* Turn off SERR reporting in case MSI terminates with Master
  8135. * Abort.
  8136. */
  8137. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8138. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8139. pci_cmd & ~PCI_COMMAND_SERR);
  8140. err = tg3_test_interrupt(tp);
  8141. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8142. if (!err)
  8143. return 0;
  8144. /* other failures */
  8145. if (err != -EIO)
  8146. return err;
  8147. /* MSI test failed, go back to INTx mode */
  8148. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8149. "to INTx mode. Please report this failure to the PCI "
  8150. "maintainer and include system chipset information\n");
  8151. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8152. pci_disable_msi(tp->pdev);
  8153. tg3_flag_clear(tp, USING_MSI);
  8154. tp->napi[0].irq_vec = tp->pdev->irq;
  8155. err = tg3_request_irq(tp, 0);
  8156. if (err)
  8157. return err;
  8158. /* Need to reset the chip because the MSI cycle may have terminated
  8159. * with Master Abort.
  8160. */
  8161. tg3_full_lock(tp, 1);
  8162. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8163. err = tg3_init_hw(tp, 1);
  8164. tg3_full_unlock(tp);
  8165. if (err)
  8166. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8167. return err;
  8168. }
  8169. static int tg3_request_firmware(struct tg3 *tp)
  8170. {
  8171. const __be32 *fw_data;
  8172. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8173. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8174. tp->fw_needed);
  8175. return -ENOENT;
  8176. }
  8177. fw_data = (void *)tp->fw->data;
  8178. /* Firmware blob starts with version numbers, followed by
  8179. * start address and _full_ length including BSS sections
  8180. * (which must be longer than the actual data, of course
  8181. */
  8182. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8183. if (tp->fw_len < (tp->fw->size - 12)) {
  8184. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8185. tp->fw_len, tp->fw_needed);
  8186. release_firmware(tp->fw);
  8187. tp->fw = NULL;
  8188. return -EINVAL;
  8189. }
  8190. /* We no longer need firmware; we have it. */
  8191. tp->fw_needed = NULL;
  8192. return 0;
  8193. }
  8194. static bool tg3_enable_msix(struct tg3 *tp)
  8195. {
  8196. int i, rc;
  8197. struct msix_entry msix_ent[tp->irq_max];
  8198. tp->irq_cnt = num_online_cpus();
  8199. if (tp->irq_cnt > 1) {
  8200. /* We want as many rx rings enabled as there are cpus.
  8201. * In multiqueue MSI-X mode, the first MSI-X vector
  8202. * only deals with link interrupts, etc, so we add
  8203. * one to the number of vectors we are requesting.
  8204. */
  8205. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8206. }
  8207. for (i = 0; i < tp->irq_max; i++) {
  8208. msix_ent[i].entry = i;
  8209. msix_ent[i].vector = 0;
  8210. }
  8211. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8212. if (rc < 0) {
  8213. return false;
  8214. } else if (rc != 0) {
  8215. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8216. return false;
  8217. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8218. tp->irq_cnt, rc);
  8219. tp->irq_cnt = rc;
  8220. }
  8221. for (i = 0; i < tp->irq_max; i++)
  8222. tp->napi[i].irq_vec = msix_ent[i].vector;
  8223. netif_set_real_num_tx_queues(tp->dev, 1);
  8224. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8225. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8226. pci_disable_msix(tp->pdev);
  8227. return false;
  8228. }
  8229. if (tp->irq_cnt > 1) {
  8230. tg3_flag_set(tp, ENABLE_RSS);
  8231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8233. tg3_flag_set(tp, ENABLE_TSS);
  8234. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8235. }
  8236. }
  8237. return true;
  8238. }
  8239. static void tg3_ints_init(struct tg3 *tp)
  8240. {
  8241. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8242. !tg3_flag(tp, TAGGED_STATUS)) {
  8243. /* All MSI supporting chips should support tagged
  8244. * status. Assert that this is the case.
  8245. */
  8246. netdev_warn(tp->dev,
  8247. "MSI without TAGGED_STATUS? Not using MSI\n");
  8248. goto defcfg;
  8249. }
  8250. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8251. tg3_flag_set(tp, USING_MSIX);
  8252. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8253. tg3_flag_set(tp, USING_MSI);
  8254. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8255. u32 msi_mode = tr32(MSGINT_MODE);
  8256. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8257. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8258. if (!tg3_flag(tp, 1SHOT_MSI))
  8259. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8260. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8261. }
  8262. defcfg:
  8263. if (!tg3_flag(tp, USING_MSIX)) {
  8264. tp->irq_cnt = 1;
  8265. tp->napi[0].irq_vec = tp->pdev->irq;
  8266. netif_set_real_num_tx_queues(tp->dev, 1);
  8267. netif_set_real_num_rx_queues(tp->dev, 1);
  8268. }
  8269. }
  8270. static void tg3_ints_fini(struct tg3 *tp)
  8271. {
  8272. if (tg3_flag(tp, USING_MSIX))
  8273. pci_disable_msix(tp->pdev);
  8274. else if (tg3_flag(tp, USING_MSI))
  8275. pci_disable_msi(tp->pdev);
  8276. tg3_flag_clear(tp, USING_MSI);
  8277. tg3_flag_clear(tp, USING_MSIX);
  8278. tg3_flag_clear(tp, ENABLE_RSS);
  8279. tg3_flag_clear(tp, ENABLE_TSS);
  8280. }
  8281. static int tg3_open(struct net_device *dev)
  8282. {
  8283. struct tg3 *tp = netdev_priv(dev);
  8284. int i, err;
  8285. if (tp->fw_needed) {
  8286. err = tg3_request_firmware(tp);
  8287. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8288. if (err)
  8289. return err;
  8290. } else if (err) {
  8291. netdev_warn(tp->dev, "TSO capability disabled\n");
  8292. tg3_flag_clear(tp, TSO_CAPABLE);
  8293. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8294. netdev_notice(tp->dev, "TSO capability restored\n");
  8295. tg3_flag_set(tp, TSO_CAPABLE);
  8296. }
  8297. }
  8298. netif_carrier_off(tp->dev);
  8299. err = tg3_power_up(tp);
  8300. if (err)
  8301. return err;
  8302. tg3_full_lock(tp, 0);
  8303. tg3_disable_ints(tp);
  8304. tg3_flag_clear(tp, INIT_COMPLETE);
  8305. tg3_full_unlock(tp);
  8306. /*
  8307. * Setup interrupts first so we know how
  8308. * many NAPI resources to allocate
  8309. */
  8310. tg3_ints_init(tp);
  8311. tg3_rss_check_indir_tbl(tp);
  8312. /* The placement of this call is tied
  8313. * to the setup and use of Host TX descriptors.
  8314. */
  8315. err = tg3_alloc_consistent(tp);
  8316. if (err)
  8317. goto err_out1;
  8318. tg3_napi_init(tp);
  8319. tg3_napi_enable(tp);
  8320. for (i = 0; i < tp->irq_cnt; i++) {
  8321. struct tg3_napi *tnapi = &tp->napi[i];
  8322. err = tg3_request_irq(tp, i);
  8323. if (err) {
  8324. for (i--; i >= 0; i--) {
  8325. tnapi = &tp->napi[i];
  8326. free_irq(tnapi->irq_vec, tnapi);
  8327. }
  8328. goto err_out2;
  8329. }
  8330. }
  8331. tg3_full_lock(tp, 0);
  8332. err = tg3_init_hw(tp, 1);
  8333. if (err) {
  8334. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8335. tg3_free_rings(tp);
  8336. }
  8337. tg3_full_unlock(tp);
  8338. if (err)
  8339. goto err_out3;
  8340. if (tg3_flag(tp, USING_MSI)) {
  8341. err = tg3_test_msi(tp);
  8342. if (err) {
  8343. tg3_full_lock(tp, 0);
  8344. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8345. tg3_free_rings(tp);
  8346. tg3_full_unlock(tp);
  8347. goto err_out2;
  8348. }
  8349. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8350. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8351. tw32(PCIE_TRANSACTION_CFG,
  8352. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8353. }
  8354. }
  8355. tg3_phy_start(tp);
  8356. tg3_full_lock(tp, 0);
  8357. tg3_timer_start(tp);
  8358. tg3_flag_set(tp, INIT_COMPLETE);
  8359. tg3_enable_ints(tp);
  8360. tg3_full_unlock(tp);
  8361. netif_tx_start_all_queues(dev);
  8362. /*
  8363. * Reset loopback feature if it was turned on while the device was down
  8364. * make sure that it's installed properly now.
  8365. */
  8366. if (dev->features & NETIF_F_LOOPBACK)
  8367. tg3_set_loopback(dev, dev->features);
  8368. return 0;
  8369. err_out3:
  8370. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8371. struct tg3_napi *tnapi = &tp->napi[i];
  8372. free_irq(tnapi->irq_vec, tnapi);
  8373. }
  8374. err_out2:
  8375. tg3_napi_disable(tp);
  8376. tg3_napi_fini(tp);
  8377. tg3_free_consistent(tp);
  8378. err_out1:
  8379. tg3_ints_fini(tp);
  8380. tg3_frob_aux_power(tp, false);
  8381. pci_set_power_state(tp->pdev, PCI_D3hot);
  8382. return err;
  8383. }
  8384. static int tg3_close(struct net_device *dev)
  8385. {
  8386. int i;
  8387. struct tg3 *tp = netdev_priv(dev);
  8388. tg3_napi_disable(tp);
  8389. tg3_reset_task_cancel(tp);
  8390. netif_tx_stop_all_queues(dev);
  8391. tg3_timer_stop(tp);
  8392. tg3_phy_stop(tp);
  8393. tg3_full_lock(tp, 1);
  8394. tg3_disable_ints(tp);
  8395. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8396. tg3_free_rings(tp);
  8397. tg3_flag_clear(tp, INIT_COMPLETE);
  8398. tg3_full_unlock(tp);
  8399. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8400. struct tg3_napi *tnapi = &tp->napi[i];
  8401. free_irq(tnapi->irq_vec, tnapi);
  8402. }
  8403. tg3_ints_fini(tp);
  8404. /* Clear stats across close / open calls */
  8405. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8406. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8407. tg3_napi_fini(tp);
  8408. tg3_free_consistent(tp);
  8409. tg3_power_down(tp);
  8410. netif_carrier_off(tp->dev);
  8411. return 0;
  8412. }
  8413. static inline u64 get_stat64(tg3_stat64_t *val)
  8414. {
  8415. return ((u64)val->high << 32) | ((u64)val->low);
  8416. }
  8417. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8418. {
  8419. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8420. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8421. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8422. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8423. u32 val;
  8424. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8425. tg3_writephy(tp, MII_TG3_TEST1,
  8426. val | MII_TG3_TEST1_CRC_EN);
  8427. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8428. } else
  8429. val = 0;
  8430. tp->phy_crc_errors += val;
  8431. return tp->phy_crc_errors;
  8432. }
  8433. return get_stat64(&hw_stats->rx_fcs_errors);
  8434. }
  8435. #define ESTAT_ADD(member) \
  8436. estats->member = old_estats->member + \
  8437. get_stat64(&hw_stats->member)
  8438. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8439. {
  8440. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8441. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8442. ESTAT_ADD(rx_octets);
  8443. ESTAT_ADD(rx_fragments);
  8444. ESTAT_ADD(rx_ucast_packets);
  8445. ESTAT_ADD(rx_mcast_packets);
  8446. ESTAT_ADD(rx_bcast_packets);
  8447. ESTAT_ADD(rx_fcs_errors);
  8448. ESTAT_ADD(rx_align_errors);
  8449. ESTAT_ADD(rx_xon_pause_rcvd);
  8450. ESTAT_ADD(rx_xoff_pause_rcvd);
  8451. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8452. ESTAT_ADD(rx_xoff_entered);
  8453. ESTAT_ADD(rx_frame_too_long_errors);
  8454. ESTAT_ADD(rx_jabbers);
  8455. ESTAT_ADD(rx_undersize_packets);
  8456. ESTAT_ADD(rx_in_length_errors);
  8457. ESTAT_ADD(rx_out_length_errors);
  8458. ESTAT_ADD(rx_64_or_less_octet_packets);
  8459. ESTAT_ADD(rx_65_to_127_octet_packets);
  8460. ESTAT_ADD(rx_128_to_255_octet_packets);
  8461. ESTAT_ADD(rx_256_to_511_octet_packets);
  8462. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8463. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8464. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8465. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8466. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8467. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8468. ESTAT_ADD(tx_octets);
  8469. ESTAT_ADD(tx_collisions);
  8470. ESTAT_ADD(tx_xon_sent);
  8471. ESTAT_ADD(tx_xoff_sent);
  8472. ESTAT_ADD(tx_flow_control);
  8473. ESTAT_ADD(tx_mac_errors);
  8474. ESTAT_ADD(tx_single_collisions);
  8475. ESTAT_ADD(tx_mult_collisions);
  8476. ESTAT_ADD(tx_deferred);
  8477. ESTAT_ADD(tx_excessive_collisions);
  8478. ESTAT_ADD(tx_late_collisions);
  8479. ESTAT_ADD(tx_collide_2times);
  8480. ESTAT_ADD(tx_collide_3times);
  8481. ESTAT_ADD(tx_collide_4times);
  8482. ESTAT_ADD(tx_collide_5times);
  8483. ESTAT_ADD(tx_collide_6times);
  8484. ESTAT_ADD(tx_collide_7times);
  8485. ESTAT_ADD(tx_collide_8times);
  8486. ESTAT_ADD(tx_collide_9times);
  8487. ESTAT_ADD(tx_collide_10times);
  8488. ESTAT_ADD(tx_collide_11times);
  8489. ESTAT_ADD(tx_collide_12times);
  8490. ESTAT_ADD(tx_collide_13times);
  8491. ESTAT_ADD(tx_collide_14times);
  8492. ESTAT_ADD(tx_collide_15times);
  8493. ESTAT_ADD(tx_ucast_packets);
  8494. ESTAT_ADD(tx_mcast_packets);
  8495. ESTAT_ADD(tx_bcast_packets);
  8496. ESTAT_ADD(tx_carrier_sense_errors);
  8497. ESTAT_ADD(tx_discards);
  8498. ESTAT_ADD(tx_errors);
  8499. ESTAT_ADD(dma_writeq_full);
  8500. ESTAT_ADD(dma_write_prioq_full);
  8501. ESTAT_ADD(rxbds_empty);
  8502. ESTAT_ADD(rx_discards);
  8503. ESTAT_ADD(rx_errors);
  8504. ESTAT_ADD(rx_threshold_hit);
  8505. ESTAT_ADD(dma_readq_full);
  8506. ESTAT_ADD(dma_read_prioq_full);
  8507. ESTAT_ADD(tx_comp_queue_full);
  8508. ESTAT_ADD(ring_set_send_prod_index);
  8509. ESTAT_ADD(ring_status_update);
  8510. ESTAT_ADD(nic_irqs);
  8511. ESTAT_ADD(nic_avoided_irqs);
  8512. ESTAT_ADD(nic_tx_threshold_hit);
  8513. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8514. }
  8515. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8516. {
  8517. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8518. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8519. stats->rx_packets = old_stats->rx_packets +
  8520. get_stat64(&hw_stats->rx_ucast_packets) +
  8521. get_stat64(&hw_stats->rx_mcast_packets) +
  8522. get_stat64(&hw_stats->rx_bcast_packets);
  8523. stats->tx_packets = old_stats->tx_packets +
  8524. get_stat64(&hw_stats->tx_ucast_packets) +
  8525. get_stat64(&hw_stats->tx_mcast_packets) +
  8526. get_stat64(&hw_stats->tx_bcast_packets);
  8527. stats->rx_bytes = old_stats->rx_bytes +
  8528. get_stat64(&hw_stats->rx_octets);
  8529. stats->tx_bytes = old_stats->tx_bytes +
  8530. get_stat64(&hw_stats->tx_octets);
  8531. stats->rx_errors = old_stats->rx_errors +
  8532. get_stat64(&hw_stats->rx_errors);
  8533. stats->tx_errors = old_stats->tx_errors +
  8534. get_stat64(&hw_stats->tx_errors) +
  8535. get_stat64(&hw_stats->tx_mac_errors) +
  8536. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8537. get_stat64(&hw_stats->tx_discards);
  8538. stats->multicast = old_stats->multicast +
  8539. get_stat64(&hw_stats->rx_mcast_packets);
  8540. stats->collisions = old_stats->collisions +
  8541. get_stat64(&hw_stats->tx_collisions);
  8542. stats->rx_length_errors = old_stats->rx_length_errors +
  8543. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8544. get_stat64(&hw_stats->rx_undersize_packets);
  8545. stats->rx_over_errors = old_stats->rx_over_errors +
  8546. get_stat64(&hw_stats->rxbds_empty);
  8547. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8548. get_stat64(&hw_stats->rx_align_errors);
  8549. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8550. get_stat64(&hw_stats->tx_discards);
  8551. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8552. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8553. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8554. tg3_calc_crc_errors(tp);
  8555. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8556. get_stat64(&hw_stats->rx_discards);
  8557. stats->rx_dropped = tp->rx_dropped;
  8558. stats->tx_dropped = tp->tx_dropped;
  8559. }
  8560. static int tg3_get_regs_len(struct net_device *dev)
  8561. {
  8562. return TG3_REG_BLK_SIZE;
  8563. }
  8564. static void tg3_get_regs(struct net_device *dev,
  8565. struct ethtool_regs *regs, void *_p)
  8566. {
  8567. struct tg3 *tp = netdev_priv(dev);
  8568. regs->version = 0;
  8569. memset(_p, 0, TG3_REG_BLK_SIZE);
  8570. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8571. return;
  8572. tg3_full_lock(tp, 0);
  8573. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8574. tg3_full_unlock(tp);
  8575. }
  8576. static int tg3_get_eeprom_len(struct net_device *dev)
  8577. {
  8578. struct tg3 *tp = netdev_priv(dev);
  8579. return tp->nvram_size;
  8580. }
  8581. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8582. {
  8583. struct tg3 *tp = netdev_priv(dev);
  8584. int ret;
  8585. u8 *pd;
  8586. u32 i, offset, len, b_offset, b_count;
  8587. __be32 val;
  8588. if (tg3_flag(tp, NO_NVRAM))
  8589. return -EINVAL;
  8590. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8591. return -EAGAIN;
  8592. offset = eeprom->offset;
  8593. len = eeprom->len;
  8594. eeprom->len = 0;
  8595. eeprom->magic = TG3_EEPROM_MAGIC;
  8596. if (offset & 3) {
  8597. /* adjustments to start on required 4 byte boundary */
  8598. b_offset = offset & 3;
  8599. b_count = 4 - b_offset;
  8600. if (b_count > len) {
  8601. /* i.e. offset=1 len=2 */
  8602. b_count = len;
  8603. }
  8604. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8605. if (ret)
  8606. return ret;
  8607. memcpy(data, ((char *)&val) + b_offset, b_count);
  8608. len -= b_count;
  8609. offset += b_count;
  8610. eeprom->len += b_count;
  8611. }
  8612. /* read bytes up to the last 4 byte boundary */
  8613. pd = &data[eeprom->len];
  8614. for (i = 0; i < (len - (len & 3)); i += 4) {
  8615. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8616. if (ret) {
  8617. eeprom->len += i;
  8618. return ret;
  8619. }
  8620. memcpy(pd + i, &val, 4);
  8621. }
  8622. eeprom->len += i;
  8623. if (len & 3) {
  8624. /* read last bytes not ending on 4 byte boundary */
  8625. pd = &data[eeprom->len];
  8626. b_count = len & 3;
  8627. b_offset = offset + len - b_count;
  8628. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8629. if (ret)
  8630. return ret;
  8631. memcpy(pd, &val, b_count);
  8632. eeprom->len += b_count;
  8633. }
  8634. return 0;
  8635. }
  8636. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8637. {
  8638. struct tg3 *tp = netdev_priv(dev);
  8639. int ret;
  8640. u32 offset, len, b_offset, odd_len;
  8641. u8 *buf;
  8642. __be32 start, end;
  8643. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8644. return -EAGAIN;
  8645. if (tg3_flag(tp, NO_NVRAM) ||
  8646. eeprom->magic != TG3_EEPROM_MAGIC)
  8647. return -EINVAL;
  8648. offset = eeprom->offset;
  8649. len = eeprom->len;
  8650. if ((b_offset = (offset & 3))) {
  8651. /* adjustments to start on required 4 byte boundary */
  8652. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8653. if (ret)
  8654. return ret;
  8655. len += b_offset;
  8656. offset &= ~3;
  8657. if (len < 4)
  8658. len = 4;
  8659. }
  8660. odd_len = 0;
  8661. if (len & 3) {
  8662. /* adjustments to end on required 4 byte boundary */
  8663. odd_len = 1;
  8664. len = (len + 3) & ~3;
  8665. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8666. if (ret)
  8667. return ret;
  8668. }
  8669. buf = data;
  8670. if (b_offset || odd_len) {
  8671. buf = kmalloc(len, GFP_KERNEL);
  8672. if (!buf)
  8673. return -ENOMEM;
  8674. if (b_offset)
  8675. memcpy(buf, &start, 4);
  8676. if (odd_len)
  8677. memcpy(buf+len-4, &end, 4);
  8678. memcpy(buf + b_offset, data, eeprom->len);
  8679. }
  8680. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8681. if (buf != data)
  8682. kfree(buf);
  8683. return ret;
  8684. }
  8685. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8686. {
  8687. struct tg3 *tp = netdev_priv(dev);
  8688. if (tg3_flag(tp, USE_PHYLIB)) {
  8689. struct phy_device *phydev;
  8690. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8691. return -EAGAIN;
  8692. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8693. return phy_ethtool_gset(phydev, cmd);
  8694. }
  8695. cmd->supported = (SUPPORTED_Autoneg);
  8696. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8697. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8698. SUPPORTED_1000baseT_Full);
  8699. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8700. cmd->supported |= (SUPPORTED_100baseT_Half |
  8701. SUPPORTED_100baseT_Full |
  8702. SUPPORTED_10baseT_Half |
  8703. SUPPORTED_10baseT_Full |
  8704. SUPPORTED_TP);
  8705. cmd->port = PORT_TP;
  8706. } else {
  8707. cmd->supported |= SUPPORTED_FIBRE;
  8708. cmd->port = PORT_FIBRE;
  8709. }
  8710. cmd->advertising = tp->link_config.advertising;
  8711. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8712. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8713. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8714. cmd->advertising |= ADVERTISED_Pause;
  8715. } else {
  8716. cmd->advertising |= ADVERTISED_Pause |
  8717. ADVERTISED_Asym_Pause;
  8718. }
  8719. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8720. cmd->advertising |= ADVERTISED_Asym_Pause;
  8721. }
  8722. }
  8723. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8724. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8725. cmd->duplex = tp->link_config.active_duplex;
  8726. cmd->lp_advertising = tp->link_config.rmt_adv;
  8727. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8728. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8729. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8730. else
  8731. cmd->eth_tp_mdix = ETH_TP_MDI;
  8732. }
  8733. } else {
  8734. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8735. cmd->duplex = DUPLEX_UNKNOWN;
  8736. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8737. }
  8738. cmd->phy_address = tp->phy_addr;
  8739. cmd->transceiver = XCVR_INTERNAL;
  8740. cmd->autoneg = tp->link_config.autoneg;
  8741. cmd->maxtxpkt = 0;
  8742. cmd->maxrxpkt = 0;
  8743. return 0;
  8744. }
  8745. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8746. {
  8747. struct tg3 *tp = netdev_priv(dev);
  8748. u32 speed = ethtool_cmd_speed(cmd);
  8749. if (tg3_flag(tp, USE_PHYLIB)) {
  8750. struct phy_device *phydev;
  8751. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8752. return -EAGAIN;
  8753. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8754. return phy_ethtool_sset(phydev, cmd);
  8755. }
  8756. if (cmd->autoneg != AUTONEG_ENABLE &&
  8757. cmd->autoneg != AUTONEG_DISABLE)
  8758. return -EINVAL;
  8759. if (cmd->autoneg == AUTONEG_DISABLE &&
  8760. cmd->duplex != DUPLEX_FULL &&
  8761. cmd->duplex != DUPLEX_HALF)
  8762. return -EINVAL;
  8763. if (cmd->autoneg == AUTONEG_ENABLE) {
  8764. u32 mask = ADVERTISED_Autoneg |
  8765. ADVERTISED_Pause |
  8766. ADVERTISED_Asym_Pause;
  8767. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8768. mask |= ADVERTISED_1000baseT_Half |
  8769. ADVERTISED_1000baseT_Full;
  8770. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8771. mask |= ADVERTISED_100baseT_Half |
  8772. ADVERTISED_100baseT_Full |
  8773. ADVERTISED_10baseT_Half |
  8774. ADVERTISED_10baseT_Full |
  8775. ADVERTISED_TP;
  8776. else
  8777. mask |= ADVERTISED_FIBRE;
  8778. if (cmd->advertising & ~mask)
  8779. return -EINVAL;
  8780. mask &= (ADVERTISED_1000baseT_Half |
  8781. ADVERTISED_1000baseT_Full |
  8782. ADVERTISED_100baseT_Half |
  8783. ADVERTISED_100baseT_Full |
  8784. ADVERTISED_10baseT_Half |
  8785. ADVERTISED_10baseT_Full);
  8786. cmd->advertising &= mask;
  8787. } else {
  8788. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8789. if (speed != SPEED_1000)
  8790. return -EINVAL;
  8791. if (cmd->duplex != DUPLEX_FULL)
  8792. return -EINVAL;
  8793. } else {
  8794. if (speed != SPEED_100 &&
  8795. speed != SPEED_10)
  8796. return -EINVAL;
  8797. }
  8798. }
  8799. tg3_full_lock(tp, 0);
  8800. tp->link_config.autoneg = cmd->autoneg;
  8801. if (cmd->autoneg == AUTONEG_ENABLE) {
  8802. tp->link_config.advertising = (cmd->advertising |
  8803. ADVERTISED_Autoneg);
  8804. tp->link_config.speed = SPEED_UNKNOWN;
  8805. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8806. } else {
  8807. tp->link_config.advertising = 0;
  8808. tp->link_config.speed = speed;
  8809. tp->link_config.duplex = cmd->duplex;
  8810. }
  8811. if (netif_running(dev))
  8812. tg3_setup_phy(tp, 1);
  8813. tg3_full_unlock(tp);
  8814. return 0;
  8815. }
  8816. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8817. {
  8818. struct tg3 *tp = netdev_priv(dev);
  8819. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8820. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8821. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8822. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8823. }
  8824. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8825. {
  8826. struct tg3 *tp = netdev_priv(dev);
  8827. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8828. wol->supported = WAKE_MAGIC;
  8829. else
  8830. wol->supported = 0;
  8831. wol->wolopts = 0;
  8832. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8833. wol->wolopts = WAKE_MAGIC;
  8834. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8835. }
  8836. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8837. {
  8838. struct tg3 *tp = netdev_priv(dev);
  8839. struct device *dp = &tp->pdev->dev;
  8840. if (wol->wolopts & ~WAKE_MAGIC)
  8841. return -EINVAL;
  8842. if ((wol->wolopts & WAKE_MAGIC) &&
  8843. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8844. return -EINVAL;
  8845. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8846. spin_lock_bh(&tp->lock);
  8847. if (device_may_wakeup(dp))
  8848. tg3_flag_set(tp, WOL_ENABLE);
  8849. else
  8850. tg3_flag_clear(tp, WOL_ENABLE);
  8851. spin_unlock_bh(&tp->lock);
  8852. return 0;
  8853. }
  8854. static u32 tg3_get_msglevel(struct net_device *dev)
  8855. {
  8856. struct tg3 *tp = netdev_priv(dev);
  8857. return tp->msg_enable;
  8858. }
  8859. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8860. {
  8861. struct tg3 *tp = netdev_priv(dev);
  8862. tp->msg_enable = value;
  8863. }
  8864. static int tg3_nway_reset(struct net_device *dev)
  8865. {
  8866. struct tg3 *tp = netdev_priv(dev);
  8867. int r;
  8868. if (!netif_running(dev))
  8869. return -EAGAIN;
  8870. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8871. return -EINVAL;
  8872. if (tg3_flag(tp, USE_PHYLIB)) {
  8873. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8874. return -EAGAIN;
  8875. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8876. } else {
  8877. u32 bmcr;
  8878. spin_lock_bh(&tp->lock);
  8879. r = -EINVAL;
  8880. tg3_readphy(tp, MII_BMCR, &bmcr);
  8881. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8882. ((bmcr & BMCR_ANENABLE) ||
  8883. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8884. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8885. BMCR_ANENABLE);
  8886. r = 0;
  8887. }
  8888. spin_unlock_bh(&tp->lock);
  8889. }
  8890. return r;
  8891. }
  8892. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8893. {
  8894. struct tg3 *tp = netdev_priv(dev);
  8895. ering->rx_max_pending = tp->rx_std_ring_mask;
  8896. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8897. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8898. else
  8899. ering->rx_jumbo_max_pending = 0;
  8900. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8901. ering->rx_pending = tp->rx_pending;
  8902. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8903. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8904. else
  8905. ering->rx_jumbo_pending = 0;
  8906. ering->tx_pending = tp->napi[0].tx_pending;
  8907. }
  8908. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8909. {
  8910. struct tg3 *tp = netdev_priv(dev);
  8911. int i, irq_sync = 0, err = 0;
  8912. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8913. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8914. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8915. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8916. (tg3_flag(tp, TSO_BUG) &&
  8917. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8918. return -EINVAL;
  8919. if (netif_running(dev)) {
  8920. tg3_phy_stop(tp);
  8921. tg3_netif_stop(tp);
  8922. irq_sync = 1;
  8923. }
  8924. tg3_full_lock(tp, irq_sync);
  8925. tp->rx_pending = ering->rx_pending;
  8926. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8927. tp->rx_pending > 63)
  8928. tp->rx_pending = 63;
  8929. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8930. for (i = 0; i < tp->irq_max; i++)
  8931. tp->napi[i].tx_pending = ering->tx_pending;
  8932. if (netif_running(dev)) {
  8933. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8934. err = tg3_restart_hw(tp, 1);
  8935. if (!err)
  8936. tg3_netif_start(tp);
  8937. }
  8938. tg3_full_unlock(tp);
  8939. if (irq_sync && !err)
  8940. tg3_phy_start(tp);
  8941. return err;
  8942. }
  8943. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8944. {
  8945. struct tg3 *tp = netdev_priv(dev);
  8946. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8947. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  8948. epause->rx_pause = 1;
  8949. else
  8950. epause->rx_pause = 0;
  8951. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  8952. epause->tx_pause = 1;
  8953. else
  8954. epause->tx_pause = 0;
  8955. }
  8956. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8957. {
  8958. struct tg3 *tp = netdev_priv(dev);
  8959. int err = 0;
  8960. if (tg3_flag(tp, USE_PHYLIB)) {
  8961. u32 newadv;
  8962. struct phy_device *phydev;
  8963. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8964. if (!(phydev->supported & SUPPORTED_Pause) ||
  8965. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8966. (epause->rx_pause != epause->tx_pause)))
  8967. return -EINVAL;
  8968. tp->link_config.flowctrl = 0;
  8969. if (epause->rx_pause) {
  8970. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8971. if (epause->tx_pause) {
  8972. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8973. newadv = ADVERTISED_Pause;
  8974. } else
  8975. newadv = ADVERTISED_Pause |
  8976. ADVERTISED_Asym_Pause;
  8977. } else if (epause->tx_pause) {
  8978. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8979. newadv = ADVERTISED_Asym_Pause;
  8980. } else
  8981. newadv = 0;
  8982. if (epause->autoneg)
  8983. tg3_flag_set(tp, PAUSE_AUTONEG);
  8984. else
  8985. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8986. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8987. u32 oldadv = phydev->advertising &
  8988. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8989. if (oldadv != newadv) {
  8990. phydev->advertising &=
  8991. ~(ADVERTISED_Pause |
  8992. ADVERTISED_Asym_Pause);
  8993. phydev->advertising |= newadv;
  8994. if (phydev->autoneg) {
  8995. /*
  8996. * Always renegotiate the link to
  8997. * inform our link partner of our
  8998. * flow control settings, even if the
  8999. * flow control is forced. Let
  9000. * tg3_adjust_link() do the final
  9001. * flow control setup.
  9002. */
  9003. return phy_start_aneg(phydev);
  9004. }
  9005. }
  9006. if (!epause->autoneg)
  9007. tg3_setup_flow_control(tp, 0, 0);
  9008. } else {
  9009. tp->link_config.advertising &=
  9010. ~(ADVERTISED_Pause |
  9011. ADVERTISED_Asym_Pause);
  9012. tp->link_config.advertising |= newadv;
  9013. }
  9014. } else {
  9015. int irq_sync = 0;
  9016. if (netif_running(dev)) {
  9017. tg3_netif_stop(tp);
  9018. irq_sync = 1;
  9019. }
  9020. tg3_full_lock(tp, irq_sync);
  9021. if (epause->autoneg)
  9022. tg3_flag_set(tp, PAUSE_AUTONEG);
  9023. else
  9024. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9025. if (epause->rx_pause)
  9026. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9027. else
  9028. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9029. if (epause->tx_pause)
  9030. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9031. else
  9032. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9033. if (netif_running(dev)) {
  9034. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9035. err = tg3_restart_hw(tp, 1);
  9036. if (!err)
  9037. tg3_netif_start(tp);
  9038. }
  9039. tg3_full_unlock(tp);
  9040. }
  9041. return err;
  9042. }
  9043. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9044. {
  9045. switch (sset) {
  9046. case ETH_SS_TEST:
  9047. return TG3_NUM_TEST;
  9048. case ETH_SS_STATS:
  9049. return TG3_NUM_STATS;
  9050. default:
  9051. return -EOPNOTSUPP;
  9052. }
  9053. }
  9054. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9055. u32 *rules __always_unused)
  9056. {
  9057. struct tg3 *tp = netdev_priv(dev);
  9058. if (!tg3_flag(tp, SUPPORT_MSIX))
  9059. return -EOPNOTSUPP;
  9060. switch (info->cmd) {
  9061. case ETHTOOL_GRXRINGS:
  9062. if (netif_running(tp->dev))
  9063. info->data = tp->irq_cnt;
  9064. else {
  9065. info->data = num_online_cpus();
  9066. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9067. info->data = TG3_IRQ_MAX_VECS_RSS;
  9068. }
  9069. /* The first interrupt vector only
  9070. * handles link interrupts.
  9071. */
  9072. info->data -= 1;
  9073. return 0;
  9074. default:
  9075. return -EOPNOTSUPP;
  9076. }
  9077. }
  9078. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9079. {
  9080. u32 size = 0;
  9081. struct tg3 *tp = netdev_priv(dev);
  9082. if (tg3_flag(tp, SUPPORT_MSIX))
  9083. size = TG3_RSS_INDIR_TBL_SIZE;
  9084. return size;
  9085. }
  9086. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9087. {
  9088. struct tg3 *tp = netdev_priv(dev);
  9089. int i;
  9090. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9091. indir[i] = tp->rss_ind_tbl[i];
  9092. return 0;
  9093. }
  9094. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9095. {
  9096. struct tg3 *tp = netdev_priv(dev);
  9097. size_t i;
  9098. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9099. tp->rss_ind_tbl[i] = indir[i];
  9100. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9101. return 0;
  9102. /* It is legal to write the indirection
  9103. * table while the device is running.
  9104. */
  9105. tg3_full_lock(tp, 0);
  9106. tg3_rss_write_indir_tbl(tp);
  9107. tg3_full_unlock(tp);
  9108. return 0;
  9109. }
  9110. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9111. {
  9112. switch (stringset) {
  9113. case ETH_SS_STATS:
  9114. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9115. break;
  9116. case ETH_SS_TEST:
  9117. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9118. break;
  9119. default:
  9120. WARN_ON(1); /* we need a WARN() */
  9121. break;
  9122. }
  9123. }
  9124. static int tg3_set_phys_id(struct net_device *dev,
  9125. enum ethtool_phys_id_state state)
  9126. {
  9127. struct tg3 *tp = netdev_priv(dev);
  9128. if (!netif_running(tp->dev))
  9129. return -EAGAIN;
  9130. switch (state) {
  9131. case ETHTOOL_ID_ACTIVE:
  9132. return 1; /* cycle on/off once per second */
  9133. case ETHTOOL_ID_ON:
  9134. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9135. LED_CTRL_1000MBPS_ON |
  9136. LED_CTRL_100MBPS_ON |
  9137. LED_CTRL_10MBPS_ON |
  9138. LED_CTRL_TRAFFIC_OVERRIDE |
  9139. LED_CTRL_TRAFFIC_BLINK |
  9140. LED_CTRL_TRAFFIC_LED);
  9141. break;
  9142. case ETHTOOL_ID_OFF:
  9143. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9144. LED_CTRL_TRAFFIC_OVERRIDE);
  9145. break;
  9146. case ETHTOOL_ID_INACTIVE:
  9147. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9148. break;
  9149. }
  9150. return 0;
  9151. }
  9152. static void tg3_get_ethtool_stats(struct net_device *dev,
  9153. struct ethtool_stats *estats, u64 *tmp_stats)
  9154. {
  9155. struct tg3 *tp = netdev_priv(dev);
  9156. if (tp->hw_stats)
  9157. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9158. else
  9159. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9160. }
  9161. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9162. {
  9163. int i;
  9164. __be32 *buf;
  9165. u32 offset = 0, len = 0;
  9166. u32 magic, val;
  9167. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9168. return NULL;
  9169. if (magic == TG3_EEPROM_MAGIC) {
  9170. for (offset = TG3_NVM_DIR_START;
  9171. offset < TG3_NVM_DIR_END;
  9172. offset += TG3_NVM_DIRENT_SIZE) {
  9173. if (tg3_nvram_read(tp, offset, &val))
  9174. return NULL;
  9175. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9176. TG3_NVM_DIRTYPE_EXTVPD)
  9177. break;
  9178. }
  9179. if (offset != TG3_NVM_DIR_END) {
  9180. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9181. if (tg3_nvram_read(tp, offset + 4, &offset))
  9182. return NULL;
  9183. offset = tg3_nvram_logical_addr(tp, offset);
  9184. }
  9185. }
  9186. if (!offset || !len) {
  9187. offset = TG3_NVM_VPD_OFF;
  9188. len = TG3_NVM_VPD_LEN;
  9189. }
  9190. buf = kmalloc(len, GFP_KERNEL);
  9191. if (buf == NULL)
  9192. return NULL;
  9193. if (magic == TG3_EEPROM_MAGIC) {
  9194. for (i = 0; i < len; i += 4) {
  9195. /* The data is in little-endian format in NVRAM.
  9196. * Use the big-endian read routines to preserve
  9197. * the byte order as it exists in NVRAM.
  9198. */
  9199. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9200. goto error;
  9201. }
  9202. } else {
  9203. u8 *ptr;
  9204. ssize_t cnt;
  9205. unsigned int pos = 0;
  9206. ptr = (u8 *)&buf[0];
  9207. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9208. cnt = pci_read_vpd(tp->pdev, pos,
  9209. len - pos, ptr);
  9210. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9211. cnt = 0;
  9212. else if (cnt < 0)
  9213. goto error;
  9214. }
  9215. if (pos != len)
  9216. goto error;
  9217. }
  9218. *vpdlen = len;
  9219. return buf;
  9220. error:
  9221. kfree(buf);
  9222. return NULL;
  9223. }
  9224. #define NVRAM_TEST_SIZE 0x100
  9225. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9226. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9227. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9228. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9229. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9230. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9231. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9232. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9233. static int tg3_test_nvram(struct tg3 *tp)
  9234. {
  9235. u32 csum, magic, len;
  9236. __be32 *buf;
  9237. int i, j, k, err = 0, size;
  9238. if (tg3_flag(tp, NO_NVRAM))
  9239. return 0;
  9240. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9241. return -EIO;
  9242. if (magic == TG3_EEPROM_MAGIC)
  9243. size = NVRAM_TEST_SIZE;
  9244. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9245. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9246. TG3_EEPROM_SB_FORMAT_1) {
  9247. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9248. case TG3_EEPROM_SB_REVISION_0:
  9249. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9250. break;
  9251. case TG3_EEPROM_SB_REVISION_2:
  9252. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9253. break;
  9254. case TG3_EEPROM_SB_REVISION_3:
  9255. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9256. break;
  9257. case TG3_EEPROM_SB_REVISION_4:
  9258. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9259. break;
  9260. case TG3_EEPROM_SB_REVISION_5:
  9261. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9262. break;
  9263. case TG3_EEPROM_SB_REVISION_6:
  9264. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9265. break;
  9266. default:
  9267. return -EIO;
  9268. }
  9269. } else
  9270. return 0;
  9271. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9272. size = NVRAM_SELFBOOT_HW_SIZE;
  9273. else
  9274. return -EIO;
  9275. buf = kmalloc(size, GFP_KERNEL);
  9276. if (buf == NULL)
  9277. return -ENOMEM;
  9278. err = -EIO;
  9279. for (i = 0, j = 0; i < size; i += 4, j++) {
  9280. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9281. if (err)
  9282. break;
  9283. }
  9284. if (i < size)
  9285. goto out;
  9286. /* Selfboot format */
  9287. magic = be32_to_cpu(buf[0]);
  9288. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9289. TG3_EEPROM_MAGIC_FW) {
  9290. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9291. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9292. TG3_EEPROM_SB_REVISION_2) {
  9293. /* For rev 2, the csum doesn't include the MBA. */
  9294. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9295. csum8 += buf8[i];
  9296. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9297. csum8 += buf8[i];
  9298. } else {
  9299. for (i = 0; i < size; i++)
  9300. csum8 += buf8[i];
  9301. }
  9302. if (csum8 == 0) {
  9303. err = 0;
  9304. goto out;
  9305. }
  9306. err = -EIO;
  9307. goto out;
  9308. }
  9309. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9310. TG3_EEPROM_MAGIC_HW) {
  9311. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9312. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9313. u8 *buf8 = (u8 *) buf;
  9314. /* Separate the parity bits and the data bytes. */
  9315. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9316. if ((i == 0) || (i == 8)) {
  9317. int l;
  9318. u8 msk;
  9319. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9320. parity[k++] = buf8[i] & msk;
  9321. i++;
  9322. } else if (i == 16) {
  9323. int l;
  9324. u8 msk;
  9325. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9326. parity[k++] = buf8[i] & msk;
  9327. i++;
  9328. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9329. parity[k++] = buf8[i] & msk;
  9330. i++;
  9331. }
  9332. data[j++] = buf8[i];
  9333. }
  9334. err = -EIO;
  9335. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9336. u8 hw8 = hweight8(data[i]);
  9337. if ((hw8 & 0x1) && parity[i])
  9338. goto out;
  9339. else if (!(hw8 & 0x1) && !parity[i])
  9340. goto out;
  9341. }
  9342. err = 0;
  9343. goto out;
  9344. }
  9345. err = -EIO;
  9346. /* Bootstrap checksum at offset 0x10 */
  9347. csum = calc_crc((unsigned char *) buf, 0x10);
  9348. if (csum != le32_to_cpu(buf[0x10/4]))
  9349. goto out;
  9350. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9351. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9352. if (csum != le32_to_cpu(buf[0xfc/4]))
  9353. goto out;
  9354. kfree(buf);
  9355. buf = tg3_vpd_readblock(tp, &len);
  9356. if (!buf)
  9357. return -ENOMEM;
  9358. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9359. if (i > 0) {
  9360. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9361. if (j < 0)
  9362. goto out;
  9363. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9364. goto out;
  9365. i += PCI_VPD_LRDT_TAG_SIZE;
  9366. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9367. PCI_VPD_RO_KEYWORD_CHKSUM);
  9368. if (j > 0) {
  9369. u8 csum8 = 0;
  9370. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9371. for (i = 0; i <= j; i++)
  9372. csum8 += ((u8 *)buf)[i];
  9373. if (csum8)
  9374. goto out;
  9375. }
  9376. }
  9377. err = 0;
  9378. out:
  9379. kfree(buf);
  9380. return err;
  9381. }
  9382. #define TG3_SERDES_TIMEOUT_SEC 2
  9383. #define TG3_COPPER_TIMEOUT_SEC 6
  9384. static int tg3_test_link(struct tg3 *tp)
  9385. {
  9386. int i, max;
  9387. if (!netif_running(tp->dev))
  9388. return -ENODEV;
  9389. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9390. max = TG3_SERDES_TIMEOUT_SEC;
  9391. else
  9392. max = TG3_COPPER_TIMEOUT_SEC;
  9393. for (i = 0; i < max; i++) {
  9394. if (netif_carrier_ok(tp->dev))
  9395. return 0;
  9396. if (msleep_interruptible(1000))
  9397. break;
  9398. }
  9399. return -EIO;
  9400. }
  9401. /* Only test the commonly used registers */
  9402. static int tg3_test_registers(struct tg3 *tp)
  9403. {
  9404. int i, is_5705, is_5750;
  9405. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9406. static struct {
  9407. u16 offset;
  9408. u16 flags;
  9409. #define TG3_FL_5705 0x1
  9410. #define TG3_FL_NOT_5705 0x2
  9411. #define TG3_FL_NOT_5788 0x4
  9412. #define TG3_FL_NOT_5750 0x8
  9413. u32 read_mask;
  9414. u32 write_mask;
  9415. } reg_tbl[] = {
  9416. /* MAC Control Registers */
  9417. { MAC_MODE, TG3_FL_NOT_5705,
  9418. 0x00000000, 0x00ef6f8c },
  9419. { MAC_MODE, TG3_FL_5705,
  9420. 0x00000000, 0x01ef6b8c },
  9421. { MAC_STATUS, TG3_FL_NOT_5705,
  9422. 0x03800107, 0x00000000 },
  9423. { MAC_STATUS, TG3_FL_5705,
  9424. 0x03800100, 0x00000000 },
  9425. { MAC_ADDR_0_HIGH, 0x0000,
  9426. 0x00000000, 0x0000ffff },
  9427. { MAC_ADDR_0_LOW, 0x0000,
  9428. 0x00000000, 0xffffffff },
  9429. { MAC_RX_MTU_SIZE, 0x0000,
  9430. 0x00000000, 0x0000ffff },
  9431. { MAC_TX_MODE, 0x0000,
  9432. 0x00000000, 0x00000070 },
  9433. { MAC_TX_LENGTHS, 0x0000,
  9434. 0x00000000, 0x00003fff },
  9435. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9436. 0x00000000, 0x000007fc },
  9437. { MAC_RX_MODE, TG3_FL_5705,
  9438. 0x00000000, 0x000007dc },
  9439. { MAC_HASH_REG_0, 0x0000,
  9440. 0x00000000, 0xffffffff },
  9441. { MAC_HASH_REG_1, 0x0000,
  9442. 0x00000000, 0xffffffff },
  9443. { MAC_HASH_REG_2, 0x0000,
  9444. 0x00000000, 0xffffffff },
  9445. { MAC_HASH_REG_3, 0x0000,
  9446. 0x00000000, 0xffffffff },
  9447. /* Receive Data and Receive BD Initiator Control Registers. */
  9448. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9449. 0x00000000, 0xffffffff },
  9450. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9451. 0x00000000, 0xffffffff },
  9452. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9453. 0x00000000, 0x00000003 },
  9454. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9455. 0x00000000, 0xffffffff },
  9456. { RCVDBDI_STD_BD+0, 0x0000,
  9457. 0x00000000, 0xffffffff },
  9458. { RCVDBDI_STD_BD+4, 0x0000,
  9459. 0x00000000, 0xffffffff },
  9460. { RCVDBDI_STD_BD+8, 0x0000,
  9461. 0x00000000, 0xffff0002 },
  9462. { RCVDBDI_STD_BD+0xc, 0x0000,
  9463. 0x00000000, 0xffffffff },
  9464. /* Receive BD Initiator Control Registers. */
  9465. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9466. 0x00000000, 0xffffffff },
  9467. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9468. 0x00000000, 0x000003ff },
  9469. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9470. 0x00000000, 0xffffffff },
  9471. /* Host Coalescing Control Registers. */
  9472. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9473. 0x00000000, 0x00000004 },
  9474. { HOSTCC_MODE, TG3_FL_5705,
  9475. 0x00000000, 0x000000f6 },
  9476. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9477. 0x00000000, 0xffffffff },
  9478. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9479. 0x00000000, 0x000003ff },
  9480. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9481. 0x00000000, 0xffffffff },
  9482. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9483. 0x00000000, 0x000003ff },
  9484. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9485. 0x00000000, 0xffffffff },
  9486. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9487. 0x00000000, 0x000000ff },
  9488. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9489. 0x00000000, 0xffffffff },
  9490. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9491. 0x00000000, 0x000000ff },
  9492. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9493. 0x00000000, 0xffffffff },
  9494. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9495. 0x00000000, 0xffffffff },
  9496. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9497. 0x00000000, 0xffffffff },
  9498. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9499. 0x00000000, 0x000000ff },
  9500. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9501. 0x00000000, 0xffffffff },
  9502. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9503. 0x00000000, 0x000000ff },
  9504. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9505. 0x00000000, 0xffffffff },
  9506. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9507. 0x00000000, 0xffffffff },
  9508. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9509. 0x00000000, 0xffffffff },
  9510. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9511. 0x00000000, 0xffffffff },
  9512. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9513. 0x00000000, 0xffffffff },
  9514. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9515. 0xffffffff, 0x00000000 },
  9516. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9517. 0xffffffff, 0x00000000 },
  9518. /* Buffer Manager Control Registers. */
  9519. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9520. 0x00000000, 0x007fff80 },
  9521. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9522. 0x00000000, 0x007fffff },
  9523. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9524. 0x00000000, 0x0000003f },
  9525. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9526. 0x00000000, 0x000001ff },
  9527. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9528. 0x00000000, 0x000001ff },
  9529. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9530. 0xffffffff, 0x00000000 },
  9531. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9532. 0xffffffff, 0x00000000 },
  9533. /* Mailbox Registers */
  9534. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9535. 0x00000000, 0x000001ff },
  9536. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9537. 0x00000000, 0x000001ff },
  9538. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9539. 0x00000000, 0x000007ff },
  9540. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9541. 0x00000000, 0x000001ff },
  9542. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9543. };
  9544. is_5705 = is_5750 = 0;
  9545. if (tg3_flag(tp, 5705_PLUS)) {
  9546. is_5705 = 1;
  9547. if (tg3_flag(tp, 5750_PLUS))
  9548. is_5750 = 1;
  9549. }
  9550. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9551. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9552. continue;
  9553. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9554. continue;
  9555. if (tg3_flag(tp, IS_5788) &&
  9556. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9557. continue;
  9558. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9559. continue;
  9560. offset = (u32) reg_tbl[i].offset;
  9561. read_mask = reg_tbl[i].read_mask;
  9562. write_mask = reg_tbl[i].write_mask;
  9563. /* Save the original register content */
  9564. save_val = tr32(offset);
  9565. /* Determine the read-only value. */
  9566. read_val = save_val & read_mask;
  9567. /* Write zero to the register, then make sure the read-only bits
  9568. * are not changed and the read/write bits are all zeros.
  9569. */
  9570. tw32(offset, 0);
  9571. val = tr32(offset);
  9572. /* Test the read-only and read/write bits. */
  9573. if (((val & read_mask) != read_val) || (val & write_mask))
  9574. goto out;
  9575. /* Write ones to all the bits defined by RdMask and WrMask, then
  9576. * make sure the read-only bits are not changed and the
  9577. * read/write bits are all ones.
  9578. */
  9579. tw32(offset, read_mask | write_mask);
  9580. val = tr32(offset);
  9581. /* Test the read-only bits. */
  9582. if ((val & read_mask) != read_val)
  9583. goto out;
  9584. /* Test the read/write bits. */
  9585. if ((val & write_mask) != write_mask)
  9586. goto out;
  9587. tw32(offset, save_val);
  9588. }
  9589. return 0;
  9590. out:
  9591. if (netif_msg_hw(tp))
  9592. netdev_err(tp->dev,
  9593. "Register test failed at offset %x\n", offset);
  9594. tw32(offset, save_val);
  9595. return -EIO;
  9596. }
  9597. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9598. {
  9599. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9600. int i;
  9601. u32 j;
  9602. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9603. for (j = 0; j < len; j += 4) {
  9604. u32 val;
  9605. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9606. tg3_read_mem(tp, offset + j, &val);
  9607. if (val != test_pattern[i])
  9608. return -EIO;
  9609. }
  9610. }
  9611. return 0;
  9612. }
  9613. static int tg3_test_memory(struct tg3 *tp)
  9614. {
  9615. static struct mem_entry {
  9616. u32 offset;
  9617. u32 len;
  9618. } mem_tbl_570x[] = {
  9619. { 0x00000000, 0x00b50},
  9620. { 0x00002000, 0x1c000},
  9621. { 0xffffffff, 0x00000}
  9622. }, mem_tbl_5705[] = {
  9623. { 0x00000100, 0x0000c},
  9624. { 0x00000200, 0x00008},
  9625. { 0x00004000, 0x00800},
  9626. { 0x00006000, 0x01000},
  9627. { 0x00008000, 0x02000},
  9628. { 0x00010000, 0x0e000},
  9629. { 0xffffffff, 0x00000}
  9630. }, mem_tbl_5755[] = {
  9631. { 0x00000200, 0x00008},
  9632. { 0x00004000, 0x00800},
  9633. { 0x00006000, 0x00800},
  9634. { 0x00008000, 0x02000},
  9635. { 0x00010000, 0x0c000},
  9636. { 0xffffffff, 0x00000}
  9637. }, mem_tbl_5906[] = {
  9638. { 0x00000200, 0x00008},
  9639. { 0x00004000, 0x00400},
  9640. { 0x00006000, 0x00400},
  9641. { 0x00008000, 0x01000},
  9642. { 0x00010000, 0x01000},
  9643. { 0xffffffff, 0x00000}
  9644. }, mem_tbl_5717[] = {
  9645. { 0x00000200, 0x00008},
  9646. { 0x00010000, 0x0a000},
  9647. { 0x00020000, 0x13c00},
  9648. { 0xffffffff, 0x00000}
  9649. }, mem_tbl_57765[] = {
  9650. { 0x00000200, 0x00008},
  9651. { 0x00004000, 0x00800},
  9652. { 0x00006000, 0x09800},
  9653. { 0x00010000, 0x0a000},
  9654. { 0xffffffff, 0x00000}
  9655. };
  9656. struct mem_entry *mem_tbl;
  9657. int err = 0;
  9658. int i;
  9659. if (tg3_flag(tp, 5717_PLUS))
  9660. mem_tbl = mem_tbl_5717;
  9661. else if (tg3_flag(tp, 57765_CLASS))
  9662. mem_tbl = mem_tbl_57765;
  9663. else if (tg3_flag(tp, 5755_PLUS))
  9664. mem_tbl = mem_tbl_5755;
  9665. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9666. mem_tbl = mem_tbl_5906;
  9667. else if (tg3_flag(tp, 5705_PLUS))
  9668. mem_tbl = mem_tbl_5705;
  9669. else
  9670. mem_tbl = mem_tbl_570x;
  9671. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9672. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9673. if (err)
  9674. break;
  9675. }
  9676. return err;
  9677. }
  9678. #define TG3_TSO_MSS 500
  9679. #define TG3_TSO_IP_HDR_LEN 20
  9680. #define TG3_TSO_TCP_HDR_LEN 20
  9681. #define TG3_TSO_TCP_OPT_LEN 12
  9682. static const u8 tg3_tso_header[] = {
  9683. 0x08, 0x00,
  9684. 0x45, 0x00, 0x00, 0x00,
  9685. 0x00, 0x00, 0x40, 0x00,
  9686. 0x40, 0x06, 0x00, 0x00,
  9687. 0x0a, 0x00, 0x00, 0x01,
  9688. 0x0a, 0x00, 0x00, 0x02,
  9689. 0x0d, 0x00, 0xe0, 0x00,
  9690. 0x00, 0x00, 0x01, 0x00,
  9691. 0x00, 0x00, 0x02, 0x00,
  9692. 0x80, 0x10, 0x10, 0x00,
  9693. 0x14, 0x09, 0x00, 0x00,
  9694. 0x01, 0x01, 0x08, 0x0a,
  9695. 0x11, 0x11, 0x11, 0x11,
  9696. 0x11, 0x11, 0x11, 0x11,
  9697. };
  9698. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9699. {
  9700. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9701. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9702. u32 budget;
  9703. struct sk_buff *skb;
  9704. u8 *tx_data, *rx_data;
  9705. dma_addr_t map;
  9706. int num_pkts, tx_len, rx_len, i, err;
  9707. struct tg3_rx_buffer_desc *desc;
  9708. struct tg3_napi *tnapi, *rnapi;
  9709. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9710. tnapi = &tp->napi[0];
  9711. rnapi = &tp->napi[0];
  9712. if (tp->irq_cnt > 1) {
  9713. if (tg3_flag(tp, ENABLE_RSS))
  9714. rnapi = &tp->napi[1];
  9715. if (tg3_flag(tp, ENABLE_TSS))
  9716. tnapi = &tp->napi[1];
  9717. }
  9718. coal_now = tnapi->coal_now | rnapi->coal_now;
  9719. err = -EIO;
  9720. tx_len = pktsz;
  9721. skb = netdev_alloc_skb(tp->dev, tx_len);
  9722. if (!skb)
  9723. return -ENOMEM;
  9724. tx_data = skb_put(skb, tx_len);
  9725. memcpy(tx_data, tp->dev->dev_addr, 6);
  9726. memset(tx_data + 6, 0x0, 8);
  9727. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9728. if (tso_loopback) {
  9729. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9730. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9731. TG3_TSO_TCP_OPT_LEN;
  9732. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9733. sizeof(tg3_tso_header));
  9734. mss = TG3_TSO_MSS;
  9735. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9736. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9737. /* Set the total length field in the IP header */
  9738. iph->tot_len = htons((u16)(mss + hdr_len));
  9739. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9740. TXD_FLAG_CPU_POST_DMA);
  9741. if (tg3_flag(tp, HW_TSO_1) ||
  9742. tg3_flag(tp, HW_TSO_2) ||
  9743. tg3_flag(tp, HW_TSO_3)) {
  9744. struct tcphdr *th;
  9745. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9746. th = (struct tcphdr *)&tx_data[val];
  9747. th->check = 0;
  9748. } else
  9749. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9750. if (tg3_flag(tp, HW_TSO_3)) {
  9751. mss |= (hdr_len & 0xc) << 12;
  9752. if (hdr_len & 0x10)
  9753. base_flags |= 0x00000010;
  9754. base_flags |= (hdr_len & 0x3e0) << 5;
  9755. } else if (tg3_flag(tp, HW_TSO_2))
  9756. mss |= hdr_len << 9;
  9757. else if (tg3_flag(tp, HW_TSO_1) ||
  9758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9759. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9760. } else {
  9761. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9762. }
  9763. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9764. } else {
  9765. num_pkts = 1;
  9766. data_off = ETH_HLEN;
  9767. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9768. tx_len > VLAN_ETH_FRAME_LEN)
  9769. base_flags |= TXD_FLAG_JMB_PKT;
  9770. }
  9771. for (i = data_off; i < tx_len; i++)
  9772. tx_data[i] = (u8) (i & 0xff);
  9773. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9774. if (pci_dma_mapping_error(tp->pdev, map)) {
  9775. dev_kfree_skb(skb);
  9776. return -EIO;
  9777. }
  9778. val = tnapi->tx_prod;
  9779. tnapi->tx_buffers[val].skb = skb;
  9780. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9781. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9782. rnapi->coal_now);
  9783. udelay(10);
  9784. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9785. budget = tg3_tx_avail(tnapi);
  9786. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9787. base_flags | TXD_FLAG_END, mss, 0)) {
  9788. tnapi->tx_buffers[val].skb = NULL;
  9789. dev_kfree_skb(skb);
  9790. return -EIO;
  9791. }
  9792. tnapi->tx_prod++;
  9793. /* Sync BD data before updating mailbox */
  9794. wmb();
  9795. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9796. tr32_mailbox(tnapi->prodmbox);
  9797. udelay(10);
  9798. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9799. for (i = 0; i < 35; i++) {
  9800. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9801. coal_now);
  9802. udelay(10);
  9803. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9804. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9805. if ((tx_idx == tnapi->tx_prod) &&
  9806. (rx_idx == (rx_start_idx + num_pkts)))
  9807. break;
  9808. }
  9809. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9810. dev_kfree_skb(skb);
  9811. if (tx_idx != tnapi->tx_prod)
  9812. goto out;
  9813. if (rx_idx != rx_start_idx + num_pkts)
  9814. goto out;
  9815. val = data_off;
  9816. while (rx_idx != rx_start_idx) {
  9817. desc = &rnapi->rx_rcb[rx_start_idx++];
  9818. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9819. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9820. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9821. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9822. goto out;
  9823. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9824. - ETH_FCS_LEN;
  9825. if (!tso_loopback) {
  9826. if (rx_len != tx_len)
  9827. goto out;
  9828. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9829. if (opaque_key != RXD_OPAQUE_RING_STD)
  9830. goto out;
  9831. } else {
  9832. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9833. goto out;
  9834. }
  9835. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9836. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9837. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9838. goto out;
  9839. }
  9840. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9841. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9842. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9843. mapping);
  9844. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9845. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9846. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9847. mapping);
  9848. } else
  9849. goto out;
  9850. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9851. PCI_DMA_FROMDEVICE);
  9852. rx_data += TG3_RX_OFFSET(tp);
  9853. for (i = data_off; i < rx_len; i++, val++) {
  9854. if (*(rx_data + i) != (u8) (val & 0xff))
  9855. goto out;
  9856. }
  9857. }
  9858. err = 0;
  9859. /* tg3_free_rings will unmap and free the rx_data */
  9860. out:
  9861. return err;
  9862. }
  9863. #define TG3_STD_LOOPBACK_FAILED 1
  9864. #define TG3_JMB_LOOPBACK_FAILED 2
  9865. #define TG3_TSO_LOOPBACK_FAILED 4
  9866. #define TG3_LOOPBACK_FAILED \
  9867. (TG3_STD_LOOPBACK_FAILED | \
  9868. TG3_JMB_LOOPBACK_FAILED | \
  9869. TG3_TSO_LOOPBACK_FAILED)
  9870. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9871. {
  9872. int err = -EIO;
  9873. u32 eee_cap;
  9874. u32 jmb_pkt_sz = 9000;
  9875. if (tp->dma_limit)
  9876. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  9877. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9878. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9879. if (!netif_running(tp->dev)) {
  9880. data[0] = TG3_LOOPBACK_FAILED;
  9881. data[1] = TG3_LOOPBACK_FAILED;
  9882. if (do_extlpbk)
  9883. data[2] = TG3_LOOPBACK_FAILED;
  9884. goto done;
  9885. }
  9886. err = tg3_reset_hw(tp, 1);
  9887. if (err) {
  9888. data[0] = TG3_LOOPBACK_FAILED;
  9889. data[1] = TG3_LOOPBACK_FAILED;
  9890. if (do_extlpbk)
  9891. data[2] = TG3_LOOPBACK_FAILED;
  9892. goto done;
  9893. }
  9894. if (tg3_flag(tp, ENABLE_RSS)) {
  9895. int i;
  9896. /* Reroute all rx packets to the 1st queue */
  9897. for (i = MAC_RSS_INDIR_TBL_0;
  9898. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9899. tw32(i, 0x0);
  9900. }
  9901. /* HW errata - mac loopback fails in some cases on 5780.
  9902. * Normal traffic and PHY loopback are not affected by
  9903. * errata. Also, the MAC loopback test is deprecated for
  9904. * all newer ASIC revisions.
  9905. */
  9906. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9907. !tg3_flag(tp, CPMU_PRESENT)) {
  9908. tg3_mac_loopback(tp, true);
  9909. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9910. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9911. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9912. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9913. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9914. tg3_mac_loopback(tp, false);
  9915. }
  9916. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9917. !tg3_flag(tp, USE_PHYLIB)) {
  9918. int i;
  9919. tg3_phy_lpbk_set(tp, 0, false);
  9920. /* Wait for link */
  9921. for (i = 0; i < 100; i++) {
  9922. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9923. break;
  9924. mdelay(1);
  9925. }
  9926. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9927. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9928. if (tg3_flag(tp, TSO_CAPABLE) &&
  9929. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9930. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9931. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9932. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9933. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9934. if (do_extlpbk) {
  9935. tg3_phy_lpbk_set(tp, 0, true);
  9936. /* All link indications report up, but the hardware
  9937. * isn't really ready for about 20 msec. Double it
  9938. * to be sure.
  9939. */
  9940. mdelay(40);
  9941. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9942. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9943. if (tg3_flag(tp, TSO_CAPABLE) &&
  9944. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9945. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9946. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9947. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9948. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9949. }
  9950. /* Re-enable gphy autopowerdown. */
  9951. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9952. tg3_phy_toggle_apd(tp, true);
  9953. }
  9954. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9955. done:
  9956. tp->phy_flags |= eee_cap;
  9957. return err;
  9958. }
  9959. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9960. u64 *data)
  9961. {
  9962. struct tg3 *tp = netdev_priv(dev);
  9963. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9964. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9965. tg3_power_up(tp)) {
  9966. etest->flags |= ETH_TEST_FL_FAILED;
  9967. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9968. return;
  9969. }
  9970. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9971. if (tg3_test_nvram(tp) != 0) {
  9972. etest->flags |= ETH_TEST_FL_FAILED;
  9973. data[0] = 1;
  9974. }
  9975. if (!doextlpbk && tg3_test_link(tp)) {
  9976. etest->flags |= ETH_TEST_FL_FAILED;
  9977. data[1] = 1;
  9978. }
  9979. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9980. int err, err2 = 0, irq_sync = 0;
  9981. if (netif_running(dev)) {
  9982. tg3_phy_stop(tp);
  9983. tg3_netif_stop(tp);
  9984. irq_sync = 1;
  9985. }
  9986. tg3_full_lock(tp, irq_sync);
  9987. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9988. err = tg3_nvram_lock(tp);
  9989. tg3_halt_cpu(tp, RX_CPU_BASE);
  9990. if (!tg3_flag(tp, 5705_PLUS))
  9991. tg3_halt_cpu(tp, TX_CPU_BASE);
  9992. if (!err)
  9993. tg3_nvram_unlock(tp);
  9994. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9995. tg3_phy_reset(tp);
  9996. if (tg3_test_registers(tp) != 0) {
  9997. etest->flags |= ETH_TEST_FL_FAILED;
  9998. data[2] = 1;
  9999. }
  10000. if (tg3_test_memory(tp) != 0) {
  10001. etest->flags |= ETH_TEST_FL_FAILED;
  10002. data[3] = 1;
  10003. }
  10004. if (doextlpbk)
  10005. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10006. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  10007. etest->flags |= ETH_TEST_FL_FAILED;
  10008. tg3_full_unlock(tp);
  10009. if (tg3_test_interrupt(tp) != 0) {
  10010. etest->flags |= ETH_TEST_FL_FAILED;
  10011. data[7] = 1;
  10012. }
  10013. tg3_full_lock(tp, 0);
  10014. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10015. if (netif_running(dev)) {
  10016. tg3_flag_set(tp, INIT_COMPLETE);
  10017. err2 = tg3_restart_hw(tp, 1);
  10018. if (!err2)
  10019. tg3_netif_start(tp);
  10020. }
  10021. tg3_full_unlock(tp);
  10022. if (irq_sync && !err2)
  10023. tg3_phy_start(tp);
  10024. }
  10025. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10026. tg3_power_down(tp);
  10027. }
  10028. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10029. {
  10030. struct mii_ioctl_data *data = if_mii(ifr);
  10031. struct tg3 *tp = netdev_priv(dev);
  10032. int err;
  10033. if (tg3_flag(tp, USE_PHYLIB)) {
  10034. struct phy_device *phydev;
  10035. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10036. return -EAGAIN;
  10037. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10038. return phy_mii_ioctl(phydev, ifr, cmd);
  10039. }
  10040. switch (cmd) {
  10041. case SIOCGMIIPHY:
  10042. data->phy_id = tp->phy_addr;
  10043. /* fallthru */
  10044. case SIOCGMIIREG: {
  10045. u32 mii_regval;
  10046. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10047. break; /* We have no PHY */
  10048. if (!netif_running(dev))
  10049. return -EAGAIN;
  10050. spin_lock_bh(&tp->lock);
  10051. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10052. spin_unlock_bh(&tp->lock);
  10053. data->val_out = mii_regval;
  10054. return err;
  10055. }
  10056. case SIOCSMIIREG:
  10057. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10058. break; /* We have no PHY */
  10059. if (!netif_running(dev))
  10060. return -EAGAIN;
  10061. spin_lock_bh(&tp->lock);
  10062. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10063. spin_unlock_bh(&tp->lock);
  10064. return err;
  10065. default:
  10066. /* do nothing */
  10067. break;
  10068. }
  10069. return -EOPNOTSUPP;
  10070. }
  10071. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10072. {
  10073. struct tg3 *tp = netdev_priv(dev);
  10074. memcpy(ec, &tp->coal, sizeof(*ec));
  10075. return 0;
  10076. }
  10077. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10078. {
  10079. struct tg3 *tp = netdev_priv(dev);
  10080. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10081. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10082. if (!tg3_flag(tp, 5705_PLUS)) {
  10083. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10084. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10085. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10086. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10087. }
  10088. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10089. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10090. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10091. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10092. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10093. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10094. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10095. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10096. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10097. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10098. return -EINVAL;
  10099. /* No rx interrupts will be generated if both are zero */
  10100. if ((ec->rx_coalesce_usecs == 0) &&
  10101. (ec->rx_max_coalesced_frames == 0))
  10102. return -EINVAL;
  10103. /* No tx interrupts will be generated if both are zero */
  10104. if ((ec->tx_coalesce_usecs == 0) &&
  10105. (ec->tx_max_coalesced_frames == 0))
  10106. return -EINVAL;
  10107. /* Only copy relevant parameters, ignore all others. */
  10108. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10109. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10110. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10111. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10112. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10113. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10114. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10115. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10116. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10117. if (netif_running(dev)) {
  10118. tg3_full_lock(tp, 0);
  10119. __tg3_set_coalesce(tp, &tp->coal);
  10120. tg3_full_unlock(tp);
  10121. }
  10122. return 0;
  10123. }
  10124. static const struct ethtool_ops tg3_ethtool_ops = {
  10125. .get_settings = tg3_get_settings,
  10126. .set_settings = tg3_set_settings,
  10127. .get_drvinfo = tg3_get_drvinfo,
  10128. .get_regs_len = tg3_get_regs_len,
  10129. .get_regs = tg3_get_regs,
  10130. .get_wol = tg3_get_wol,
  10131. .set_wol = tg3_set_wol,
  10132. .get_msglevel = tg3_get_msglevel,
  10133. .set_msglevel = tg3_set_msglevel,
  10134. .nway_reset = tg3_nway_reset,
  10135. .get_link = ethtool_op_get_link,
  10136. .get_eeprom_len = tg3_get_eeprom_len,
  10137. .get_eeprom = tg3_get_eeprom,
  10138. .set_eeprom = tg3_set_eeprom,
  10139. .get_ringparam = tg3_get_ringparam,
  10140. .set_ringparam = tg3_set_ringparam,
  10141. .get_pauseparam = tg3_get_pauseparam,
  10142. .set_pauseparam = tg3_set_pauseparam,
  10143. .self_test = tg3_self_test,
  10144. .get_strings = tg3_get_strings,
  10145. .set_phys_id = tg3_set_phys_id,
  10146. .get_ethtool_stats = tg3_get_ethtool_stats,
  10147. .get_coalesce = tg3_get_coalesce,
  10148. .set_coalesce = tg3_set_coalesce,
  10149. .get_sset_count = tg3_get_sset_count,
  10150. .get_rxnfc = tg3_get_rxnfc,
  10151. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10152. .get_rxfh_indir = tg3_get_rxfh_indir,
  10153. .set_rxfh_indir = tg3_set_rxfh_indir,
  10154. .get_ts_info = ethtool_op_get_ts_info,
  10155. };
  10156. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10157. struct rtnl_link_stats64 *stats)
  10158. {
  10159. struct tg3 *tp = netdev_priv(dev);
  10160. if (!tp->hw_stats)
  10161. return &tp->net_stats_prev;
  10162. spin_lock_bh(&tp->lock);
  10163. tg3_get_nstats(tp, stats);
  10164. spin_unlock_bh(&tp->lock);
  10165. return stats;
  10166. }
  10167. static void tg3_set_rx_mode(struct net_device *dev)
  10168. {
  10169. struct tg3 *tp = netdev_priv(dev);
  10170. if (!netif_running(dev))
  10171. return;
  10172. tg3_full_lock(tp, 0);
  10173. __tg3_set_rx_mode(dev);
  10174. tg3_full_unlock(tp);
  10175. }
  10176. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10177. int new_mtu)
  10178. {
  10179. dev->mtu = new_mtu;
  10180. if (new_mtu > ETH_DATA_LEN) {
  10181. if (tg3_flag(tp, 5780_CLASS)) {
  10182. netdev_update_features(dev);
  10183. tg3_flag_clear(tp, TSO_CAPABLE);
  10184. } else {
  10185. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10186. }
  10187. } else {
  10188. if (tg3_flag(tp, 5780_CLASS)) {
  10189. tg3_flag_set(tp, TSO_CAPABLE);
  10190. netdev_update_features(dev);
  10191. }
  10192. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10193. }
  10194. }
  10195. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10196. {
  10197. struct tg3 *tp = netdev_priv(dev);
  10198. int err, reset_phy = 0;
  10199. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10200. return -EINVAL;
  10201. if (!netif_running(dev)) {
  10202. /* We'll just catch it later when the
  10203. * device is up'd.
  10204. */
  10205. tg3_set_mtu(dev, tp, new_mtu);
  10206. return 0;
  10207. }
  10208. tg3_phy_stop(tp);
  10209. tg3_netif_stop(tp);
  10210. tg3_full_lock(tp, 1);
  10211. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10212. tg3_set_mtu(dev, tp, new_mtu);
  10213. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10214. * breaks all requests to 256 bytes.
  10215. */
  10216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10217. reset_phy = 1;
  10218. err = tg3_restart_hw(tp, reset_phy);
  10219. if (!err)
  10220. tg3_netif_start(tp);
  10221. tg3_full_unlock(tp);
  10222. if (!err)
  10223. tg3_phy_start(tp);
  10224. return err;
  10225. }
  10226. static const struct net_device_ops tg3_netdev_ops = {
  10227. .ndo_open = tg3_open,
  10228. .ndo_stop = tg3_close,
  10229. .ndo_start_xmit = tg3_start_xmit,
  10230. .ndo_get_stats64 = tg3_get_stats64,
  10231. .ndo_validate_addr = eth_validate_addr,
  10232. .ndo_set_rx_mode = tg3_set_rx_mode,
  10233. .ndo_set_mac_address = tg3_set_mac_addr,
  10234. .ndo_do_ioctl = tg3_ioctl,
  10235. .ndo_tx_timeout = tg3_tx_timeout,
  10236. .ndo_change_mtu = tg3_change_mtu,
  10237. .ndo_fix_features = tg3_fix_features,
  10238. .ndo_set_features = tg3_set_features,
  10239. #ifdef CONFIG_NET_POLL_CONTROLLER
  10240. .ndo_poll_controller = tg3_poll_controller,
  10241. #endif
  10242. };
  10243. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10244. {
  10245. u32 cursize, val, magic;
  10246. tp->nvram_size = EEPROM_CHIP_SIZE;
  10247. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10248. return;
  10249. if ((magic != TG3_EEPROM_MAGIC) &&
  10250. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10251. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10252. return;
  10253. /*
  10254. * Size the chip by reading offsets at increasing powers of two.
  10255. * When we encounter our validation signature, we know the addressing
  10256. * has wrapped around, and thus have our chip size.
  10257. */
  10258. cursize = 0x10;
  10259. while (cursize < tp->nvram_size) {
  10260. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10261. return;
  10262. if (val == magic)
  10263. break;
  10264. cursize <<= 1;
  10265. }
  10266. tp->nvram_size = cursize;
  10267. }
  10268. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10269. {
  10270. u32 val;
  10271. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10272. return;
  10273. /* Selfboot format */
  10274. if (val != TG3_EEPROM_MAGIC) {
  10275. tg3_get_eeprom_size(tp);
  10276. return;
  10277. }
  10278. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10279. if (val != 0) {
  10280. /* This is confusing. We want to operate on the
  10281. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10282. * call will read from NVRAM and byteswap the data
  10283. * according to the byteswapping settings for all
  10284. * other register accesses. This ensures the data we
  10285. * want will always reside in the lower 16-bits.
  10286. * However, the data in NVRAM is in LE format, which
  10287. * means the data from the NVRAM read will always be
  10288. * opposite the endianness of the CPU. The 16-bit
  10289. * byteswap then brings the data to CPU endianness.
  10290. */
  10291. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10292. return;
  10293. }
  10294. }
  10295. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10296. }
  10297. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10298. {
  10299. u32 nvcfg1;
  10300. nvcfg1 = tr32(NVRAM_CFG1);
  10301. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10302. tg3_flag_set(tp, FLASH);
  10303. } else {
  10304. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10305. tw32(NVRAM_CFG1, nvcfg1);
  10306. }
  10307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10308. tg3_flag(tp, 5780_CLASS)) {
  10309. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10310. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10311. tp->nvram_jedecnum = JEDEC_ATMEL;
  10312. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10313. tg3_flag_set(tp, NVRAM_BUFFERED);
  10314. break;
  10315. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10316. tp->nvram_jedecnum = JEDEC_ATMEL;
  10317. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10318. break;
  10319. case FLASH_VENDOR_ATMEL_EEPROM:
  10320. tp->nvram_jedecnum = JEDEC_ATMEL;
  10321. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10322. tg3_flag_set(tp, NVRAM_BUFFERED);
  10323. break;
  10324. case FLASH_VENDOR_ST:
  10325. tp->nvram_jedecnum = JEDEC_ST;
  10326. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10327. tg3_flag_set(tp, NVRAM_BUFFERED);
  10328. break;
  10329. case FLASH_VENDOR_SAIFUN:
  10330. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10331. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10332. break;
  10333. case FLASH_VENDOR_SST_SMALL:
  10334. case FLASH_VENDOR_SST_LARGE:
  10335. tp->nvram_jedecnum = JEDEC_SST;
  10336. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10337. break;
  10338. }
  10339. } else {
  10340. tp->nvram_jedecnum = JEDEC_ATMEL;
  10341. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10342. tg3_flag_set(tp, NVRAM_BUFFERED);
  10343. }
  10344. }
  10345. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10346. {
  10347. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10348. case FLASH_5752PAGE_SIZE_256:
  10349. tp->nvram_pagesize = 256;
  10350. break;
  10351. case FLASH_5752PAGE_SIZE_512:
  10352. tp->nvram_pagesize = 512;
  10353. break;
  10354. case FLASH_5752PAGE_SIZE_1K:
  10355. tp->nvram_pagesize = 1024;
  10356. break;
  10357. case FLASH_5752PAGE_SIZE_2K:
  10358. tp->nvram_pagesize = 2048;
  10359. break;
  10360. case FLASH_5752PAGE_SIZE_4K:
  10361. tp->nvram_pagesize = 4096;
  10362. break;
  10363. case FLASH_5752PAGE_SIZE_264:
  10364. tp->nvram_pagesize = 264;
  10365. break;
  10366. case FLASH_5752PAGE_SIZE_528:
  10367. tp->nvram_pagesize = 528;
  10368. break;
  10369. }
  10370. }
  10371. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10372. {
  10373. u32 nvcfg1;
  10374. nvcfg1 = tr32(NVRAM_CFG1);
  10375. /* NVRAM protection for TPM */
  10376. if (nvcfg1 & (1 << 27))
  10377. tg3_flag_set(tp, PROTECTED_NVRAM);
  10378. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10379. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10380. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10381. tp->nvram_jedecnum = JEDEC_ATMEL;
  10382. tg3_flag_set(tp, NVRAM_BUFFERED);
  10383. break;
  10384. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10385. tp->nvram_jedecnum = JEDEC_ATMEL;
  10386. tg3_flag_set(tp, NVRAM_BUFFERED);
  10387. tg3_flag_set(tp, FLASH);
  10388. break;
  10389. case FLASH_5752VENDOR_ST_M45PE10:
  10390. case FLASH_5752VENDOR_ST_M45PE20:
  10391. case FLASH_5752VENDOR_ST_M45PE40:
  10392. tp->nvram_jedecnum = JEDEC_ST;
  10393. tg3_flag_set(tp, NVRAM_BUFFERED);
  10394. tg3_flag_set(tp, FLASH);
  10395. break;
  10396. }
  10397. if (tg3_flag(tp, FLASH)) {
  10398. tg3_nvram_get_pagesize(tp, nvcfg1);
  10399. } else {
  10400. /* For eeprom, set pagesize to maximum eeprom size */
  10401. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10402. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10403. tw32(NVRAM_CFG1, nvcfg1);
  10404. }
  10405. }
  10406. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10407. {
  10408. u32 nvcfg1, protect = 0;
  10409. nvcfg1 = tr32(NVRAM_CFG1);
  10410. /* NVRAM protection for TPM */
  10411. if (nvcfg1 & (1 << 27)) {
  10412. tg3_flag_set(tp, PROTECTED_NVRAM);
  10413. protect = 1;
  10414. }
  10415. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10416. switch (nvcfg1) {
  10417. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10418. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10419. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10420. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10421. tp->nvram_jedecnum = JEDEC_ATMEL;
  10422. tg3_flag_set(tp, NVRAM_BUFFERED);
  10423. tg3_flag_set(tp, FLASH);
  10424. tp->nvram_pagesize = 264;
  10425. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10426. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10427. tp->nvram_size = (protect ? 0x3e200 :
  10428. TG3_NVRAM_SIZE_512KB);
  10429. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10430. tp->nvram_size = (protect ? 0x1f200 :
  10431. TG3_NVRAM_SIZE_256KB);
  10432. else
  10433. tp->nvram_size = (protect ? 0x1f200 :
  10434. TG3_NVRAM_SIZE_128KB);
  10435. break;
  10436. case FLASH_5752VENDOR_ST_M45PE10:
  10437. case FLASH_5752VENDOR_ST_M45PE20:
  10438. case FLASH_5752VENDOR_ST_M45PE40:
  10439. tp->nvram_jedecnum = JEDEC_ST;
  10440. tg3_flag_set(tp, NVRAM_BUFFERED);
  10441. tg3_flag_set(tp, FLASH);
  10442. tp->nvram_pagesize = 256;
  10443. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10444. tp->nvram_size = (protect ?
  10445. TG3_NVRAM_SIZE_64KB :
  10446. TG3_NVRAM_SIZE_128KB);
  10447. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10448. tp->nvram_size = (protect ?
  10449. TG3_NVRAM_SIZE_64KB :
  10450. TG3_NVRAM_SIZE_256KB);
  10451. else
  10452. tp->nvram_size = (protect ?
  10453. TG3_NVRAM_SIZE_128KB :
  10454. TG3_NVRAM_SIZE_512KB);
  10455. break;
  10456. }
  10457. }
  10458. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10459. {
  10460. u32 nvcfg1;
  10461. nvcfg1 = tr32(NVRAM_CFG1);
  10462. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10463. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10464. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10465. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10466. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10467. tp->nvram_jedecnum = JEDEC_ATMEL;
  10468. tg3_flag_set(tp, NVRAM_BUFFERED);
  10469. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10470. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10471. tw32(NVRAM_CFG1, nvcfg1);
  10472. break;
  10473. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10474. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10475. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10476. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10477. tp->nvram_jedecnum = JEDEC_ATMEL;
  10478. tg3_flag_set(tp, NVRAM_BUFFERED);
  10479. tg3_flag_set(tp, FLASH);
  10480. tp->nvram_pagesize = 264;
  10481. break;
  10482. case FLASH_5752VENDOR_ST_M45PE10:
  10483. case FLASH_5752VENDOR_ST_M45PE20:
  10484. case FLASH_5752VENDOR_ST_M45PE40:
  10485. tp->nvram_jedecnum = JEDEC_ST;
  10486. tg3_flag_set(tp, NVRAM_BUFFERED);
  10487. tg3_flag_set(tp, FLASH);
  10488. tp->nvram_pagesize = 256;
  10489. break;
  10490. }
  10491. }
  10492. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10493. {
  10494. u32 nvcfg1, protect = 0;
  10495. nvcfg1 = tr32(NVRAM_CFG1);
  10496. /* NVRAM protection for TPM */
  10497. if (nvcfg1 & (1 << 27)) {
  10498. tg3_flag_set(tp, PROTECTED_NVRAM);
  10499. protect = 1;
  10500. }
  10501. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10502. switch (nvcfg1) {
  10503. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10504. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10505. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10506. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10507. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10508. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10509. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10510. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10511. tp->nvram_jedecnum = JEDEC_ATMEL;
  10512. tg3_flag_set(tp, NVRAM_BUFFERED);
  10513. tg3_flag_set(tp, FLASH);
  10514. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10515. tp->nvram_pagesize = 256;
  10516. break;
  10517. case FLASH_5761VENDOR_ST_A_M45PE20:
  10518. case FLASH_5761VENDOR_ST_A_M45PE40:
  10519. case FLASH_5761VENDOR_ST_A_M45PE80:
  10520. case FLASH_5761VENDOR_ST_A_M45PE16:
  10521. case FLASH_5761VENDOR_ST_M_M45PE20:
  10522. case FLASH_5761VENDOR_ST_M_M45PE40:
  10523. case FLASH_5761VENDOR_ST_M_M45PE80:
  10524. case FLASH_5761VENDOR_ST_M_M45PE16:
  10525. tp->nvram_jedecnum = JEDEC_ST;
  10526. tg3_flag_set(tp, NVRAM_BUFFERED);
  10527. tg3_flag_set(tp, FLASH);
  10528. tp->nvram_pagesize = 256;
  10529. break;
  10530. }
  10531. if (protect) {
  10532. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10533. } else {
  10534. switch (nvcfg1) {
  10535. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10536. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10537. case FLASH_5761VENDOR_ST_A_M45PE16:
  10538. case FLASH_5761VENDOR_ST_M_M45PE16:
  10539. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10540. break;
  10541. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10542. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10543. case FLASH_5761VENDOR_ST_A_M45PE80:
  10544. case FLASH_5761VENDOR_ST_M_M45PE80:
  10545. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10546. break;
  10547. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10548. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10549. case FLASH_5761VENDOR_ST_A_M45PE40:
  10550. case FLASH_5761VENDOR_ST_M_M45PE40:
  10551. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10552. break;
  10553. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10554. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10555. case FLASH_5761VENDOR_ST_A_M45PE20:
  10556. case FLASH_5761VENDOR_ST_M_M45PE20:
  10557. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10558. break;
  10559. }
  10560. }
  10561. }
  10562. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10563. {
  10564. tp->nvram_jedecnum = JEDEC_ATMEL;
  10565. tg3_flag_set(tp, NVRAM_BUFFERED);
  10566. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10567. }
  10568. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10569. {
  10570. u32 nvcfg1;
  10571. nvcfg1 = tr32(NVRAM_CFG1);
  10572. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10573. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10574. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10575. tp->nvram_jedecnum = JEDEC_ATMEL;
  10576. tg3_flag_set(tp, NVRAM_BUFFERED);
  10577. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10578. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10579. tw32(NVRAM_CFG1, nvcfg1);
  10580. return;
  10581. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10582. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10583. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10584. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10585. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10586. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10587. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10588. tp->nvram_jedecnum = JEDEC_ATMEL;
  10589. tg3_flag_set(tp, NVRAM_BUFFERED);
  10590. tg3_flag_set(tp, FLASH);
  10591. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10592. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10593. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10594. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10595. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10596. break;
  10597. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10598. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10599. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10600. break;
  10601. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10602. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10603. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10604. break;
  10605. }
  10606. break;
  10607. case FLASH_5752VENDOR_ST_M45PE10:
  10608. case FLASH_5752VENDOR_ST_M45PE20:
  10609. case FLASH_5752VENDOR_ST_M45PE40:
  10610. tp->nvram_jedecnum = JEDEC_ST;
  10611. tg3_flag_set(tp, NVRAM_BUFFERED);
  10612. tg3_flag_set(tp, FLASH);
  10613. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10614. case FLASH_5752VENDOR_ST_M45PE10:
  10615. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10616. break;
  10617. case FLASH_5752VENDOR_ST_M45PE20:
  10618. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10619. break;
  10620. case FLASH_5752VENDOR_ST_M45PE40:
  10621. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10622. break;
  10623. }
  10624. break;
  10625. default:
  10626. tg3_flag_set(tp, NO_NVRAM);
  10627. return;
  10628. }
  10629. tg3_nvram_get_pagesize(tp, nvcfg1);
  10630. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10631. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10632. }
  10633. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10634. {
  10635. u32 nvcfg1;
  10636. nvcfg1 = tr32(NVRAM_CFG1);
  10637. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10638. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10639. case FLASH_5717VENDOR_MICRO_EEPROM:
  10640. tp->nvram_jedecnum = JEDEC_ATMEL;
  10641. tg3_flag_set(tp, NVRAM_BUFFERED);
  10642. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10643. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10644. tw32(NVRAM_CFG1, nvcfg1);
  10645. return;
  10646. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10647. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10648. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10649. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10650. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10651. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10652. case FLASH_5717VENDOR_ATMEL_45USPT:
  10653. tp->nvram_jedecnum = JEDEC_ATMEL;
  10654. tg3_flag_set(tp, NVRAM_BUFFERED);
  10655. tg3_flag_set(tp, FLASH);
  10656. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10657. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10658. /* Detect size with tg3_nvram_get_size() */
  10659. break;
  10660. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10661. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10662. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10663. break;
  10664. default:
  10665. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10666. break;
  10667. }
  10668. break;
  10669. case FLASH_5717VENDOR_ST_M_M25PE10:
  10670. case FLASH_5717VENDOR_ST_A_M25PE10:
  10671. case FLASH_5717VENDOR_ST_M_M45PE10:
  10672. case FLASH_5717VENDOR_ST_A_M45PE10:
  10673. case FLASH_5717VENDOR_ST_M_M25PE20:
  10674. case FLASH_5717VENDOR_ST_A_M25PE20:
  10675. case FLASH_5717VENDOR_ST_M_M45PE20:
  10676. case FLASH_5717VENDOR_ST_A_M45PE20:
  10677. case FLASH_5717VENDOR_ST_25USPT:
  10678. case FLASH_5717VENDOR_ST_45USPT:
  10679. tp->nvram_jedecnum = JEDEC_ST;
  10680. tg3_flag_set(tp, NVRAM_BUFFERED);
  10681. tg3_flag_set(tp, FLASH);
  10682. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10683. case FLASH_5717VENDOR_ST_M_M25PE20:
  10684. case FLASH_5717VENDOR_ST_M_M45PE20:
  10685. /* Detect size with tg3_nvram_get_size() */
  10686. break;
  10687. case FLASH_5717VENDOR_ST_A_M25PE20:
  10688. case FLASH_5717VENDOR_ST_A_M45PE20:
  10689. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10690. break;
  10691. default:
  10692. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10693. break;
  10694. }
  10695. break;
  10696. default:
  10697. tg3_flag_set(tp, NO_NVRAM);
  10698. return;
  10699. }
  10700. tg3_nvram_get_pagesize(tp, nvcfg1);
  10701. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10702. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10703. }
  10704. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10705. {
  10706. u32 nvcfg1, nvmpinstrp;
  10707. nvcfg1 = tr32(NVRAM_CFG1);
  10708. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10709. switch (nvmpinstrp) {
  10710. case FLASH_5720_EEPROM_HD:
  10711. case FLASH_5720_EEPROM_LD:
  10712. tp->nvram_jedecnum = JEDEC_ATMEL;
  10713. tg3_flag_set(tp, NVRAM_BUFFERED);
  10714. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10715. tw32(NVRAM_CFG1, nvcfg1);
  10716. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10717. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10718. else
  10719. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10720. return;
  10721. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10722. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10723. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10724. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10725. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10726. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10727. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10728. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10729. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10730. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10731. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10732. case FLASH_5720VENDOR_ATMEL_45USPT:
  10733. tp->nvram_jedecnum = JEDEC_ATMEL;
  10734. tg3_flag_set(tp, NVRAM_BUFFERED);
  10735. tg3_flag_set(tp, FLASH);
  10736. switch (nvmpinstrp) {
  10737. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10738. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10739. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10740. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10741. break;
  10742. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10743. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10744. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10745. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10746. break;
  10747. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10748. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10749. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10750. break;
  10751. default:
  10752. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10753. break;
  10754. }
  10755. break;
  10756. case FLASH_5720VENDOR_M_ST_M25PE10:
  10757. case FLASH_5720VENDOR_M_ST_M45PE10:
  10758. case FLASH_5720VENDOR_A_ST_M25PE10:
  10759. case FLASH_5720VENDOR_A_ST_M45PE10:
  10760. case FLASH_5720VENDOR_M_ST_M25PE20:
  10761. case FLASH_5720VENDOR_M_ST_M45PE20:
  10762. case FLASH_5720VENDOR_A_ST_M25PE20:
  10763. case FLASH_5720VENDOR_A_ST_M45PE20:
  10764. case FLASH_5720VENDOR_M_ST_M25PE40:
  10765. case FLASH_5720VENDOR_M_ST_M45PE40:
  10766. case FLASH_5720VENDOR_A_ST_M25PE40:
  10767. case FLASH_5720VENDOR_A_ST_M45PE40:
  10768. case FLASH_5720VENDOR_M_ST_M25PE80:
  10769. case FLASH_5720VENDOR_M_ST_M45PE80:
  10770. case FLASH_5720VENDOR_A_ST_M25PE80:
  10771. case FLASH_5720VENDOR_A_ST_M45PE80:
  10772. case FLASH_5720VENDOR_ST_25USPT:
  10773. case FLASH_5720VENDOR_ST_45USPT:
  10774. tp->nvram_jedecnum = JEDEC_ST;
  10775. tg3_flag_set(tp, NVRAM_BUFFERED);
  10776. tg3_flag_set(tp, FLASH);
  10777. switch (nvmpinstrp) {
  10778. case FLASH_5720VENDOR_M_ST_M25PE20:
  10779. case FLASH_5720VENDOR_M_ST_M45PE20:
  10780. case FLASH_5720VENDOR_A_ST_M25PE20:
  10781. case FLASH_5720VENDOR_A_ST_M45PE20:
  10782. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10783. break;
  10784. case FLASH_5720VENDOR_M_ST_M25PE40:
  10785. case FLASH_5720VENDOR_M_ST_M45PE40:
  10786. case FLASH_5720VENDOR_A_ST_M25PE40:
  10787. case FLASH_5720VENDOR_A_ST_M45PE40:
  10788. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10789. break;
  10790. case FLASH_5720VENDOR_M_ST_M25PE80:
  10791. case FLASH_5720VENDOR_M_ST_M45PE80:
  10792. case FLASH_5720VENDOR_A_ST_M25PE80:
  10793. case FLASH_5720VENDOR_A_ST_M45PE80:
  10794. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10795. break;
  10796. default:
  10797. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10798. break;
  10799. }
  10800. break;
  10801. default:
  10802. tg3_flag_set(tp, NO_NVRAM);
  10803. return;
  10804. }
  10805. tg3_nvram_get_pagesize(tp, nvcfg1);
  10806. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10807. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10808. }
  10809. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10810. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10811. {
  10812. tw32_f(GRC_EEPROM_ADDR,
  10813. (EEPROM_ADDR_FSM_RESET |
  10814. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10815. EEPROM_ADDR_CLKPERD_SHIFT)));
  10816. msleep(1);
  10817. /* Enable seeprom accesses. */
  10818. tw32_f(GRC_LOCAL_CTRL,
  10819. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10820. udelay(100);
  10821. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10822. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10823. tg3_flag_set(tp, NVRAM);
  10824. if (tg3_nvram_lock(tp)) {
  10825. netdev_warn(tp->dev,
  10826. "Cannot get nvram lock, %s failed\n",
  10827. __func__);
  10828. return;
  10829. }
  10830. tg3_enable_nvram_access(tp);
  10831. tp->nvram_size = 0;
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10833. tg3_get_5752_nvram_info(tp);
  10834. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10835. tg3_get_5755_nvram_info(tp);
  10836. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10839. tg3_get_5787_nvram_info(tp);
  10840. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10841. tg3_get_5761_nvram_info(tp);
  10842. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10843. tg3_get_5906_nvram_info(tp);
  10844. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10845. tg3_flag(tp, 57765_CLASS))
  10846. tg3_get_57780_nvram_info(tp);
  10847. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10849. tg3_get_5717_nvram_info(tp);
  10850. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10851. tg3_get_5720_nvram_info(tp);
  10852. else
  10853. tg3_get_nvram_info(tp);
  10854. if (tp->nvram_size == 0)
  10855. tg3_get_nvram_size(tp);
  10856. tg3_disable_nvram_access(tp);
  10857. tg3_nvram_unlock(tp);
  10858. } else {
  10859. tg3_flag_clear(tp, NVRAM);
  10860. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10861. tg3_get_eeprom_size(tp);
  10862. }
  10863. }
  10864. struct subsys_tbl_ent {
  10865. u16 subsys_vendor, subsys_devid;
  10866. u32 phy_id;
  10867. };
  10868. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10869. /* Broadcom boards. */
  10870. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10871. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10872. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10873. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10874. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10875. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10876. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10877. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10878. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10879. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10880. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10881. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10882. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10883. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10884. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10885. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10886. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10887. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10888. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10889. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10890. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10891. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10892. /* 3com boards. */
  10893. { TG3PCI_SUBVENDOR_ID_3COM,
  10894. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10895. { TG3PCI_SUBVENDOR_ID_3COM,
  10896. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10897. { TG3PCI_SUBVENDOR_ID_3COM,
  10898. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10899. { TG3PCI_SUBVENDOR_ID_3COM,
  10900. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10901. { TG3PCI_SUBVENDOR_ID_3COM,
  10902. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10903. /* DELL boards. */
  10904. { TG3PCI_SUBVENDOR_ID_DELL,
  10905. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10906. { TG3PCI_SUBVENDOR_ID_DELL,
  10907. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10908. { TG3PCI_SUBVENDOR_ID_DELL,
  10909. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10910. { TG3PCI_SUBVENDOR_ID_DELL,
  10911. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10912. /* Compaq boards. */
  10913. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10914. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10915. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10916. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10917. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10918. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10919. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10920. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10921. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10922. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10923. /* IBM boards. */
  10924. { TG3PCI_SUBVENDOR_ID_IBM,
  10925. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10926. };
  10927. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10928. {
  10929. int i;
  10930. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10931. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10932. tp->pdev->subsystem_vendor) &&
  10933. (subsys_id_to_phy_id[i].subsys_devid ==
  10934. tp->pdev->subsystem_device))
  10935. return &subsys_id_to_phy_id[i];
  10936. }
  10937. return NULL;
  10938. }
  10939. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10940. {
  10941. u32 val;
  10942. tp->phy_id = TG3_PHY_ID_INVALID;
  10943. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10944. /* Assume an onboard device and WOL capable by default. */
  10945. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10946. tg3_flag_set(tp, WOL_CAP);
  10947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10948. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10949. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10950. tg3_flag_set(tp, IS_NIC);
  10951. }
  10952. val = tr32(VCPU_CFGSHDW);
  10953. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10954. tg3_flag_set(tp, ASPM_WORKAROUND);
  10955. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10956. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10957. tg3_flag_set(tp, WOL_ENABLE);
  10958. device_set_wakeup_enable(&tp->pdev->dev, true);
  10959. }
  10960. goto done;
  10961. }
  10962. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10963. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10964. u32 nic_cfg, led_cfg;
  10965. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10966. int eeprom_phy_serdes = 0;
  10967. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10968. tp->nic_sram_data_cfg = nic_cfg;
  10969. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10970. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10971. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10972. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10973. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10974. (ver > 0) && (ver < 0x100))
  10975. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10977. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10978. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10979. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10980. eeprom_phy_serdes = 1;
  10981. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10982. if (nic_phy_id != 0) {
  10983. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10984. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10985. eeprom_phy_id = (id1 >> 16) << 10;
  10986. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10987. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10988. } else
  10989. eeprom_phy_id = 0;
  10990. tp->phy_id = eeprom_phy_id;
  10991. if (eeprom_phy_serdes) {
  10992. if (!tg3_flag(tp, 5705_PLUS))
  10993. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10994. else
  10995. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10996. }
  10997. if (tg3_flag(tp, 5750_PLUS))
  10998. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10999. SHASTA_EXT_LED_MODE_MASK);
  11000. else
  11001. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11002. switch (led_cfg) {
  11003. default:
  11004. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11005. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11006. break;
  11007. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11008. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11009. break;
  11010. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11011. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11012. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11013. * read on some older 5700/5701 bootcode.
  11014. */
  11015. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11016. ASIC_REV_5700 ||
  11017. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11018. ASIC_REV_5701)
  11019. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11020. break;
  11021. case SHASTA_EXT_LED_SHARED:
  11022. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11023. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11024. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11025. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11026. LED_CTRL_MODE_PHY_2);
  11027. break;
  11028. case SHASTA_EXT_LED_MAC:
  11029. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11030. break;
  11031. case SHASTA_EXT_LED_COMBO:
  11032. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11033. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11034. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11035. LED_CTRL_MODE_PHY_2);
  11036. break;
  11037. }
  11038. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11040. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11041. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11042. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11043. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11044. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11045. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11046. if ((tp->pdev->subsystem_vendor ==
  11047. PCI_VENDOR_ID_ARIMA) &&
  11048. (tp->pdev->subsystem_device == 0x205a ||
  11049. tp->pdev->subsystem_device == 0x2063))
  11050. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11051. } else {
  11052. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11053. tg3_flag_set(tp, IS_NIC);
  11054. }
  11055. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11056. tg3_flag_set(tp, ENABLE_ASF);
  11057. if (tg3_flag(tp, 5750_PLUS))
  11058. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11059. }
  11060. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11061. tg3_flag(tp, 5750_PLUS))
  11062. tg3_flag_set(tp, ENABLE_APE);
  11063. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11064. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11065. tg3_flag_clear(tp, WOL_CAP);
  11066. if (tg3_flag(tp, WOL_CAP) &&
  11067. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11068. tg3_flag_set(tp, WOL_ENABLE);
  11069. device_set_wakeup_enable(&tp->pdev->dev, true);
  11070. }
  11071. if (cfg2 & (1 << 17))
  11072. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11073. /* serdes signal pre-emphasis in register 0x590 set by */
  11074. /* bootcode if bit 18 is set */
  11075. if (cfg2 & (1 << 18))
  11076. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11077. if ((tg3_flag(tp, 57765_PLUS) ||
  11078. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11079. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11080. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11081. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11082. if (tg3_flag(tp, PCI_EXPRESS) &&
  11083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11084. !tg3_flag(tp, 57765_PLUS)) {
  11085. u32 cfg3;
  11086. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11087. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11088. tg3_flag_set(tp, ASPM_WORKAROUND);
  11089. }
  11090. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11091. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11092. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11093. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11094. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11095. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11096. }
  11097. done:
  11098. if (tg3_flag(tp, WOL_CAP))
  11099. device_set_wakeup_enable(&tp->pdev->dev,
  11100. tg3_flag(tp, WOL_ENABLE));
  11101. else
  11102. device_set_wakeup_capable(&tp->pdev->dev, false);
  11103. }
  11104. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11105. {
  11106. int i;
  11107. u32 val;
  11108. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11109. tw32(OTP_CTRL, cmd);
  11110. /* Wait for up to 1 ms for command to execute. */
  11111. for (i = 0; i < 100; i++) {
  11112. val = tr32(OTP_STATUS);
  11113. if (val & OTP_STATUS_CMD_DONE)
  11114. break;
  11115. udelay(10);
  11116. }
  11117. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11118. }
  11119. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11120. * configuration is a 32-bit value that straddles the alignment boundary.
  11121. * We do two 32-bit reads and then shift and merge the results.
  11122. */
  11123. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11124. {
  11125. u32 bhalf_otp, thalf_otp;
  11126. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11127. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11128. return 0;
  11129. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11130. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11131. return 0;
  11132. thalf_otp = tr32(OTP_READ_DATA);
  11133. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11134. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11135. return 0;
  11136. bhalf_otp = tr32(OTP_READ_DATA);
  11137. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11138. }
  11139. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11140. {
  11141. u32 adv = ADVERTISED_Autoneg;
  11142. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11143. adv |= ADVERTISED_1000baseT_Half |
  11144. ADVERTISED_1000baseT_Full;
  11145. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11146. adv |= ADVERTISED_100baseT_Half |
  11147. ADVERTISED_100baseT_Full |
  11148. ADVERTISED_10baseT_Half |
  11149. ADVERTISED_10baseT_Full |
  11150. ADVERTISED_TP;
  11151. else
  11152. adv |= ADVERTISED_FIBRE;
  11153. tp->link_config.advertising = adv;
  11154. tp->link_config.speed = SPEED_UNKNOWN;
  11155. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11156. tp->link_config.autoneg = AUTONEG_ENABLE;
  11157. tp->link_config.active_speed = SPEED_UNKNOWN;
  11158. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11159. tp->old_link = -1;
  11160. }
  11161. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11162. {
  11163. u32 hw_phy_id_1, hw_phy_id_2;
  11164. u32 hw_phy_id, hw_phy_id_masked;
  11165. int err;
  11166. /* flow control autonegotiation is default behavior */
  11167. tg3_flag_set(tp, PAUSE_AUTONEG);
  11168. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11169. if (tg3_flag(tp, USE_PHYLIB))
  11170. return tg3_phy_init(tp);
  11171. /* Reading the PHY ID register can conflict with ASF
  11172. * firmware access to the PHY hardware.
  11173. */
  11174. err = 0;
  11175. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11176. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11177. } else {
  11178. /* Now read the physical PHY_ID from the chip and verify
  11179. * that it is sane. If it doesn't look good, we fall back
  11180. * to either the hard-coded table based PHY_ID and failing
  11181. * that the value found in the eeprom area.
  11182. */
  11183. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11184. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11185. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11186. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11187. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11188. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11189. }
  11190. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11191. tp->phy_id = hw_phy_id;
  11192. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11193. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11194. else
  11195. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11196. } else {
  11197. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11198. /* Do nothing, phy ID already set up in
  11199. * tg3_get_eeprom_hw_cfg().
  11200. */
  11201. } else {
  11202. struct subsys_tbl_ent *p;
  11203. /* No eeprom signature? Try the hardcoded
  11204. * subsys device table.
  11205. */
  11206. p = tg3_lookup_by_subsys(tp);
  11207. if (!p)
  11208. return -ENODEV;
  11209. tp->phy_id = p->phy_id;
  11210. if (!tp->phy_id ||
  11211. tp->phy_id == TG3_PHY_ID_BCM8002)
  11212. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11213. }
  11214. }
  11215. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11216. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11218. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11219. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11220. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11221. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11222. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11223. tg3_phy_init_link_config(tp);
  11224. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11225. !tg3_flag(tp, ENABLE_APE) &&
  11226. !tg3_flag(tp, ENABLE_ASF)) {
  11227. u32 bmsr, dummy;
  11228. tg3_readphy(tp, MII_BMSR, &bmsr);
  11229. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11230. (bmsr & BMSR_LSTATUS))
  11231. goto skip_phy_reset;
  11232. err = tg3_phy_reset(tp);
  11233. if (err)
  11234. return err;
  11235. tg3_phy_set_wirespeed(tp);
  11236. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11237. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11238. tp->link_config.flowctrl);
  11239. tg3_writephy(tp, MII_BMCR,
  11240. BMCR_ANENABLE | BMCR_ANRESTART);
  11241. }
  11242. }
  11243. skip_phy_reset:
  11244. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11245. err = tg3_init_5401phy_dsp(tp);
  11246. if (err)
  11247. return err;
  11248. err = tg3_init_5401phy_dsp(tp);
  11249. }
  11250. return err;
  11251. }
  11252. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11253. {
  11254. u8 *vpd_data;
  11255. unsigned int block_end, rosize, len;
  11256. u32 vpdlen;
  11257. int j, i = 0;
  11258. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11259. if (!vpd_data)
  11260. goto out_no_vpd;
  11261. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11262. if (i < 0)
  11263. goto out_not_found;
  11264. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11265. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11266. i += PCI_VPD_LRDT_TAG_SIZE;
  11267. if (block_end > vpdlen)
  11268. goto out_not_found;
  11269. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11270. PCI_VPD_RO_KEYWORD_MFR_ID);
  11271. if (j > 0) {
  11272. len = pci_vpd_info_field_size(&vpd_data[j]);
  11273. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11274. if (j + len > block_end || len != 4 ||
  11275. memcmp(&vpd_data[j], "1028", 4))
  11276. goto partno;
  11277. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11278. PCI_VPD_RO_KEYWORD_VENDOR0);
  11279. if (j < 0)
  11280. goto partno;
  11281. len = pci_vpd_info_field_size(&vpd_data[j]);
  11282. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11283. if (j + len > block_end)
  11284. goto partno;
  11285. memcpy(tp->fw_ver, &vpd_data[j], len);
  11286. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11287. }
  11288. partno:
  11289. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11290. PCI_VPD_RO_KEYWORD_PARTNO);
  11291. if (i < 0)
  11292. goto out_not_found;
  11293. len = pci_vpd_info_field_size(&vpd_data[i]);
  11294. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11295. if (len > TG3_BPN_SIZE ||
  11296. (len + i) > vpdlen)
  11297. goto out_not_found;
  11298. memcpy(tp->board_part_number, &vpd_data[i], len);
  11299. out_not_found:
  11300. kfree(vpd_data);
  11301. if (tp->board_part_number[0])
  11302. return;
  11303. out_no_vpd:
  11304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11305. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11306. strcpy(tp->board_part_number, "BCM5717");
  11307. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11308. strcpy(tp->board_part_number, "BCM5718");
  11309. else
  11310. goto nomatch;
  11311. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11312. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11313. strcpy(tp->board_part_number, "BCM57780");
  11314. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11315. strcpy(tp->board_part_number, "BCM57760");
  11316. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11317. strcpy(tp->board_part_number, "BCM57790");
  11318. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11319. strcpy(tp->board_part_number, "BCM57788");
  11320. else
  11321. goto nomatch;
  11322. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11323. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11324. strcpy(tp->board_part_number, "BCM57761");
  11325. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11326. strcpy(tp->board_part_number, "BCM57765");
  11327. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11328. strcpy(tp->board_part_number, "BCM57781");
  11329. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11330. strcpy(tp->board_part_number, "BCM57785");
  11331. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11332. strcpy(tp->board_part_number, "BCM57791");
  11333. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11334. strcpy(tp->board_part_number, "BCM57795");
  11335. else
  11336. goto nomatch;
  11337. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11338. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11339. strcpy(tp->board_part_number, "BCM57762");
  11340. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11341. strcpy(tp->board_part_number, "BCM57766");
  11342. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11343. strcpy(tp->board_part_number, "BCM57782");
  11344. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11345. strcpy(tp->board_part_number, "BCM57786");
  11346. else
  11347. goto nomatch;
  11348. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11349. strcpy(tp->board_part_number, "BCM95906");
  11350. } else {
  11351. nomatch:
  11352. strcpy(tp->board_part_number, "none");
  11353. }
  11354. }
  11355. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11356. {
  11357. u32 val;
  11358. if (tg3_nvram_read(tp, offset, &val) ||
  11359. (val & 0xfc000000) != 0x0c000000 ||
  11360. tg3_nvram_read(tp, offset + 4, &val) ||
  11361. val != 0)
  11362. return 0;
  11363. return 1;
  11364. }
  11365. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11366. {
  11367. u32 val, offset, start, ver_offset;
  11368. int i, dst_off;
  11369. bool newver = false;
  11370. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11371. tg3_nvram_read(tp, 0x4, &start))
  11372. return;
  11373. offset = tg3_nvram_logical_addr(tp, offset);
  11374. if (tg3_nvram_read(tp, offset, &val))
  11375. return;
  11376. if ((val & 0xfc000000) == 0x0c000000) {
  11377. if (tg3_nvram_read(tp, offset + 4, &val))
  11378. return;
  11379. if (val == 0)
  11380. newver = true;
  11381. }
  11382. dst_off = strlen(tp->fw_ver);
  11383. if (newver) {
  11384. if (TG3_VER_SIZE - dst_off < 16 ||
  11385. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11386. return;
  11387. offset = offset + ver_offset - start;
  11388. for (i = 0; i < 16; i += 4) {
  11389. __be32 v;
  11390. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11391. return;
  11392. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11393. }
  11394. } else {
  11395. u32 major, minor;
  11396. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11397. return;
  11398. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11399. TG3_NVM_BCVER_MAJSFT;
  11400. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11401. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11402. "v%d.%02d", major, minor);
  11403. }
  11404. }
  11405. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11406. {
  11407. u32 val, major, minor;
  11408. /* Use native endian representation */
  11409. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11410. return;
  11411. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11412. TG3_NVM_HWSB_CFG1_MAJSFT;
  11413. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11414. TG3_NVM_HWSB_CFG1_MINSFT;
  11415. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11416. }
  11417. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11418. {
  11419. u32 offset, major, minor, build;
  11420. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11421. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11422. return;
  11423. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11424. case TG3_EEPROM_SB_REVISION_0:
  11425. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11426. break;
  11427. case TG3_EEPROM_SB_REVISION_2:
  11428. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11429. break;
  11430. case TG3_EEPROM_SB_REVISION_3:
  11431. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11432. break;
  11433. case TG3_EEPROM_SB_REVISION_4:
  11434. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11435. break;
  11436. case TG3_EEPROM_SB_REVISION_5:
  11437. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11438. break;
  11439. case TG3_EEPROM_SB_REVISION_6:
  11440. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11441. break;
  11442. default:
  11443. return;
  11444. }
  11445. if (tg3_nvram_read(tp, offset, &val))
  11446. return;
  11447. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11448. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11449. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11450. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11451. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11452. if (minor > 99 || build > 26)
  11453. return;
  11454. offset = strlen(tp->fw_ver);
  11455. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11456. " v%d.%02d", major, minor);
  11457. if (build > 0) {
  11458. offset = strlen(tp->fw_ver);
  11459. if (offset < TG3_VER_SIZE - 1)
  11460. tp->fw_ver[offset] = 'a' + build - 1;
  11461. }
  11462. }
  11463. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11464. {
  11465. u32 val, offset, start;
  11466. int i, vlen;
  11467. for (offset = TG3_NVM_DIR_START;
  11468. offset < TG3_NVM_DIR_END;
  11469. offset += TG3_NVM_DIRENT_SIZE) {
  11470. if (tg3_nvram_read(tp, offset, &val))
  11471. return;
  11472. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11473. break;
  11474. }
  11475. if (offset == TG3_NVM_DIR_END)
  11476. return;
  11477. if (!tg3_flag(tp, 5705_PLUS))
  11478. start = 0x08000000;
  11479. else if (tg3_nvram_read(tp, offset - 4, &start))
  11480. return;
  11481. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11482. !tg3_fw_img_is_valid(tp, offset) ||
  11483. tg3_nvram_read(tp, offset + 8, &val))
  11484. return;
  11485. offset += val - start;
  11486. vlen = strlen(tp->fw_ver);
  11487. tp->fw_ver[vlen++] = ',';
  11488. tp->fw_ver[vlen++] = ' ';
  11489. for (i = 0; i < 4; i++) {
  11490. __be32 v;
  11491. if (tg3_nvram_read_be32(tp, offset, &v))
  11492. return;
  11493. offset += sizeof(v);
  11494. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11495. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11496. break;
  11497. }
  11498. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11499. vlen += sizeof(v);
  11500. }
  11501. }
  11502. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11503. {
  11504. int vlen;
  11505. u32 apedata;
  11506. char *fwtype;
  11507. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11508. return;
  11509. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11510. if (apedata != APE_SEG_SIG_MAGIC)
  11511. return;
  11512. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11513. if (!(apedata & APE_FW_STATUS_READY))
  11514. return;
  11515. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11516. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11517. tg3_flag_set(tp, APE_HAS_NCSI);
  11518. fwtype = "NCSI";
  11519. } else {
  11520. fwtype = "DASH";
  11521. }
  11522. vlen = strlen(tp->fw_ver);
  11523. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11524. fwtype,
  11525. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11526. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11527. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11528. (apedata & APE_FW_VERSION_BLDMSK));
  11529. }
  11530. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11531. {
  11532. u32 val;
  11533. bool vpd_vers = false;
  11534. if (tp->fw_ver[0] != 0)
  11535. vpd_vers = true;
  11536. if (tg3_flag(tp, NO_NVRAM)) {
  11537. strcat(tp->fw_ver, "sb");
  11538. return;
  11539. }
  11540. if (tg3_nvram_read(tp, 0, &val))
  11541. return;
  11542. if (val == TG3_EEPROM_MAGIC)
  11543. tg3_read_bc_ver(tp);
  11544. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11545. tg3_read_sb_ver(tp, val);
  11546. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11547. tg3_read_hwsb_ver(tp);
  11548. else
  11549. return;
  11550. if (vpd_vers)
  11551. goto done;
  11552. if (tg3_flag(tp, ENABLE_APE)) {
  11553. if (tg3_flag(tp, ENABLE_ASF))
  11554. tg3_read_dash_ver(tp);
  11555. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11556. tg3_read_mgmtfw_ver(tp);
  11557. }
  11558. done:
  11559. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11560. }
  11561. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11562. {
  11563. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11564. return TG3_RX_RET_MAX_SIZE_5717;
  11565. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11566. return TG3_RX_RET_MAX_SIZE_5700;
  11567. else
  11568. return TG3_RX_RET_MAX_SIZE_5705;
  11569. }
  11570. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11571. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11572. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11573. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11574. { },
  11575. };
  11576. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11577. {
  11578. struct pci_dev *peer;
  11579. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11580. for (func = 0; func < 8; func++) {
  11581. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11582. if (peer && peer != tp->pdev)
  11583. break;
  11584. pci_dev_put(peer);
  11585. }
  11586. /* 5704 can be configured in single-port mode, set peer to
  11587. * tp->pdev in that case.
  11588. */
  11589. if (!peer) {
  11590. peer = tp->pdev;
  11591. return peer;
  11592. }
  11593. /*
  11594. * We don't need to keep the refcount elevated; there's no way
  11595. * to remove one half of this device without removing the other
  11596. */
  11597. pci_dev_put(peer);
  11598. return peer;
  11599. }
  11600. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11601. {
  11602. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11604. u32 reg;
  11605. /* All devices that use the alternate
  11606. * ASIC REV location have a CPMU.
  11607. */
  11608. tg3_flag_set(tp, CPMU_PRESENT);
  11609. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11610. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11611. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11612. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11613. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11614. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11615. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11616. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11617. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11618. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11619. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11620. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11621. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11622. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11623. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11624. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11625. else
  11626. reg = TG3PCI_PRODID_ASICREV;
  11627. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11628. }
  11629. /* Wrong chip ID in 5752 A0. This code can be removed later
  11630. * as A0 is not in production.
  11631. */
  11632. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11633. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11637. tg3_flag_set(tp, 5717_PLUS);
  11638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11639. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11640. tg3_flag_set(tp, 57765_CLASS);
  11641. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11642. tg3_flag_set(tp, 57765_PLUS);
  11643. /* Intentionally exclude ASIC_REV_5906 */
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11650. tg3_flag(tp, 57765_PLUS))
  11651. tg3_flag_set(tp, 5755_PLUS);
  11652. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11654. tg3_flag_set(tp, 5780_CLASS);
  11655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11658. tg3_flag(tp, 5755_PLUS) ||
  11659. tg3_flag(tp, 5780_CLASS))
  11660. tg3_flag_set(tp, 5750_PLUS);
  11661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11662. tg3_flag(tp, 5750_PLUS))
  11663. tg3_flag_set(tp, 5705_PLUS);
  11664. }
  11665. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11666. {
  11667. u32 misc_ctrl_reg;
  11668. u32 pci_state_reg, grc_misc_cfg;
  11669. u32 val;
  11670. u16 pci_cmd;
  11671. int err;
  11672. /* Force memory write invalidate off. If we leave it on,
  11673. * then on 5700_BX chips we have to enable a workaround.
  11674. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11675. * to match the cacheline size. The Broadcom driver have this
  11676. * workaround but turns MWI off all the times so never uses
  11677. * it. This seems to suggest that the workaround is insufficient.
  11678. */
  11679. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11680. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11681. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11682. /* Important! -- Make sure register accesses are byteswapped
  11683. * correctly. Also, for those chips that require it, make
  11684. * sure that indirect register accesses are enabled before
  11685. * the first operation.
  11686. */
  11687. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11688. &misc_ctrl_reg);
  11689. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11690. MISC_HOST_CTRL_CHIPREV);
  11691. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11692. tp->misc_host_ctrl);
  11693. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11694. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11695. * we need to disable memory and use config. cycles
  11696. * only to access all registers. The 5702/03 chips
  11697. * can mistakenly decode the special cycles from the
  11698. * ICH chipsets as memory write cycles, causing corruption
  11699. * of register and memory space. Only certain ICH bridges
  11700. * will drive special cycles with non-zero data during the
  11701. * address phase which can fall within the 5703's address
  11702. * range. This is not an ICH bug as the PCI spec allows
  11703. * non-zero address during special cycles. However, only
  11704. * these ICH bridges are known to drive non-zero addresses
  11705. * during special cycles.
  11706. *
  11707. * Since special cycles do not cross PCI bridges, we only
  11708. * enable this workaround if the 5703 is on the secondary
  11709. * bus of these ICH bridges.
  11710. */
  11711. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11712. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11713. static struct tg3_dev_id {
  11714. u32 vendor;
  11715. u32 device;
  11716. u32 rev;
  11717. } ich_chipsets[] = {
  11718. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11719. PCI_ANY_ID },
  11720. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11721. PCI_ANY_ID },
  11722. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11723. 0xa },
  11724. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11725. PCI_ANY_ID },
  11726. { },
  11727. };
  11728. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11729. struct pci_dev *bridge = NULL;
  11730. while (pci_id->vendor != 0) {
  11731. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11732. bridge);
  11733. if (!bridge) {
  11734. pci_id++;
  11735. continue;
  11736. }
  11737. if (pci_id->rev != PCI_ANY_ID) {
  11738. if (bridge->revision > pci_id->rev)
  11739. continue;
  11740. }
  11741. if (bridge->subordinate &&
  11742. (bridge->subordinate->number ==
  11743. tp->pdev->bus->number)) {
  11744. tg3_flag_set(tp, ICH_WORKAROUND);
  11745. pci_dev_put(bridge);
  11746. break;
  11747. }
  11748. }
  11749. }
  11750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11751. static struct tg3_dev_id {
  11752. u32 vendor;
  11753. u32 device;
  11754. } bridge_chipsets[] = {
  11755. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11756. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11757. { },
  11758. };
  11759. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11760. struct pci_dev *bridge = NULL;
  11761. while (pci_id->vendor != 0) {
  11762. bridge = pci_get_device(pci_id->vendor,
  11763. pci_id->device,
  11764. bridge);
  11765. if (!bridge) {
  11766. pci_id++;
  11767. continue;
  11768. }
  11769. if (bridge->subordinate &&
  11770. (bridge->subordinate->number <=
  11771. tp->pdev->bus->number) &&
  11772. (bridge->subordinate->subordinate >=
  11773. tp->pdev->bus->number)) {
  11774. tg3_flag_set(tp, 5701_DMA_BUG);
  11775. pci_dev_put(bridge);
  11776. break;
  11777. }
  11778. }
  11779. }
  11780. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11781. * DMA addresses > 40-bit. This bridge may have other additional
  11782. * 57xx devices behind it in some 4-port NIC designs for example.
  11783. * Any tg3 device found behind the bridge will also need the 40-bit
  11784. * DMA workaround.
  11785. */
  11786. if (tg3_flag(tp, 5780_CLASS)) {
  11787. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11788. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11789. } else {
  11790. struct pci_dev *bridge = NULL;
  11791. do {
  11792. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11793. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11794. bridge);
  11795. if (bridge && bridge->subordinate &&
  11796. (bridge->subordinate->number <=
  11797. tp->pdev->bus->number) &&
  11798. (bridge->subordinate->subordinate >=
  11799. tp->pdev->bus->number)) {
  11800. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11801. pci_dev_put(bridge);
  11802. break;
  11803. }
  11804. } while (bridge);
  11805. }
  11806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11808. tp->pdev_peer = tg3_find_peer(tp);
  11809. /* Determine TSO capabilities */
  11810. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11811. ; /* Do nothing. HW bug. */
  11812. else if (tg3_flag(tp, 57765_PLUS))
  11813. tg3_flag_set(tp, HW_TSO_3);
  11814. else if (tg3_flag(tp, 5755_PLUS) ||
  11815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11816. tg3_flag_set(tp, HW_TSO_2);
  11817. else if (tg3_flag(tp, 5750_PLUS)) {
  11818. tg3_flag_set(tp, HW_TSO_1);
  11819. tg3_flag_set(tp, TSO_BUG);
  11820. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11821. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11822. tg3_flag_clear(tp, TSO_BUG);
  11823. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11824. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11825. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11826. tg3_flag_set(tp, TSO_BUG);
  11827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11828. tp->fw_needed = FIRMWARE_TG3TSO5;
  11829. else
  11830. tp->fw_needed = FIRMWARE_TG3TSO;
  11831. }
  11832. /* Selectively allow TSO based on operating conditions */
  11833. if (tg3_flag(tp, HW_TSO_1) ||
  11834. tg3_flag(tp, HW_TSO_2) ||
  11835. tg3_flag(tp, HW_TSO_3) ||
  11836. tp->fw_needed) {
  11837. /* For firmware TSO, assume ASF is disabled.
  11838. * We'll disable TSO later if we discover ASF
  11839. * is enabled in tg3_get_eeprom_hw_cfg().
  11840. */
  11841. tg3_flag_set(tp, TSO_CAPABLE);
  11842. } else {
  11843. tg3_flag_clear(tp, TSO_CAPABLE);
  11844. tg3_flag_clear(tp, TSO_BUG);
  11845. tp->fw_needed = NULL;
  11846. }
  11847. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11848. tp->fw_needed = FIRMWARE_TG3;
  11849. tp->irq_max = 1;
  11850. if (tg3_flag(tp, 5750_PLUS)) {
  11851. tg3_flag_set(tp, SUPPORT_MSI);
  11852. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11853. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11854. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11855. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11856. tp->pdev_peer == tp->pdev))
  11857. tg3_flag_clear(tp, SUPPORT_MSI);
  11858. if (tg3_flag(tp, 5755_PLUS) ||
  11859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11860. tg3_flag_set(tp, 1SHOT_MSI);
  11861. }
  11862. if (tg3_flag(tp, 57765_PLUS)) {
  11863. tg3_flag_set(tp, SUPPORT_MSIX);
  11864. tp->irq_max = TG3_IRQ_MAX_VECS;
  11865. tg3_rss_init_dflt_indir_tbl(tp);
  11866. }
  11867. }
  11868. if (tg3_flag(tp, 5755_PLUS))
  11869. tg3_flag_set(tp, SHORT_DMA_BUG);
  11870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11871. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  11872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11875. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11876. if (tg3_flag(tp, 57765_PLUS) &&
  11877. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11878. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11879. if (!tg3_flag(tp, 5705_PLUS) ||
  11880. tg3_flag(tp, 5780_CLASS) ||
  11881. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11882. tg3_flag_set(tp, JUMBO_CAPABLE);
  11883. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11884. &pci_state_reg);
  11885. if (pci_is_pcie(tp->pdev)) {
  11886. u16 lnkctl;
  11887. tg3_flag_set(tp, PCI_EXPRESS);
  11888. pci_read_config_word(tp->pdev,
  11889. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11890. &lnkctl);
  11891. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11892. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11893. ASIC_REV_5906) {
  11894. tg3_flag_clear(tp, HW_TSO_2);
  11895. tg3_flag_clear(tp, TSO_CAPABLE);
  11896. }
  11897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11899. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11900. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11901. tg3_flag_set(tp, CLKREQ_BUG);
  11902. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11903. tg3_flag_set(tp, L1PLLPD_EN);
  11904. }
  11905. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11906. /* BCM5785 devices are effectively PCIe devices, and should
  11907. * follow PCIe codepaths, but do not have a PCIe capabilities
  11908. * section.
  11909. */
  11910. tg3_flag_set(tp, PCI_EXPRESS);
  11911. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11912. tg3_flag(tp, 5780_CLASS)) {
  11913. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11914. if (!tp->pcix_cap) {
  11915. dev_err(&tp->pdev->dev,
  11916. "Cannot find PCI-X capability, aborting\n");
  11917. return -EIO;
  11918. }
  11919. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11920. tg3_flag_set(tp, PCIX_MODE);
  11921. }
  11922. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11923. * reordering to the mailbox registers done by the host
  11924. * controller can cause major troubles. We read back from
  11925. * every mailbox register write to force the writes to be
  11926. * posted to the chip in order.
  11927. */
  11928. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11929. !tg3_flag(tp, PCI_EXPRESS))
  11930. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11931. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11932. &tp->pci_cacheline_sz);
  11933. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11934. &tp->pci_lat_timer);
  11935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11936. tp->pci_lat_timer < 64) {
  11937. tp->pci_lat_timer = 64;
  11938. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11939. tp->pci_lat_timer);
  11940. }
  11941. /* Important! -- It is critical that the PCI-X hw workaround
  11942. * situation is decided before the first MMIO register access.
  11943. */
  11944. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11945. /* 5700 BX chips need to have their TX producer index
  11946. * mailboxes written twice to workaround a bug.
  11947. */
  11948. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11949. /* If we are in PCI-X mode, enable register write workaround.
  11950. *
  11951. * The workaround is to use indirect register accesses
  11952. * for all chip writes not to mailbox registers.
  11953. */
  11954. if (tg3_flag(tp, PCIX_MODE)) {
  11955. u32 pm_reg;
  11956. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11957. /* The chip can have it's power management PCI config
  11958. * space registers clobbered due to this bug.
  11959. * So explicitly force the chip into D0 here.
  11960. */
  11961. pci_read_config_dword(tp->pdev,
  11962. tp->pm_cap + PCI_PM_CTRL,
  11963. &pm_reg);
  11964. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11965. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11966. pci_write_config_dword(tp->pdev,
  11967. tp->pm_cap + PCI_PM_CTRL,
  11968. pm_reg);
  11969. /* Also, force SERR#/PERR# in PCI command. */
  11970. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11971. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11972. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11973. }
  11974. }
  11975. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11976. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11977. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11978. tg3_flag_set(tp, PCI_32BIT);
  11979. /* Chip-specific fixup from Broadcom driver */
  11980. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11981. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11982. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11983. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11984. }
  11985. /* Default fast path register access methods */
  11986. tp->read32 = tg3_read32;
  11987. tp->write32 = tg3_write32;
  11988. tp->read32_mbox = tg3_read32;
  11989. tp->write32_mbox = tg3_write32;
  11990. tp->write32_tx_mbox = tg3_write32;
  11991. tp->write32_rx_mbox = tg3_write32;
  11992. /* Various workaround register access methods */
  11993. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11994. tp->write32 = tg3_write_indirect_reg32;
  11995. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11996. (tg3_flag(tp, PCI_EXPRESS) &&
  11997. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11998. /*
  11999. * Back to back register writes can cause problems on these
  12000. * chips, the workaround is to read back all reg writes
  12001. * except those to mailbox regs.
  12002. *
  12003. * See tg3_write_indirect_reg32().
  12004. */
  12005. tp->write32 = tg3_write_flush_reg32;
  12006. }
  12007. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12008. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12009. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12010. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12011. }
  12012. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12013. tp->read32 = tg3_read_indirect_reg32;
  12014. tp->write32 = tg3_write_indirect_reg32;
  12015. tp->read32_mbox = tg3_read_indirect_mbox;
  12016. tp->write32_mbox = tg3_write_indirect_mbox;
  12017. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12018. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12019. iounmap(tp->regs);
  12020. tp->regs = NULL;
  12021. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12022. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12023. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12024. }
  12025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12026. tp->read32_mbox = tg3_read32_mbox_5906;
  12027. tp->write32_mbox = tg3_write32_mbox_5906;
  12028. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12029. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12030. }
  12031. if (tp->write32 == tg3_write_indirect_reg32 ||
  12032. (tg3_flag(tp, PCIX_MODE) &&
  12033. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12035. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12036. /* The memory arbiter has to be enabled in order for SRAM accesses
  12037. * to succeed. Normally on powerup the tg3 chip firmware will make
  12038. * sure it is enabled, but other entities such as system netboot
  12039. * code might disable it.
  12040. */
  12041. val = tr32(MEMARB_MODE);
  12042. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12043. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12045. tg3_flag(tp, 5780_CLASS)) {
  12046. if (tg3_flag(tp, PCIX_MODE)) {
  12047. pci_read_config_dword(tp->pdev,
  12048. tp->pcix_cap + PCI_X_STATUS,
  12049. &val);
  12050. tp->pci_fn = val & 0x7;
  12051. }
  12052. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12053. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12054. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12055. NIC_SRAM_CPMUSTAT_SIG) {
  12056. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12057. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12058. }
  12059. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12061. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12062. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12063. NIC_SRAM_CPMUSTAT_SIG) {
  12064. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12065. TG3_CPMU_STATUS_FSHFT_5719;
  12066. }
  12067. }
  12068. /* Get eeprom hw config before calling tg3_set_power_state().
  12069. * In particular, the TG3_FLAG_IS_NIC flag must be
  12070. * determined before calling tg3_set_power_state() so that
  12071. * we know whether or not to switch out of Vaux power.
  12072. * When the flag is set, it means that GPIO1 is used for eeprom
  12073. * write protect and also implies that it is a LOM where GPIOs
  12074. * are not used to switch power.
  12075. */
  12076. tg3_get_eeprom_hw_cfg(tp);
  12077. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12078. tg3_flag_clear(tp, TSO_CAPABLE);
  12079. tg3_flag_clear(tp, TSO_BUG);
  12080. tp->fw_needed = NULL;
  12081. }
  12082. if (tg3_flag(tp, ENABLE_APE)) {
  12083. /* Allow reads and writes to the
  12084. * APE register and memory space.
  12085. */
  12086. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12087. PCISTATE_ALLOW_APE_SHMEM_WR |
  12088. PCISTATE_ALLOW_APE_PSPACE_WR;
  12089. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12090. pci_state_reg);
  12091. tg3_ape_lock_init(tp);
  12092. }
  12093. /* Set up tp->grc_local_ctrl before calling
  12094. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12095. * will bring 5700's external PHY out of reset.
  12096. * It is also used as eeprom write protect on LOMs.
  12097. */
  12098. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12100. tg3_flag(tp, EEPROM_WRITE_PROT))
  12101. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12102. GRC_LCLCTRL_GPIO_OUTPUT1);
  12103. /* Unused GPIO3 must be driven as output on 5752 because there
  12104. * are no pull-up resistors on unused GPIO pins.
  12105. */
  12106. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12107. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12108. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12110. tg3_flag(tp, 57765_CLASS))
  12111. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12112. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12113. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12114. /* Turn off the debug UART. */
  12115. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12116. if (tg3_flag(tp, IS_NIC))
  12117. /* Keep VMain power. */
  12118. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12119. GRC_LCLCTRL_GPIO_OUTPUT0;
  12120. }
  12121. /* Switch out of Vaux if it is a NIC */
  12122. tg3_pwrsrc_switch_to_vmain(tp);
  12123. /* Derive initial jumbo mode from MTU assigned in
  12124. * ether_setup() via the alloc_etherdev() call
  12125. */
  12126. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12127. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12128. /* Determine WakeOnLan speed to use. */
  12129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12130. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12131. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12132. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12133. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12134. } else {
  12135. tg3_flag_set(tp, WOL_SPEED_100MB);
  12136. }
  12137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12138. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12139. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12141. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12142. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12143. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12144. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12145. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12146. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12147. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12148. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12149. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12150. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12151. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12152. if (tg3_flag(tp, 5705_PLUS) &&
  12153. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12154. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12155. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12156. !tg3_flag(tp, 57765_PLUS)) {
  12157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12161. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12162. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12163. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12164. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12165. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12166. } else
  12167. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12168. }
  12169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12170. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12171. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12172. if (tp->phy_otp == 0)
  12173. tp->phy_otp = TG3_OTP_DEFAULT;
  12174. }
  12175. if (tg3_flag(tp, CPMU_PRESENT))
  12176. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12177. else
  12178. tp->mi_mode = MAC_MI_MODE_BASE;
  12179. tp->coalesce_mode = 0;
  12180. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12181. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12182. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12183. /* Set these bits to enable statistics workaround. */
  12184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12185. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12186. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12187. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12188. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12189. }
  12190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12191. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12192. tg3_flag_set(tp, USE_PHYLIB);
  12193. err = tg3_mdio_init(tp);
  12194. if (err)
  12195. return err;
  12196. /* Initialize data/descriptor byte/word swapping. */
  12197. val = tr32(GRC_MODE);
  12198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12199. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12200. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12201. GRC_MODE_B2HRX_ENABLE |
  12202. GRC_MODE_HTX2B_ENABLE |
  12203. GRC_MODE_HOST_STACKUP);
  12204. else
  12205. val &= GRC_MODE_HOST_STACKUP;
  12206. tw32(GRC_MODE, val | tp->grc_mode);
  12207. tg3_switch_clocks(tp);
  12208. /* Clear this out for sanity. */
  12209. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12210. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12211. &pci_state_reg);
  12212. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12213. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12214. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12215. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12216. chiprevid == CHIPREV_ID_5701_B0 ||
  12217. chiprevid == CHIPREV_ID_5701_B2 ||
  12218. chiprevid == CHIPREV_ID_5701_B5) {
  12219. void __iomem *sram_base;
  12220. /* Write some dummy words into the SRAM status block
  12221. * area, see if it reads back correctly. If the return
  12222. * value is bad, force enable the PCIX workaround.
  12223. */
  12224. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12225. writel(0x00000000, sram_base);
  12226. writel(0x00000000, sram_base + 4);
  12227. writel(0xffffffff, sram_base + 4);
  12228. if (readl(sram_base) != 0x00000000)
  12229. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12230. }
  12231. }
  12232. udelay(50);
  12233. tg3_nvram_init(tp);
  12234. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12235. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12236. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12237. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12238. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12239. tg3_flag_set(tp, IS_5788);
  12240. if (!tg3_flag(tp, IS_5788) &&
  12241. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12242. tg3_flag_set(tp, TAGGED_STATUS);
  12243. if (tg3_flag(tp, TAGGED_STATUS)) {
  12244. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12245. HOSTCC_MODE_CLRTICK_TXBD);
  12246. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12247. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12248. tp->misc_host_ctrl);
  12249. }
  12250. /* Preserve the APE MAC_MODE bits */
  12251. if (tg3_flag(tp, ENABLE_APE))
  12252. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12253. else
  12254. tp->mac_mode = 0;
  12255. /* these are limited to 10/100 only */
  12256. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12257. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12258. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12259. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12260. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12261. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12262. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12263. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12264. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12265. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12266. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12267. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12268. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12269. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12270. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12271. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12272. err = tg3_phy_probe(tp);
  12273. if (err) {
  12274. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12275. /* ... but do not return immediately ... */
  12276. tg3_mdio_fini(tp);
  12277. }
  12278. tg3_read_vpd(tp);
  12279. tg3_read_fw_ver(tp);
  12280. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12281. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12282. } else {
  12283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12284. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12285. else
  12286. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12287. }
  12288. /* 5700 {AX,BX} chips have a broken status block link
  12289. * change bit implementation, so we must use the
  12290. * status register in those cases.
  12291. */
  12292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12293. tg3_flag_set(tp, USE_LINKCHG_REG);
  12294. else
  12295. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12296. /* The led_ctrl is set during tg3_phy_probe, here we might
  12297. * have to force the link status polling mechanism based
  12298. * upon subsystem IDs.
  12299. */
  12300. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12302. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12303. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12304. tg3_flag_set(tp, USE_LINKCHG_REG);
  12305. }
  12306. /* For all SERDES we poll the MAC status register. */
  12307. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12308. tg3_flag_set(tp, POLL_SERDES);
  12309. else
  12310. tg3_flag_clear(tp, POLL_SERDES);
  12311. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12312. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12314. tg3_flag(tp, PCIX_MODE)) {
  12315. tp->rx_offset = NET_SKB_PAD;
  12316. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12317. tp->rx_copy_thresh = ~(u16)0;
  12318. #endif
  12319. }
  12320. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12321. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12322. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12323. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12324. /* Increment the rx prod index on the rx std ring by at most
  12325. * 8 for these chips to workaround hw errata.
  12326. */
  12327. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12330. tp->rx_std_max_post = 8;
  12331. if (tg3_flag(tp, ASPM_WORKAROUND))
  12332. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12333. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12334. return err;
  12335. }
  12336. #ifdef CONFIG_SPARC
  12337. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12338. {
  12339. struct net_device *dev = tp->dev;
  12340. struct pci_dev *pdev = tp->pdev;
  12341. struct device_node *dp = pci_device_to_OF_node(pdev);
  12342. const unsigned char *addr;
  12343. int len;
  12344. addr = of_get_property(dp, "local-mac-address", &len);
  12345. if (addr && len == 6) {
  12346. memcpy(dev->dev_addr, addr, 6);
  12347. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12348. return 0;
  12349. }
  12350. return -ENODEV;
  12351. }
  12352. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12353. {
  12354. struct net_device *dev = tp->dev;
  12355. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12356. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12357. return 0;
  12358. }
  12359. #endif
  12360. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12361. {
  12362. struct net_device *dev = tp->dev;
  12363. u32 hi, lo, mac_offset;
  12364. int addr_ok = 0;
  12365. #ifdef CONFIG_SPARC
  12366. if (!tg3_get_macaddr_sparc(tp))
  12367. return 0;
  12368. #endif
  12369. mac_offset = 0x7c;
  12370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12371. tg3_flag(tp, 5780_CLASS)) {
  12372. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12373. mac_offset = 0xcc;
  12374. if (tg3_nvram_lock(tp))
  12375. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12376. else
  12377. tg3_nvram_unlock(tp);
  12378. } else if (tg3_flag(tp, 5717_PLUS)) {
  12379. if (tp->pci_fn & 1)
  12380. mac_offset = 0xcc;
  12381. if (tp->pci_fn > 1)
  12382. mac_offset += 0x18c;
  12383. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12384. mac_offset = 0x10;
  12385. /* First try to get it from MAC address mailbox. */
  12386. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12387. if ((hi >> 16) == 0x484b) {
  12388. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12389. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12390. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12391. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12392. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12393. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12394. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12395. /* Some old bootcode may report a 0 MAC address in SRAM */
  12396. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12397. }
  12398. if (!addr_ok) {
  12399. /* Next, try NVRAM. */
  12400. if (!tg3_flag(tp, NO_NVRAM) &&
  12401. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12402. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12403. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12404. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12405. }
  12406. /* Finally just fetch it out of the MAC control regs. */
  12407. else {
  12408. hi = tr32(MAC_ADDR_0_HIGH);
  12409. lo = tr32(MAC_ADDR_0_LOW);
  12410. dev->dev_addr[5] = lo & 0xff;
  12411. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12412. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12413. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12414. dev->dev_addr[1] = hi & 0xff;
  12415. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12416. }
  12417. }
  12418. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12419. #ifdef CONFIG_SPARC
  12420. if (!tg3_get_default_macaddr_sparc(tp))
  12421. return 0;
  12422. #endif
  12423. return -EINVAL;
  12424. }
  12425. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12426. return 0;
  12427. }
  12428. #define BOUNDARY_SINGLE_CACHELINE 1
  12429. #define BOUNDARY_MULTI_CACHELINE 2
  12430. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12431. {
  12432. int cacheline_size;
  12433. u8 byte;
  12434. int goal;
  12435. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12436. if (byte == 0)
  12437. cacheline_size = 1024;
  12438. else
  12439. cacheline_size = (int) byte * 4;
  12440. /* On 5703 and later chips, the boundary bits have no
  12441. * effect.
  12442. */
  12443. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12444. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12445. !tg3_flag(tp, PCI_EXPRESS))
  12446. goto out;
  12447. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12448. goal = BOUNDARY_MULTI_CACHELINE;
  12449. #else
  12450. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12451. goal = BOUNDARY_SINGLE_CACHELINE;
  12452. #else
  12453. goal = 0;
  12454. #endif
  12455. #endif
  12456. if (tg3_flag(tp, 57765_PLUS)) {
  12457. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12458. goto out;
  12459. }
  12460. if (!goal)
  12461. goto out;
  12462. /* PCI controllers on most RISC systems tend to disconnect
  12463. * when a device tries to burst across a cache-line boundary.
  12464. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12465. *
  12466. * Unfortunately, for PCI-E there are only limited
  12467. * write-side controls for this, and thus for reads
  12468. * we will still get the disconnects. We'll also waste
  12469. * these PCI cycles for both read and write for chips
  12470. * other than 5700 and 5701 which do not implement the
  12471. * boundary bits.
  12472. */
  12473. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12474. switch (cacheline_size) {
  12475. case 16:
  12476. case 32:
  12477. case 64:
  12478. case 128:
  12479. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12480. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12481. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12482. } else {
  12483. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12484. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12485. }
  12486. break;
  12487. case 256:
  12488. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12489. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12490. break;
  12491. default:
  12492. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12493. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12494. break;
  12495. }
  12496. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12497. switch (cacheline_size) {
  12498. case 16:
  12499. case 32:
  12500. case 64:
  12501. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12502. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12503. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12504. break;
  12505. }
  12506. /* fallthrough */
  12507. case 128:
  12508. default:
  12509. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12510. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12511. break;
  12512. }
  12513. } else {
  12514. switch (cacheline_size) {
  12515. case 16:
  12516. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12517. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12518. DMA_RWCTRL_WRITE_BNDRY_16);
  12519. break;
  12520. }
  12521. /* fallthrough */
  12522. case 32:
  12523. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12524. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12525. DMA_RWCTRL_WRITE_BNDRY_32);
  12526. break;
  12527. }
  12528. /* fallthrough */
  12529. case 64:
  12530. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12531. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12532. DMA_RWCTRL_WRITE_BNDRY_64);
  12533. break;
  12534. }
  12535. /* fallthrough */
  12536. case 128:
  12537. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12538. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12539. DMA_RWCTRL_WRITE_BNDRY_128);
  12540. break;
  12541. }
  12542. /* fallthrough */
  12543. case 256:
  12544. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12545. DMA_RWCTRL_WRITE_BNDRY_256);
  12546. break;
  12547. case 512:
  12548. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12549. DMA_RWCTRL_WRITE_BNDRY_512);
  12550. break;
  12551. case 1024:
  12552. default:
  12553. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12554. DMA_RWCTRL_WRITE_BNDRY_1024);
  12555. break;
  12556. }
  12557. }
  12558. out:
  12559. return val;
  12560. }
  12561. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12562. {
  12563. struct tg3_internal_buffer_desc test_desc;
  12564. u32 sram_dma_descs;
  12565. int i, ret;
  12566. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12567. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12568. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12569. tw32(RDMAC_STATUS, 0);
  12570. tw32(WDMAC_STATUS, 0);
  12571. tw32(BUFMGR_MODE, 0);
  12572. tw32(FTQ_RESET, 0);
  12573. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12574. test_desc.addr_lo = buf_dma & 0xffffffff;
  12575. test_desc.nic_mbuf = 0x00002100;
  12576. test_desc.len = size;
  12577. /*
  12578. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12579. * the *second* time the tg3 driver was getting loaded after an
  12580. * initial scan.
  12581. *
  12582. * Broadcom tells me:
  12583. * ...the DMA engine is connected to the GRC block and a DMA
  12584. * reset may affect the GRC block in some unpredictable way...
  12585. * The behavior of resets to individual blocks has not been tested.
  12586. *
  12587. * Broadcom noted the GRC reset will also reset all sub-components.
  12588. */
  12589. if (to_device) {
  12590. test_desc.cqid_sqid = (13 << 8) | 2;
  12591. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12592. udelay(40);
  12593. } else {
  12594. test_desc.cqid_sqid = (16 << 8) | 7;
  12595. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12596. udelay(40);
  12597. }
  12598. test_desc.flags = 0x00000005;
  12599. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12600. u32 val;
  12601. val = *(((u32 *)&test_desc) + i);
  12602. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12603. sram_dma_descs + (i * sizeof(u32)));
  12604. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12605. }
  12606. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12607. if (to_device)
  12608. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12609. else
  12610. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12611. ret = -ENODEV;
  12612. for (i = 0; i < 40; i++) {
  12613. u32 val;
  12614. if (to_device)
  12615. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12616. else
  12617. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12618. if ((val & 0xffff) == sram_dma_descs) {
  12619. ret = 0;
  12620. break;
  12621. }
  12622. udelay(100);
  12623. }
  12624. return ret;
  12625. }
  12626. #define TEST_BUFFER_SIZE 0x2000
  12627. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12628. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12629. { },
  12630. };
  12631. static int __devinit tg3_test_dma(struct tg3 *tp)
  12632. {
  12633. dma_addr_t buf_dma;
  12634. u32 *buf, saved_dma_rwctrl;
  12635. int ret = 0;
  12636. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12637. &buf_dma, GFP_KERNEL);
  12638. if (!buf) {
  12639. ret = -ENOMEM;
  12640. goto out_nofree;
  12641. }
  12642. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12643. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12644. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12645. if (tg3_flag(tp, 57765_PLUS))
  12646. goto out;
  12647. if (tg3_flag(tp, PCI_EXPRESS)) {
  12648. /* DMA read watermark not used on PCIE */
  12649. tp->dma_rwctrl |= 0x00180000;
  12650. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12653. tp->dma_rwctrl |= 0x003f0000;
  12654. else
  12655. tp->dma_rwctrl |= 0x003f000f;
  12656. } else {
  12657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12659. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12660. u32 read_water = 0x7;
  12661. /* If the 5704 is behind the EPB bridge, we can
  12662. * do the less restrictive ONE_DMA workaround for
  12663. * better performance.
  12664. */
  12665. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12667. tp->dma_rwctrl |= 0x8000;
  12668. else if (ccval == 0x6 || ccval == 0x7)
  12669. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12671. read_water = 4;
  12672. /* Set bit 23 to enable PCIX hw bug fix */
  12673. tp->dma_rwctrl |=
  12674. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12675. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12676. (1 << 23);
  12677. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12678. /* 5780 always in PCIX mode */
  12679. tp->dma_rwctrl |= 0x00144000;
  12680. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12681. /* 5714 always in PCIX mode */
  12682. tp->dma_rwctrl |= 0x00148000;
  12683. } else {
  12684. tp->dma_rwctrl |= 0x001b000f;
  12685. }
  12686. }
  12687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12689. tp->dma_rwctrl &= 0xfffffff0;
  12690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12691. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12692. /* Remove this if it causes problems for some boards. */
  12693. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12694. /* On 5700/5701 chips, we need to set this bit.
  12695. * Otherwise the chip will issue cacheline transactions
  12696. * to streamable DMA memory with not all the byte
  12697. * enables turned on. This is an error on several
  12698. * RISC PCI controllers, in particular sparc64.
  12699. *
  12700. * On 5703/5704 chips, this bit has been reassigned
  12701. * a different meaning. In particular, it is used
  12702. * on those chips to enable a PCI-X workaround.
  12703. */
  12704. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12705. }
  12706. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12707. #if 0
  12708. /* Unneeded, already done by tg3_get_invariants. */
  12709. tg3_switch_clocks(tp);
  12710. #endif
  12711. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12712. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12713. goto out;
  12714. /* It is best to perform DMA test with maximum write burst size
  12715. * to expose the 5700/5701 write DMA bug.
  12716. */
  12717. saved_dma_rwctrl = tp->dma_rwctrl;
  12718. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12719. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12720. while (1) {
  12721. u32 *p = buf, i;
  12722. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12723. p[i] = i;
  12724. /* Send the buffer to the chip. */
  12725. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12726. if (ret) {
  12727. dev_err(&tp->pdev->dev,
  12728. "%s: Buffer write failed. err = %d\n",
  12729. __func__, ret);
  12730. break;
  12731. }
  12732. #if 0
  12733. /* validate data reached card RAM correctly. */
  12734. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12735. u32 val;
  12736. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12737. if (le32_to_cpu(val) != p[i]) {
  12738. dev_err(&tp->pdev->dev,
  12739. "%s: Buffer corrupted on device! "
  12740. "(%d != %d)\n", __func__, val, i);
  12741. /* ret = -ENODEV here? */
  12742. }
  12743. p[i] = 0;
  12744. }
  12745. #endif
  12746. /* Now read it back. */
  12747. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12748. if (ret) {
  12749. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12750. "err = %d\n", __func__, ret);
  12751. break;
  12752. }
  12753. /* Verify it. */
  12754. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12755. if (p[i] == i)
  12756. continue;
  12757. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12758. DMA_RWCTRL_WRITE_BNDRY_16) {
  12759. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12760. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12761. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12762. break;
  12763. } else {
  12764. dev_err(&tp->pdev->dev,
  12765. "%s: Buffer corrupted on read back! "
  12766. "(%d != %d)\n", __func__, p[i], i);
  12767. ret = -ENODEV;
  12768. goto out;
  12769. }
  12770. }
  12771. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12772. /* Success. */
  12773. ret = 0;
  12774. break;
  12775. }
  12776. }
  12777. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12778. DMA_RWCTRL_WRITE_BNDRY_16) {
  12779. /* DMA test passed without adjusting DMA boundary,
  12780. * now look for chipsets that are known to expose the
  12781. * DMA bug without failing the test.
  12782. */
  12783. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12784. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12785. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12786. } else {
  12787. /* Safe to use the calculated DMA boundary. */
  12788. tp->dma_rwctrl = saved_dma_rwctrl;
  12789. }
  12790. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12791. }
  12792. out:
  12793. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12794. out_nofree:
  12795. return ret;
  12796. }
  12797. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12798. {
  12799. if (tg3_flag(tp, 57765_PLUS)) {
  12800. tp->bufmgr_config.mbuf_read_dma_low_water =
  12801. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12802. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12803. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12804. tp->bufmgr_config.mbuf_high_water =
  12805. DEFAULT_MB_HIGH_WATER_57765;
  12806. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12807. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12808. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12809. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12810. tp->bufmgr_config.mbuf_high_water_jumbo =
  12811. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12812. } else if (tg3_flag(tp, 5705_PLUS)) {
  12813. tp->bufmgr_config.mbuf_read_dma_low_water =
  12814. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12815. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12816. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12817. tp->bufmgr_config.mbuf_high_water =
  12818. DEFAULT_MB_HIGH_WATER_5705;
  12819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12820. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12821. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12822. tp->bufmgr_config.mbuf_high_water =
  12823. DEFAULT_MB_HIGH_WATER_5906;
  12824. }
  12825. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12826. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12827. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12828. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12829. tp->bufmgr_config.mbuf_high_water_jumbo =
  12830. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12831. } else {
  12832. tp->bufmgr_config.mbuf_read_dma_low_water =
  12833. DEFAULT_MB_RDMA_LOW_WATER;
  12834. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12835. DEFAULT_MB_MACRX_LOW_WATER;
  12836. tp->bufmgr_config.mbuf_high_water =
  12837. DEFAULT_MB_HIGH_WATER;
  12838. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12839. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12840. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12841. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12842. tp->bufmgr_config.mbuf_high_water_jumbo =
  12843. DEFAULT_MB_HIGH_WATER_JUMBO;
  12844. }
  12845. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12846. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12847. }
  12848. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12849. {
  12850. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12851. case TG3_PHY_ID_BCM5400: return "5400";
  12852. case TG3_PHY_ID_BCM5401: return "5401";
  12853. case TG3_PHY_ID_BCM5411: return "5411";
  12854. case TG3_PHY_ID_BCM5701: return "5701";
  12855. case TG3_PHY_ID_BCM5703: return "5703";
  12856. case TG3_PHY_ID_BCM5704: return "5704";
  12857. case TG3_PHY_ID_BCM5705: return "5705";
  12858. case TG3_PHY_ID_BCM5750: return "5750";
  12859. case TG3_PHY_ID_BCM5752: return "5752";
  12860. case TG3_PHY_ID_BCM5714: return "5714";
  12861. case TG3_PHY_ID_BCM5780: return "5780";
  12862. case TG3_PHY_ID_BCM5755: return "5755";
  12863. case TG3_PHY_ID_BCM5787: return "5787";
  12864. case TG3_PHY_ID_BCM5784: return "5784";
  12865. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12866. case TG3_PHY_ID_BCM5906: return "5906";
  12867. case TG3_PHY_ID_BCM5761: return "5761";
  12868. case TG3_PHY_ID_BCM5718C: return "5718C";
  12869. case TG3_PHY_ID_BCM5718S: return "5718S";
  12870. case TG3_PHY_ID_BCM57765: return "57765";
  12871. case TG3_PHY_ID_BCM5719C: return "5719C";
  12872. case TG3_PHY_ID_BCM5720C: return "5720C";
  12873. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12874. case 0: return "serdes";
  12875. default: return "unknown";
  12876. }
  12877. }
  12878. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12879. {
  12880. if (tg3_flag(tp, PCI_EXPRESS)) {
  12881. strcpy(str, "PCI Express");
  12882. return str;
  12883. } else if (tg3_flag(tp, PCIX_MODE)) {
  12884. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12885. strcpy(str, "PCIX:");
  12886. if ((clock_ctrl == 7) ||
  12887. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12888. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12889. strcat(str, "133MHz");
  12890. else if (clock_ctrl == 0)
  12891. strcat(str, "33MHz");
  12892. else if (clock_ctrl == 2)
  12893. strcat(str, "50MHz");
  12894. else if (clock_ctrl == 4)
  12895. strcat(str, "66MHz");
  12896. else if (clock_ctrl == 6)
  12897. strcat(str, "100MHz");
  12898. } else {
  12899. strcpy(str, "PCI:");
  12900. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12901. strcat(str, "66MHz");
  12902. else
  12903. strcat(str, "33MHz");
  12904. }
  12905. if (tg3_flag(tp, PCI_32BIT))
  12906. strcat(str, ":32-bit");
  12907. else
  12908. strcat(str, ":64-bit");
  12909. return str;
  12910. }
  12911. static void __devinit tg3_init_coal(struct tg3 *tp)
  12912. {
  12913. struct ethtool_coalesce *ec = &tp->coal;
  12914. memset(ec, 0, sizeof(*ec));
  12915. ec->cmd = ETHTOOL_GCOALESCE;
  12916. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12917. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12918. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12919. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12920. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12921. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12922. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12923. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12924. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12925. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12926. HOSTCC_MODE_CLRTICK_TXBD)) {
  12927. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12928. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12929. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12930. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12931. }
  12932. if (tg3_flag(tp, 5705_PLUS)) {
  12933. ec->rx_coalesce_usecs_irq = 0;
  12934. ec->tx_coalesce_usecs_irq = 0;
  12935. ec->stats_block_coalesce_usecs = 0;
  12936. }
  12937. }
  12938. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12939. const struct pci_device_id *ent)
  12940. {
  12941. struct net_device *dev;
  12942. struct tg3 *tp;
  12943. int i, err, pm_cap;
  12944. u32 sndmbx, rcvmbx, intmbx;
  12945. char str[40];
  12946. u64 dma_mask, persist_dma_mask;
  12947. netdev_features_t features = 0;
  12948. printk_once(KERN_INFO "%s\n", version);
  12949. err = pci_enable_device(pdev);
  12950. if (err) {
  12951. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12952. return err;
  12953. }
  12954. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12955. if (err) {
  12956. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12957. goto err_out_disable_pdev;
  12958. }
  12959. pci_set_master(pdev);
  12960. /* Find power-management capability. */
  12961. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12962. if (pm_cap == 0) {
  12963. dev_err(&pdev->dev,
  12964. "Cannot find Power Management capability, aborting\n");
  12965. err = -EIO;
  12966. goto err_out_free_res;
  12967. }
  12968. err = pci_set_power_state(pdev, PCI_D0);
  12969. if (err) {
  12970. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12971. goto err_out_free_res;
  12972. }
  12973. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12974. if (!dev) {
  12975. err = -ENOMEM;
  12976. goto err_out_power_down;
  12977. }
  12978. SET_NETDEV_DEV(dev, &pdev->dev);
  12979. tp = netdev_priv(dev);
  12980. tp->pdev = pdev;
  12981. tp->dev = dev;
  12982. tp->pm_cap = pm_cap;
  12983. tp->rx_mode = TG3_DEF_RX_MODE;
  12984. tp->tx_mode = TG3_DEF_TX_MODE;
  12985. if (tg3_debug > 0)
  12986. tp->msg_enable = tg3_debug;
  12987. else
  12988. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12989. /* The word/byte swap controls here control register access byte
  12990. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12991. * setting below.
  12992. */
  12993. tp->misc_host_ctrl =
  12994. MISC_HOST_CTRL_MASK_PCI_INT |
  12995. MISC_HOST_CTRL_WORD_SWAP |
  12996. MISC_HOST_CTRL_INDIR_ACCESS |
  12997. MISC_HOST_CTRL_PCISTATE_RW;
  12998. /* The NONFRM (non-frame) byte/word swap controls take effect
  12999. * on descriptor entries, anything which isn't packet data.
  13000. *
  13001. * The StrongARM chips on the board (one for tx, one for rx)
  13002. * are running in big-endian mode.
  13003. */
  13004. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13005. GRC_MODE_WSWAP_NONFRM_DATA);
  13006. #ifdef __BIG_ENDIAN
  13007. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13008. #endif
  13009. spin_lock_init(&tp->lock);
  13010. spin_lock_init(&tp->indirect_lock);
  13011. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13012. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13013. if (!tp->regs) {
  13014. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13015. err = -ENOMEM;
  13016. goto err_out_free_dev;
  13017. }
  13018. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13019. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13020. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13021. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13022. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13023. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13024. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13025. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13026. tg3_flag_set(tp, ENABLE_APE);
  13027. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13028. if (!tp->aperegs) {
  13029. dev_err(&pdev->dev,
  13030. "Cannot map APE registers, aborting\n");
  13031. err = -ENOMEM;
  13032. goto err_out_iounmap;
  13033. }
  13034. }
  13035. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13036. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13037. dev->ethtool_ops = &tg3_ethtool_ops;
  13038. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13039. dev->netdev_ops = &tg3_netdev_ops;
  13040. dev->irq = pdev->irq;
  13041. err = tg3_get_invariants(tp);
  13042. if (err) {
  13043. dev_err(&pdev->dev,
  13044. "Problem fetching invariants of chip, aborting\n");
  13045. goto err_out_apeunmap;
  13046. }
  13047. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13048. * device behind the EPB cannot support DMA addresses > 40-bit.
  13049. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13050. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13051. * do DMA address check in tg3_start_xmit().
  13052. */
  13053. if (tg3_flag(tp, IS_5788))
  13054. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13055. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13056. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13057. #ifdef CONFIG_HIGHMEM
  13058. dma_mask = DMA_BIT_MASK(64);
  13059. #endif
  13060. } else
  13061. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13062. /* Configure DMA attributes. */
  13063. if (dma_mask > DMA_BIT_MASK(32)) {
  13064. err = pci_set_dma_mask(pdev, dma_mask);
  13065. if (!err) {
  13066. features |= NETIF_F_HIGHDMA;
  13067. err = pci_set_consistent_dma_mask(pdev,
  13068. persist_dma_mask);
  13069. if (err < 0) {
  13070. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13071. "DMA for consistent allocations\n");
  13072. goto err_out_apeunmap;
  13073. }
  13074. }
  13075. }
  13076. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13077. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13078. if (err) {
  13079. dev_err(&pdev->dev,
  13080. "No usable DMA configuration, aborting\n");
  13081. goto err_out_apeunmap;
  13082. }
  13083. }
  13084. tg3_init_bufmgr_config(tp);
  13085. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13086. /* 5700 B0 chips do not support checksumming correctly due
  13087. * to hardware bugs.
  13088. */
  13089. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13090. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13091. if (tg3_flag(tp, 5755_PLUS))
  13092. features |= NETIF_F_IPV6_CSUM;
  13093. }
  13094. /* TSO is on by default on chips that support hardware TSO.
  13095. * Firmware TSO on older chips gives lower performance, so it
  13096. * is off by default, but can be enabled using ethtool.
  13097. */
  13098. if ((tg3_flag(tp, HW_TSO_1) ||
  13099. tg3_flag(tp, HW_TSO_2) ||
  13100. tg3_flag(tp, HW_TSO_3)) &&
  13101. (features & NETIF_F_IP_CSUM))
  13102. features |= NETIF_F_TSO;
  13103. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13104. if (features & NETIF_F_IPV6_CSUM)
  13105. features |= NETIF_F_TSO6;
  13106. if (tg3_flag(tp, HW_TSO_3) ||
  13107. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13108. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13109. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13112. features |= NETIF_F_TSO_ECN;
  13113. }
  13114. dev->features |= features;
  13115. dev->vlan_features |= features;
  13116. /*
  13117. * Add loopback capability only for a subset of devices that support
  13118. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13119. * loopback for the remaining devices.
  13120. */
  13121. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13122. !tg3_flag(tp, CPMU_PRESENT))
  13123. /* Add the loopback capability */
  13124. features |= NETIF_F_LOOPBACK;
  13125. dev->hw_features |= features;
  13126. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13127. !tg3_flag(tp, TSO_CAPABLE) &&
  13128. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13129. tg3_flag_set(tp, MAX_RXPEND_64);
  13130. tp->rx_pending = 63;
  13131. }
  13132. err = tg3_get_device_address(tp);
  13133. if (err) {
  13134. dev_err(&pdev->dev,
  13135. "Could not obtain valid ethernet address, aborting\n");
  13136. goto err_out_apeunmap;
  13137. }
  13138. /*
  13139. * Reset chip in case UNDI or EFI driver did not shutdown
  13140. * DMA self test will enable WDMAC and we'll see (spurious)
  13141. * pending DMA on the PCI bus at that point.
  13142. */
  13143. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13144. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13145. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13146. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13147. }
  13148. err = tg3_test_dma(tp);
  13149. if (err) {
  13150. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13151. goto err_out_apeunmap;
  13152. }
  13153. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13154. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13155. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13156. for (i = 0; i < tp->irq_max; i++) {
  13157. struct tg3_napi *tnapi = &tp->napi[i];
  13158. tnapi->tp = tp;
  13159. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13160. tnapi->int_mbox = intmbx;
  13161. if (i <= 4)
  13162. intmbx += 0x8;
  13163. else
  13164. intmbx += 0x4;
  13165. tnapi->consmbox = rcvmbx;
  13166. tnapi->prodmbox = sndmbx;
  13167. if (i)
  13168. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13169. else
  13170. tnapi->coal_now = HOSTCC_MODE_NOW;
  13171. if (!tg3_flag(tp, SUPPORT_MSIX))
  13172. break;
  13173. /*
  13174. * If we support MSIX, we'll be using RSS. If we're using
  13175. * RSS, the first vector only handles link interrupts and the
  13176. * remaining vectors handle rx and tx interrupts. Reuse the
  13177. * mailbox values for the next iteration. The values we setup
  13178. * above are still useful for the single vectored mode.
  13179. */
  13180. if (!i)
  13181. continue;
  13182. rcvmbx += 0x8;
  13183. if (sndmbx & 0x4)
  13184. sndmbx -= 0x4;
  13185. else
  13186. sndmbx += 0xc;
  13187. }
  13188. tg3_init_coal(tp);
  13189. pci_set_drvdata(pdev, dev);
  13190. if (tg3_flag(tp, 5717_PLUS)) {
  13191. /* Resume a low-power mode */
  13192. tg3_frob_aux_power(tp, false);
  13193. }
  13194. tg3_timer_init(tp);
  13195. err = register_netdev(dev);
  13196. if (err) {
  13197. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13198. goto err_out_apeunmap;
  13199. }
  13200. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13201. tp->board_part_number,
  13202. tp->pci_chip_rev_id,
  13203. tg3_bus_string(tp, str),
  13204. dev->dev_addr);
  13205. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13206. struct phy_device *phydev;
  13207. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13208. netdev_info(dev,
  13209. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13210. phydev->drv->name, dev_name(&phydev->dev));
  13211. } else {
  13212. char *ethtype;
  13213. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13214. ethtype = "10/100Base-TX";
  13215. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13216. ethtype = "1000Base-SX";
  13217. else
  13218. ethtype = "10/100/1000Base-T";
  13219. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13220. "(WireSpeed[%d], EEE[%d])\n",
  13221. tg3_phy_string(tp), ethtype,
  13222. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13223. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13224. }
  13225. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13226. (dev->features & NETIF_F_RXCSUM) != 0,
  13227. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13228. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13229. tg3_flag(tp, ENABLE_ASF) != 0,
  13230. tg3_flag(tp, TSO_CAPABLE) != 0);
  13231. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13232. tp->dma_rwctrl,
  13233. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13234. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13235. pci_save_state(pdev);
  13236. return 0;
  13237. err_out_apeunmap:
  13238. if (tp->aperegs) {
  13239. iounmap(tp->aperegs);
  13240. tp->aperegs = NULL;
  13241. }
  13242. err_out_iounmap:
  13243. if (tp->regs) {
  13244. iounmap(tp->regs);
  13245. tp->regs = NULL;
  13246. }
  13247. err_out_free_dev:
  13248. free_netdev(dev);
  13249. err_out_power_down:
  13250. pci_set_power_state(pdev, PCI_D3hot);
  13251. err_out_free_res:
  13252. pci_release_regions(pdev);
  13253. err_out_disable_pdev:
  13254. pci_disable_device(pdev);
  13255. pci_set_drvdata(pdev, NULL);
  13256. return err;
  13257. }
  13258. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13259. {
  13260. struct net_device *dev = pci_get_drvdata(pdev);
  13261. if (dev) {
  13262. struct tg3 *tp = netdev_priv(dev);
  13263. if (tp->fw)
  13264. release_firmware(tp->fw);
  13265. tg3_reset_task_cancel(tp);
  13266. if (tg3_flag(tp, USE_PHYLIB)) {
  13267. tg3_phy_fini(tp);
  13268. tg3_mdio_fini(tp);
  13269. }
  13270. unregister_netdev(dev);
  13271. if (tp->aperegs) {
  13272. iounmap(tp->aperegs);
  13273. tp->aperegs = NULL;
  13274. }
  13275. if (tp->regs) {
  13276. iounmap(tp->regs);
  13277. tp->regs = NULL;
  13278. }
  13279. free_netdev(dev);
  13280. pci_release_regions(pdev);
  13281. pci_disable_device(pdev);
  13282. pci_set_drvdata(pdev, NULL);
  13283. }
  13284. }
  13285. #ifdef CONFIG_PM_SLEEP
  13286. static int tg3_suspend(struct device *device)
  13287. {
  13288. struct pci_dev *pdev = to_pci_dev(device);
  13289. struct net_device *dev = pci_get_drvdata(pdev);
  13290. struct tg3 *tp = netdev_priv(dev);
  13291. int err;
  13292. if (!netif_running(dev))
  13293. return 0;
  13294. tg3_reset_task_cancel(tp);
  13295. tg3_phy_stop(tp);
  13296. tg3_netif_stop(tp);
  13297. tg3_timer_stop(tp);
  13298. tg3_full_lock(tp, 1);
  13299. tg3_disable_ints(tp);
  13300. tg3_full_unlock(tp);
  13301. netif_device_detach(dev);
  13302. tg3_full_lock(tp, 0);
  13303. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13304. tg3_flag_clear(tp, INIT_COMPLETE);
  13305. tg3_full_unlock(tp);
  13306. err = tg3_power_down_prepare(tp);
  13307. if (err) {
  13308. int err2;
  13309. tg3_full_lock(tp, 0);
  13310. tg3_flag_set(tp, INIT_COMPLETE);
  13311. err2 = tg3_restart_hw(tp, 1);
  13312. if (err2)
  13313. goto out;
  13314. tg3_timer_start(tp);
  13315. netif_device_attach(dev);
  13316. tg3_netif_start(tp);
  13317. out:
  13318. tg3_full_unlock(tp);
  13319. if (!err2)
  13320. tg3_phy_start(tp);
  13321. }
  13322. return err;
  13323. }
  13324. static int tg3_resume(struct device *device)
  13325. {
  13326. struct pci_dev *pdev = to_pci_dev(device);
  13327. struct net_device *dev = pci_get_drvdata(pdev);
  13328. struct tg3 *tp = netdev_priv(dev);
  13329. int err;
  13330. if (!netif_running(dev))
  13331. return 0;
  13332. netif_device_attach(dev);
  13333. tg3_full_lock(tp, 0);
  13334. tg3_flag_set(tp, INIT_COMPLETE);
  13335. err = tg3_restart_hw(tp, 1);
  13336. if (err)
  13337. goto out;
  13338. tg3_timer_start(tp);
  13339. tg3_netif_start(tp);
  13340. out:
  13341. tg3_full_unlock(tp);
  13342. if (!err)
  13343. tg3_phy_start(tp);
  13344. return err;
  13345. }
  13346. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13347. #define TG3_PM_OPS (&tg3_pm_ops)
  13348. #else
  13349. #define TG3_PM_OPS NULL
  13350. #endif /* CONFIG_PM_SLEEP */
  13351. /**
  13352. * tg3_io_error_detected - called when PCI error is detected
  13353. * @pdev: Pointer to PCI device
  13354. * @state: The current pci connection state
  13355. *
  13356. * This function is called after a PCI bus error affecting
  13357. * this device has been detected.
  13358. */
  13359. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13360. pci_channel_state_t state)
  13361. {
  13362. struct net_device *netdev = pci_get_drvdata(pdev);
  13363. struct tg3 *tp = netdev_priv(netdev);
  13364. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13365. netdev_info(netdev, "PCI I/O error detected\n");
  13366. rtnl_lock();
  13367. if (!netif_running(netdev))
  13368. goto done;
  13369. tg3_phy_stop(tp);
  13370. tg3_netif_stop(tp);
  13371. tg3_timer_stop(tp);
  13372. /* Want to make sure that the reset task doesn't run */
  13373. tg3_reset_task_cancel(tp);
  13374. netif_device_detach(netdev);
  13375. /* Clean up software state, even if MMIO is blocked */
  13376. tg3_full_lock(tp, 0);
  13377. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13378. tg3_full_unlock(tp);
  13379. done:
  13380. if (state == pci_channel_io_perm_failure)
  13381. err = PCI_ERS_RESULT_DISCONNECT;
  13382. else
  13383. pci_disable_device(pdev);
  13384. rtnl_unlock();
  13385. return err;
  13386. }
  13387. /**
  13388. * tg3_io_slot_reset - called after the pci bus has been reset.
  13389. * @pdev: Pointer to PCI device
  13390. *
  13391. * Restart the card from scratch, as if from a cold-boot.
  13392. * At this point, the card has exprienced a hard reset,
  13393. * followed by fixups by BIOS, and has its config space
  13394. * set up identically to what it was at cold boot.
  13395. */
  13396. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13397. {
  13398. struct net_device *netdev = pci_get_drvdata(pdev);
  13399. struct tg3 *tp = netdev_priv(netdev);
  13400. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13401. int err;
  13402. rtnl_lock();
  13403. if (pci_enable_device(pdev)) {
  13404. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13405. goto done;
  13406. }
  13407. pci_set_master(pdev);
  13408. pci_restore_state(pdev);
  13409. pci_save_state(pdev);
  13410. if (!netif_running(netdev)) {
  13411. rc = PCI_ERS_RESULT_RECOVERED;
  13412. goto done;
  13413. }
  13414. err = tg3_power_up(tp);
  13415. if (err)
  13416. goto done;
  13417. rc = PCI_ERS_RESULT_RECOVERED;
  13418. done:
  13419. rtnl_unlock();
  13420. return rc;
  13421. }
  13422. /**
  13423. * tg3_io_resume - called when traffic can start flowing again.
  13424. * @pdev: Pointer to PCI device
  13425. *
  13426. * This callback is called when the error recovery driver tells
  13427. * us that its OK to resume normal operation.
  13428. */
  13429. static void tg3_io_resume(struct pci_dev *pdev)
  13430. {
  13431. struct net_device *netdev = pci_get_drvdata(pdev);
  13432. struct tg3 *tp = netdev_priv(netdev);
  13433. int err;
  13434. rtnl_lock();
  13435. if (!netif_running(netdev))
  13436. goto done;
  13437. tg3_full_lock(tp, 0);
  13438. tg3_flag_set(tp, INIT_COMPLETE);
  13439. err = tg3_restart_hw(tp, 1);
  13440. tg3_full_unlock(tp);
  13441. if (err) {
  13442. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13443. goto done;
  13444. }
  13445. netif_device_attach(netdev);
  13446. tg3_timer_start(tp);
  13447. tg3_netif_start(tp);
  13448. tg3_phy_start(tp);
  13449. done:
  13450. rtnl_unlock();
  13451. }
  13452. static struct pci_error_handlers tg3_err_handler = {
  13453. .error_detected = tg3_io_error_detected,
  13454. .slot_reset = tg3_io_slot_reset,
  13455. .resume = tg3_io_resume
  13456. };
  13457. static struct pci_driver tg3_driver = {
  13458. .name = DRV_MODULE_NAME,
  13459. .id_table = tg3_pci_tbl,
  13460. .probe = tg3_init_one,
  13461. .remove = __devexit_p(tg3_remove_one),
  13462. .err_handler = &tg3_err_handler,
  13463. .driver.pm = TG3_PM_OPS,
  13464. };
  13465. static int __init tg3_init(void)
  13466. {
  13467. return pci_register_driver(&tg3_driver);
  13468. }
  13469. static void __exit tg3_cleanup(void)
  13470. {
  13471. pci_unregister_driver(&tg3_driver);
  13472. }
  13473. module_init(tg3_init);
  13474. module_exit(tg3_cleanup);