rt2800.h 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G/5G 2T2R
  44. * RF2853 2.4G/5G 3T3R
  45. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  46. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  47. * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  48. * RF5360 2.4G 1T1R
  49. * RF5370 2.4G 1T1R
  50. * RF5390 2.4G 1T1R
  51. */
  52. #define RF2820 0x0001
  53. #define RF2850 0x0002
  54. #define RF2720 0x0003
  55. #define RF2750 0x0004
  56. #define RF3020 0x0005
  57. #define RF2020 0x0006
  58. #define RF3021 0x0007
  59. #define RF3022 0x0008
  60. #define RF3052 0x0009
  61. #define RF2853 0x000a
  62. #define RF3320 0x000b
  63. #define RF3322 0x000c
  64. #define RF3053 0x000d
  65. #define RF5360 0x5360
  66. #define RF5370 0x5370
  67. #define RF5372 0x5372
  68. #define RF5390 0x5390
  69. #define RF5392 0x5392
  70. /*
  71. * Chipset revisions.
  72. */
  73. #define REV_RT2860C 0x0100
  74. #define REV_RT2860D 0x0101
  75. #define REV_RT2872E 0x0200
  76. #define REV_RT3070E 0x0200
  77. #define REV_RT3070F 0x0201
  78. #define REV_RT3071E 0x0211
  79. #define REV_RT3090E 0x0211
  80. #define REV_RT3390E 0x0211
  81. #define REV_RT5390F 0x0502
  82. #define REV_RT5390R 0x1502
  83. /*
  84. * Signal information.
  85. * Default offset is required for RSSI <-> dBm conversion.
  86. */
  87. #define DEFAULT_RSSI_OFFSET 120
  88. /*
  89. * Register layout information.
  90. */
  91. #define CSR_REG_BASE 0x1000
  92. #define CSR_REG_SIZE 0x0800
  93. #define EEPROM_BASE 0x0000
  94. #define EEPROM_SIZE 0x0110
  95. #define BBP_BASE 0x0000
  96. #define BBP_SIZE 0x00ff
  97. #define RF_BASE 0x0004
  98. #define RF_SIZE 0x0010
  99. #define RFCSR_BASE 0x0000
  100. #define RFCSR_SIZE 0x0040
  101. /*
  102. * Number of TX queues.
  103. */
  104. #define NUM_TX_QUEUES 4
  105. /*
  106. * Registers.
  107. */
  108. /*
  109. * E2PROM_CSR: PCI EEPROM control register.
  110. * RELOAD: Write 1 to reload eeprom content.
  111. * TYPE: 0: 93c46, 1:93c66.
  112. * LOAD_STATUS: 1:loading, 0:done.
  113. */
  114. #define E2PROM_CSR 0x0004
  115. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  116. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  117. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  118. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  119. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  120. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  121. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  122. /*
  123. * AUX_CTRL: Aux/PCI-E related configuration
  124. */
  125. #define AUX_CTRL 0x10c
  126. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  127. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  128. /*
  129. * OPT_14: Unknown register used by rt3xxx devices.
  130. */
  131. #define OPT_14_CSR 0x0114
  132. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  133. /*
  134. * INT_SOURCE_CSR: Interrupt source register.
  135. * Write one to clear corresponding bit.
  136. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  137. */
  138. #define INT_SOURCE_CSR 0x0200
  139. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  140. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  141. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  142. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  143. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  144. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  145. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  146. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  147. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  148. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  149. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  150. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  151. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  152. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  153. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  154. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  155. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  156. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  157. /*
  158. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  159. */
  160. #define INT_MASK_CSR 0x0204
  161. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  162. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  163. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  164. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  165. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  166. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  167. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  168. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  169. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  170. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  171. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  172. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  173. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  174. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  175. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  176. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  177. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  178. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  179. /*
  180. * WPDMA_GLO_CFG
  181. */
  182. #define WPDMA_GLO_CFG 0x0208
  183. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  184. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  185. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  186. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  187. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  188. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  189. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  190. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  191. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  192. /*
  193. * WPDMA_RST_IDX
  194. */
  195. #define WPDMA_RST_IDX 0x020c
  196. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  197. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  198. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  199. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  200. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  201. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  202. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  203. /*
  204. * DELAY_INT_CFG
  205. */
  206. #define DELAY_INT_CFG 0x0210
  207. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  208. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  209. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  210. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  211. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  212. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  213. /*
  214. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  215. * AIFSN0: AC_VO
  216. * AIFSN1: AC_VI
  217. * AIFSN2: AC_BE
  218. * AIFSN3: AC_BK
  219. */
  220. #define WMM_AIFSN_CFG 0x0214
  221. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  222. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  223. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  224. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  225. /*
  226. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  227. * CWMIN0: AC_VO
  228. * CWMIN1: AC_VI
  229. * CWMIN2: AC_BE
  230. * CWMIN3: AC_BK
  231. */
  232. #define WMM_CWMIN_CFG 0x0218
  233. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  234. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  235. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  236. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  237. /*
  238. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  239. * CWMAX0: AC_VO
  240. * CWMAX1: AC_VI
  241. * CWMAX2: AC_BE
  242. * CWMAX3: AC_BK
  243. */
  244. #define WMM_CWMAX_CFG 0x021c
  245. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  246. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  247. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  248. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  249. /*
  250. * AC_TXOP0: AC_VO/AC_VI TXOP register
  251. * AC0TXOP: AC_VO in unit of 32us
  252. * AC1TXOP: AC_VI in unit of 32us
  253. */
  254. #define WMM_TXOP0_CFG 0x0220
  255. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  256. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  257. /*
  258. * AC_TXOP1: AC_BE/AC_BK TXOP register
  259. * AC2TXOP: AC_BE in unit of 32us
  260. * AC3TXOP: AC_BK in unit of 32us
  261. */
  262. #define WMM_TXOP1_CFG 0x0224
  263. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  264. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  265. /*
  266. * GPIO_CTRL_CFG:
  267. * GPIOD: GPIO direction, 0: Output, 1: Input
  268. */
  269. #define GPIO_CTRL_CFG 0x0228
  270. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  271. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  272. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  273. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  274. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  275. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  276. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  277. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  278. #define GPIO_CTRL_CFG_GPIOD_BIT0 FIELD32(0x00000100)
  279. #define GPIO_CTRL_CFG_GPIOD_BIT1 FIELD32(0x00000200)
  280. #define GPIO_CTRL_CFG_GPIOD_BIT2 FIELD32(0x00000400)
  281. #define GPIO_CTRL_CFG_GPIOD_BIT3 FIELD32(0x00000800)
  282. #define GPIO_CTRL_CFG_GPIOD_BIT4 FIELD32(0x00001000)
  283. #define GPIO_CTRL_CFG_GPIOD_BIT5 FIELD32(0x00002000)
  284. #define GPIO_CTRL_CFG_GPIOD_BIT6 FIELD32(0x00004000)
  285. #define GPIO_CTRL_CFG_GPIOD_BIT7 FIELD32(0x00008000)
  286. /*
  287. * MCU_CMD_CFG
  288. */
  289. #define MCU_CMD_CFG 0x022c
  290. /*
  291. * AC_VO register offsets
  292. */
  293. #define TX_BASE_PTR0 0x0230
  294. #define TX_MAX_CNT0 0x0234
  295. #define TX_CTX_IDX0 0x0238
  296. #define TX_DTX_IDX0 0x023c
  297. /*
  298. * AC_VI register offsets
  299. */
  300. #define TX_BASE_PTR1 0x0240
  301. #define TX_MAX_CNT1 0x0244
  302. #define TX_CTX_IDX1 0x0248
  303. #define TX_DTX_IDX1 0x024c
  304. /*
  305. * AC_BE register offsets
  306. */
  307. #define TX_BASE_PTR2 0x0250
  308. #define TX_MAX_CNT2 0x0254
  309. #define TX_CTX_IDX2 0x0258
  310. #define TX_DTX_IDX2 0x025c
  311. /*
  312. * AC_BK register offsets
  313. */
  314. #define TX_BASE_PTR3 0x0260
  315. #define TX_MAX_CNT3 0x0264
  316. #define TX_CTX_IDX3 0x0268
  317. #define TX_DTX_IDX3 0x026c
  318. /*
  319. * HCCA register offsets
  320. */
  321. #define TX_BASE_PTR4 0x0270
  322. #define TX_MAX_CNT4 0x0274
  323. #define TX_CTX_IDX4 0x0278
  324. #define TX_DTX_IDX4 0x027c
  325. /*
  326. * MGMT register offsets
  327. */
  328. #define TX_BASE_PTR5 0x0280
  329. #define TX_MAX_CNT5 0x0284
  330. #define TX_CTX_IDX5 0x0288
  331. #define TX_DTX_IDX5 0x028c
  332. /*
  333. * RX register offsets
  334. */
  335. #define RX_BASE_PTR 0x0290
  336. #define RX_MAX_CNT 0x0294
  337. #define RX_CRX_IDX 0x0298
  338. #define RX_DRX_IDX 0x029c
  339. /*
  340. * USB_DMA_CFG
  341. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  342. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  343. * PHY_CLEAR: phy watch dog enable.
  344. * TX_CLEAR: Clear USB DMA TX path.
  345. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  346. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  347. * RX_BULK_EN: Enable USB DMA Rx.
  348. * TX_BULK_EN: Enable USB DMA Tx.
  349. * EP_OUT_VALID: OUT endpoint data valid.
  350. * RX_BUSY: USB DMA RX FSM busy.
  351. * TX_BUSY: USB DMA TX FSM busy.
  352. */
  353. #define USB_DMA_CFG 0x02a0
  354. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  355. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  356. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  357. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  358. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  359. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  360. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  361. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  362. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  363. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  364. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  365. /*
  366. * US_CYC_CNT
  367. * BT_MODE_EN: Bluetooth mode enable
  368. * CLOCK CYCLE: Clock cycle count in 1us.
  369. * PCI:0x21, PCIE:0x7d, USB:0x1e
  370. */
  371. #define US_CYC_CNT 0x02a4
  372. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  373. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  374. /*
  375. * PBF_SYS_CTRL
  376. * HOST_RAM_WRITE: enable Host program ram write selection
  377. */
  378. #define PBF_SYS_CTRL 0x0400
  379. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  380. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  381. /*
  382. * HOST-MCU shared memory
  383. */
  384. #define HOST_CMD_CSR 0x0404
  385. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  386. /*
  387. * PBF registers
  388. * Most are for debug. Driver doesn't touch PBF register.
  389. */
  390. #define PBF_CFG 0x0408
  391. #define PBF_MAX_PCNT 0x040c
  392. #define PBF_CTRL 0x0410
  393. #define PBF_INT_STA 0x0414
  394. #define PBF_INT_ENA 0x0418
  395. /*
  396. * BCN_OFFSET0:
  397. */
  398. #define BCN_OFFSET0 0x042c
  399. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  400. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  401. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  402. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  403. /*
  404. * BCN_OFFSET1:
  405. */
  406. #define BCN_OFFSET1 0x0430
  407. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  408. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  409. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  410. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  411. /*
  412. * TXRXQ_PCNT: PBF register
  413. * PCNT_TX0Q: Page count for TX hardware queue 0
  414. * PCNT_TX1Q: Page count for TX hardware queue 1
  415. * PCNT_TX2Q: Page count for TX hardware queue 2
  416. * PCNT_RX0Q: Page count for RX hardware queue
  417. */
  418. #define TXRXQ_PCNT 0x0438
  419. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  420. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  421. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  422. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  423. /*
  424. * PBF register
  425. * Debug. Driver doesn't touch PBF register.
  426. */
  427. #define PBF_DBG 0x043c
  428. /*
  429. * RF registers
  430. */
  431. #define RF_CSR_CFG 0x0500
  432. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  433. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  434. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  435. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  436. /*
  437. * EFUSE_CSR: RT30x0 EEPROM
  438. */
  439. #define EFUSE_CTRL 0x0580
  440. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  441. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  442. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  443. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  444. /*
  445. * EFUSE_DATA0
  446. */
  447. #define EFUSE_DATA0 0x0590
  448. /*
  449. * EFUSE_DATA1
  450. */
  451. #define EFUSE_DATA1 0x0594
  452. /*
  453. * EFUSE_DATA2
  454. */
  455. #define EFUSE_DATA2 0x0598
  456. /*
  457. * EFUSE_DATA3
  458. */
  459. #define EFUSE_DATA3 0x059c
  460. /*
  461. * LDO_CFG0
  462. */
  463. #define LDO_CFG0 0x05d4
  464. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  465. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  466. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  467. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  468. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  469. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  470. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  471. /*
  472. * GPIO_SWITCH
  473. */
  474. #define GPIO_SWITCH 0x05dc
  475. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  476. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  477. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  478. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  479. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  480. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  481. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  482. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  483. /*
  484. * MAC Control/Status Registers(CSR).
  485. * Some values are set in TU, whereas 1 TU == 1024 us.
  486. */
  487. /*
  488. * MAC_CSR0: ASIC revision number.
  489. * ASIC_REV: 0
  490. * ASIC_VER: 2860 or 2870
  491. */
  492. #define MAC_CSR0 0x1000
  493. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  494. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  495. /*
  496. * MAC_SYS_CTRL:
  497. */
  498. #define MAC_SYS_CTRL 0x1004
  499. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  500. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  501. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  502. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  503. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  504. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  505. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  506. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  507. /*
  508. * MAC_ADDR_DW0: STA MAC register 0
  509. */
  510. #define MAC_ADDR_DW0 0x1008
  511. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  512. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  513. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  514. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  515. /*
  516. * MAC_ADDR_DW1: STA MAC register 1
  517. * UNICAST_TO_ME_MASK:
  518. * Used to mask off bits from byte 5 of the MAC address
  519. * to determine the UNICAST_TO_ME bit for RX frames.
  520. * The full mask is complemented by BSS_ID_MASK:
  521. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  522. */
  523. #define MAC_ADDR_DW1 0x100c
  524. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  525. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  526. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  527. /*
  528. * MAC_BSSID_DW0: BSSID register 0
  529. */
  530. #define MAC_BSSID_DW0 0x1010
  531. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  532. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  533. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  534. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  535. /*
  536. * MAC_BSSID_DW1: BSSID register 1
  537. * BSS_ID_MASK:
  538. * 0: 1-BSSID mode (BSS index = 0)
  539. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  540. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  541. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  542. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  543. * BSSID. This will make sure that those bits will be ignored
  544. * when determining the MY_BSS of RX frames.
  545. */
  546. #define MAC_BSSID_DW1 0x1014
  547. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  548. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  549. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  550. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  551. /*
  552. * MAX_LEN_CFG: Maximum frame length register.
  553. * MAX_MPDU: rt2860b max 16k bytes
  554. * MAX_PSDU: Maximum PSDU length
  555. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  556. */
  557. #define MAX_LEN_CFG 0x1018
  558. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  559. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  560. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  561. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  562. /*
  563. * BBP_CSR_CFG: BBP serial control register
  564. * VALUE: Register value to program into BBP
  565. * REG_NUM: Selected BBP register
  566. * READ_CONTROL: 0 write BBP, 1 read BBP
  567. * BUSY: ASIC is busy executing BBP commands
  568. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  569. * BBP_RW_MODE: 0 serial, 1 parallel
  570. */
  571. #define BBP_CSR_CFG 0x101c
  572. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  573. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  574. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  575. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  576. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  577. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  578. /*
  579. * RF_CSR_CFG0: RF control register
  580. * REGID_AND_VALUE: Register value to program into RF
  581. * BITWIDTH: Selected RF register
  582. * STANDBYMODE: 0 high when standby, 1 low when standby
  583. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  584. * BUSY: ASIC is busy executing RF commands
  585. */
  586. #define RF_CSR_CFG0 0x1020
  587. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  588. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  589. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  590. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  591. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  592. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  593. /*
  594. * RF_CSR_CFG1: RF control register
  595. * REGID_AND_VALUE: Register value to program into RF
  596. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  597. * 0: 3 system clock cycle (37.5usec)
  598. * 1: 5 system clock cycle (62.5usec)
  599. */
  600. #define RF_CSR_CFG1 0x1024
  601. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  602. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  603. /*
  604. * RF_CSR_CFG2: RF control register
  605. * VALUE: Register value to program into RF
  606. */
  607. #define RF_CSR_CFG2 0x1028
  608. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  609. /*
  610. * LED_CFG: LED control
  611. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  612. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  613. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  614. * color LED's:
  615. * 0: off
  616. * 1: blinking upon TX2
  617. * 2: periodic slow blinking
  618. * 3: always on
  619. * LED polarity:
  620. * 0: active low
  621. * 1: active high
  622. */
  623. #define LED_CFG 0x102c
  624. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  625. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  626. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  627. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  628. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  629. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  630. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  631. /*
  632. * AMPDU_BA_WINSIZE: Force BlockAck window size
  633. * FORCE_WINSIZE_ENABLE:
  634. * 0: Disable forcing of BlockAck window size
  635. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  636. * window size values in the TXWI
  637. * FORCE_WINSIZE: BlockAck window size
  638. */
  639. #define AMPDU_BA_WINSIZE 0x1040
  640. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  641. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  642. /*
  643. * XIFS_TIME_CFG: MAC timing
  644. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  645. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  646. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  647. * when MAC doesn't reference BBP signal BBRXEND
  648. * EIFS: unit 1us
  649. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  650. *
  651. */
  652. #define XIFS_TIME_CFG 0x1100
  653. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  654. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  655. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  656. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  657. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  658. /*
  659. * BKOFF_SLOT_CFG:
  660. */
  661. #define BKOFF_SLOT_CFG 0x1104
  662. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  663. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  664. /*
  665. * NAV_TIME_CFG:
  666. */
  667. #define NAV_TIME_CFG 0x1108
  668. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  669. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  670. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  671. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  672. /*
  673. * CH_TIME_CFG: count as channel busy
  674. * EIFS_BUSY: Count EIFS as channel busy
  675. * NAV_BUSY: Count NAS as channel busy
  676. * RX_BUSY: Count RX as channel busy
  677. * TX_BUSY: Count TX as channel busy
  678. * TMR_EN: Enable channel statistics timer
  679. */
  680. #define CH_TIME_CFG 0x110c
  681. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  682. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  683. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  684. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  685. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  686. /*
  687. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  688. */
  689. #define PBF_LIFE_TIMER 0x1110
  690. /*
  691. * BCN_TIME_CFG:
  692. * BEACON_INTERVAL: in unit of 1/16 TU
  693. * TSF_TICKING: Enable TSF auto counting
  694. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  695. * BEACON_GEN: Enable beacon generator
  696. */
  697. #define BCN_TIME_CFG 0x1114
  698. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  699. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  700. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  701. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  702. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  703. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  704. /*
  705. * TBTT_SYNC_CFG:
  706. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  707. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  708. */
  709. #define TBTT_SYNC_CFG 0x1118
  710. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  711. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  712. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  713. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  714. /*
  715. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  716. */
  717. #define TSF_TIMER_DW0 0x111c
  718. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  719. /*
  720. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  721. */
  722. #define TSF_TIMER_DW1 0x1120
  723. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  724. /*
  725. * TBTT_TIMER: TImer remains till next TBTT, read-only
  726. */
  727. #define TBTT_TIMER 0x1124
  728. /*
  729. * INT_TIMER_CFG: timer configuration
  730. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  731. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  732. */
  733. #define INT_TIMER_CFG 0x1128
  734. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  735. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  736. /*
  737. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  738. */
  739. #define INT_TIMER_EN 0x112c
  740. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  741. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  742. /*
  743. * CH_IDLE_STA: channel idle time (in us)
  744. */
  745. #define CH_IDLE_STA 0x1130
  746. /*
  747. * CH_BUSY_STA: channel busy time on primary channel (in us)
  748. */
  749. #define CH_BUSY_STA 0x1134
  750. /*
  751. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  752. */
  753. #define CH_BUSY_STA_SEC 0x1138
  754. /*
  755. * MAC_STATUS_CFG:
  756. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  757. * if 1 or higher one of the 2 registers is busy.
  758. */
  759. #define MAC_STATUS_CFG 0x1200
  760. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  761. /*
  762. * PWR_PIN_CFG:
  763. */
  764. #define PWR_PIN_CFG 0x1204
  765. /*
  766. * AUTOWAKEUP_CFG: Manual power control / status register
  767. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  768. * AUTOWAKE: 0:sleep, 1:awake
  769. */
  770. #define AUTOWAKEUP_CFG 0x1208
  771. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  772. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  773. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  774. /*
  775. * EDCA_AC0_CFG:
  776. */
  777. #define EDCA_AC0_CFG 0x1300
  778. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  779. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  780. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  781. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  782. /*
  783. * EDCA_AC1_CFG:
  784. */
  785. #define EDCA_AC1_CFG 0x1304
  786. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  787. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  788. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  789. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  790. /*
  791. * EDCA_AC2_CFG:
  792. */
  793. #define EDCA_AC2_CFG 0x1308
  794. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  795. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  796. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  797. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  798. /*
  799. * EDCA_AC3_CFG:
  800. */
  801. #define EDCA_AC3_CFG 0x130c
  802. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  803. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  804. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  805. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  806. /*
  807. * EDCA_TID_AC_MAP:
  808. */
  809. #define EDCA_TID_AC_MAP 0x1310
  810. /*
  811. * TX_PWR_CFG:
  812. */
  813. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  814. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  815. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  816. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  817. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  818. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  819. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  820. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  821. /*
  822. * TX_PWR_CFG_0:
  823. */
  824. #define TX_PWR_CFG_0 0x1314
  825. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  826. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  827. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  828. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  829. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  830. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  831. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  832. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  833. /*
  834. * TX_PWR_CFG_1:
  835. */
  836. #define TX_PWR_CFG_1 0x1318
  837. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  838. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  839. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  840. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  841. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  842. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  843. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  844. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  845. /*
  846. * TX_PWR_CFG_2:
  847. */
  848. #define TX_PWR_CFG_2 0x131c
  849. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  850. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  851. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  852. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  853. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  854. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  855. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  856. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  857. /*
  858. * TX_PWR_CFG_3:
  859. */
  860. #define TX_PWR_CFG_3 0x1320
  861. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  862. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  863. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  864. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  865. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  866. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  867. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  868. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  869. /*
  870. * TX_PWR_CFG_4:
  871. */
  872. #define TX_PWR_CFG_4 0x1324
  873. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  874. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  875. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  876. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  877. /*
  878. * TX_PIN_CFG:
  879. */
  880. #define TX_PIN_CFG 0x1328
  881. #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
  882. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  883. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  884. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  885. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  886. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  887. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  888. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  889. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  890. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  891. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  892. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  893. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  894. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  895. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  896. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  897. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  898. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  899. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  900. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  901. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  902. #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
  903. #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
  904. #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
  905. #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
  906. #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
  907. #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
  908. #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
  909. #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
  910. /*
  911. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  912. */
  913. #define TX_BAND_CFG 0x132c
  914. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  915. #define TX_BAND_CFG_A FIELD32(0x00000002)
  916. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  917. /*
  918. * TX_SW_CFG0:
  919. */
  920. #define TX_SW_CFG0 0x1330
  921. /*
  922. * TX_SW_CFG1:
  923. */
  924. #define TX_SW_CFG1 0x1334
  925. /*
  926. * TX_SW_CFG2:
  927. */
  928. #define TX_SW_CFG2 0x1338
  929. /*
  930. * TXOP_THRES_CFG:
  931. */
  932. #define TXOP_THRES_CFG 0x133c
  933. /*
  934. * TXOP_CTRL_CFG:
  935. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  936. * AC_TRUN_EN: Enable/Disable truncation for AC change
  937. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  938. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  939. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  940. * RESERVED_TRUN_EN: Reserved
  941. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  942. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  943. * transmissions if extension CCA is clear).
  944. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  945. * EXT_CWMIN: CwMin for extension channel backoff
  946. * 0: Disabled
  947. *
  948. */
  949. #define TXOP_CTRL_CFG 0x1340
  950. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  951. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  952. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  953. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  954. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  955. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  956. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  957. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  958. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  959. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  960. /*
  961. * TX_RTS_CFG:
  962. * RTS_THRES: unit:byte
  963. * RTS_FBK_EN: enable rts rate fallback
  964. */
  965. #define TX_RTS_CFG 0x1344
  966. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  967. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  968. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  969. /*
  970. * TX_TIMEOUT_CFG:
  971. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  972. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  973. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  974. * it is recommended that:
  975. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  976. */
  977. #define TX_TIMEOUT_CFG 0x1348
  978. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  979. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  980. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  981. /*
  982. * TX_RTY_CFG:
  983. * SHORT_RTY_LIMIT: short retry limit
  984. * LONG_RTY_LIMIT: long retry limit
  985. * LONG_RTY_THRE: Long retry threshoold
  986. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  987. * 0:expired by retry limit, 1: expired by mpdu life timer
  988. * AGG_RTY_MODE: Aggregate MPDU retry mode
  989. * 0:expired by retry limit, 1: expired by mpdu life timer
  990. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  991. */
  992. #define TX_RTY_CFG 0x134c
  993. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  994. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  995. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  996. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  997. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  998. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  999. /*
  1000. * TX_LINK_CFG:
  1001. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  1002. * MFB_ENABLE: TX apply remote MFB 1:enable
  1003. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  1004. * 0: not apply remote remote unsolicit (MFS=7)
  1005. * TX_MRQ_EN: MCS request TX enable
  1006. * TX_RDG_EN: RDG TX enable
  1007. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  1008. * REMOTE_MFB: remote MCS feedback
  1009. * REMOTE_MFS: remote MCS feedback sequence number
  1010. */
  1011. #define TX_LINK_CFG 0x1350
  1012. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  1013. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  1014. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  1015. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1016. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1017. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1018. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1019. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1020. /*
  1021. * HT_FBK_CFG0:
  1022. */
  1023. #define HT_FBK_CFG0 0x1354
  1024. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1025. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1026. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1027. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1028. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1029. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1030. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1031. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1032. /*
  1033. * HT_FBK_CFG1:
  1034. */
  1035. #define HT_FBK_CFG1 0x1358
  1036. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1037. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1038. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1039. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1040. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1041. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1042. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1043. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1044. /*
  1045. * LG_FBK_CFG0:
  1046. */
  1047. #define LG_FBK_CFG0 0x135c
  1048. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1049. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1050. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1051. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1052. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1053. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1054. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1055. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1056. /*
  1057. * LG_FBK_CFG1:
  1058. */
  1059. #define LG_FBK_CFG1 0x1360
  1060. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1061. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1062. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1063. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1064. /*
  1065. * CCK_PROT_CFG: CCK Protection
  1066. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1067. * PROTECT_CTRL: Protection control frame type for CCK TX
  1068. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1069. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1070. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1071. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1072. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1073. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1074. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1075. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1076. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1077. * RTS_TH_EN: RTS threshold enable on CCK TX
  1078. */
  1079. #define CCK_PROT_CFG 0x1364
  1080. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1081. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1082. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1083. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1084. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1085. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1086. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1087. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1088. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1089. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1090. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1091. /*
  1092. * OFDM_PROT_CFG: OFDM Protection
  1093. */
  1094. #define OFDM_PROT_CFG 0x1368
  1095. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1096. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1097. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1098. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1099. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1100. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1101. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1102. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1103. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1104. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1105. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1106. /*
  1107. * MM20_PROT_CFG: MM20 Protection
  1108. */
  1109. #define MM20_PROT_CFG 0x136c
  1110. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1111. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1112. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1113. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1114. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1115. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1116. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1117. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1118. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1119. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1120. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1121. /*
  1122. * MM40_PROT_CFG: MM40 Protection
  1123. */
  1124. #define MM40_PROT_CFG 0x1370
  1125. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1126. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1127. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1128. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1129. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1130. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1131. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1132. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1133. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1134. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1135. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1136. /*
  1137. * GF20_PROT_CFG: GF20 Protection
  1138. */
  1139. #define GF20_PROT_CFG 0x1374
  1140. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1141. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1142. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1143. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1144. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1145. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1146. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1147. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1148. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1149. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1150. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1151. /*
  1152. * GF40_PROT_CFG: GF40 Protection
  1153. */
  1154. #define GF40_PROT_CFG 0x1378
  1155. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1156. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1157. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1158. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1159. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1160. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1161. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1162. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1163. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1164. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1165. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1166. /*
  1167. * EXP_CTS_TIME:
  1168. */
  1169. #define EXP_CTS_TIME 0x137c
  1170. /*
  1171. * EXP_ACK_TIME:
  1172. */
  1173. #define EXP_ACK_TIME 0x1380
  1174. /*
  1175. * RX_FILTER_CFG: RX configuration register.
  1176. */
  1177. #define RX_FILTER_CFG 0x1400
  1178. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1179. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1180. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1181. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1182. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1183. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1184. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1185. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1186. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1187. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1188. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1189. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1190. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1191. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1192. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1193. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1194. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1195. /*
  1196. * AUTO_RSP_CFG:
  1197. * AUTORESPONDER: 0: disable, 1: enable
  1198. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1199. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1200. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1201. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1202. * DUAL_CTS_EN: Power bit value in control frame
  1203. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1204. */
  1205. #define AUTO_RSP_CFG 0x1404
  1206. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1207. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1208. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1209. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1210. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1211. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1212. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1213. /*
  1214. * LEGACY_BASIC_RATE:
  1215. */
  1216. #define LEGACY_BASIC_RATE 0x1408
  1217. /*
  1218. * HT_BASIC_RATE:
  1219. */
  1220. #define HT_BASIC_RATE 0x140c
  1221. /*
  1222. * HT_CTRL_CFG:
  1223. */
  1224. #define HT_CTRL_CFG 0x1410
  1225. /*
  1226. * SIFS_COST_CFG:
  1227. */
  1228. #define SIFS_COST_CFG 0x1414
  1229. /*
  1230. * RX_PARSER_CFG:
  1231. * Set NAV for all received frames
  1232. */
  1233. #define RX_PARSER_CFG 0x1418
  1234. /*
  1235. * TX_SEC_CNT0:
  1236. */
  1237. #define TX_SEC_CNT0 0x1500
  1238. /*
  1239. * RX_SEC_CNT0:
  1240. */
  1241. #define RX_SEC_CNT0 0x1504
  1242. /*
  1243. * CCMP_FC_MUTE:
  1244. */
  1245. #define CCMP_FC_MUTE 0x1508
  1246. /*
  1247. * TXOP_HLDR_ADDR0:
  1248. */
  1249. #define TXOP_HLDR_ADDR0 0x1600
  1250. /*
  1251. * TXOP_HLDR_ADDR1:
  1252. */
  1253. #define TXOP_HLDR_ADDR1 0x1604
  1254. /*
  1255. * TXOP_HLDR_ET:
  1256. */
  1257. #define TXOP_HLDR_ET 0x1608
  1258. /*
  1259. * QOS_CFPOLL_RA_DW0:
  1260. */
  1261. #define QOS_CFPOLL_RA_DW0 0x160c
  1262. /*
  1263. * QOS_CFPOLL_RA_DW1:
  1264. */
  1265. #define QOS_CFPOLL_RA_DW1 0x1610
  1266. /*
  1267. * QOS_CFPOLL_QC:
  1268. */
  1269. #define QOS_CFPOLL_QC 0x1614
  1270. /*
  1271. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1272. */
  1273. #define RX_STA_CNT0 0x1700
  1274. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1275. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1276. /*
  1277. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1278. */
  1279. #define RX_STA_CNT1 0x1704
  1280. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1281. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1282. /*
  1283. * RX_STA_CNT2:
  1284. */
  1285. #define RX_STA_CNT2 0x1708
  1286. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1287. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1288. /*
  1289. * TX_STA_CNT0: TX Beacon count
  1290. */
  1291. #define TX_STA_CNT0 0x170c
  1292. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1293. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1294. /*
  1295. * TX_STA_CNT1: TX tx count
  1296. */
  1297. #define TX_STA_CNT1 0x1710
  1298. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1299. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1300. /*
  1301. * TX_STA_CNT2: TX tx count
  1302. */
  1303. #define TX_STA_CNT2 0x1714
  1304. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1305. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1306. /*
  1307. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1308. *
  1309. * This register is implemented as FIFO with 16 entries in the HW. Each
  1310. * register read fetches the next tx result. If the FIFO is full because
  1311. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1312. * triggered, the hw seems to simply drop further tx results.
  1313. *
  1314. * VALID: 1: this tx result is valid
  1315. * 0: no valid tx result -> driver should stop reading
  1316. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1317. * to match a frame with its tx result (even though the PID is
  1318. * only 4 bits wide).
  1319. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1320. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1321. * This identification number is calculated by ((idx % 3) + 1).
  1322. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1323. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1324. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1325. * WCID: The wireless client ID.
  1326. * MCS: The tx rate used during the last transmission of this frame, be it
  1327. * successful or not.
  1328. * PHYMODE: The phymode used for the transmission.
  1329. */
  1330. #define TX_STA_FIFO 0x1718
  1331. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1332. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1333. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1334. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1335. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1336. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1337. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1338. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1339. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1340. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1341. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1342. /*
  1343. * TX_AGG_CNT: Debug counter
  1344. */
  1345. #define TX_AGG_CNT 0x171c
  1346. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1347. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1348. /*
  1349. * TX_AGG_CNT0:
  1350. */
  1351. #define TX_AGG_CNT0 0x1720
  1352. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1353. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1354. /*
  1355. * TX_AGG_CNT1:
  1356. */
  1357. #define TX_AGG_CNT1 0x1724
  1358. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1359. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1360. /*
  1361. * TX_AGG_CNT2:
  1362. */
  1363. #define TX_AGG_CNT2 0x1728
  1364. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1365. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1366. /*
  1367. * TX_AGG_CNT3:
  1368. */
  1369. #define TX_AGG_CNT3 0x172c
  1370. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1371. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1372. /*
  1373. * TX_AGG_CNT4:
  1374. */
  1375. #define TX_AGG_CNT4 0x1730
  1376. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1377. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1378. /*
  1379. * TX_AGG_CNT5:
  1380. */
  1381. #define TX_AGG_CNT5 0x1734
  1382. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1383. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1384. /*
  1385. * TX_AGG_CNT6:
  1386. */
  1387. #define TX_AGG_CNT6 0x1738
  1388. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1389. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1390. /*
  1391. * TX_AGG_CNT7:
  1392. */
  1393. #define TX_AGG_CNT7 0x173c
  1394. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1395. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1396. /*
  1397. * MPDU_DENSITY_CNT:
  1398. * TX_ZERO_DEL: TX zero length delimiter count
  1399. * RX_ZERO_DEL: RX zero length delimiter count
  1400. */
  1401. #define MPDU_DENSITY_CNT 0x1740
  1402. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1403. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1404. /*
  1405. * Security key table memory.
  1406. *
  1407. * The pairwise key table shares some memory with the beacon frame
  1408. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1409. * are used we should only use the reduced pairwise key table which
  1410. * has a maximum of 222 entries.
  1411. *
  1412. * ---------------------------------------------
  1413. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1414. * | | Table | Key Table |
  1415. * | | Size: 256 * 32 | Size: 222 * 32 |
  1416. * |0x5BC0 | |-------------------
  1417. * | | | Beacon 6 |
  1418. * |0x5DC0 | |-------------------
  1419. * | | | Beacon 7 |
  1420. * |0x5FC0 | |-------------------
  1421. * |0x5FFF | |
  1422. * --------------------------
  1423. *
  1424. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1425. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1426. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1427. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1428. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1429. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1430. */
  1431. #define MAC_WCID_BASE 0x1800
  1432. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1433. #define MAC_IVEIV_TABLE_BASE 0x6000
  1434. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1435. #define SHARED_KEY_TABLE_BASE 0x6c00
  1436. #define SHARED_KEY_MODE_BASE 0x7000
  1437. #define MAC_WCID_ENTRY(__idx) \
  1438. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1439. #define PAIRWISE_KEY_ENTRY(__idx) \
  1440. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1441. #define MAC_IVEIV_ENTRY(__idx) \
  1442. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1443. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1444. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1445. #define SHARED_KEY_ENTRY(__idx) \
  1446. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1447. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1448. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1449. struct mac_wcid_entry {
  1450. u8 mac[6];
  1451. u8 reserved[2];
  1452. } __packed;
  1453. struct hw_key_entry {
  1454. u8 key[16];
  1455. u8 tx_mic[8];
  1456. u8 rx_mic[8];
  1457. } __packed;
  1458. struct mac_iveiv_entry {
  1459. u8 iv[8];
  1460. } __packed;
  1461. /*
  1462. * MAC_WCID_ATTRIBUTE:
  1463. */
  1464. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1465. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1466. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1467. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1468. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1469. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1470. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1471. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1472. /*
  1473. * SHARED_KEY_MODE:
  1474. */
  1475. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1476. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1477. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1478. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1479. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1480. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1481. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1482. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1483. /*
  1484. * HOST-MCU communication
  1485. */
  1486. /*
  1487. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1488. * CMD_TOKEN: Command id, 0xff disable status reporting.
  1489. */
  1490. #define H2M_MAILBOX_CSR 0x7010
  1491. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1492. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1493. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1494. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1495. /*
  1496. * H2M_MAILBOX_CID:
  1497. * Free slots contain 0xff. MCU will store command's token to lowest free slot.
  1498. * If all slots are occupied status will be dropped.
  1499. */
  1500. #define H2M_MAILBOX_CID 0x7014
  1501. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1502. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1503. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1504. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1505. /*
  1506. * H2M_MAILBOX_STATUS:
  1507. * Command status will be saved to same slot as command id.
  1508. */
  1509. #define H2M_MAILBOX_STATUS 0x701c
  1510. /*
  1511. * H2M_INT_SRC:
  1512. */
  1513. #define H2M_INT_SRC 0x7024
  1514. /*
  1515. * H2M_BBP_AGENT:
  1516. */
  1517. #define H2M_BBP_AGENT 0x7028
  1518. /*
  1519. * MCU_LEDCS: LED control for MCU Mailbox.
  1520. */
  1521. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1522. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1523. /*
  1524. * HW_CS_CTS_BASE:
  1525. * Carrier-sense CTS frame base address.
  1526. * It's where mac stores carrier-sense frame for carrier-sense function.
  1527. */
  1528. #define HW_CS_CTS_BASE 0x7700
  1529. /*
  1530. * HW_DFS_CTS_BASE:
  1531. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1532. */
  1533. #define HW_DFS_CTS_BASE 0x7780
  1534. /*
  1535. * TXRX control registers - base address 0x3000
  1536. */
  1537. /*
  1538. * TXRX_CSR1:
  1539. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1540. */
  1541. #define TXRX_CSR1 0x77d0
  1542. /*
  1543. * HW_DEBUG_SETTING_BASE:
  1544. * since NULL frame won't be that long (256 byte)
  1545. * We steal 16 tail bytes to save debugging settings
  1546. */
  1547. #define HW_DEBUG_SETTING_BASE 0x77f0
  1548. #define HW_DEBUG_SETTING_BASE2 0x7770
  1549. /*
  1550. * HW_BEACON_BASE
  1551. * In order to support maximum 8 MBSS and its maximum length
  1552. * is 512 bytes for each beacon
  1553. * Three section discontinue memory segments will be used.
  1554. * 1. The original region for BCN 0~3
  1555. * 2. Extract memory from FCE table for BCN 4~5
  1556. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1557. * It occupied those memory of wcid 238~253 for BCN 6
  1558. * and wcid 222~237 for BCN 7 (see Security key table memory
  1559. * for more info).
  1560. *
  1561. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1562. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1563. */
  1564. #define HW_BEACON_BASE0 0x7800
  1565. #define HW_BEACON_BASE1 0x7a00
  1566. #define HW_BEACON_BASE2 0x7c00
  1567. #define HW_BEACON_BASE3 0x7e00
  1568. #define HW_BEACON_BASE4 0x7200
  1569. #define HW_BEACON_BASE5 0x7400
  1570. #define HW_BEACON_BASE6 0x5dc0
  1571. #define HW_BEACON_BASE7 0x5bc0
  1572. #define HW_BEACON_OFFSET(__index) \
  1573. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1574. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1575. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1576. /*
  1577. * BBP registers.
  1578. * The wordsize of the BBP is 8 bits.
  1579. */
  1580. /*
  1581. * BBP 1: TX Antenna & Power Control
  1582. * POWER_CTRL:
  1583. * 0 - normal,
  1584. * 1 - drop tx power by 6dBm,
  1585. * 2 - drop tx power by 12dBm,
  1586. * 3 - increase tx power by 6dBm
  1587. */
  1588. #define BBP1_TX_POWER_CTRL FIELD8(0x07)
  1589. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1590. /*
  1591. * BBP 3: RX Antenna
  1592. */
  1593. #define BBP3_RX_ADC FIELD8(0x03)
  1594. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1595. #define BBP3_HT40_MINUS FIELD8(0x20)
  1596. /*
  1597. * BBP 4: Bandwidth
  1598. */
  1599. #define BBP4_TX_BF FIELD8(0x01)
  1600. #define BBP4_BANDWIDTH FIELD8(0x18)
  1601. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  1602. /*
  1603. * BBP 109
  1604. */
  1605. #define BBP109_TX0_POWER FIELD8(0x0f)
  1606. #define BBP109_TX1_POWER FIELD8(0xf0)
  1607. /*
  1608. * BBP 138: Unknown
  1609. */
  1610. #define BBP138_RX_ADC1 FIELD8(0x02)
  1611. #define BBP138_RX_ADC2 FIELD8(0x04)
  1612. #define BBP138_TX_DAC1 FIELD8(0x20)
  1613. #define BBP138_TX_DAC2 FIELD8(0x40)
  1614. /*
  1615. * BBP 152: Rx Ant
  1616. */
  1617. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  1618. /*
  1619. * RFCSR registers
  1620. * The wordsize of the RFCSR is 8 bits.
  1621. */
  1622. /*
  1623. * RFCSR 1:
  1624. */
  1625. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1626. #define RFCSR1_PLL_PD FIELD8(0x02)
  1627. #define RFCSR1_RX0_PD FIELD8(0x04)
  1628. #define RFCSR1_TX0_PD FIELD8(0x08)
  1629. #define RFCSR1_RX1_PD FIELD8(0x10)
  1630. #define RFCSR1_TX1_PD FIELD8(0x20)
  1631. #define RFCSR1_RX2_PD FIELD8(0x40)
  1632. #define RFCSR1_TX2_PD FIELD8(0x80)
  1633. /*
  1634. * RFCSR 2:
  1635. */
  1636. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  1637. /*
  1638. * RFCSR 3:
  1639. */
  1640. #define RFCSR3_K FIELD8(0x0f)
  1641. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  1642. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70);
  1643. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80);
  1644. /*
  1645. * FRCSR 5:
  1646. */
  1647. #define RFCSR5_R1 FIELD8(0x0c)
  1648. /*
  1649. * RFCSR 6:
  1650. */
  1651. #define RFCSR6_R1 FIELD8(0x03)
  1652. #define RFCSR6_R2 FIELD8(0x40)
  1653. #define RFCSR6_TXDIV FIELD8(0x0c)
  1654. /*
  1655. * RFCSR 7:
  1656. */
  1657. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1658. #define RFCSR7_BIT1 FIELD8(0x02)
  1659. #define RFCSR7_BIT2 FIELD8(0x04)
  1660. #define RFCSR7_BIT3 FIELD8(0x08)
  1661. #define RFCSR7_BIT4 FIELD8(0x10)
  1662. #define RFCSR7_BIT5 FIELD8(0x20)
  1663. #define RFCSR7_BITS67 FIELD8(0xc0)
  1664. /*
  1665. * RFCSR 11:
  1666. */
  1667. #define RFCSR11_R FIELD8(0x03)
  1668. /*
  1669. * RFCSR 12:
  1670. */
  1671. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1672. #define RFCSR12_DR0 FIELD8(0xe0)
  1673. /*
  1674. * RFCSR 13:
  1675. */
  1676. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1677. #define RFCSR13_DR0 FIELD8(0xe0)
  1678. /*
  1679. * RFCSR 15:
  1680. */
  1681. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1682. /*
  1683. * RFCSR 16:
  1684. */
  1685. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  1686. /*
  1687. * RFCSR 17:
  1688. */
  1689. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1690. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1691. #define RFCSR17_R FIELD8(0x20)
  1692. #define RFCSR17_CODE FIELD8(0x7f)
  1693. /*
  1694. * RFCSR 20:
  1695. */
  1696. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1697. /*
  1698. * RFCSR 21:
  1699. */
  1700. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1701. /*
  1702. * RFCSR 22:
  1703. */
  1704. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1705. /*
  1706. * RFCSR 23:
  1707. */
  1708. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1709. /*
  1710. * RFCSR 24:
  1711. */
  1712. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  1713. #define RFCSR24_TX_H20M FIELD8(0x20)
  1714. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  1715. /*
  1716. * RFCSR 27:
  1717. */
  1718. #define RFCSR27_R1 FIELD8(0x03)
  1719. #define RFCSR27_R2 FIELD8(0x04)
  1720. #define RFCSR27_R3 FIELD8(0x30)
  1721. #define RFCSR27_R4 FIELD8(0x40)
  1722. /*
  1723. * RFCSR 30:
  1724. */
  1725. #define RFCSR30_TX_H20M FIELD8(0x02)
  1726. #define RFCSR30_RX_H20M FIELD8(0x04)
  1727. #define RFCSR30_RX_VCM FIELD8(0x18)
  1728. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1729. /*
  1730. * RFCSR 31:
  1731. */
  1732. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  1733. #define RFCSR31_RX_H20M FIELD8(0x20)
  1734. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  1735. /*
  1736. * RFCSR 38:
  1737. */
  1738. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  1739. /*
  1740. * RFCSR 39:
  1741. */
  1742. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  1743. /*
  1744. * RFCSR 49:
  1745. */
  1746. #define RFCSR49_TX FIELD8(0x3f)
  1747. /*
  1748. * RFCSR 50:
  1749. */
  1750. #define RFCSR50_TX FIELD8(0x3f)
  1751. /*
  1752. * RF registers
  1753. */
  1754. /*
  1755. * RF 2
  1756. */
  1757. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1758. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1759. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1760. /*
  1761. * RF 3
  1762. */
  1763. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1764. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1765. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1766. /*
  1767. * RF 4
  1768. */
  1769. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1770. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1771. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1772. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1773. #define RF4_HT40 FIELD32(0x00200000)
  1774. /*
  1775. * EEPROM content.
  1776. * The wordsize of the EEPROM is 16 bits.
  1777. */
  1778. /*
  1779. * Chip ID
  1780. */
  1781. #define EEPROM_CHIP_ID 0x0000
  1782. /*
  1783. * EEPROM Version
  1784. */
  1785. #define EEPROM_VERSION 0x0001
  1786. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1787. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1788. /*
  1789. * HW MAC address.
  1790. */
  1791. #define EEPROM_MAC_ADDR_0 0x0002
  1792. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1793. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1794. #define EEPROM_MAC_ADDR_1 0x0003
  1795. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1796. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1797. #define EEPROM_MAC_ADDR_2 0x0004
  1798. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1799. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1800. /*
  1801. * EEPROM NIC Configuration 0
  1802. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1803. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  1804. * RF_TYPE: RFIC type
  1805. */
  1806. #define EEPROM_NIC_CONF0 0x001a
  1807. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  1808. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  1809. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  1810. /*
  1811. * EEPROM NIC Configuration 1
  1812. * HW_RADIO: 0: disable, 1: enable
  1813. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  1814. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  1815. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  1816. * CARDBUS_ACCEL: 0: enable, 1: disable
  1817. * BW40M_SB_2G: 0: disable, 1: enable
  1818. * BW40M_SB_5G: 0: disable, 1: enable
  1819. * WPS_PBC: 0: disable, 1: enable
  1820. * BW40M_2G: 0: enable, 1: disable
  1821. * BW40M_5G: 0: enable, 1: disable
  1822. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  1823. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  1824. * 10: Main antenna, 11: Aux antenna
  1825. * INTERNAL_TX_ALC: 0: disable, 1: enable
  1826. * BT_COEXIST: 0: disable, 1: enable
  1827. * DAC_TEST: 0: disable, 1: enable
  1828. */
  1829. #define EEPROM_NIC_CONF1 0x001b
  1830. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  1831. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  1832. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  1833. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  1834. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  1835. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  1836. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  1837. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  1838. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  1839. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  1840. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  1841. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  1842. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  1843. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  1844. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  1845. /*
  1846. * EEPROM frequency
  1847. */
  1848. #define EEPROM_FREQ 0x001d
  1849. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1850. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1851. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1852. /*
  1853. * EEPROM LED
  1854. * POLARITY_RDY_G: Polarity RDY_G setting.
  1855. * POLARITY_RDY_A: Polarity RDY_A setting.
  1856. * POLARITY_ACT: Polarity ACT setting.
  1857. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1858. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1859. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1860. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1861. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1862. * LED_MODE: Led mode.
  1863. */
  1864. #define EEPROM_LED_AG_CONF 0x001e
  1865. #define EEPROM_LED_ACT_CONF 0x001f
  1866. #define EEPROM_LED_POLARITY 0x0020
  1867. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1868. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1869. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1870. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1871. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1872. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1873. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1874. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1875. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1876. /*
  1877. * EEPROM NIC Configuration 2
  1878. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  1879. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  1880. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  1881. */
  1882. #define EEPROM_NIC_CONF2 0x0021
  1883. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  1884. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  1885. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  1886. /*
  1887. * EEPROM LNA
  1888. */
  1889. #define EEPROM_LNA 0x0022
  1890. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1891. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1892. /*
  1893. * EEPROM RSSI BG offset
  1894. */
  1895. #define EEPROM_RSSI_BG 0x0023
  1896. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1897. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1898. /*
  1899. * EEPROM RSSI BG2 offset
  1900. */
  1901. #define EEPROM_RSSI_BG2 0x0024
  1902. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1903. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1904. /*
  1905. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1906. */
  1907. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1908. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1909. /*
  1910. * EEPROM RSSI A offset
  1911. */
  1912. #define EEPROM_RSSI_A 0x0025
  1913. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1914. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1915. /*
  1916. * EEPROM RSSI A2 offset
  1917. */
  1918. #define EEPROM_RSSI_A2 0x0026
  1919. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1920. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1921. /*
  1922. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  1923. */
  1924. #define EEPROM_TXMIXER_GAIN_A 0x0026
  1925. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  1926. /*
  1927. * EEPROM EIRP Maximum TX power values(unit: dbm)
  1928. */
  1929. #define EEPROM_EIRP_MAX_TX_POWER 0x0027
  1930. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  1931. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  1932. /*
  1933. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1934. * This is delta in 40MHZ.
  1935. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  1936. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1937. * ENABLE: enable tx power compensation for 40BW
  1938. */
  1939. #define EEPROM_TXPOWER_DELTA 0x0028
  1940. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  1941. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  1942. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  1943. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  1944. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  1945. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  1946. /*
  1947. * EEPROM TXPOWER 802.11BG
  1948. */
  1949. #define EEPROM_TXPOWER_BG1 0x0029
  1950. #define EEPROM_TXPOWER_BG2 0x0030
  1951. #define EEPROM_TXPOWER_BG_SIZE 7
  1952. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1953. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1954. /*
  1955. * EEPROM temperature compensation boundaries 802.11BG
  1956. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  1957. * reduced by (agc_step * -4)
  1958. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  1959. * reduced by (agc_step * -3)
  1960. */
  1961. #define EEPROM_TSSI_BOUND_BG1 0x0037
  1962. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  1963. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  1964. /*
  1965. * EEPROM temperature compensation boundaries 802.11BG
  1966. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  1967. * reduced by (agc_step * -2)
  1968. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  1969. * reduced by (agc_step * -1)
  1970. */
  1971. #define EEPROM_TSSI_BOUND_BG2 0x0038
  1972. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  1973. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  1974. /*
  1975. * EEPROM temperature compensation boundaries 802.11BG
  1976. * REF: Reference TSSI value, no tx power changes needed
  1977. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  1978. * increased by (agc_step * 1)
  1979. */
  1980. #define EEPROM_TSSI_BOUND_BG3 0x0039
  1981. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  1982. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  1983. /*
  1984. * EEPROM temperature compensation boundaries 802.11BG
  1985. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  1986. * increased by (agc_step * 2)
  1987. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  1988. * increased by (agc_step * 3)
  1989. */
  1990. #define EEPROM_TSSI_BOUND_BG4 0x003a
  1991. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  1992. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  1993. /*
  1994. * EEPROM temperature compensation boundaries 802.11BG
  1995. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  1996. * increased by (agc_step * 4)
  1997. * AGC_STEP: Temperature compensation step.
  1998. */
  1999. #define EEPROM_TSSI_BOUND_BG5 0x003b
  2000. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  2001. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  2002. /*
  2003. * EEPROM TXPOWER 802.11A
  2004. */
  2005. #define EEPROM_TXPOWER_A1 0x003c
  2006. #define EEPROM_TXPOWER_A2 0x0053
  2007. #define EEPROM_TXPOWER_A_SIZE 6
  2008. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  2009. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  2010. /*
  2011. * EEPROM temperature compensation boundaries 802.11A
  2012. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2013. * reduced by (agc_step * -4)
  2014. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2015. * reduced by (agc_step * -3)
  2016. */
  2017. #define EEPROM_TSSI_BOUND_A1 0x006a
  2018. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  2019. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  2020. /*
  2021. * EEPROM temperature compensation boundaries 802.11A
  2022. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2023. * reduced by (agc_step * -2)
  2024. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2025. * reduced by (agc_step * -1)
  2026. */
  2027. #define EEPROM_TSSI_BOUND_A2 0x006b
  2028. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2029. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2030. /*
  2031. * EEPROM temperature compensation boundaries 802.11A
  2032. * REF: Reference TSSI value, no tx power changes needed
  2033. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2034. * increased by (agc_step * 1)
  2035. */
  2036. #define EEPROM_TSSI_BOUND_A3 0x006c
  2037. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2038. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2039. /*
  2040. * EEPROM temperature compensation boundaries 802.11A
  2041. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2042. * increased by (agc_step * 2)
  2043. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2044. * increased by (agc_step * 3)
  2045. */
  2046. #define EEPROM_TSSI_BOUND_A4 0x006d
  2047. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2048. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2049. /*
  2050. * EEPROM temperature compensation boundaries 802.11A
  2051. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2052. * increased by (agc_step * 4)
  2053. * AGC_STEP: Temperature compensation step.
  2054. */
  2055. #define EEPROM_TSSI_BOUND_A5 0x006e
  2056. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2057. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2058. /*
  2059. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2060. */
  2061. #define EEPROM_TXPOWER_BYRATE 0x006f
  2062. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2063. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2064. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2065. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2066. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2067. /*
  2068. * EEPROM BBP.
  2069. */
  2070. #define EEPROM_BBP_START 0x0078
  2071. #define EEPROM_BBP_SIZE 16
  2072. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2073. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2074. /*
  2075. * MCU mailbox commands.
  2076. * MCU_SLEEP - go to power-save mode.
  2077. * arg1: 1: save as much power as possible, 0: save less power.
  2078. * status: 1: success, 2: already asleep,
  2079. * 3: maybe MAC is busy so can't finish this task.
  2080. * MCU_RADIO_OFF
  2081. * arg0: 0: do power-saving, NOT turn off radio.
  2082. */
  2083. #define MCU_SLEEP 0x30
  2084. #define MCU_WAKEUP 0x31
  2085. #define MCU_RADIO_OFF 0x35
  2086. #define MCU_CURRENT 0x36
  2087. #define MCU_LED 0x50
  2088. #define MCU_LED_STRENGTH 0x51
  2089. #define MCU_LED_AG_CONF 0x52
  2090. #define MCU_LED_ACT_CONF 0x53
  2091. #define MCU_LED_LED_POLARITY 0x54
  2092. #define MCU_RADAR 0x60
  2093. #define MCU_BOOT_SIGNAL 0x72
  2094. #define MCU_ANT_SELECT 0X73
  2095. #define MCU_BBP_SIGNAL 0x80
  2096. #define MCU_POWER_SAVE 0x83
  2097. #define MCU_BAND_SELECT 0x91
  2098. /*
  2099. * MCU mailbox tokens
  2100. */
  2101. #define TOKEN_SLEEP 1
  2102. #define TOKEN_RADIO_OFF 2
  2103. #define TOKEN_WAKEUP 3
  2104. /*
  2105. * DMA descriptor defines.
  2106. */
  2107. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  2108. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  2109. /*
  2110. * TX WI structure
  2111. */
  2112. /*
  2113. * Word0
  2114. * FRAG: 1 To inform TKIP engine this is a fragment.
  2115. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2116. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2117. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2118. * duplicate the frame to both channels).
  2119. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2120. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2121. * aggregate consecutive frames with the same RA and QoS TID. If
  2122. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2123. * directly after a frame B with AMPDU=1, frame A might still
  2124. * get aggregated into the AMPDU started by frame B. So, setting
  2125. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2126. * MPDU, it can still end up in an AMPDU if the previous frame
  2127. * was tagged as AMPDU.
  2128. */
  2129. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2130. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2131. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2132. #define TXWI_W0_TS FIELD32(0x00000008)
  2133. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2134. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2135. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2136. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2137. #define TXWI_W0_BW FIELD32(0x00800000)
  2138. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2139. #define TXWI_W0_STBC FIELD32(0x06000000)
  2140. #define TXWI_W0_IFS FIELD32(0x08000000)
  2141. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2142. /*
  2143. * Word1
  2144. * ACK: 0: No Ack needed, 1: Ack needed
  2145. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2146. * BW_WIN_SIZE: BA windows size of the recipient
  2147. * WIRELESS_CLI_ID: Client ID for WCID table access
  2148. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2149. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2150. * frame was processed. If multiple frames are aggregated together
  2151. * (AMPDU==1) the reported tx status will always contain the packet
  2152. * id of the first frame. 0: Don't report tx status for this frame.
  2153. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2154. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2155. * This identification number is calculated by ((idx % 3) + 1).
  2156. * The (+1) is required to prevent PACKETID to become 0.
  2157. */
  2158. #define TXWI_W1_ACK FIELD32(0x00000001)
  2159. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2160. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2161. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2162. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2163. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2164. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2165. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2166. /*
  2167. * Word2
  2168. */
  2169. #define TXWI_W2_IV FIELD32(0xffffffff)
  2170. /*
  2171. * Word3
  2172. */
  2173. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2174. /*
  2175. * RX WI structure
  2176. */
  2177. /*
  2178. * Word0
  2179. */
  2180. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2181. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2182. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2183. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2184. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2185. #define RXWI_W0_TID FIELD32(0xf0000000)
  2186. /*
  2187. * Word1
  2188. */
  2189. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2190. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2191. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2192. #define RXWI_W1_BW FIELD32(0x00800000)
  2193. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2194. #define RXWI_W1_STBC FIELD32(0x06000000)
  2195. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2196. /*
  2197. * Word2
  2198. */
  2199. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2200. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2201. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2202. /*
  2203. * Word3
  2204. */
  2205. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2206. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2207. /*
  2208. * Macros for converting txpower from EEPROM to mac80211 value
  2209. * and from mac80211 value to register value.
  2210. */
  2211. #define MIN_G_TXPOWER 0
  2212. #define MIN_A_TXPOWER -7
  2213. #define MAX_G_TXPOWER 31
  2214. #define MAX_A_TXPOWER 15
  2215. #define DEFAULT_TXPOWER 5
  2216. #define TXPOWER_G_FROM_DEV(__txpower) \
  2217. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2218. #define TXPOWER_G_TO_DEV(__txpower) \
  2219. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  2220. #define TXPOWER_A_FROM_DEV(__txpower) \
  2221. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2222. #define TXPOWER_A_TO_DEV(__txpower) \
  2223. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  2224. /*
  2225. * Board's maximun TX power limitation
  2226. */
  2227. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2228. /*
  2229. * Number of TBTT intervals after which we have to adjust
  2230. * the hw beacon timer.
  2231. */
  2232. #define BCN_TBTT_OFFSET 64
  2233. /*
  2234. * RT2800 driver data structure
  2235. */
  2236. struct rt2800_drv_data {
  2237. u8 calibration_bw20;
  2238. u8 calibration_bw40;
  2239. u8 bbp25;
  2240. u8 bbp26;
  2241. u8 txmixer_gain_24g;
  2242. u8 txmixer_gain_5g;
  2243. unsigned int tbtt_tick;
  2244. };
  2245. #endif /* RT2800_H */