rtc-vr41xx.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Driver for NEC VR4100 series Real Time Clock unit.
  3. *
  4. * Copyright (C) 2003-2008 Yoichi Yuasa <yuasa@linux-mips.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/err.h>
  21. #include <linux/fs.h>
  22. #include <linux/init.h>
  23. #include <linux/ioport.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/rtc.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/types.h>
  30. #include <linux/log2.h>
  31. #include <asm/div64.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. MODULE_AUTHOR("Yoichi Yuasa <yuasa@linux-mips.org>");
  35. MODULE_DESCRIPTION("NEC VR4100 series RTC driver");
  36. MODULE_LICENSE("GPL v2");
  37. /* RTC 1 registers */
  38. #define ETIMELREG 0x00
  39. #define ETIMEMREG 0x02
  40. #define ETIMEHREG 0x04
  41. /* RFU */
  42. #define ECMPLREG 0x08
  43. #define ECMPMREG 0x0a
  44. #define ECMPHREG 0x0c
  45. /* RFU */
  46. #define RTCL1LREG 0x10
  47. #define RTCL1HREG 0x12
  48. #define RTCL1CNTLREG 0x14
  49. #define RTCL1CNTHREG 0x16
  50. #define RTCL2LREG 0x18
  51. #define RTCL2HREG 0x1a
  52. #define RTCL2CNTLREG 0x1c
  53. #define RTCL2CNTHREG 0x1e
  54. /* RTC 2 registers */
  55. #define TCLKLREG 0x00
  56. #define TCLKHREG 0x02
  57. #define TCLKCNTLREG 0x04
  58. #define TCLKCNTHREG 0x06
  59. /* RFU */
  60. #define RTCINTREG 0x1e
  61. #define TCLOCK_INT 0x08
  62. #define RTCLONG2_INT 0x04
  63. #define RTCLONG1_INT 0x02
  64. #define ELAPSEDTIME_INT 0x01
  65. #define RTC_FREQUENCY 32768
  66. #define MAX_PERIODIC_RATE 6553
  67. static void __iomem *rtc1_base;
  68. static void __iomem *rtc2_base;
  69. #define rtc1_read(offset) readw(rtc1_base + (offset))
  70. #define rtc1_write(offset, value) writew((value), rtc1_base + (offset))
  71. #define rtc2_read(offset) readw(rtc2_base + (offset))
  72. #define rtc2_write(offset, value) writew((value), rtc2_base + (offset))
  73. static unsigned long epoch = 1970; /* Jan 1 1970 00:00:00 */
  74. static DEFINE_SPINLOCK(rtc_lock);
  75. static char rtc_name[] = "RTC";
  76. static unsigned long periodic_count;
  77. static unsigned int alarm_enabled;
  78. static int aie_irq;
  79. static int pie_irq;
  80. static inline unsigned long read_elapsed_second(void)
  81. {
  82. unsigned long first_low, first_mid, first_high;
  83. unsigned long second_low, second_mid, second_high;
  84. do {
  85. first_low = rtc1_read(ETIMELREG);
  86. first_mid = rtc1_read(ETIMEMREG);
  87. first_high = rtc1_read(ETIMEHREG);
  88. second_low = rtc1_read(ETIMELREG);
  89. second_mid = rtc1_read(ETIMEMREG);
  90. second_high = rtc1_read(ETIMEHREG);
  91. } while (first_low != second_low || first_mid != second_mid ||
  92. first_high != second_high);
  93. return (first_high << 17) | (first_mid << 1) | (first_low >> 15);
  94. }
  95. static inline void write_elapsed_second(unsigned long sec)
  96. {
  97. spin_lock_irq(&rtc_lock);
  98. rtc1_write(ETIMELREG, (uint16_t)(sec << 15));
  99. rtc1_write(ETIMEMREG, (uint16_t)(sec >> 1));
  100. rtc1_write(ETIMEHREG, (uint16_t)(sec >> 17));
  101. spin_unlock_irq(&rtc_lock);
  102. }
  103. static void vr41xx_rtc_release(struct device *dev)
  104. {
  105. spin_lock_irq(&rtc_lock);
  106. rtc1_write(ECMPLREG, 0);
  107. rtc1_write(ECMPMREG, 0);
  108. rtc1_write(ECMPHREG, 0);
  109. rtc1_write(RTCL1LREG, 0);
  110. rtc1_write(RTCL1HREG, 0);
  111. spin_unlock_irq(&rtc_lock);
  112. disable_irq(aie_irq);
  113. disable_irq(pie_irq);
  114. }
  115. static int vr41xx_rtc_read_time(struct device *dev, struct rtc_time *time)
  116. {
  117. unsigned long epoch_sec, elapsed_sec;
  118. epoch_sec = mktime(epoch, 1, 1, 0, 0, 0);
  119. elapsed_sec = read_elapsed_second();
  120. rtc_time_to_tm(epoch_sec + elapsed_sec, time);
  121. return 0;
  122. }
  123. static int vr41xx_rtc_set_time(struct device *dev, struct rtc_time *time)
  124. {
  125. unsigned long epoch_sec, current_sec;
  126. epoch_sec = mktime(epoch, 1, 1, 0, 0, 0);
  127. current_sec = mktime(time->tm_year + 1900, time->tm_mon + 1, time->tm_mday,
  128. time->tm_hour, time->tm_min, time->tm_sec);
  129. write_elapsed_second(current_sec - epoch_sec);
  130. return 0;
  131. }
  132. static int vr41xx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *wkalrm)
  133. {
  134. unsigned long low, mid, high;
  135. struct rtc_time *time = &wkalrm->time;
  136. spin_lock_irq(&rtc_lock);
  137. low = rtc1_read(ECMPLREG);
  138. mid = rtc1_read(ECMPMREG);
  139. high = rtc1_read(ECMPHREG);
  140. wkalrm->enabled = alarm_enabled;
  141. spin_unlock_irq(&rtc_lock);
  142. rtc_time_to_tm((high << 17) | (mid << 1) | (low >> 15), time);
  143. return 0;
  144. }
  145. static int vr41xx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *wkalrm)
  146. {
  147. unsigned long alarm_sec;
  148. struct rtc_time *time = &wkalrm->time;
  149. alarm_sec = mktime(time->tm_year + 1900, time->tm_mon + 1, time->tm_mday,
  150. time->tm_hour, time->tm_min, time->tm_sec);
  151. spin_lock_irq(&rtc_lock);
  152. if (alarm_enabled)
  153. disable_irq(aie_irq);
  154. rtc1_write(ECMPLREG, (uint16_t)(alarm_sec << 15));
  155. rtc1_write(ECMPMREG, (uint16_t)(alarm_sec >> 1));
  156. rtc1_write(ECMPHREG, (uint16_t)(alarm_sec >> 17));
  157. if (wkalrm->enabled)
  158. enable_irq(aie_irq);
  159. alarm_enabled = wkalrm->enabled;
  160. spin_unlock_irq(&rtc_lock);
  161. return 0;
  162. }
  163. static int vr41xx_rtc_irq_set_freq(struct device *dev, int freq)
  164. {
  165. u64 count;
  166. if (!is_power_of_2(freq))
  167. return -EINVAL;
  168. count = RTC_FREQUENCY;
  169. do_div(count, freq);
  170. spin_lock_irq(&rtc_lock);
  171. periodic_count = count;
  172. rtc1_write(RTCL1LREG, periodic_count);
  173. rtc1_write(RTCL1HREG, periodic_count >> 16);
  174. spin_unlock_irq(&rtc_lock);
  175. return 0;
  176. }
  177. static int vr41xx_rtc_irq_set_state(struct device *dev, int enabled)
  178. {
  179. if (enabled)
  180. enable_irq(pie_irq);
  181. else
  182. disable_irq(pie_irq);
  183. return 0;
  184. }
  185. static int vr41xx_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  186. {
  187. switch (cmd) {
  188. case RTC_EPOCH_READ:
  189. return put_user(epoch, (unsigned long __user *)arg);
  190. case RTC_EPOCH_SET:
  191. /* Doesn't support before 1900 */
  192. if (arg < 1900)
  193. return -EINVAL;
  194. epoch = arg;
  195. break;
  196. default:
  197. return -ENOIOCTLCMD;
  198. }
  199. return 0;
  200. }
  201. static int vr41xx_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  202. {
  203. spin_lock_irq(&rtc_lock);
  204. if (enabled) {
  205. if (!alarm_enabled) {
  206. enable_irq(aie_irq);
  207. alarm_enabled = 1;
  208. }
  209. } else {
  210. if (alarm_enabled) {
  211. disable_irq(aie_irq);
  212. alarm_enabled = 0;
  213. }
  214. }
  215. spin_unlock_irq(&rtc_lock);
  216. return 0;
  217. }
  218. static irqreturn_t elapsedtime_interrupt(int irq, void *dev_id)
  219. {
  220. struct platform_device *pdev = (struct platform_device *)dev_id;
  221. struct rtc_device *rtc = platform_get_drvdata(pdev);
  222. rtc2_write(RTCINTREG, ELAPSEDTIME_INT);
  223. rtc_update_irq(rtc, 1, RTC_AF);
  224. return IRQ_HANDLED;
  225. }
  226. static irqreturn_t rtclong1_interrupt(int irq, void *dev_id)
  227. {
  228. struct platform_device *pdev = (struct platform_device *)dev_id;
  229. struct rtc_device *rtc = platform_get_drvdata(pdev);
  230. unsigned long count = periodic_count;
  231. rtc2_write(RTCINTREG, RTCLONG1_INT);
  232. rtc1_write(RTCL1LREG, count);
  233. rtc1_write(RTCL1HREG, count >> 16);
  234. rtc_update_irq(rtc, 1, RTC_PF);
  235. return IRQ_HANDLED;
  236. }
  237. static const struct rtc_class_ops vr41xx_rtc_ops = {
  238. .release = vr41xx_rtc_release,
  239. .ioctl = vr41xx_rtc_ioctl,
  240. .read_time = vr41xx_rtc_read_time,
  241. .set_time = vr41xx_rtc_set_time,
  242. .read_alarm = vr41xx_rtc_read_alarm,
  243. .set_alarm = vr41xx_rtc_set_alarm,
  244. .irq_set_freq = vr41xx_rtc_irq_set_freq,
  245. .irq_set_state = vr41xx_rtc_irq_set_state,
  246. };
  247. static int __devinit rtc_probe(struct platform_device *pdev)
  248. {
  249. struct resource *res;
  250. struct rtc_device *rtc;
  251. int retval;
  252. if (pdev->num_resources != 4)
  253. return -EBUSY;
  254. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  255. if (!res)
  256. return -EBUSY;
  257. rtc1_base = ioremap(res->start, resource_size(res));
  258. if (!rtc1_base)
  259. return -EBUSY;
  260. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  261. if (!res) {
  262. retval = -EBUSY;
  263. goto err_rtc1_iounmap;
  264. }
  265. rtc2_base = ioremap(res->start, resource_size(res));
  266. if (!rtc2_base) {
  267. retval = -EBUSY;
  268. goto err_rtc1_iounmap;
  269. }
  270. rtc = rtc_device_register(rtc_name, &pdev->dev, &vr41xx_rtc_ops, THIS_MODULE);
  271. if (IS_ERR(rtc)) {
  272. retval = PTR_ERR(rtc);
  273. goto err_iounmap_all;
  274. }
  275. rtc->max_user_freq = MAX_PERIODIC_RATE;
  276. spin_lock_irq(&rtc_lock);
  277. rtc1_write(ECMPLREG, 0);
  278. rtc1_write(ECMPMREG, 0);
  279. rtc1_write(ECMPHREG, 0);
  280. rtc1_write(RTCL1LREG, 0);
  281. rtc1_write(RTCL1HREG, 0);
  282. spin_unlock_irq(&rtc_lock);
  283. aie_irq = platform_get_irq(pdev, 0);
  284. if (aie_irq <= 0) {
  285. retval = -EBUSY;
  286. goto err_device_unregister;
  287. }
  288. retval = request_irq(aie_irq, elapsedtime_interrupt, IRQF_DISABLED,
  289. "elapsed_time", pdev);
  290. if (retval < 0)
  291. goto err_device_unregister;
  292. pie_irq = platform_get_irq(pdev, 1);
  293. if (pie_irq <= 0)
  294. goto err_free_irq;
  295. retval = request_irq(pie_irq, rtclong1_interrupt, IRQF_DISABLED,
  296. "rtclong1", pdev);
  297. if (retval < 0)
  298. goto err_free_irq;
  299. platform_set_drvdata(pdev, rtc);
  300. disable_irq(aie_irq);
  301. disable_irq(pie_irq);
  302. printk(KERN_INFO "rtc: Real Time Clock of NEC VR4100 series\n");
  303. return 0;
  304. err_free_irq:
  305. free_irq(aie_irq, pdev);
  306. err_device_unregister:
  307. rtc_device_unregister(rtc);
  308. err_iounmap_all:
  309. iounmap(rtc2_base);
  310. rtc2_base = NULL;
  311. err_rtc1_iounmap:
  312. iounmap(rtc1_base);
  313. rtc1_base = NULL;
  314. return retval;
  315. }
  316. static int __devexit rtc_remove(struct platform_device *pdev)
  317. {
  318. struct rtc_device *rtc;
  319. rtc = platform_get_drvdata(pdev);
  320. if (rtc)
  321. rtc_device_unregister(rtc);
  322. platform_set_drvdata(pdev, NULL);
  323. free_irq(aie_irq, pdev);
  324. free_irq(pie_irq, pdev);
  325. if (rtc1_base)
  326. iounmap(rtc1_base);
  327. if (rtc2_base)
  328. iounmap(rtc2_base);
  329. return 0;
  330. }
  331. /* work with hotplug and coldplug */
  332. MODULE_ALIAS("platform:RTC");
  333. static struct platform_driver rtc_platform_driver = {
  334. .probe = rtc_probe,
  335. .remove = __devexit_p(rtc_remove),
  336. .driver = {
  337. .name = rtc_name,
  338. .owner = THIS_MODULE,
  339. },
  340. };
  341. static int __init vr41xx_rtc_init(void)
  342. {
  343. return platform_driver_register(&rtc_platform_driver);
  344. }
  345. static void __exit vr41xx_rtc_exit(void)
  346. {
  347. platform_driver_unregister(&rtc_platform_driver);
  348. }
  349. module_init(vr41xx_rtc_init);
  350. module_exit(vr41xx_rtc_exit);