rtc-cmos.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215
  1. /*
  2. * RTC class driver for "CMOS RTC": PCs, ACPI, etc
  3. *
  4. * Copyright (C) 1996 Paul Gortmaker (drivers/char/rtc.c)
  5. * Copyright (C) 2006 David Brownell (convert to new framework)
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. /*
  13. * The original "cmos clock" chip was an MC146818 chip, now obsolete.
  14. * That defined the register interface now provided by all PCs, some
  15. * non-PC systems, and incorporated into ACPI. Modern PC chipsets
  16. * integrate an MC146818 clone in their southbridge, and boards use
  17. * that instead of discrete clones like the DS12887 or M48T86. There
  18. * are also clones that connect using the LPC bus.
  19. *
  20. * That register API is also used directly by various other drivers
  21. * (notably for integrated NVRAM), infrastructure (x86 has code to
  22. * bypass the RTC framework, directly reading the RTC during boot
  23. * and updating minutes/seconds for systems using NTP synch) and
  24. * utilities (like userspace 'hwclock', if no /dev node exists).
  25. *
  26. * So **ALL** calls to CMOS_READ and CMOS_WRITE must be done with
  27. * interrupts disabled, holding the global rtc_lock, to exclude those
  28. * other drivers and utilities on correctly configured systems.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/mod_devicetable.h>
  37. #include <linux/log2.h>
  38. #include <linux/pm.h>
  39. /* this is for "generic access to PC-style RTC" using CMOS_READ/CMOS_WRITE */
  40. #include <asm-generic/rtc.h>
  41. struct cmos_rtc {
  42. struct rtc_device *rtc;
  43. struct device *dev;
  44. int irq;
  45. struct resource *iomem;
  46. void (*wake_on)(struct device *);
  47. void (*wake_off)(struct device *);
  48. u8 enabled_wake;
  49. u8 suspend_ctrl;
  50. /* newer hardware extends the original register set */
  51. u8 day_alrm;
  52. u8 mon_alrm;
  53. u8 century;
  54. };
  55. /* both platform and pnp busses use negative numbers for invalid irqs */
  56. #define is_valid_irq(n) ((n) > 0)
  57. static const char driver_name[] = "rtc_cmos";
  58. /* The RTC_INTR register may have e.g. RTC_PF set even if RTC_PIE is clear;
  59. * always mask it against the irq enable bits in RTC_CONTROL. Bit values
  60. * are the same: PF==PIE, AF=AIE, UF=UIE; so RTC_IRQMASK works with both.
  61. */
  62. #define RTC_IRQMASK (RTC_PF | RTC_AF | RTC_UF)
  63. static inline int is_intr(u8 rtc_intr)
  64. {
  65. if (!(rtc_intr & RTC_IRQF))
  66. return 0;
  67. return rtc_intr & RTC_IRQMASK;
  68. }
  69. /*----------------------------------------------------------------*/
  70. /* Much modern x86 hardware has HPETs (10+ MHz timers) which, because
  71. * many BIOS programmers don't set up "sane mode" IRQ routing, are mostly
  72. * used in a broken "legacy replacement" mode. The breakage includes
  73. * HPET #1 hijacking the IRQ for this RTC, and being unavailable for
  74. * other (better) use.
  75. *
  76. * When that broken mode is in use, platform glue provides a partial
  77. * emulation of hardware RTC IRQ facilities using HPET #1. We don't
  78. * want to use HPET for anything except those IRQs though...
  79. */
  80. #ifdef CONFIG_HPET_EMULATE_RTC
  81. #include <asm/hpet.h>
  82. #else
  83. static inline int is_hpet_enabled(void)
  84. {
  85. return 0;
  86. }
  87. static inline int hpet_mask_rtc_irq_bit(unsigned long mask)
  88. {
  89. return 0;
  90. }
  91. static inline int hpet_set_rtc_irq_bit(unsigned long mask)
  92. {
  93. return 0;
  94. }
  95. static inline int
  96. hpet_set_alarm_time(unsigned char hrs, unsigned char min, unsigned char sec)
  97. {
  98. return 0;
  99. }
  100. static inline int hpet_set_periodic_freq(unsigned long freq)
  101. {
  102. return 0;
  103. }
  104. static inline int hpet_rtc_dropped_irq(void)
  105. {
  106. return 0;
  107. }
  108. static inline int hpet_rtc_timer_init(void)
  109. {
  110. return 0;
  111. }
  112. extern irq_handler_t hpet_rtc_interrupt;
  113. static inline int hpet_register_irq_handler(irq_handler_t handler)
  114. {
  115. return 0;
  116. }
  117. static inline int hpet_unregister_irq_handler(irq_handler_t handler)
  118. {
  119. return 0;
  120. }
  121. #endif
  122. /*----------------------------------------------------------------*/
  123. #ifdef RTC_PORT
  124. /* Most newer x86 systems have two register banks, the first used
  125. * for RTC and NVRAM and the second only for NVRAM. Caller must
  126. * own rtc_lock ... and we won't worry about access during NMI.
  127. */
  128. #define can_bank2 true
  129. static inline unsigned char cmos_read_bank2(unsigned char addr)
  130. {
  131. outb(addr, RTC_PORT(2));
  132. return inb(RTC_PORT(3));
  133. }
  134. static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
  135. {
  136. outb(addr, RTC_PORT(2));
  137. outb(val, RTC_PORT(2));
  138. }
  139. #else
  140. #define can_bank2 false
  141. static inline unsigned char cmos_read_bank2(unsigned char addr)
  142. {
  143. return 0;
  144. }
  145. static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
  146. {
  147. }
  148. #endif
  149. /*----------------------------------------------------------------*/
  150. static int cmos_read_time(struct device *dev, struct rtc_time *t)
  151. {
  152. /* REVISIT: if the clock has a "century" register, use
  153. * that instead of the heuristic in get_rtc_time().
  154. * That'll make Y3K compatility (year > 2070) easy!
  155. */
  156. get_rtc_time(t);
  157. return 0;
  158. }
  159. static int cmos_set_time(struct device *dev, struct rtc_time *t)
  160. {
  161. /* REVISIT: set the "century" register if available
  162. *
  163. * NOTE: this ignores the issue whereby updating the seconds
  164. * takes effect exactly 500ms after we write the register.
  165. * (Also queueing and other delays before we get this far.)
  166. */
  167. return set_rtc_time(t);
  168. }
  169. static int cmos_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  170. {
  171. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  172. unsigned char rtc_control;
  173. if (!is_valid_irq(cmos->irq))
  174. return -EIO;
  175. /* Basic alarms only support hour, minute, and seconds fields.
  176. * Some also support day and month, for alarms up to a year in
  177. * the future.
  178. */
  179. t->time.tm_mday = -1;
  180. t->time.tm_mon = -1;
  181. spin_lock_irq(&rtc_lock);
  182. t->time.tm_sec = CMOS_READ(RTC_SECONDS_ALARM);
  183. t->time.tm_min = CMOS_READ(RTC_MINUTES_ALARM);
  184. t->time.tm_hour = CMOS_READ(RTC_HOURS_ALARM);
  185. if (cmos->day_alrm) {
  186. /* ignore upper bits on readback per ACPI spec */
  187. t->time.tm_mday = CMOS_READ(cmos->day_alrm) & 0x3f;
  188. if (!t->time.tm_mday)
  189. t->time.tm_mday = -1;
  190. if (cmos->mon_alrm) {
  191. t->time.tm_mon = CMOS_READ(cmos->mon_alrm);
  192. if (!t->time.tm_mon)
  193. t->time.tm_mon = -1;
  194. }
  195. }
  196. rtc_control = CMOS_READ(RTC_CONTROL);
  197. spin_unlock_irq(&rtc_lock);
  198. if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
  199. if (((unsigned)t->time.tm_sec) < 0x60)
  200. t->time.tm_sec = bcd2bin(t->time.tm_sec);
  201. else
  202. t->time.tm_sec = -1;
  203. if (((unsigned)t->time.tm_min) < 0x60)
  204. t->time.tm_min = bcd2bin(t->time.tm_min);
  205. else
  206. t->time.tm_min = -1;
  207. if (((unsigned)t->time.tm_hour) < 0x24)
  208. t->time.tm_hour = bcd2bin(t->time.tm_hour);
  209. else
  210. t->time.tm_hour = -1;
  211. if (cmos->day_alrm) {
  212. if (((unsigned)t->time.tm_mday) <= 0x31)
  213. t->time.tm_mday = bcd2bin(t->time.tm_mday);
  214. else
  215. t->time.tm_mday = -1;
  216. if (cmos->mon_alrm) {
  217. if (((unsigned)t->time.tm_mon) <= 0x12)
  218. t->time.tm_mon = bcd2bin(t->time.tm_mon)-1;
  219. else
  220. t->time.tm_mon = -1;
  221. }
  222. }
  223. }
  224. t->time.tm_year = -1;
  225. t->enabled = !!(rtc_control & RTC_AIE);
  226. t->pending = 0;
  227. return 0;
  228. }
  229. static void cmos_checkintr(struct cmos_rtc *cmos, unsigned char rtc_control)
  230. {
  231. unsigned char rtc_intr;
  232. /* NOTE after changing RTC_xIE bits we always read INTR_FLAGS;
  233. * allegedly some older rtcs need that to handle irqs properly
  234. */
  235. rtc_intr = CMOS_READ(RTC_INTR_FLAGS);
  236. if (is_hpet_enabled())
  237. return;
  238. rtc_intr &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
  239. if (is_intr(rtc_intr))
  240. rtc_update_irq(cmos->rtc, 1, rtc_intr);
  241. }
  242. static void cmos_irq_enable(struct cmos_rtc *cmos, unsigned char mask)
  243. {
  244. unsigned char rtc_control;
  245. /* flush any pending IRQ status, notably for update irqs,
  246. * before we enable new IRQs
  247. */
  248. rtc_control = CMOS_READ(RTC_CONTROL);
  249. cmos_checkintr(cmos, rtc_control);
  250. rtc_control |= mask;
  251. CMOS_WRITE(rtc_control, RTC_CONTROL);
  252. hpet_set_rtc_irq_bit(mask);
  253. cmos_checkintr(cmos, rtc_control);
  254. }
  255. static void cmos_irq_disable(struct cmos_rtc *cmos, unsigned char mask)
  256. {
  257. unsigned char rtc_control;
  258. rtc_control = CMOS_READ(RTC_CONTROL);
  259. rtc_control &= ~mask;
  260. CMOS_WRITE(rtc_control, RTC_CONTROL);
  261. hpet_mask_rtc_irq_bit(mask);
  262. cmos_checkintr(cmos, rtc_control);
  263. }
  264. static int cmos_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  265. {
  266. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  267. unsigned char mon, mday, hrs, min, sec, rtc_control;
  268. if (!is_valid_irq(cmos->irq))
  269. return -EIO;
  270. mon = t->time.tm_mon + 1;
  271. mday = t->time.tm_mday;
  272. hrs = t->time.tm_hour;
  273. min = t->time.tm_min;
  274. sec = t->time.tm_sec;
  275. rtc_control = CMOS_READ(RTC_CONTROL);
  276. if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
  277. /* Writing 0xff means "don't care" or "match all". */
  278. mon = (mon <= 12) ? bin2bcd(mon) : 0xff;
  279. mday = (mday >= 1 && mday <= 31) ? bin2bcd(mday) : 0xff;
  280. hrs = (hrs < 24) ? bin2bcd(hrs) : 0xff;
  281. min = (min < 60) ? bin2bcd(min) : 0xff;
  282. sec = (sec < 60) ? bin2bcd(sec) : 0xff;
  283. }
  284. spin_lock_irq(&rtc_lock);
  285. /* next rtc irq must not be from previous alarm setting */
  286. cmos_irq_disable(cmos, RTC_AIE);
  287. /* update alarm */
  288. CMOS_WRITE(hrs, RTC_HOURS_ALARM);
  289. CMOS_WRITE(min, RTC_MINUTES_ALARM);
  290. CMOS_WRITE(sec, RTC_SECONDS_ALARM);
  291. /* the system may support an "enhanced" alarm */
  292. if (cmos->day_alrm) {
  293. CMOS_WRITE(mday, cmos->day_alrm);
  294. if (cmos->mon_alrm)
  295. CMOS_WRITE(mon, cmos->mon_alrm);
  296. }
  297. /* FIXME the HPET alarm glue currently ignores day_alrm
  298. * and mon_alrm ...
  299. */
  300. hpet_set_alarm_time(t->time.tm_hour, t->time.tm_min, t->time.tm_sec);
  301. if (t->enabled)
  302. cmos_irq_enable(cmos, RTC_AIE);
  303. spin_unlock_irq(&rtc_lock);
  304. return 0;
  305. }
  306. static int cmos_irq_set_freq(struct device *dev, int freq)
  307. {
  308. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  309. int f;
  310. unsigned long flags;
  311. if (!is_valid_irq(cmos->irq))
  312. return -ENXIO;
  313. if (!is_power_of_2(freq))
  314. return -EINVAL;
  315. /* 0 = no irqs; 1 = 2^15 Hz ... 15 = 2^0 Hz */
  316. f = ffs(freq);
  317. if (f-- > 16)
  318. return -EINVAL;
  319. f = 16 - f;
  320. spin_lock_irqsave(&rtc_lock, flags);
  321. hpet_set_periodic_freq(freq);
  322. CMOS_WRITE(RTC_REF_CLCK_32KHZ | f, RTC_FREQ_SELECT);
  323. spin_unlock_irqrestore(&rtc_lock, flags);
  324. return 0;
  325. }
  326. static int cmos_irq_set_state(struct device *dev, int enabled)
  327. {
  328. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  329. unsigned long flags;
  330. if (!is_valid_irq(cmos->irq))
  331. return -ENXIO;
  332. spin_lock_irqsave(&rtc_lock, flags);
  333. if (enabled)
  334. cmos_irq_enable(cmos, RTC_PIE);
  335. else
  336. cmos_irq_disable(cmos, RTC_PIE);
  337. spin_unlock_irqrestore(&rtc_lock, flags);
  338. return 0;
  339. }
  340. static int cmos_alarm_irq_enable(struct device *dev, unsigned int enabled)
  341. {
  342. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  343. unsigned long flags;
  344. if (!is_valid_irq(cmos->irq))
  345. return -EINVAL;
  346. spin_lock_irqsave(&rtc_lock, flags);
  347. if (enabled)
  348. cmos_irq_enable(cmos, RTC_AIE);
  349. else
  350. cmos_irq_disable(cmos, RTC_AIE);
  351. spin_unlock_irqrestore(&rtc_lock, flags);
  352. return 0;
  353. }
  354. static int cmos_update_irq_enable(struct device *dev, unsigned int enabled)
  355. {
  356. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  357. unsigned long flags;
  358. if (!is_valid_irq(cmos->irq))
  359. return -EINVAL;
  360. spin_lock_irqsave(&rtc_lock, flags);
  361. if (enabled)
  362. cmos_irq_enable(cmos, RTC_UIE);
  363. else
  364. cmos_irq_disable(cmos, RTC_UIE);
  365. spin_unlock_irqrestore(&rtc_lock, flags);
  366. return 0;
  367. }
  368. #if defined(CONFIG_RTC_INTF_PROC) || defined(CONFIG_RTC_INTF_PROC_MODULE)
  369. static int cmos_procfs(struct device *dev, struct seq_file *seq)
  370. {
  371. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  372. unsigned char rtc_control, valid;
  373. spin_lock_irq(&rtc_lock);
  374. rtc_control = CMOS_READ(RTC_CONTROL);
  375. valid = CMOS_READ(RTC_VALID);
  376. spin_unlock_irq(&rtc_lock);
  377. /* NOTE: at least ICH6 reports battery status using a different
  378. * (non-RTC) bit; and SQWE is ignored on many current systems.
  379. */
  380. return seq_printf(seq,
  381. "periodic_IRQ\t: %s\n"
  382. "update_IRQ\t: %s\n"
  383. "HPET_emulated\t: %s\n"
  384. // "square_wave\t: %s\n"
  385. "BCD\t\t: %s\n"
  386. "DST_enable\t: %s\n"
  387. "periodic_freq\t: %d\n"
  388. "batt_status\t: %s\n",
  389. (rtc_control & RTC_PIE) ? "yes" : "no",
  390. (rtc_control & RTC_UIE) ? "yes" : "no",
  391. is_hpet_enabled() ? "yes" : "no",
  392. // (rtc_control & RTC_SQWE) ? "yes" : "no",
  393. (rtc_control & RTC_DM_BINARY) ? "no" : "yes",
  394. (rtc_control & RTC_DST_EN) ? "yes" : "no",
  395. cmos->rtc->irq_freq,
  396. (valid & RTC_VRT) ? "okay" : "dead");
  397. }
  398. #else
  399. #define cmos_procfs NULL
  400. #endif
  401. static const struct rtc_class_ops cmos_rtc_ops = {
  402. .read_time = cmos_read_time,
  403. .set_time = cmos_set_time,
  404. .read_alarm = cmos_read_alarm,
  405. .set_alarm = cmos_set_alarm,
  406. .proc = cmos_procfs,
  407. .irq_set_freq = cmos_irq_set_freq,
  408. .irq_set_state = cmos_irq_set_state,
  409. .alarm_irq_enable = cmos_alarm_irq_enable,
  410. .update_irq_enable = cmos_update_irq_enable,
  411. };
  412. /*----------------------------------------------------------------*/
  413. /*
  414. * All these chips have at least 64 bytes of address space, shared by
  415. * RTC registers and NVRAM. Most of those bytes of NVRAM are used
  416. * by boot firmware. Modern chips have 128 or 256 bytes.
  417. */
  418. #define NVRAM_OFFSET (RTC_REG_D + 1)
  419. static ssize_t
  420. cmos_nvram_read(struct file *filp, struct kobject *kobj,
  421. struct bin_attribute *attr,
  422. char *buf, loff_t off, size_t count)
  423. {
  424. int retval;
  425. if (unlikely(off >= attr->size))
  426. return 0;
  427. if (unlikely(off < 0))
  428. return -EINVAL;
  429. if ((off + count) > attr->size)
  430. count = attr->size - off;
  431. off += NVRAM_OFFSET;
  432. spin_lock_irq(&rtc_lock);
  433. for (retval = 0; count; count--, off++, retval++) {
  434. if (off < 128)
  435. *buf++ = CMOS_READ(off);
  436. else if (can_bank2)
  437. *buf++ = cmos_read_bank2(off);
  438. else
  439. break;
  440. }
  441. spin_unlock_irq(&rtc_lock);
  442. return retval;
  443. }
  444. static ssize_t
  445. cmos_nvram_write(struct file *filp, struct kobject *kobj,
  446. struct bin_attribute *attr,
  447. char *buf, loff_t off, size_t count)
  448. {
  449. struct cmos_rtc *cmos;
  450. int retval;
  451. cmos = dev_get_drvdata(container_of(kobj, struct device, kobj));
  452. if (unlikely(off >= attr->size))
  453. return -EFBIG;
  454. if (unlikely(off < 0))
  455. return -EINVAL;
  456. if ((off + count) > attr->size)
  457. count = attr->size - off;
  458. /* NOTE: on at least PCs and Ataris, the boot firmware uses a
  459. * checksum on part of the NVRAM data. That's currently ignored
  460. * here. If userspace is smart enough to know what fields of
  461. * NVRAM to update, updating checksums is also part of its job.
  462. */
  463. off += NVRAM_OFFSET;
  464. spin_lock_irq(&rtc_lock);
  465. for (retval = 0; count; count--, off++, retval++) {
  466. /* don't trash RTC registers */
  467. if (off == cmos->day_alrm
  468. || off == cmos->mon_alrm
  469. || off == cmos->century)
  470. buf++;
  471. else if (off < 128)
  472. CMOS_WRITE(*buf++, off);
  473. else if (can_bank2)
  474. cmos_write_bank2(*buf++, off);
  475. else
  476. break;
  477. }
  478. spin_unlock_irq(&rtc_lock);
  479. return retval;
  480. }
  481. static struct bin_attribute nvram = {
  482. .attr = {
  483. .name = "nvram",
  484. .mode = S_IRUGO | S_IWUSR,
  485. },
  486. .read = cmos_nvram_read,
  487. .write = cmos_nvram_write,
  488. /* size gets set up later */
  489. };
  490. /*----------------------------------------------------------------*/
  491. static struct cmos_rtc cmos_rtc;
  492. static irqreturn_t cmos_interrupt(int irq, void *p)
  493. {
  494. u8 irqstat;
  495. u8 rtc_control;
  496. spin_lock(&rtc_lock);
  497. /* When the HPET interrupt handler calls us, the interrupt
  498. * status is passed as arg1 instead of the irq number. But
  499. * always clear irq status, even when HPET is in the way.
  500. *
  501. * Note that HPET and RTC are almost certainly out of phase,
  502. * giving different IRQ status ...
  503. */
  504. irqstat = CMOS_READ(RTC_INTR_FLAGS);
  505. rtc_control = CMOS_READ(RTC_CONTROL);
  506. if (is_hpet_enabled())
  507. irqstat = (unsigned long)irq & 0xF0;
  508. irqstat &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
  509. /* All Linux RTC alarms should be treated as if they were oneshot.
  510. * Similar code may be needed in system wakeup paths, in case the
  511. * alarm woke the system.
  512. */
  513. if (irqstat & RTC_AIE) {
  514. rtc_control &= ~RTC_AIE;
  515. CMOS_WRITE(rtc_control, RTC_CONTROL);
  516. hpet_mask_rtc_irq_bit(RTC_AIE);
  517. CMOS_READ(RTC_INTR_FLAGS);
  518. }
  519. spin_unlock(&rtc_lock);
  520. if (is_intr(irqstat)) {
  521. rtc_update_irq(p, 1, irqstat);
  522. return IRQ_HANDLED;
  523. } else
  524. return IRQ_NONE;
  525. }
  526. #ifdef CONFIG_PNP
  527. #define INITSECTION
  528. #else
  529. #define INITSECTION __init
  530. #endif
  531. static int INITSECTION
  532. cmos_do_probe(struct device *dev, struct resource *ports, int rtc_irq)
  533. {
  534. struct cmos_rtc_board_info *info = dev->platform_data;
  535. int retval = 0;
  536. unsigned char rtc_control;
  537. unsigned address_space;
  538. /* there can be only one ... */
  539. if (cmos_rtc.dev)
  540. return -EBUSY;
  541. if (!ports)
  542. return -ENODEV;
  543. /* Claim I/O ports ASAP, minimizing conflict with legacy driver.
  544. *
  545. * REVISIT non-x86 systems may instead use memory space resources
  546. * (needing ioremap etc), not i/o space resources like this ...
  547. */
  548. ports = request_region(ports->start,
  549. ports->end + 1 - ports->start,
  550. driver_name);
  551. if (!ports) {
  552. dev_dbg(dev, "i/o registers already in use\n");
  553. return -EBUSY;
  554. }
  555. cmos_rtc.irq = rtc_irq;
  556. cmos_rtc.iomem = ports;
  557. /* Heuristic to deduce NVRAM size ... do what the legacy NVRAM
  558. * driver did, but don't reject unknown configs. Old hardware
  559. * won't address 128 bytes. Newer chips have multiple banks,
  560. * though they may not be listed in one I/O resource.
  561. */
  562. #if defined(CONFIG_ATARI)
  563. address_space = 64;
  564. #elif defined(__i386__) || defined(__x86_64__) || defined(__arm__) \
  565. || defined(__sparc__) || defined(__mips__) \
  566. || defined(__powerpc__)
  567. address_space = 128;
  568. #else
  569. #warning Assuming 128 bytes of RTC+NVRAM address space, not 64 bytes.
  570. address_space = 128;
  571. #endif
  572. if (can_bank2 && ports->end > (ports->start + 1))
  573. address_space = 256;
  574. /* For ACPI systems extension info comes from the FADT. On others,
  575. * board specific setup provides it as appropriate. Systems where
  576. * the alarm IRQ isn't automatically a wakeup IRQ (like ACPI, and
  577. * some almost-clones) can provide hooks to make that behave.
  578. *
  579. * Note that ACPI doesn't preclude putting these registers into
  580. * "extended" areas of the chip, including some that we won't yet
  581. * expect CMOS_READ and friends to handle.
  582. */
  583. if (info) {
  584. if (info->rtc_day_alarm && info->rtc_day_alarm < 128)
  585. cmos_rtc.day_alrm = info->rtc_day_alarm;
  586. if (info->rtc_mon_alarm && info->rtc_mon_alarm < 128)
  587. cmos_rtc.mon_alrm = info->rtc_mon_alarm;
  588. if (info->rtc_century && info->rtc_century < 128)
  589. cmos_rtc.century = info->rtc_century;
  590. if (info->wake_on && info->wake_off) {
  591. cmos_rtc.wake_on = info->wake_on;
  592. cmos_rtc.wake_off = info->wake_off;
  593. }
  594. }
  595. cmos_rtc.dev = dev;
  596. dev_set_drvdata(dev, &cmos_rtc);
  597. cmos_rtc.rtc = rtc_device_register(driver_name, dev,
  598. &cmos_rtc_ops, THIS_MODULE);
  599. if (IS_ERR(cmos_rtc.rtc)) {
  600. retval = PTR_ERR(cmos_rtc.rtc);
  601. goto cleanup0;
  602. }
  603. rename_region(ports, dev_name(&cmos_rtc.rtc->dev));
  604. spin_lock_irq(&rtc_lock);
  605. /* force periodic irq to CMOS reset default of 1024Hz;
  606. *
  607. * REVISIT it's been reported that at least one x86_64 ALI mobo
  608. * doesn't use 32KHz here ... for portability we might need to
  609. * do something about other clock frequencies.
  610. */
  611. cmos_rtc.rtc->irq_freq = 1024;
  612. hpet_set_periodic_freq(cmos_rtc.rtc->irq_freq);
  613. CMOS_WRITE(RTC_REF_CLCK_32KHZ | 0x06, RTC_FREQ_SELECT);
  614. /* disable irqs */
  615. cmos_irq_disable(&cmos_rtc, RTC_PIE | RTC_AIE | RTC_UIE);
  616. rtc_control = CMOS_READ(RTC_CONTROL);
  617. spin_unlock_irq(&rtc_lock);
  618. /* FIXME:
  619. * <asm-generic/rtc.h> doesn't know 12-hour mode either.
  620. */
  621. if (is_valid_irq(rtc_irq) && !(rtc_control & RTC_24H)) {
  622. dev_warn(dev, "only 24-hr supported\n");
  623. retval = -ENXIO;
  624. goto cleanup1;
  625. }
  626. if (is_valid_irq(rtc_irq)) {
  627. irq_handler_t rtc_cmos_int_handler;
  628. if (is_hpet_enabled()) {
  629. int err;
  630. rtc_cmos_int_handler = hpet_rtc_interrupt;
  631. err = hpet_register_irq_handler(cmos_interrupt);
  632. if (err != 0) {
  633. printk(KERN_WARNING "hpet_register_irq_handler "
  634. " failed in rtc_init().");
  635. goto cleanup1;
  636. }
  637. } else
  638. rtc_cmos_int_handler = cmos_interrupt;
  639. retval = request_irq(rtc_irq, rtc_cmos_int_handler,
  640. IRQF_DISABLED, dev_name(&cmos_rtc.rtc->dev),
  641. cmos_rtc.rtc);
  642. if (retval < 0) {
  643. dev_dbg(dev, "IRQ %d is already in use\n", rtc_irq);
  644. goto cleanup1;
  645. }
  646. }
  647. hpet_rtc_timer_init();
  648. /* export at least the first block of NVRAM */
  649. nvram.size = address_space - NVRAM_OFFSET;
  650. retval = sysfs_create_bin_file(&dev->kobj, &nvram);
  651. if (retval < 0) {
  652. dev_dbg(dev, "can't create nvram file? %d\n", retval);
  653. goto cleanup2;
  654. }
  655. pr_info("%s: %s%s, %zd bytes nvram%s\n",
  656. dev_name(&cmos_rtc.rtc->dev),
  657. !is_valid_irq(rtc_irq) ? "no alarms" :
  658. cmos_rtc.mon_alrm ? "alarms up to one year" :
  659. cmos_rtc.day_alrm ? "alarms up to one month" :
  660. "alarms up to one day",
  661. cmos_rtc.century ? ", y3k" : "",
  662. nvram.size,
  663. is_hpet_enabled() ? ", hpet irqs" : "");
  664. return 0;
  665. cleanup2:
  666. if (is_valid_irq(rtc_irq))
  667. free_irq(rtc_irq, cmos_rtc.rtc);
  668. cleanup1:
  669. cmos_rtc.dev = NULL;
  670. rtc_device_unregister(cmos_rtc.rtc);
  671. cleanup0:
  672. release_region(ports->start, ports->end + 1 - ports->start);
  673. return retval;
  674. }
  675. static void cmos_do_shutdown(void)
  676. {
  677. spin_lock_irq(&rtc_lock);
  678. cmos_irq_disable(&cmos_rtc, RTC_IRQMASK);
  679. spin_unlock_irq(&rtc_lock);
  680. }
  681. static void __exit cmos_do_remove(struct device *dev)
  682. {
  683. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  684. struct resource *ports;
  685. cmos_do_shutdown();
  686. sysfs_remove_bin_file(&dev->kobj, &nvram);
  687. if (is_valid_irq(cmos->irq)) {
  688. free_irq(cmos->irq, cmos->rtc);
  689. hpet_unregister_irq_handler(cmos_interrupt);
  690. }
  691. rtc_device_unregister(cmos->rtc);
  692. cmos->rtc = NULL;
  693. ports = cmos->iomem;
  694. release_region(ports->start, ports->end + 1 - ports->start);
  695. cmos->iomem = NULL;
  696. cmos->dev = NULL;
  697. dev_set_drvdata(dev, NULL);
  698. }
  699. #ifdef CONFIG_PM
  700. static int cmos_suspend(struct device *dev)
  701. {
  702. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  703. unsigned char tmp;
  704. /* only the alarm might be a wakeup event source */
  705. spin_lock_irq(&rtc_lock);
  706. cmos->suspend_ctrl = tmp = CMOS_READ(RTC_CONTROL);
  707. if (tmp & (RTC_PIE|RTC_AIE|RTC_UIE)) {
  708. unsigned char mask;
  709. if (device_may_wakeup(dev))
  710. mask = RTC_IRQMASK & ~RTC_AIE;
  711. else
  712. mask = RTC_IRQMASK;
  713. tmp &= ~mask;
  714. CMOS_WRITE(tmp, RTC_CONTROL);
  715. /* shut down hpet emulation - we don't need it for alarm */
  716. hpet_mask_rtc_irq_bit(RTC_PIE|RTC_AIE|RTC_UIE);
  717. cmos_checkintr(cmos, tmp);
  718. }
  719. spin_unlock_irq(&rtc_lock);
  720. if (tmp & RTC_AIE) {
  721. cmos->enabled_wake = 1;
  722. if (cmos->wake_on)
  723. cmos->wake_on(dev);
  724. else
  725. enable_irq_wake(cmos->irq);
  726. }
  727. pr_debug("%s: suspend%s, ctrl %02x\n",
  728. dev_name(&cmos_rtc.rtc->dev),
  729. (tmp & RTC_AIE) ? ", alarm may wake" : "",
  730. tmp);
  731. return 0;
  732. }
  733. /* We want RTC alarms to wake us from e.g. ACPI G2/S5 "soft off", even
  734. * after a detour through G3 "mechanical off", although the ACPI spec
  735. * says wakeup should only work from G1/S4 "hibernate". To most users,
  736. * distinctions between S4 and S5 are pointless. So when the hardware
  737. * allows, don't draw that distinction.
  738. */
  739. static inline int cmos_poweroff(struct device *dev)
  740. {
  741. return cmos_suspend(dev);
  742. }
  743. static int cmos_resume(struct device *dev)
  744. {
  745. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  746. unsigned char tmp = cmos->suspend_ctrl;
  747. /* re-enable any irqs previously active */
  748. if (tmp & RTC_IRQMASK) {
  749. unsigned char mask;
  750. if (cmos->enabled_wake) {
  751. if (cmos->wake_off)
  752. cmos->wake_off(dev);
  753. else
  754. disable_irq_wake(cmos->irq);
  755. cmos->enabled_wake = 0;
  756. }
  757. spin_lock_irq(&rtc_lock);
  758. do {
  759. CMOS_WRITE(tmp, RTC_CONTROL);
  760. hpet_set_rtc_irq_bit(tmp & RTC_IRQMASK);
  761. mask = CMOS_READ(RTC_INTR_FLAGS);
  762. mask &= (tmp & RTC_IRQMASK) | RTC_IRQF;
  763. if (!is_hpet_enabled() || !is_intr(mask))
  764. break;
  765. /* force one-shot behavior if HPET blocked
  766. * the wake alarm's irq
  767. */
  768. rtc_update_irq(cmos->rtc, 1, mask);
  769. tmp &= ~RTC_AIE;
  770. hpet_mask_rtc_irq_bit(RTC_AIE);
  771. } while (mask & RTC_AIE);
  772. spin_unlock_irq(&rtc_lock);
  773. }
  774. pr_debug("%s: resume, ctrl %02x\n",
  775. dev_name(&cmos_rtc.rtc->dev),
  776. tmp);
  777. return 0;
  778. }
  779. static SIMPLE_DEV_PM_OPS(cmos_pm_ops, cmos_suspend, cmos_resume);
  780. #else
  781. static inline int cmos_poweroff(struct device *dev)
  782. {
  783. return -ENOSYS;
  784. }
  785. #endif
  786. /*----------------------------------------------------------------*/
  787. /* On non-x86 systems, a "CMOS" RTC lives most naturally on platform_bus.
  788. * ACPI systems always list these as PNPACPI devices, and pre-ACPI PCs
  789. * probably list them in similar PNPBIOS tables; so PNP is more common.
  790. *
  791. * We don't use legacy "poke at the hardware" probing. Ancient PCs that
  792. * predate even PNPBIOS should set up platform_bus devices.
  793. */
  794. #ifdef CONFIG_ACPI
  795. #include <linux/acpi.h>
  796. static u32 rtc_handler(void *context)
  797. {
  798. acpi_clear_event(ACPI_EVENT_RTC);
  799. acpi_disable_event(ACPI_EVENT_RTC, 0);
  800. return ACPI_INTERRUPT_HANDLED;
  801. }
  802. static inline void rtc_wake_setup(void)
  803. {
  804. acpi_install_fixed_event_handler(ACPI_EVENT_RTC, rtc_handler, NULL);
  805. /*
  806. * After the RTC handler is installed, the Fixed_RTC event should
  807. * be disabled. Only when the RTC alarm is set will it be enabled.
  808. */
  809. acpi_clear_event(ACPI_EVENT_RTC);
  810. acpi_disable_event(ACPI_EVENT_RTC, 0);
  811. }
  812. static void rtc_wake_on(struct device *dev)
  813. {
  814. acpi_clear_event(ACPI_EVENT_RTC);
  815. acpi_enable_event(ACPI_EVENT_RTC, 0);
  816. }
  817. static void rtc_wake_off(struct device *dev)
  818. {
  819. acpi_disable_event(ACPI_EVENT_RTC, 0);
  820. }
  821. /* Every ACPI platform has a mc146818 compatible "cmos rtc". Here we find
  822. * its device node and pass extra config data. This helps its driver use
  823. * capabilities that the now-obsolete mc146818 didn't have, and informs it
  824. * that this board's RTC is wakeup-capable (per ACPI spec).
  825. */
  826. static struct cmos_rtc_board_info acpi_rtc_info;
  827. static void __devinit
  828. cmos_wake_setup(struct device *dev)
  829. {
  830. if (acpi_disabled)
  831. return;
  832. rtc_wake_setup();
  833. acpi_rtc_info.wake_on = rtc_wake_on;
  834. acpi_rtc_info.wake_off = rtc_wake_off;
  835. /* workaround bug in some ACPI tables */
  836. if (acpi_gbl_FADT.month_alarm && !acpi_gbl_FADT.day_alarm) {
  837. dev_dbg(dev, "bogus FADT month_alarm (%d)\n",
  838. acpi_gbl_FADT.month_alarm);
  839. acpi_gbl_FADT.month_alarm = 0;
  840. }
  841. acpi_rtc_info.rtc_day_alarm = acpi_gbl_FADT.day_alarm;
  842. acpi_rtc_info.rtc_mon_alarm = acpi_gbl_FADT.month_alarm;
  843. acpi_rtc_info.rtc_century = acpi_gbl_FADT.century;
  844. /* NOTE: S4_RTC_WAKE is NOT currently useful to Linux */
  845. if (acpi_gbl_FADT.flags & ACPI_FADT_S4_RTC_WAKE)
  846. dev_info(dev, "RTC can wake from S4\n");
  847. dev->platform_data = &acpi_rtc_info;
  848. /* RTC always wakes from S1/S2/S3, and often S4/STD */
  849. device_init_wakeup(dev, 1);
  850. }
  851. #else
  852. static void __devinit
  853. cmos_wake_setup(struct device *dev)
  854. {
  855. }
  856. #endif
  857. #ifdef CONFIG_PNP
  858. #include <linux/pnp.h>
  859. static int __devinit
  860. cmos_pnp_probe(struct pnp_dev *pnp, const struct pnp_device_id *id)
  861. {
  862. cmos_wake_setup(&pnp->dev);
  863. if (pnp_port_start(pnp,0) == 0x70 && !pnp_irq_valid(pnp,0))
  864. /* Some machines contain a PNP entry for the RTC, but
  865. * don't define the IRQ. It should always be safe to
  866. * hardcode it in these cases
  867. */
  868. return cmos_do_probe(&pnp->dev,
  869. pnp_get_resource(pnp, IORESOURCE_IO, 0), 8);
  870. else
  871. return cmos_do_probe(&pnp->dev,
  872. pnp_get_resource(pnp, IORESOURCE_IO, 0),
  873. pnp_irq(pnp, 0));
  874. }
  875. static void __exit cmos_pnp_remove(struct pnp_dev *pnp)
  876. {
  877. cmos_do_remove(&pnp->dev);
  878. }
  879. #ifdef CONFIG_PM
  880. static int cmos_pnp_suspend(struct pnp_dev *pnp, pm_message_t mesg)
  881. {
  882. return cmos_suspend(&pnp->dev);
  883. }
  884. static int cmos_pnp_resume(struct pnp_dev *pnp)
  885. {
  886. return cmos_resume(&pnp->dev);
  887. }
  888. #else
  889. #define cmos_pnp_suspend NULL
  890. #define cmos_pnp_resume NULL
  891. #endif
  892. static void cmos_pnp_shutdown(struct pnp_dev *pnp)
  893. {
  894. if (system_state == SYSTEM_POWER_OFF && !cmos_poweroff(&pnp->dev))
  895. return;
  896. cmos_do_shutdown();
  897. }
  898. static const struct pnp_device_id rtc_ids[] = {
  899. { .id = "PNP0b00", },
  900. { .id = "PNP0b01", },
  901. { .id = "PNP0b02", },
  902. { },
  903. };
  904. MODULE_DEVICE_TABLE(pnp, rtc_ids);
  905. static struct pnp_driver cmos_pnp_driver = {
  906. .name = (char *) driver_name,
  907. .id_table = rtc_ids,
  908. .probe = cmos_pnp_probe,
  909. .remove = __exit_p(cmos_pnp_remove),
  910. .shutdown = cmos_pnp_shutdown,
  911. /* flag ensures resume() gets called, and stops syslog spam */
  912. .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
  913. .suspend = cmos_pnp_suspend,
  914. .resume = cmos_pnp_resume,
  915. };
  916. #endif /* CONFIG_PNP */
  917. /*----------------------------------------------------------------*/
  918. /* Platform setup should have set up an RTC device, when PNP is
  919. * unavailable ... this could happen even on (older) PCs.
  920. */
  921. static int __init cmos_platform_probe(struct platform_device *pdev)
  922. {
  923. cmos_wake_setup(&pdev->dev);
  924. return cmos_do_probe(&pdev->dev,
  925. platform_get_resource(pdev, IORESOURCE_IO, 0),
  926. platform_get_irq(pdev, 0));
  927. }
  928. static int __exit cmos_platform_remove(struct platform_device *pdev)
  929. {
  930. cmos_do_remove(&pdev->dev);
  931. return 0;
  932. }
  933. static void cmos_platform_shutdown(struct platform_device *pdev)
  934. {
  935. if (system_state == SYSTEM_POWER_OFF && !cmos_poweroff(&pdev->dev))
  936. return;
  937. cmos_do_shutdown();
  938. }
  939. /* work with hotplug and coldplug */
  940. MODULE_ALIAS("platform:rtc_cmos");
  941. static struct platform_driver cmos_platform_driver = {
  942. .remove = __exit_p(cmos_platform_remove),
  943. .shutdown = cmos_platform_shutdown,
  944. .driver = {
  945. .name = (char *) driver_name,
  946. #ifdef CONFIG_PM
  947. .pm = &cmos_pm_ops,
  948. #endif
  949. }
  950. };
  951. #ifdef CONFIG_PNP
  952. static bool pnp_driver_registered;
  953. #endif
  954. static bool platform_driver_registered;
  955. static int __init cmos_init(void)
  956. {
  957. int retval = 0;
  958. #ifdef CONFIG_PNP
  959. retval = pnp_register_driver(&cmos_pnp_driver);
  960. if (retval == 0)
  961. pnp_driver_registered = true;
  962. #endif
  963. if (!cmos_rtc.dev) {
  964. retval = platform_driver_probe(&cmos_platform_driver,
  965. cmos_platform_probe);
  966. if (retval == 0)
  967. platform_driver_registered = true;
  968. }
  969. if (retval == 0)
  970. return 0;
  971. #ifdef CONFIG_PNP
  972. if (pnp_driver_registered)
  973. pnp_unregister_driver(&cmos_pnp_driver);
  974. #endif
  975. return retval;
  976. }
  977. module_init(cmos_init);
  978. static void __exit cmos_exit(void)
  979. {
  980. #ifdef CONFIG_PNP
  981. if (pnp_driver_registered)
  982. pnp_unregister_driver(&cmos_pnp_driver);
  983. #endif
  984. if (platform_driver_registered)
  985. platform_driver_unregister(&cmos_platform_driver);
  986. }
  987. module_exit(cmos_exit);
  988. MODULE_AUTHOR("David Brownell");
  989. MODULE_DESCRIPTION("Driver for PC-style 'CMOS' RTCs");
  990. MODULE_LICENSE("GPL");