intel_panel.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright © 2006-2010 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. * Chris Wilson <chris@chris-wilson.co.uk>
  29. */
  30. #include "intel_drv.h"
  31. void
  32. intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  33. struct drm_display_mode *adjusted_mode)
  34. {
  35. adjusted_mode->hdisplay = fixed_mode->hdisplay;
  36. adjusted_mode->hsync_start = fixed_mode->hsync_start;
  37. adjusted_mode->hsync_end = fixed_mode->hsync_end;
  38. adjusted_mode->htotal = fixed_mode->htotal;
  39. adjusted_mode->vdisplay = fixed_mode->vdisplay;
  40. adjusted_mode->vsync_start = fixed_mode->vsync_start;
  41. adjusted_mode->vsync_end = fixed_mode->vsync_end;
  42. adjusted_mode->vtotal = fixed_mode->vtotal;
  43. adjusted_mode->clock = fixed_mode->clock;
  44. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  45. }
  46. /* adjusted_mode has been preset to be the panel's fixed mode */
  47. void
  48. intel_pch_panel_fitting(struct drm_device *dev,
  49. int fitting_mode,
  50. struct drm_display_mode *mode,
  51. struct drm_display_mode *adjusted_mode)
  52. {
  53. struct drm_i915_private *dev_priv = dev->dev_private;
  54. int x, y, width, height;
  55. x = y = width = height = 0;
  56. /* Native modes don't need fitting */
  57. if (adjusted_mode->hdisplay == mode->hdisplay &&
  58. adjusted_mode->vdisplay == mode->vdisplay)
  59. goto done;
  60. switch (fitting_mode) {
  61. case DRM_MODE_SCALE_CENTER:
  62. width = mode->hdisplay;
  63. height = mode->vdisplay;
  64. x = (adjusted_mode->hdisplay - width + 1)/2;
  65. y = (adjusted_mode->vdisplay - height + 1)/2;
  66. break;
  67. case DRM_MODE_SCALE_ASPECT:
  68. /* Scale but preserve the aspect ratio */
  69. {
  70. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  71. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  72. if (scaled_width > scaled_height) { /* pillar */
  73. width = scaled_height / mode->vdisplay;
  74. x = (adjusted_mode->hdisplay - width + 1) / 2;
  75. y = 0;
  76. height = adjusted_mode->vdisplay;
  77. } else if (scaled_width < scaled_height) { /* letter */
  78. height = scaled_width / mode->hdisplay;
  79. y = (adjusted_mode->vdisplay - height + 1) / 2;
  80. x = 0;
  81. width = adjusted_mode->hdisplay;
  82. } else {
  83. x = y = 0;
  84. width = adjusted_mode->hdisplay;
  85. height = adjusted_mode->vdisplay;
  86. }
  87. }
  88. break;
  89. default:
  90. case DRM_MODE_SCALE_FULLSCREEN:
  91. x = y = 0;
  92. width = adjusted_mode->hdisplay;
  93. height = adjusted_mode->vdisplay;
  94. break;
  95. }
  96. done:
  97. dev_priv->pch_pf_pos = (x << 16) | y;
  98. dev_priv->pch_pf_size = (width << 16) | height;
  99. }
  100. static u32 i915_read_blc_pwm_ctl(struct drm_i915_private *dev_priv)
  101. {
  102. u32 val;
  103. /* Restore the CTL value if it lost, e.g. GPU reset */
  104. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  105. val = I915_READ(BLC_PWM_PCH_CTL2);
  106. if (dev_priv->saveBLC_PWM_CTL2 == 0) {
  107. dev_priv->saveBLC_PWM_CTL2 = val;
  108. } else if (val == 0) {
  109. I915_WRITE(BLC_PWM_PCH_CTL2,
  110. dev_priv->saveBLC_PWM_CTL);
  111. val = dev_priv->saveBLC_PWM_CTL;
  112. }
  113. } else {
  114. val = I915_READ(BLC_PWM_CTL);
  115. if (dev_priv->saveBLC_PWM_CTL == 0) {
  116. dev_priv->saveBLC_PWM_CTL = val;
  117. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  118. } else if (val == 0) {
  119. I915_WRITE(BLC_PWM_CTL,
  120. dev_priv->saveBLC_PWM_CTL);
  121. I915_WRITE(BLC_PWM_CTL2,
  122. dev_priv->saveBLC_PWM_CTL2);
  123. val = dev_priv->saveBLC_PWM_CTL;
  124. }
  125. }
  126. return val;
  127. }
  128. u32 intel_panel_get_max_backlight(struct drm_device *dev)
  129. {
  130. struct drm_i915_private *dev_priv = dev->dev_private;
  131. u32 max;
  132. max = i915_read_blc_pwm_ctl(dev_priv);
  133. if (max == 0) {
  134. /* XXX add code here to query mode clock or hardware clock
  135. * and program max PWM appropriately.
  136. */
  137. printk_once(KERN_WARNING "fixme: max PWM is zero.\n");
  138. return 1;
  139. }
  140. if (HAS_PCH_SPLIT(dev)) {
  141. max >>= 16;
  142. } else {
  143. if (IS_PINEVIEW(dev)) {
  144. max >>= 17;
  145. } else {
  146. max >>= 16;
  147. if (INTEL_INFO(dev)->gen < 4)
  148. max &= ~1;
  149. }
  150. }
  151. DRM_DEBUG_DRIVER("max backlight PWM = %d\n", max);
  152. return max;
  153. }
  154. u32 intel_panel_get_backlight(struct drm_device *dev)
  155. {
  156. struct drm_i915_private *dev_priv = dev->dev_private;
  157. u32 val;
  158. if (HAS_PCH_SPLIT(dev)) {
  159. val = I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  160. } else {
  161. val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  162. if (IS_PINEVIEW(dev))
  163. val >>= 1;
  164. }
  165. DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
  166. return val;
  167. }
  168. static void intel_pch_panel_set_backlight(struct drm_device *dev, u32 level)
  169. {
  170. struct drm_i915_private *dev_priv = dev->dev_private;
  171. u32 val = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  172. I915_WRITE(BLC_PWM_CPU_CTL, val | level);
  173. }
  174. void intel_panel_set_backlight(struct drm_device *dev, u32 level)
  175. {
  176. struct drm_i915_private *dev_priv = dev->dev_private;
  177. u32 tmp;
  178. DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
  179. if (HAS_PCH_SPLIT(dev))
  180. return intel_pch_panel_set_backlight(dev, level);
  181. tmp = I915_READ(BLC_PWM_CTL);
  182. if (IS_PINEVIEW(dev)) {
  183. tmp &= ~(BACKLIGHT_DUTY_CYCLE_MASK - 1);
  184. level <<= 1;
  185. } else
  186. tmp &= ~BACKLIGHT_DUTY_CYCLE_MASK;
  187. I915_WRITE(BLC_PWM_CTL, tmp | level);
  188. }
  189. void intel_panel_disable_backlight(struct drm_device *dev)
  190. {
  191. struct drm_i915_private *dev_priv = dev->dev_private;
  192. if (dev_priv->backlight_enabled) {
  193. dev_priv->backlight_level = intel_panel_get_backlight(dev);
  194. dev_priv->backlight_enabled = false;
  195. }
  196. intel_panel_set_backlight(dev, 0);
  197. }
  198. void intel_panel_enable_backlight(struct drm_device *dev)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. if (dev_priv->backlight_level == 0)
  202. dev_priv->backlight_level = intel_panel_get_max_backlight(dev);
  203. intel_panel_set_backlight(dev, dev_priv->backlight_level);
  204. dev_priv->backlight_enabled = true;
  205. }
  206. void intel_panel_setup_backlight(struct drm_device *dev)
  207. {
  208. struct drm_i915_private *dev_priv = dev->dev_private;
  209. dev_priv->backlight_level = intel_panel_get_backlight(dev);
  210. dev_priv->backlight_enabled = dev_priv->backlight_level != 0;
  211. }