dhd_sdio.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #include "tracepoint.h"
  87. #define TXQLEN 2048 /* bulk tx queue length */
  88. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  89. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  90. #define PRIOMASK 7
  91. #define TXRETRIES 2 /* # of retries for tx frames */
  92. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  93. one scheduling */
  94. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  95. one scheduling */
  96. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  97. #define MEMBLOCK 2048 /* Block size used for downloading
  98. of dongle image */
  99. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  100. biggest possible glom */
  101. #define BRCMF_FIRSTREAD (1 << 6)
  102. /* SBSDIO_DEVICE_CTL */
  103. /* 1: device will assert busy signal when receiving CMD53 */
  104. #define SBSDIO_DEVCTL_SETBUSY 0x01
  105. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  106. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  107. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  108. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  109. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  110. * sdio bus power cycle to clear (rev 9) */
  111. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  112. /* Force SD->SB reset mapping (rev 11) */
  113. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  114. /* Determined by CoreControl bit */
  115. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  116. /* Force backplane reset */
  117. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  118. /* Force no backplane reset */
  119. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  120. /* direct(mapped) cis space */
  121. /* MAPPED common CIS address */
  122. #define SBSDIO_CIS_BASE_COMMON 0x1000
  123. /* maximum bytes in one CIS */
  124. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  125. /* cis offset addr is < 17 bits */
  126. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  127. /* manfid tuple length, include tuple, link bytes */
  128. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  129. /* intstatus */
  130. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  131. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  132. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  133. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  134. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  135. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  136. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  137. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  138. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  139. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  140. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  141. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  142. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  143. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  144. #define I_PC (1 << 10) /* descriptor error */
  145. #define I_PD (1 << 11) /* data error */
  146. #define I_DE (1 << 12) /* Descriptor protocol Error */
  147. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  148. #define I_RO (1 << 14) /* Receive fifo Overflow */
  149. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  150. #define I_RI (1 << 16) /* Receive Interrupt */
  151. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  152. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  153. #define I_XI (1 << 24) /* Transmit Interrupt */
  154. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  155. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  156. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  157. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  158. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  159. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  160. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  161. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  162. #define I_DMA (I_RI | I_XI | I_ERRORS)
  163. /* corecontrol */
  164. #define CC_CISRDY (1 << 0) /* CIS Ready */
  165. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  166. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  167. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  168. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  169. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  170. /* SDA_FRAMECTRL */
  171. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  172. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  173. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  174. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  175. /*
  176. * Software allocation of To SB Mailbox resources
  177. */
  178. /* tosbmailbox bits corresponding to intstatus bits */
  179. #define SMB_NAK (1 << 0) /* Frame NAK */
  180. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  181. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  182. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  183. /* tosbmailboxdata */
  184. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  185. /*
  186. * Software allocation of To Host Mailbox resources
  187. */
  188. /* intstatus bits */
  189. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  190. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  191. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  192. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  193. /* tohostmailboxdata */
  194. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  195. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  196. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  197. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  198. #define HMB_DATA_FCDATA_MASK 0xff000000
  199. #define HMB_DATA_FCDATA_SHIFT 24
  200. #define HMB_DATA_VERSION_MASK 0x00ff0000
  201. #define HMB_DATA_VERSION_SHIFT 16
  202. /*
  203. * Software-defined protocol header
  204. */
  205. /* Current protocol version */
  206. #define SDPCM_PROT_VERSION 4
  207. /*
  208. * Shared structure between dongle and the host.
  209. * The structure contains pointers to trap or assert information.
  210. */
  211. #define SDPCM_SHARED_VERSION 0x0003
  212. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  213. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  214. #define SDPCM_SHARED_ASSERT 0x0200
  215. #define SDPCM_SHARED_TRAP 0x0400
  216. /* Space for header read, limit for data packets */
  217. #define MAX_HDR_READ (1 << 6)
  218. #define MAX_RX_DATASZ 2048
  219. /* Maximum milliseconds to wait for F2 to come up */
  220. #define BRCMF_WAIT_F2RDY 3000
  221. /* Bump up limit on waiting for HT to account for first startup;
  222. * if the image is doing a CRC calculation before programming the PMU
  223. * for HT availability, it could take a couple hundred ms more, so
  224. * max out at a 1 second (1000000us).
  225. */
  226. #undef PMU_MAX_TRANSITION_DLY
  227. #define PMU_MAX_TRANSITION_DLY 1000000
  228. /* Value for ChipClockCSR during initial setup */
  229. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  230. SBSDIO_ALP_AVAIL_REQ)
  231. /* Flags for SDH calls */
  232. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  233. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  234. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  235. * when idle
  236. */
  237. #define BRCMF_IDLE_INTERVAL 1
  238. #define KSO_WAIT_US 50
  239. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  240. /*
  241. * Conversion of 802.1D priority to precedence level
  242. */
  243. static uint prio2prec(u32 prio)
  244. {
  245. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  246. (prio^2) : prio;
  247. }
  248. #ifdef DEBUG
  249. /* Device console log buffer state */
  250. struct brcmf_console {
  251. uint count; /* Poll interval msec counter */
  252. uint log_addr; /* Log struct address (fixed) */
  253. struct rte_log_le log_le; /* Log struct (host copy) */
  254. uint bufsize; /* Size of log buffer */
  255. u8 *buf; /* Log buffer (host copy) */
  256. uint last; /* Last buffer read index */
  257. };
  258. struct brcmf_trap_info {
  259. __le32 type;
  260. __le32 epc;
  261. __le32 cpsr;
  262. __le32 spsr;
  263. __le32 r0; /* a1 */
  264. __le32 r1; /* a2 */
  265. __le32 r2; /* a3 */
  266. __le32 r3; /* a4 */
  267. __le32 r4; /* v1 */
  268. __le32 r5; /* v2 */
  269. __le32 r6; /* v3 */
  270. __le32 r7; /* v4 */
  271. __le32 r8; /* v5 */
  272. __le32 r9; /* sb/v6 */
  273. __le32 r10; /* sl/v7 */
  274. __le32 r11; /* fp/v8 */
  275. __le32 r12; /* ip */
  276. __le32 r13; /* sp */
  277. __le32 r14; /* lr */
  278. __le32 pc; /* r15 */
  279. };
  280. #endif /* DEBUG */
  281. struct sdpcm_shared {
  282. u32 flags;
  283. u32 trap_addr;
  284. u32 assert_exp_addr;
  285. u32 assert_file_addr;
  286. u32 assert_line;
  287. u32 console_addr; /* Address of struct rte_console */
  288. u32 msgtrace_addr;
  289. u8 tag[32];
  290. u32 brpt_addr;
  291. };
  292. struct sdpcm_shared_le {
  293. __le32 flags;
  294. __le32 trap_addr;
  295. __le32 assert_exp_addr;
  296. __le32 assert_file_addr;
  297. __le32 assert_line;
  298. __le32 console_addr; /* Address of struct rte_console */
  299. __le32 msgtrace_addr;
  300. u8 tag[32];
  301. __le32 brpt_addr;
  302. };
  303. /* dongle SDIO bus specific header info */
  304. struct brcmf_sdio_hdrinfo {
  305. u8 seq_num;
  306. u8 channel;
  307. u16 len;
  308. u16 len_left;
  309. u16 len_nxtfrm;
  310. u8 dat_offset;
  311. };
  312. /* misc chip info needed by some of the routines */
  313. /* Private data for SDIO bus interaction */
  314. struct brcmf_sdio {
  315. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  316. struct chip_info *ci; /* Chip info struct */
  317. char *vars; /* Variables (from CIS and/or other) */
  318. uint varsz; /* Size of variables buffer */
  319. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  320. u32 hostintmask; /* Copy of Host Interrupt Mask */
  321. atomic_t intstatus; /* Intstatus bits (events) pending */
  322. atomic_t fcstate; /* State of dongle flow-control */
  323. uint blocksize; /* Block size of SDIO transfers */
  324. uint roundup; /* Max roundup limit */
  325. struct pktq txq; /* Queue length used for flow-control */
  326. u8 flowcontrol; /* per prio flow control bitmask */
  327. u8 tx_seq; /* Transmit sequence number (next) */
  328. u8 tx_max; /* Maximum transmit sequence allowed */
  329. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  330. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  331. u8 rx_seq; /* Receive sequence number (expected) */
  332. struct brcmf_sdio_hdrinfo cur_read;
  333. /* info of current read frame */
  334. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  335. bool rxpending; /* Data frame pending in dongle */
  336. uint rxbound; /* Rx frames to read before resched */
  337. uint txbound; /* Tx frames to send before resched */
  338. uint txminmax;
  339. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  340. struct sk_buff_head glom; /* Packet list for glommed superframe */
  341. uint glomerr; /* Glom packet read errors */
  342. u8 *rxbuf; /* Buffer for receiving control packets */
  343. uint rxblen; /* Allocated length of rxbuf */
  344. u8 *rxctl; /* Aligned pointer into rxbuf */
  345. u8 *rxctl_orig; /* pointer for freeing rxctl */
  346. uint rxlen; /* Length of valid data in buffer */
  347. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  348. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  349. bool intr; /* Use interrupts */
  350. bool poll; /* Use polling */
  351. atomic_t ipend; /* Device interrupt is pending */
  352. uint spurious; /* Count of spurious interrupts */
  353. uint pollrate; /* Ticks between device polls */
  354. uint polltick; /* Tick counter */
  355. #ifdef DEBUG
  356. uint console_interval;
  357. struct brcmf_console console; /* Console output polling support */
  358. uint console_addr; /* Console address from shared struct */
  359. #endif /* DEBUG */
  360. uint clkstate; /* State of sd and backplane clock(s) */
  361. bool activity; /* Activity flag for clock down */
  362. s32 idletime; /* Control for activity timeout */
  363. s32 idlecount; /* Activity timeout counter */
  364. s32 idleclock; /* How to set bus driver when idle */
  365. bool rxflow_mode; /* Rx flow control mode */
  366. bool rxflow; /* Is rx flow control on */
  367. bool alp_only; /* Don't use HT clock (ALP only) */
  368. u8 *ctrl_frame_buf;
  369. u32 ctrl_frame_len;
  370. bool ctrl_frame_stat;
  371. spinlock_t txqlock;
  372. wait_queue_head_t ctrl_wait;
  373. wait_queue_head_t dcmd_resp_wait;
  374. struct timer_list timer;
  375. struct completion watchdog_wait;
  376. struct task_struct *watchdog_tsk;
  377. bool wd_timer_valid;
  378. uint save_ms;
  379. struct workqueue_struct *brcmf_wq;
  380. struct work_struct datawork;
  381. atomic_t dpc_tskcnt;
  382. bool txoff; /* Transmit flow-controlled */
  383. struct brcmf_sdio_count sdcnt;
  384. bool sr_enabled; /* SaveRestore enabled */
  385. bool sleeping; /* SDIO bus sleeping */
  386. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  387. };
  388. /* clkstate */
  389. #define CLK_NONE 0
  390. #define CLK_SDONLY 1
  391. #define CLK_PENDING 2
  392. #define CLK_AVAIL 3
  393. #ifdef DEBUG
  394. static int qcount[NUMPRIO];
  395. #endif /* DEBUG */
  396. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  397. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  398. /* Retry count for register access failures */
  399. static const uint retry_limit = 2;
  400. /* Limit on rounding up frames */
  401. static const uint max_roundup = 512;
  402. #define ALIGNMENT 4
  403. enum brcmf_sdio_frmtype {
  404. BRCMF_SDIO_FT_NORMAL,
  405. BRCMF_SDIO_FT_SUPER,
  406. BRCMF_SDIO_FT_SUB,
  407. };
  408. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  409. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  410. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  411. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  412. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  413. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  414. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  415. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  416. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  417. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  418. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  419. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  420. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  421. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  422. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  423. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  424. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  425. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  426. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  427. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  428. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  429. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  430. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  431. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  432. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  433. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  434. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  435. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  436. struct brcmf_firmware_names {
  437. u32 chipid;
  438. u32 revmsk;
  439. const char *bin;
  440. const char *nv;
  441. };
  442. enum brcmf_firmware_type {
  443. BRCMF_FIRMWARE_BIN,
  444. BRCMF_FIRMWARE_NVRAM
  445. };
  446. #define BRCMF_FIRMWARE_NVRAM(name) \
  447. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  448. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  449. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  450. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  451. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  452. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  453. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  454. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  455. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) }
  456. };
  457. static const struct firmware *brcmf_sdbrcm_get_fw(struct brcmf_sdio *bus,
  458. enum brcmf_firmware_type type)
  459. {
  460. const struct firmware *fw;
  461. const char *name;
  462. int err, i;
  463. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  464. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  465. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  466. switch (type) {
  467. case BRCMF_FIRMWARE_BIN:
  468. name = brcmf_fwname_data[i].bin;
  469. break;
  470. case BRCMF_FIRMWARE_NVRAM:
  471. name = brcmf_fwname_data[i].nv;
  472. break;
  473. default:
  474. brcmf_err("invalid firmware type (%d)\n", type);
  475. return NULL;
  476. }
  477. goto found;
  478. }
  479. }
  480. brcmf_err("Unknown chipid %d [%d]\n",
  481. bus->ci->chip, bus->ci->chiprev);
  482. return NULL;
  483. found:
  484. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  485. if ((err) || (!fw)) {
  486. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  487. return NULL;
  488. }
  489. return fw;
  490. }
  491. static void pkt_align(struct sk_buff *p, int len, int align)
  492. {
  493. uint datalign;
  494. datalign = (unsigned long)(p->data);
  495. datalign = roundup(datalign, (align)) - datalign;
  496. if (datalign)
  497. skb_pull(p, datalign);
  498. __skb_trim(p, len);
  499. }
  500. /* To check if there's window offered */
  501. static bool data_ok(struct brcmf_sdio *bus)
  502. {
  503. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  504. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  505. }
  506. /*
  507. * Reads a register in the SDIO hardware block. This block occupies a series of
  508. * adresses on the 32 bit backplane bus.
  509. */
  510. static int
  511. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  512. {
  513. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  514. int ret;
  515. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  516. bus->ci->c_inf[idx].base + offset, &ret);
  517. return ret;
  518. }
  519. static int
  520. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  521. {
  522. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  523. int ret;
  524. brcmf_sdio_regwl(bus->sdiodev,
  525. bus->ci->c_inf[idx].base + reg_offset,
  526. regval, &ret);
  527. return ret;
  528. }
  529. static int
  530. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  531. {
  532. u8 wr_val = 0, rd_val, cmp_val, bmask;
  533. int err = 0;
  534. int try_cnt = 0;
  535. brcmf_dbg(TRACE, "Enter\n");
  536. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  537. /* 1st KSO write goes to AOS wake up core if device is asleep */
  538. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  539. wr_val, &err);
  540. if (err) {
  541. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  542. return err;
  543. }
  544. if (on) {
  545. /* device WAKEUP through KSO:
  546. * write bit 0 & read back until
  547. * both bits 0 (kso bit) & 1 (dev on status) are set
  548. */
  549. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  550. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  551. bmask = cmp_val;
  552. usleep_range(2000, 3000);
  553. } else {
  554. /* Put device to sleep, turn off KSO */
  555. cmp_val = 0;
  556. /* only check for bit0, bit1(dev on status) may not
  557. * get cleared right away
  558. */
  559. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  560. }
  561. do {
  562. /* reliable KSO bit set/clr:
  563. * the sdiod sleep write access is synced to PMU 32khz clk
  564. * just one write attempt may fail,
  565. * read it back until it matches written value
  566. */
  567. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  568. &err);
  569. if (((rd_val & bmask) == cmp_val) && !err)
  570. break;
  571. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  572. try_cnt, MAX_KSO_ATTEMPTS, err);
  573. udelay(KSO_WAIT_US);
  574. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  575. wr_val, &err);
  576. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  577. return err;
  578. }
  579. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  580. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  581. /* Turn backplane clock on or off */
  582. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  583. {
  584. int err;
  585. u8 clkctl, clkreq, devctl;
  586. unsigned long timeout;
  587. brcmf_dbg(SDIO, "Enter\n");
  588. clkctl = 0;
  589. if (bus->sr_enabled) {
  590. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  591. return 0;
  592. }
  593. if (on) {
  594. /* Request HT Avail */
  595. clkreq =
  596. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  597. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  598. clkreq, &err);
  599. if (err) {
  600. brcmf_err("HT Avail request error: %d\n", err);
  601. return -EBADE;
  602. }
  603. /* Check current status */
  604. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  605. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  606. if (err) {
  607. brcmf_err("HT Avail read error: %d\n", err);
  608. return -EBADE;
  609. }
  610. /* Go to pending and await interrupt if appropriate */
  611. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  612. /* Allow only clock-available interrupt */
  613. devctl = brcmf_sdio_regrb(bus->sdiodev,
  614. SBSDIO_DEVICE_CTL, &err);
  615. if (err) {
  616. brcmf_err("Devctl error setting CA: %d\n",
  617. err);
  618. return -EBADE;
  619. }
  620. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  621. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  622. devctl, &err);
  623. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  624. bus->clkstate = CLK_PENDING;
  625. return 0;
  626. } else if (bus->clkstate == CLK_PENDING) {
  627. /* Cancel CA-only interrupt filter */
  628. devctl = brcmf_sdio_regrb(bus->sdiodev,
  629. SBSDIO_DEVICE_CTL, &err);
  630. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  631. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  632. devctl, &err);
  633. }
  634. /* Otherwise, wait here (polling) for HT Avail */
  635. timeout = jiffies +
  636. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  637. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  638. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  639. SBSDIO_FUNC1_CHIPCLKCSR,
  640. &err);
  641. if (time_after(jiffies, timeout))
  642. break;
  643. else
  644. usleep_range(5000, 10000);
  645. }
  646. if (err) {
  647. brcmf_err("HT Avail request error: %d\n", err);
  648. return -EBADE;
  649. }
  650. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  651. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  652. PMU_MAX_TRANSITION_DLY, clkctl);
  653. return -EBADE;
  654. }
  655. /* Mark clock available */
  656. bus->clkstate = CLK_AVAIL;
  657. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  658. #if defined(DEBUG)
  659. if (!bus->alp_only) {
  660. if (SBSDIO_ALPONLY(clkctl))
  661. brcmf_err("HT Clock should be on\n");
  662. }
  663. #endif /* defined (DEBUG) */
  664. bus->activity = true;
  665. } else {
  666. clkreq = 0;
  667. if (bus->clkstate == CLK_PENDING) {
  668. /* Cancel CA-only interrupt filter */
  669. devctl = brcmf_sdio_regrb(bus->sdiodev,
  670. SBSDIO_DEVICE_CTL, &err);
  671. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  672. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  673. devctl, &err);
  674. }
  675. bus->clkstate = CLK_SDONLY;
  676. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  677. clkreq, &err);
  678. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  679. if (err) {
  680. brcmf_err("Failed access turning clock off: %d\n",
  681. err);
  682. return -EBADE;
  683. }
  684. }
  685. return 0;
  686. }
  687. /* Change idle/active SD state */
  688. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  689. {
  690. brcmf_dbg(SDIO, "Enter\n");
  691. if (on)
  692. bus->clkstate = CLK_SDONLY;
  693. else
  694. bus->clkstate = CLK_NONE;
  695. return 0;
  696. }
  697. /* Transition SD and backplane clock readiness */
  698. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  699. {
  700. #ifdef DEBUG
  701. uint oldstate = bus->clkstate;
  702. #endif /* DEBUG */
  703. brcmf_dbg(SDIO, "Enter\n");
  704. /* Early exit if we're already there */
  705. if (bus->clkstate == target) {
  706. if (target == CLK_AVAIL) {
  707. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  708. bus->activity = true;
  709. }
  710. return 0;
  711. }
  712. switch (target) {
  713. case CLK_AVAIL:
  714. /* Make sure SD clock is available */
  715. if (bus->clkstate == CLK_NONE)
  716. brcmf_sdbrcm_sdclk(bus, true);
  717. /* Now request HT Avail on the backplane */
  718. brcmf_sdbrcm_htclk(bus, true, pendok);
  719. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  720. bus->activity = true;
  721. break;
  722. case CLK_SDONLY:
  723. /* Remove HT request, or bring up SD clock */
  724. if (bus->clkstate == CLK_NONE)
  725. brcmf_sdbrcm_sdclk(bus, true);
  726. else if (bus->clkstate == CLK_AVAIL)
  727. brcmf_sdbrcm_htclk(bus, false, false);
  728. else
  729. brcmf_err("request for %d -> %d\n",
  730. bus->clkstate, target);
  731. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  732. break;
  733. case CLK_NONE:
  734. /* Make sure to remove HT request */
  735. if (bus->clkstate == CLK_AVAIL)
  736. brcmf_sdbrcm_htclk(bus, false, false);
  737. /* Now remove the SD clock */
  738. brcmf_sdbrcm_sdclk(bus, false);
  739. brcmf_sdbrcm_wd_timer(bus, 0);
  740. break;
  741. }
  742. #ifdef DEBUG
  743. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  744. #endif /* DEBUG */
  745. return 0;
  746. }
  747. static int
  748. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  749. {
  750. int err = 0;
  751. brcmf_dbg(TRACE, "Enter\n");
  752. brcmf_dbg(SDIO, "request %s currently %s\n",
  753. (sleep ? "SLEEP" : "WAKE"),
  754. (bus->sleeping ? "SLEEP" : "WAKE"));
  755. /* If SR is enabled control bus state with KSO */
  756. if (bus->sr_enabled) {
  757. /* Done if we're already in the requested state */
  758. if (sleep == bus->sleeping)
  759. goto end;
  760. /* Going to sleep */
  761. if (sleep) {
  762. /* Don't sleep if something is pending */
  763. if (atomic_read(&bus->intstatus) ||
  764. atomic_read(&bus->ipend) > 0 ||
  765. (!atomic_read(&bus->fcstate) &&
  766. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  767. data_ok(bus)))
  768. return -EBUSY;
  769. err = brcmf_sdbrcm_kso_control(bus, false);
  770. /* disable watchdog */
  771. if (!err)
  772. brcmf_sdbrcm_wd_timer(bus, 0);
  773. } else {
  774. bus->idlecount = 0;
  775. err = brcmf_sdbrcm_kso_control(bus, true);
  776. }
  777. if (!err) {
  778. /* Change state */
  779. bus->sleeping = sleep;
  780. brcmf_dbg(SDIO, "new state %s\n",
  781. (sleep ? "SLEEP" : "WAKE"));
  782. } else {
  783. brcmf_err("error while changing bus sleep state %d\n",
  784. err);
  785. return err;
  786. }
  787. }
  788. end:
  789. /* control clocks */
  790. if (sleep) {
  791. if (!bus->sr_enabled)
  792. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  793. } else {
  794. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  795. }
  796. return err;
  797. }
  798. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  799. {
  800. u32 intstatus = 0;
  801. u32 hmb_data;
  802. u8 fcbits;
  803. int ret;
  804. brcmf_dbg(SDIO, "Enter\n");
  805. /* Read mailbox data and ack that we did so */
  806. ret = r_sdreg32(bus, &hmb_data,
  807. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  808. if (ret == 0)
  809. w_sdreg32(bus, SMB_INT_ACK,
  810. offsetof(struct sdpcmd_regs, tosbmailbox));
  811. bus->sdcnt.f1regdata += 2;
  812. /* Dongle recomposed rx frames, accept them again */
  813. if (hmb_data & HMB_DATA_NAKHANDLED) {
  814. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  815. bus->rx_seq);
  816. if (!bus->rxskip)
  817. brcmf_err("unexpected NAKHANDLED!\n");
  818. bus->rxskip = false;
  819. intstatus |= I_HMB_FRAME_IND;
  820. }
  821. /*
  822. * DEVREADY does not occur with gSPI.
  823. */
  824. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  825. bus->sdpcm_ver =
  826. (hmb_data & HMB_DATA_VERSION_MASK) >>
  827. HMB_DATA_VERSION_SHIFT;
  828. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  829. brcmf_err("Version mismatch, dongle reports %d, "
  830. "expecting %d\n",
  831. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  832. else
  833. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  834. bus->sdpcm_ver);
  835. }
  836. /*
  837. * Flow Control has been moved into the RX headers and this out of band
  838. * method isn't used any more.
  839. * remaining backward compatible with older dongles.
  840. */
  841. if (hmb_data & HMB_DATA_FC) {
  842. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  843. HMB_DATA_FCDATA_SHIFT;
  844. if (fcbits & ~bus->flowcontrol)
  845. bus->sdcnt.fc_xoff++;
  846. if (bus->flowcontrol & ~fcbits)
  847. bus->sdcnt.fc_xon++;
  848. bus->sdcnt.fc_rcvd++;
  849. bus->flowcontrol = fcbits;
  850. }
  851. /* Shouldn't be any others */
  852. if (hmb_data & ~(HMB_DATA_DEVREADY |
  853. HMB_DATA_NAKHANDLED |
  854. HMB_DATA_FC |
  855. HMB_DATA_FWREADY |
  856. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  857. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  858. hmb_data);
  859. return intstatus;
  860. }
  861. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  862. {
  863. uint retries = 0;
  864. u16 lastrbc;
  865. u8 hi, lo;
  866. int err;
  867. brcmf_err("%sterminate frame%s\n",
  868. abort ? "abort command, " : "",
  869. rtx ? ", send NAK" : "");
  870. if (abort)
  871. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  872. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  873. SFC_RF_TERM, &err);
  874. bus->sdcnt.f1regdata++;
  875. /* Wait until the packet has been flushed (device/FIFO stable) */
  876. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  877. hi = brcmf_sdio_regrb(bus->sdiodev,
  878. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  879. lo = brcmf_sdio_regrb(bus->sdiodev,
  880. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  881. bus->sdcnt.f1regdata += 2;
  882. if ((hi == 0) && (lo == 0))
  883. break;
  884. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  885. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  886. lastrbc, (hi << 8) + lo);
  887. }
  888. lastrbc = (hi << 8) + lo;
  889. }
  890. if (!retries)
  891. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  892. else
  893. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  894. if (rtx) {
  895. bus->sdcnt.rxrtx++;
  896. err = w_sdreg32(bus, SMB_NAK,
  897. offsetof(struct sdpcmd_regs, tosbmailbox));
  898. bus->sdcnt.f1regdata++;
  899. if (err == 0)
  900. bus->rxskip = true;
  901. }
  902. /* Clear partial in any case */
  903. bus->cur_read.len = 0;
  904. /* If we can't reach the device, signal failure */
  905. if (err)
  906. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  907. }
  908. /* return total length of buffer chain */
  909. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  910. {
  911. struct sk_buff *p;
  912. uint total;
  913. total = 0;
  914. skb_queue_walk(&bus->glom, p)
  915. total += p->len;
  916. return total;
  917. }
  918. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  919. {
  920. struct sk_buff *cur, *next;
  921. skb_queue_walk_safe(&bus->glom, cur, next) {
  922. skb_unlink(cur, &bus->glom);
  923. brcmu_pkt_buf_free_skb(cur);
  924. }
  925. }
  926. /**
  927. * brcmfmac sdio bus specific header
  928. * This is the lowest layer header wrapped on the packets transmitted between
  929. * host and WiFi dongle which contains information needed for SDIO core and
  930. * firmware
  931. *
  932. * It consists of 2 parts: hw header and software header
  933. * hardware header (frame tag) - 4 bytes
  934. * Byte 0~1: Frame length
  935. * Byte 2~3: Checksum, bit-wise inverse of frame length
  936. * software header - 8 bytes
  937. * Byte 0: Rx/Tx sequence number
  938. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  939. * Byte 2: Length of next data frame, reserved for Tx
  940. * Byte 3: Data offset
  941. * Byte 4: Flow control bits, reserved for Tx
  942. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  943. * Byte 6~7: Reserved
  944. */
  945. #define SDPCM_HWHDR_LEN 4
  946. #define SDPCM_SWHDR_LEN 8
  947. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  948. /* software header */
  949. #define SDPCM_SEQ_MASK 0x000000ff
  950. #define SDPCM_SEQ_WRAP 256
  951. #define SDPCM_CHANNEL_MASK 0x00000f00
  952. #define SDPCM_CHANNEL_SHIFT 8
  953. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  954. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  955. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  956. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  957. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  958. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  959. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  960. #define SDPCM_NEXTLEN_SHIFT 16
  961. #define SDPCM_DOFFSET_MASK 0xff000000
  962. #define SDPCM_DOFFSET_SHIFT 24
  963. #define SDPCM_FCMASK_MASK 0x000000ff
  964. #define SDPCM_WINDOW_MASK 0x0000ff00
  965. #define SDPCM_WINDOW_SHIFT 8
  966. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  967. {
  968. u32 hdrvalue;
  969. hdrvalue = *(u32 *)swheader;
  970. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  971. }
  972. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  973. struct brcmf_sdio_hdrinfo *rd,
  974. enum brcmf_sdio_frmtype type)
  975. {
  976. u16 len, checksum;
  977. u8 rx_seq, fc, tx_seq_max;
  978. u32 swheader;
  979. trace_brcmf_sdpcm_hdr(false, header);
  980. /* hw header */
  981. len = get_unaligned_le16(header);
  982. checksum = get_unaligned_le16(header + sizeof(u16));
  983. /* All zero means no more to read */
  984. if (!(len | checksum)) {
  985. bus->rxpending = false;
  986. return -ENODATA;
  987. }
  988. if ((u16)(~(len ^ checksum))) {
  989. brcmf_err("HW header checksum error\n");
  990. bus->sdcnt.rx_badhdr++;
  991. brcmf_sdbrcm_rxfail(bus, false, false);
  992. return -EIO;
  993. }
  994. if (len < SDPCM_HDRLEN) {
  995. brcmf_err("HW header length error\n");
  996. return -EPROTO;
  997. }
  998. if (type == BRCMF_SDIO_FT_SUPER &&
  999. (roundup(len, bus->blocksize) != rd->len)) {
  1000. brcmf_err("HW superframe header length error\n");
  1001. return -EPROTO;
  1002. }
  1003. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1004. brcmf_err("HW subframe header length error\n");
  1005. return -EPROTO;
  1006. }
  1007. rd->len = len;
  1008. /* software header */
  1009. header += SDPCM_HWHDR_LEN;
  1010. swheader = le32_to_cpu(*(__le32 *)header);
  1011. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1012. brcmf_err("Glom descriptor found in superframe head\n");
  1013. rd->len = 0;
  1014. return -EINVAL;
  1015. }
  1016. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1017. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1018. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1019. type != BRCMF_SDIO_FT_SUPER) {
  1020. brcmf_err("HW header length too long\n");
  1021. bus->sdcnt.rx_toolong++;
  1022. brcmf_sdbrcm_rxfail(bus, false, false);
  1023. rd->len = 0;
  1024. return -EPROTO;
  1025. }
  1026. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1027. brcmf_err("Wrong channel for superframe\n");
  1028. rd->len = 0;
  1029. return -EINVAL;
  1030. }
  1031. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1032. rd->channel != SDPCM_EVENT_CHANNEL) {
  1033. brcmf_err("Wrong channel for subframe\n");
  1034. rd->len = 0;
  1035. return -EINVAL;
  1036. }
  1037. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1038. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1039. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1040. bus->sdcnt.rx_badhdr++;
  1041. brcmf_sdbrcm_rxfail(bus, false, false);
  1042. rd->len = 0;
  1043. return -ENXIO;
  1044. }
  1045. if (rd->seq_num != rx_seq) {
  1046. brcmf_err("seq %d: sequence number error, expect %d\n",
  1047. rx_seq, rd->seq_num);
  1048. bus->sdcnt.rx_badseq++;
  1049. rd->seq_num = rx_seq;
  1050. }
  1051. /* no need to check the reset for subframe */
  1052. if (type == BRCMF_SDIO_FT_SUB)
  1053. return 0;
  1054. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1055. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1056. /* only warm for NON glom packet */
  1057. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1058. brcmf_err("seq %d: next length error\n", rx_seq);
  1059. rd->len_nxtfrm = 0;
  1060. }
  1061. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1062. fc = swheader & SDPCM_FCMASK_MASK;
  1063. if (bus->flowcontrol != fc) {
  1064. if (~bus->flowcontrol & fc)
  1065. bus->sdcnt.fc_xoff++;
  1066. if (bus->flowcontrol & ~fc)
  1067. bus->sdcnt.fc_xon++;
  1068. bus->sdcnt.fc_rcvd++;
  1069. bus->flowcontrol = fc;
  1070. }
  1071. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1072. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1073. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1074. tx_seq_max = bus->tx_seq + 2;
  1075. }
  1076. bus->tx_max = tx_seq_max;
  1077. return 0;
  1078. }
  1079. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1080. {
  1081. *(__le16 *)header = cpu_to_le16(frm_length);
  1082. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1083. }
  1084. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1085. struct brcmf_sdio_hdrinfo *hd_info)
  1086. {
  1087. u32 sw_header;
  1088. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1089. sw_header = bus->tx_seq;
  1090. sw_header |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1091. SDPCM_CHANNEL_MASK;
  1092. sw_header |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1093. SDPCM_DOFFSET_MASK;
  1094. *(((__le32 *)header) + 1) = cpu_to_le32(sw_header);
  1095. *(((__le32 *)header) + 2) = 0;
  1096. trace_brcmf_sdpcm_hdr(true, header);
  1097. }
  1098. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1099. {
  1100. u16 dlen, totlen;
  1101. u8 *dptr, num = 0;
  1102. u32 align = 0;
  1103. u16 sublen;
  1104. struct sk_buff *pfirst, *pnext;
  1105. int errcode;
  1106. u8 doff, sfdoff;
  1107. struct brcmf_sdio_hdrinfo rd_new;
  1108. /* If packets, issue read(s) and send up packet chain */
  1109. /* Return sequence numbers consumed? */
  1110. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1111. bus->glomd, skb_peek(&bus->glom));
  1112. if (bus->sdiodev->pdata)
  1113. align = bus->sdiodev->pdata->sd_sgentry_align;
  1114. if (align < 4)
  1115. align = 4;
  1116. /* If there's a descriptor, generate the packet chain */
  1117. if (bus->glomd) {
  1118. pfirst = pnext = NULL;
  1119. dlen = (u16) (bus->glomd->len);
  1120. dptr = bus->glomd->data;
  1121. if (!dlen || (dlen & 1)) {
  1122. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1123. dlen);
  1124. dlen = 0;
  1125. }
  1126. for (totlen = num = 0; dlen; num++) {
  1127. /* Get (and move past) next length */
  1128. sublen = get_unaligned_le16(dptr);
  1129. dlen -= sizeof(u16);
  1130. dptr += sizeof(u16);
  1131. if ((sublen < SDPCM_HDRLEN) ||
  1132. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1133. brcmf_err("descriptor len %d bad: %d\n",
  1134. num, sublen);
  1135. pnext = NULL;
  1136. break;
  1137. }
  1138. if (sublen % align) {
  1139. brcmf_err("sublen %d not multiple of %d\n",
  1140. sublen, align);
  1141. }
  1142. totlen += sublen;
  1143. /* For last frame, adjust read len so total
  1144. is a block multiple */
  1145. if (!dlen) {
  1146. sublen +=
  1147. (roundup(totlen, bus->blocksize) - totlen);
  1148. totlen = roundup(totlen, bus->blocksize);
  1149. }
  1150. /* Allocate/chain packet for next subframe */
  1151. pnext = brcmu_pkt_buf_get_skb(sublen + align);
  1152. if (pnext == NULL) {
  1153. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1154. num, sublen);
  1155. break;
  1156. }
  1157. skb_queue_tail(&bus->glom, pnext);
  1158. /* Adhere to start alignment requirements */
  1159. pkt_align(pnext, sublen, align);
  1160. }
  1161. /* If all allocations succeeded, save packet chain
  1162. in bus structure */
  1163. if (pnext) {
  1164. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1165. totlen, num);
  1166. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1167. totlen != bus->cur_read.len) {
  1168. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1169. bus->cur_read.len, totlen, rxseq);
  1170. }
  1171. pfirst = pnext = NULL;
  1172. } else {
  1173. brcmf_sdbrcm_free_glom(bus);
  1174. num = 0;
  1175. }
  1176. /* Done with descriptor packet */
  1177. brcmu_pkt_buf_free_skb(bus->glomd);
  1178. bus->glomd = NULL;
  1179. bus->cur_read.len = 0;
  1180. }
  1181. /* Ok -- either we just generated a packet chain,
  1182. or had one from before */
  1183. if (!skb_queue_empty(&bus->glom)) {
  1184. if (BRCMF_GLOM_ON()) {
  1185. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1186. skb_queue_walk(&bus->glom, pnext) {
  1187. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1188. pnext, (u8 *) (pnext->data),
  1189. pnext->len, pnext->len);
  1190. }
  1191. }
  1192. pfirst = skb_peek(&bus->glom);
  1193. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1194. /* Do an SDIO read for the superframe. Configurable iovar to
  1195. * read directly into the chained packet, or allocate a large
  1196. * packet and and copy into the chain.
  1197. */
  1198. sdio_claim_host(bus->sdiodev->func[1]);
  1199. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1200. bus->sdiodev->sbwad,
  1201. SDIO_FUNC_2, F2SYNC, &bus->glom, dlen);
  1202. sdio_release_host(bus->sdiodev->func[1]);
  1203. bus->sdcnt.f2rxdata++;
  1204. /* On failure, kill the superframe, allow a couple retries */
  1205. if (errcode < 0) {
  1206. brcmf_err("glom read of %d bytes failed: %d\n",
  1207. dlen, errcode);
  1208. sdio_claim_host(bus->sdiodev->func[1]);
  1209. if (bus->glomerr++ < 3) {
  1210. brcmf_sdbrcm_rxfail(bus, true, true);
  1211. } else {
  1212. bus->glomerr = 0;
  1213. brcmf_sdbrcm_rxfail(bus, true, false);
  1214. bus->sdcnt.rxglomfail++;
  1215. brcmf_sdbrcm_free_glom(bus);
  1216. }
  1217. sdio_release_host(bus->sdiodev->func[1]);
  1218. return 0;
  1219. }
  1220. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1221. pfirst->data, min_t(int, pfirst->len, 48),
  1222. "SUPERFRAME:\n");
  1223. rd_new.seq_num = rxseq;
  1224. rd_new.len = dlen;
  1225. sdio_claim_host(bus->sdiodev->func[1]);
  1226. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1227. BRCMF_SDIO_FT_SUPER);
  1228. sdio_release_host(bus->sdiodev->func[1]);
  1229. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1230. /* Remove superframe header, remember offset */
  1231. skb_pull(pfirst, rd_new.dat_offset);
  1232. sfdoff = rd_new.dat_offset;
  1233. num = 0;
  1234. /* Validate all the subframe headers */
  1235. skb_queue_walk(&bus->glom, pnext) {
  1236. /* leave when invalid subframe is found */
  1237. if (errcode)
  1238. break;
  1239. rd_new.len = pnext->len;
  1240. rd_new.seq_num = rxseq++;
  1241. sdio_claim_host(bus->sdiodev->func[1]);
  1242. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1243. BRCMF_SDIO_FT_SUB);
  1244. sdio_release_host(bus->sdiodev->func[1]);
  1245. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1246. pnext->data, 32, "subframe:\n");
  1247. num++;
  1248. }
  1249. if (errcode) {
  1250. /* Terminate frame on error, request
  1251. a couple retries */
  1252. sdio_claim_host(bus->sdiodev->func[1]);
  1253. if (bus->glomerr++ < 3) {
  1254. /* Restore superframe header space */
  1255. skb_push(pfirst, sfdoff);
  1256. brcmf_sdbrcm_rxfail(bus, true, true);
  1257. } else {
  1258. bus->glomerr = 0;
  1259. brcmf_sdbrcm_rxfail(bus, true, false);
  1260. bus->sdcnt.rxglomfail++;
  1261. brcmf_sdbrcm_free_glom(bus);
  1262. }
  1263. sdio_release_host(bus->sdiodev->func[1]);
  1264. bus->cur_read.len = 0;
  1265. return 0;
  1266. }
  1267. /* Basic SD framing looks ok - process each packet (header) */
  1268. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1269. dptr = (u8 *) (pfirst->data);
  1270. sublen = get_unaligned_le16(dptr);
  1271. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1272. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1273. dptr, pfirst->len,
  1274. "Rx Subframe Data:\n");
  1275. __skb_trim(pfirst, sublen);
  1276. skb_pull(pfirst, doff);
  1277. if (pfirst->len == 0) {
  1278. skb_unlink(pfirst, &bus->glom);
  1279. brcmu_pkt_buf_free_skb(pfirst);
  1280. continue;
  1281. }
  1282. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1283. pfirst->data,
  1284. min_t(int, pfirst->len, 32),
  1285. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1286. bus->glom.qlen, pfirst, pfirst->data,
  1287. pfirst->len, pfirst->next,
  1288. pfirst->prev);
  1289. skb_unlink(pfirst, &bus->glom);
  1290. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1291. bus->sdcnt.rxglompkts++;
  1292. }
  1293. bus->sdcnt.rxglomframes++;
  1294. }
  1295. return num;
  1296. }
  1297. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1298. bool *pending)
  1299. {
  1300. DECLARE_WAITQUEUE(wait, current);
  1301. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1302. /* Wait until control frame is available */
  1303. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1304. set_current_state(TASK_INTERRUPTIBLE);
  1305. while (!(*condition) && (!signal_pending(current) && timeout))
  1306. timeout = schedule_timeout(timeout);
  1307. if (signal_pending(current))
  1308. *pending = true;
  1309. set_current_state(TASK_RUNNING);
  1310. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1311. return timeout;
  1312. }
  1313. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1314. {
  1315. if (waitqueue_active(&bus->dcmd_resp_wait))
  1316. wake_up_interruptible(&bus->dcmd_resp_wait);
  1317. return 0;
  1318. }
  1319. static void
  1320. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1321. {
  1322. uint rdlen, pad;
  1323. u8 *buf = NULL, *rbuf;
  1324. int sdret;
  1325. brcmf_dbg(TRACE, "Enter\n");
  1326. if (bus->rxblen)
  1327. buf = vzalloc(bus->rxblen);
  1328. if (!buf)
  1329. goto done;
  1330. rbuf = bus->rxbuf;
  1331. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1332. if (pad)
  1333. rbuf += (BRCMF_SDALIGN - pad);
  1334. /* Copy the already-read portion over */
  1335. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1336. if (len <= BRCMF_FIRSTREAD)
  1337. goto gotpkt;
  1338. /* Raise rdlen to next SDIO block to avoid tail command */
  1339. rdlen = len - BRCMF_FIRSTREAD;
  1340. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1341. pad = bus->blocksize - (rdlen % bus->blocksize);
  1342. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1343. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1344. rdlen += pad;
  1345. } else if (rdlen % BRCMF_SDALIGN) {
  1346. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1347. }
  1348. /* Satisfy length-alignment requirements */
  1349. if (rdlen & (ALIGNMENT - 1))
  1350. rdlen = roundup(rdlen, ALIGNMENT);
  1351. /* Drop if the read is too big or it exceeds our maximum */
  1352. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1353. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1354. rdlen, bus->sdiodev->bus_if->maxctl);
  1355. brcmf_sdbrcm_rxfail(bus, false, false);
  1356. goto done;
  1357. }
  1358. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1359. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1360. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1361. bus->sdcnt.rx_toolong++;
  1362. brcmf_sdbrcm_rxfail(bus, false, false);
  1363. goto done;
  1364. }
  1365. /* Read remain of frame body */
  1366. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1367. bus->sdiodev->sbwad,
  1368. SDIO_FUNC_2,
  1369. F2SYNC, rbuf, rdlen);
  1370. bus->sdcnt.f2rxdata++;
  1371. /* Control frame failures need retransmission */
  1372. if (sdret < 0) {
  1373. brcmf_err("read %d control bytes failed: %d\n",
  1374. rdlen, sdret);
  1375. bus->sdcnt.rxc_errors++;
  1376. brcmf_sdbrcm_rxfail(bus, true, true);
  1377. goto done;
  1378. } else
  1379. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1380. gotpkt:
  1381. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1382. buf, len, "RxCtrl:\n");
  1383. /* Point to valid data and indicate its length */
  1384. spin_lock_bh(&bus->rxctl_lock);
  1385. if (bus->rxctl) {
  1386. brcmf_err("last control frame is being processed.\n");
  1387. spin_unlock_bh(&bus->rxctl_lock);
  1388. vfree(buf);
  1389. goto done;
  1390. }
  1391. bus->rxctl = buf + doff;
  1392. bus->rxctl_orig = buf;
  1393. bus->rxlen = len - doff;
  1394. spin_unlock_bh(&bus->rxctl_lock);
  1395. done:
  1396. /* Awake any waiters */
  1397. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1398. }
  1399. /* Pad read to blocksize for efficiency */
  1400. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1401. {
  1402. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1403. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1404. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1405. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1406. *rdlen += *pad;
  1407. } else if (*rdlen % BRCMF_SDALIGN) {
  1408. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1409. }
  1410. }
  1411. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1412. {
  1413. struct sk_buff *pkt; /* Packet for event or data frames */
  1414. u16 pad; /* Number of pad bytes to read */
  1415. uint rxleft = 0; /* Remaining number of frames allowed */
  1416. int ret; /* Return code from calls */
  1417. uint rxcount = 0; /* Total frames read */
  1418. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1419. u8 head_read = 0;
  1420. brcmf_dbg(TRACE, "Enter\n");
  1421. /* Not finished unless we encounter no more frames indication */
  1422. bus->rxpending = true;
  1423. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1424. !bus->rxskip && rxleft &&
  1425. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1426. rd->seq_num++, rxleft--) {
  1427. /* Handle glomming separately */
  1428. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1429. u8 cnt;
  1430. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1431. bus->glomd, skb_peek(&bus->glom));
  1432. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1433. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1434. rd->seq_num += cnt - 1;
  1435. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1436. continue;
  1437. }
  1438. rd->len_left = rd->len;
  1439. /* read header first for unknow frame length */
  1440. sdio_claim_host(bus->sdiodev->func[1]);
  1441. if (!rd->len) {
  1442. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1443. bus->sdiodev->sbwad,
  1444. SDIO_FUNC_2, F2SYNC,
  1445. bus->rxhdr,
  1446. BRCMF_FIRSTREAD);
  1447. bus->sdcnt.f2rxhdrs++;
  1448. if (ret < 0) {
  1449. brcmf_err("RXHEADER FAILED: %d\n",
  1450. ret);
  1451. bus->sdcnt.rx_hdrfail++;
  1452. brcmf_sdbrcm_rxfail(bus, true, true);
  1453. sdio_release_host(bus->sdiodev->func[1]);
  1454. continue;
  1455. }
  1456. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1457. bus->rxhdr, SDPCM_HDRLEN,
  1458. "RxHdr:\n");
  1459. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1460. BRCMF_SDIO_FT_NORMAL)) {
  1461. sdio_release_host(bus->sdiodev->func[1]);
  1462. if (!bus->rxpending)
  1463. break;
  1464. else
  1465. continue;
  1466. }
  1467. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1468. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1469. rd->len,
  1470. rd->dat_offset);
  1471. /* prepare the descriptor for the next read */
  1472. rd->len = rd->len_nxtfrm << 4;
  1473. rd->len_nxtfrm = 0;
  1474. /* treat all packet as event if we don't know */
  1475. rd->channel = SDPCM_EVENT_CHANNEL;
  1476. sdio_release_host(bus->sdiodev->func[1]);
  1477. continue;
  1478. }
  1479. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1480. rd->len - BRCMF_FIRSTREAD : 0;
  1481. head_read = BRCMF_FIRSTREAD;
  1482. }
  1483. brcmf_pad(bus, &pad, &rd->len_left);
  1484. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1485. BRCMF_SDALIGN);
  1486. if (!pkt) {
  1487. /* Give up on data, request rtx of events */
  1488. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1489. brcmf_sdbrcm_rxfail(bus, false,
  1490. RETRYCHAN(rd->channel));
  1491. sdio_release_host(bus->sdiodev->func[1]);
  1492. continue;
  1493. }
  1494. skb_pull(pkt, head_read);
  1495. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1496. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1497. SDIO_FUNC_2, F2SYNC, pkt);
  1498. bus->sdcnt.f2rxdata++;
  1499. sdio_release_host(bus->sdiodev->func[1]);
  1500. if (ret < 0) {
  1501. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1502. rd->len, rd->channel, ret);
  1503. brcmu_pkt_buf_free_skb(pkt);
  1504. sdio_claim_host(bus->sdiodev->func[1]);
  1505. brcmf_sdbrcm_rxfail(bus, true,
  1506. RETRYCHAN(rd->channel));
  1507. sdio_release_host(bus->sdiodev->func[1]);
  1508. continue;
  1509. }
  1510. if (head_read) {
  1511. skb_push(pkt, head_read);
  1512. memcpy(pkt->data, bus->rxhdr, head_read);
  1513. head_read = 0;
  1514. } else {
  1515. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1516. rd_new.seq_num = rd->seq_num;
  1517. sdio_claim_host(bus->sdiodev->func[1]);
  1518. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1519. BRCMF_SDIO_FT_NORMAL)) {
  1520. rd->len = 0;
  1521. brcmu_pkt_buf_free_skb(pkt);
  1522. }
  1523. bus->sdcnt.rx_readahead_cnt++;
  1524. if (rd->len != roundup(rd_new.len, 16)) {
  1525. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1526. rd->len,
  1527. roundup(rd_new.len, 16) >> 4);
  1528. rd->len = 0;
  1529. brcmf_sdbrcm_rxfail(bus, true, true);
  1530. sdio_release_host(bus->sdiodev->func[1]);
  1531. brcmu_pkt_buf_free_skb(pkt);
  1532. continue;
  1533. }
  1534. sdio_release_host(bus->sdiodev->func[1]);
  1535. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1536. rd->channel = rd_new.channel;
  1537. rd->dat_offset = rd_new.dat_offset;
  1538. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1539. BRCMF_DATA_ON()) &&
  1540. BRCMF_HDRS_ON(),
  1541. bus->rxhdr, SDPCM_HDRLEN,
  1542. "RxHdr:\n");
  1543. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1544. brcmf_err("readahead on control packet %d?\n",
  1545. rd_new.seq_num);
  1546. /* Force retry w/normal header read */
  1547. rd->len = 0;
  1548. sdio_claim_host(bus->sdiodev->func[1]);
  1549. brcmf_sdbrcm_rxfail(bus, false, true);
  1550. sdio_release_host(bus->sdiodev->func[1]);
  1551. brcmu_pkt_buf_free_skb(pkt);
  1552. continue;
  1553. }
  1554. }
  1555. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1556. pkt->data, rd->len, "Rx Data:\n");
  1557. /* Save superframe descriptor and allocate packet frame */
  1558. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1559. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1560. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1561. rd->len);
  1562. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1563. pkt->data, rd->len,
  1564. "Glom Data:\n");
  1565. __skb_trim(pkt, rd->len);
  1566. skb_pull(pkt, SDPCM_HDRLEN);
  1567. bus->glomd = pkt;
  1568. } else {
  1569. brcmf_err("%s: glom superframe w/o "
  1570. "descriptor!\n", __func__);
  1571. sdio_claim_host(bus->sdiodev->func[1]);
  1572. brcmf_sdbrcm_rxfail(bus, false, false);
  1573. sdio_release_host(bus->sdiodev->func[1]);
  1574. }
  1575. /* prepare the descriptor for the next read */
  1576. rd->len = rd->len_nxtfrm << 4;
  1577. rd->len_nxtfrm = 0;
  1578. /* treat all packet as event if we don't know */
  1579. rd->channel = SDPCM_EVENT_CHANNEL;
  1580. continue;
  1581. }
  1582. /* Fill in packet len and prio, deliver upward */
  1583. __skb_trim(pkt, rd->len);
  1584. skb_pull(pkt, rd->dat_offset);
  1585. /* prepare the descriptor for the next read */
  1586. rd->len = rd->len_nxtfrm << 4;
  1587. rd->len_nxtfrm = 0;
  1588. /* treat all packet as event if we don't know */
  1589. rd->channel = SDPCM_EVENT_CHANNEL;
  1590. if (pkt->len == 0) {
  1591. brcmu_pkt_buf_free_skb(pkt);
  1592. continue;
  1593. }
  1594. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1595. }
  1596. rxcount = maxframes - rxleft;
  1597. /* Message if we hit the limit */
  1598. if (!rxleft)
  1599. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1600. else
  1601. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1602. /* Back off rxseq if awaiting rtx, update rx_seq */
  1603. if (bus->rxskip)
  1604. rd->seq_num--;
  1605. bus->rx_seq = rd->seq_num;
  1606. return rxcount;
  1607. }
  1608. static void
  1609. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1610. {
  1611. if (waitqueue_active(&bus->ctrl_wait))
  1612. wake_up_interruptible(&bus->ctrl_wait);
  1613. return;
  1614. }
  1615. /**
  1616. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1617. * bus layer usage.
  1618. */
  1619. /* flag marking a dummy skb added for DMA alignment requirement */
  1620. #define ALIGN_SKB_FLAG 0x8000
  1621. /* bit mask of data length chopped from the previous packet */
  1622. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1623. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio_dev *sdiodev,
  1624. struct sk_buff_head *pktq,
  1625. struct sk_buff *pkt, uint chan)
  1626. {
  1627. struct sk_buff *pkt_pad;
  1628. u16 tail_pad, tail_chop, sg_align;
  1629. unsigned int blksize;
  1630. u8 *dat_buf;
  1631. int ntail;
  1632. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1633. sg_align = 4;
  1634. if (sdiodev->pdata && sdiodev->pdata->sd_sgentry_align > 4)
  1635. sg_align = sdiodev->pdata->sd_sgentry_align;
  1636. /* sg entry alignment should be a divisor of block size */
  1637. WARN_ON(blksize % sg_align);
  1638. /* Check tail padding */
  1639. pkt_pad = NULL;
  1640. tail_chop = pkt->len % sg_align;
  1641. tail_pad = sg_align - tail_chop;
  1642. tail_pad += blksize - (pkt->len + tail_pad) % blksize;
  1643. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1644. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
  1645. if (pkt_pad == NULL)
  1646. return -ENOMEM;
  1647. memcpy(pkt_pad->data,
  1648. pkt->data + pkt->len - tail_chop,
  1649. tail_chop);
  1650. *(u32 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1651. skb_trim(pkt, pkt->len - tail_chop);
  1652. __skb_queue_after(pktq, pkt, pkt_pad);
  1653. } else {
  1654. ntail = pkt->data_len + tail_pad -
  1655. (pkt->end - pkt->tail);
  1656. if (skb_cloned(pkt) || ntail > 0)
  1657. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1658. return -ENOMEM;
  1659. if (skb_linearize(pkt))
  1660. return -ENOMEM;
  1661. dat_buf = (u8 *)(pkt->data);
  1662. __skb_put(pkt, tail_pad);
  1663. }
  1664. if (pkt_pad)
  1665. return pkt->len + tail_chop;
  1666. else
  1667. return pkt->len - tail_pad;
  1668. }
  1669. /**
  1670. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1671. * @bus: brcmf_sdio structure pointer
  1672. * @pktq: packet list pointer
  1673. * @chan: virtual channel to transmit the packet
  1674. *
  1675. * Processes to be applied to the packet
  1676. * - Align data buffer pointer
  1677. * - Align data buffer length
  1678. * - Prepare header
  1679. * Return: negative value if there is error
  1680. */
  1681. static int
  1682. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1683. uint chan)
  1684. {
  1685. u16 head_pad, head_align;
  1686. struct sk_buff *pkt_next;
  1687. u8 *dat_buf;
  1688. int err;
  1689. struct brcmf_sdio_hdrinfo hd_info = {0};
  1690. /* SDIO ADMA requires at least 32 bit alignment */
  1691. head_align = 4;
  1692. if (bus->sdiodev->pdata && bus->sdiodev->pdata->sd_head_align > 4)
  1693. head_align = bus->sdiodev->pdata->sd_head_align;
  1694. pkt_next = pktq->next;
  1695. dat_buf = (u8 *)(pkt_next->data);
  1696. /* Check head padding */
  1697. head_pad = ((unsigned long)dat_buf % head_align);
  1698. if (head_pad) {
  1699. if (skb_headroom(pkt_next) < head_pad) {
  1700. bus->sdiodev->bus_if->tx_realloc++;
  1701. head_pad = 0;
  1702. if (skb_cow(pkt_next, head_pad))
  1703. return -ENOMEM;
  1704. }
  1705. skb_push(pkt_next, head_pad);
  1706. dat_buf = (u8 *)(pkt_next->data);
  1707. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1708. }
  1709. if (bus->sdiodev->sg_support && pktq->qlen > 1) {
  1710. err = brcmf_sdio_txpkt_prep_sg(bus->sdiodev, pktq,
  1711. pkt_next, chan);
  1712. if (err < 0)
  1713. return err;
  1714. hd_info.len = (u16)err;
  1715. } else {
  1716. hd_info.len = pkt_next->len;
  1717. }
  1718. hd_info.channel = chan;
  1719. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1720. /* Now fill the header */
  1721. brcmf_sdio_hdpack(bus, dat_buf, &hd_info);
  1722. if (BRCMF_BYTES_ON() &&
  1723. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1724. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1725. brcmf_dbg_hex_dump(true, pkt_next, hd_info.len, "Tx Frame:\n");
  1726. else if (BRCMF_HDRS_ON())
  1727. brcmf_dbg_hex_dump(true, pkt_next, head_pad + bus->tx_hdrlen,
  1728. "Tx Header:\n");
  1729. return 0;
  1730. }
  1731. /**
  1732. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1733. * @bus: brcmf_sdio structure pointer
  1734. * @pktq: packet list pointer
  1735. *
  1736. * Processes to be applied to the packet
  1737. * - Remove head padding
  1738. * - Remove tail padding
  1739. */
  1740. static void
  1741. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1742. {
  1743. u8 *hdr;
  1744. u32 dat_offset;
  1745. u32 dummy_flags, chop_len;
  1746. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1747. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1748. dummy_flags = *(u32 *)(pkt_next->cb);
  1749. if (dummy_flags & ALIGN_SKB_FLAG) {
  1750. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1751. if (chop_len) {
  1752. pkt_prev = pkt_next->prev;
  1753. memcpy(pkt_prev->data + pkt_prev->len,
  1754. pkt_next->data, chop_len);
  1755. skb_put(pkt_prev, chop_len);
  1756. }
  1757. __skb_unlink(pkt_next, pktq);
  1758. brcmu_pkt_buf_free_skb(pkt_next);
  1759. } else {
  1760. hdr = pkt_next->data + SDPCM_HWHDR_LEN;
  1761. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1762. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1763. SDPCM_DOFFSET_SHIFT;
  1764. skb_pull(pkt_next, dat_offset);
  1765. }
  1766. }
  1767. }
  1768. /* Writes a HW/SW header into the packet and sends it. */
  1769. /* Assumes: (a) header space already there, (b) caller holds lock */
  1770. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1771. uint chan)
  1772. {
  1773. int ret;
  1774. int i;
  1775. struct sk_buff_head localq;
  1776. brcmf_dbg(TRACE, "Enter\n");
  1777. __skb_queue_head_init(&localq);
  1778. __skb_queue_tail(&localq, pkt);
  1779. ret = brcmf_sdio_txpkt_prep(bus, &localq, chan);
  1780. if (ret)
  1781. goto done;
  1782. sdio_claim_host(bus->sdiodev->func[1]);
  1783. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1784. SDIO_FUNC_2, F2SYNC, &localq);
  1785. bus->sdcnt.f2txdata++;
  1786. if (ret < 0) {
  1787. /* On failure, abort the command and terminate the frame */
  1788. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1789. ret);
  1790. bus->sdcnt.tx_sderrs++;
  1791. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1792. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1793. SFC_WF_TERM, NULL);
  1794. bus->sdcnt.f1regdata++;
  1795. for (i = 0; i < 3; i++) {
  1796. u8 hi, lo;
  1797. hi = brcmf_sdio_regrb(bus->sdiodev,
  1798. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1799. lo = brcmf_sdio_regrb(bus->sdiodev,
  1800. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1801. bus->sdcnt.f1regdata += 2;
  1802. if ((hi == 0) && (lo == 0))
  1803. break;
  1804. }
  1805. }
  1806. sdio_release_host(bus->sdiodev->func[1]);
  1807. if (ret == 0)
  1808. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  1809. done:
  1810. brcmf_sdio_txpkt_postp(bus, &localq);
  1811. __skb_dequeue_tail(&localq);
  1812. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1813. return ret;
  1814. }
  1815. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1816. {
  1817. struct sk_buff *pkt;
  1818. u32 intstatus = 0;
  1819. int ret = 0, prec_out;
  1820. uint cnt = 0;
  1821. u8 tx_prec_map;
  1822. brcmf_dbg(TRACE, "Enter\n");
  1823. tx_prec_map = ~bus->flowcontrol;
  1824. /* Send frames until the limit or some other event */
  1825. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1826. spin_lock_bh(&bus->txqlock);
  1827. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1828. if (pkt == NULL) {
  1829. spin_unlock_bh(&bus->txqlock);
  1830. break;
  1831. }
  1832. spin_unlock_bh(&bus->txqlock);
  1833. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1834. /* In poll mode, need to check for other events */
  1835. if (!bus->intr && cnt) {
  1836. /* Check device status, signal pending interrupt */
  1837. sdio_claim_host(bus->sdiodev->func[1]);
  1838. ret = r_sdreg32(bus, &intstatus,
  1839. offsetof(struct sdpcmd_regs,
  1840. intstatus));
  1841. sdio_release_host(bus->sdiodev->func[1]);
  1842. bus->sdcnt.f2txdata++;
  1843. if (ret != 0)
  1844. break;
  1845. if (intstatus & bus->hostintmask)
  1846. atomic_set(&bus->ipend, 1);
  1847. }
  1848. }
  1849. /* Deflow-control stack if needed */
  1850. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1851. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1852. bus->txoff = false;
  1853. brcmf_txflowblock(bus->sdiodev->dev, false);
  1854. }
  1855. return cnt;
  1856. }
  1857. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1858. {
  1859. u32 local_hostintmask;
  1860. u8 saveclk;
  1861. int err;
  1862. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1863. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1864. struct brcmf_sdio *bus = sdiodev->bus;
  1865. brcmf_dbg(TRACE, "Enter\n");
  1866. if (bus->watchdog_tsk) {
  1867. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1868. kthread_stop(bus->watchdog_tsk);
  1869. bus->watchdog_tsk = NULL;
  1870. }
  1871. sdio_claim_host(bus->sdiodev->func[1]);
  1872. /* Enable clock for device interrupts */
  1873. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1874. /* Disable and clear interrupts at the chip level also */
  1875. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1876. local_hostintmask = bus->hostintmask;
  1877. bus->hostintmask = 0;
  1878. /* Change our idea of bus state */
  1879. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1880. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1881. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1882. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1883. if (!err) {
  1884. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1885. (saveclk | SBSDIO_FORCE_HT), &err);
  1886. }
  1887. if (err)
  1888. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1889. /* Turn off the bus (F2), free any pending packets */
  1890. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1891. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1892. NULL);
  1893. /* Clear any pending interrupts now that F2 is disabled */
  1894. w_sdreg32(bus, local_hostintmask,
  1895. offsetof(struct sdpcmd_regs, intstatus));
  1896. /* Turn off the backplane clock (only) */
  1897. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1898. sdio_release_host(bus->sdiodev->func[1]);
  1899. /* Clear the data packet queues */
  1900. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1901. /* Clear any held glomming stuff */
  1902. if (bus->glomd)
  1903. brcmu_pkt_buf_free_skb(bus->glomd);
  1904. brcmf_sdbrcm_free_glom(bus);
  1905. /* Clear rx control and wake any waiters */
  1906. spin_lock_bh(&bus->rxctl_lock);
  1907. bus->rxlen = 0;
  1908. spin_unlock_bh(&bus->rxctl_lock);
  1909. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1910. /* Reset some F2 state stuff */
  1911. bus->rxskip = false;
  1912. bus->tx_seq = bus->rx_seq = 0;
  1913. }
  1914. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1915. {
  1916. unsigned long flags;
  1917. if (bus->sdiodev->oob_irq_requested) {
  1918. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1919. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1920. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1921. bus->sdiodev->irq_en = true;
  1922. }
  1923. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1924. }
  1925. }
  1926. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1927. {
  1928. u8 idx;
  1929. u32 addr;
  1930. unsigned long val;
  1931. int n, ret;
  1932. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1933. addr = bus->ci->c_inf[idx].base +
  1934. offsetof(struct sdpcmd_regs, intstatus);
  1935. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1936. bus->sdcnt.f1regdata++;
  1937. if (ret != 0)
  1938. val = 0;
  1939. val &= bus->hostintmask;
  1940. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1941. /* Clear interrupts */
  1942. if (val) {
  1943. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1944. bus->sdcnt.f1regdata++;
  1945. }
  1946. if (ret) {
  1947. atomic_set(&bus->intstatus, 0);
  1948. } else if (val) {
  1949. for_each_set_bit(n, &val, 32)
  1950. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1951. }
  1952. return ret;
  1953. }
  1954. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1955. {
  1956. u32 newstatus = 0;
  1957. unsigned long intstatus;
  1958. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1959. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1960. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1961. int err = 0, n;
  1962. brcmf_dbg(TRACE, "Enter\n");
  1963. sdio_claim_host(bus->sdiodev->func[1]);
  1964. /* If waiting for HTAVAIL, check status */
  1965. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  1966. u8 clkctl, devctl = 0;
  1967. #ifdef DEBUG
  1968. /* Check for inconsistent device control */
  1969. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1970. SBSDIO_DEVICE_CTL, &err);
  1971. if (err) {
  1972. brcmf_err("error reading DEVCTL: %d\n", err);
  1973. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1974. }
  1975. #endif /* DEBUG */
  1976. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1977. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1978. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1979. if (err) {
  1980. brcmf_err("error reading CSR: %d\n",
  1981. err);
  1982. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1983. }
  1984. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1985. devctl, clkctl);
  1986. if (SBSDIO_HTAV(clkctl)) {
  1987. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1988. SBSDIO_DEVICE_CTL, &err);
  1989. if (err) {
  1990. brcmf_err("error reading DEVCTL: %d\n",
  1991. err);
  1992. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1993. }
  1994. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1995. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1996. devctl, &err);
  1997. if (err) {
  1998. brcmf_err("error writing DEVCTL: %d\n",
  1999. err);
  2000. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2001. }
  2002. bus->clkstate = CLK_AVAIL;
  2003. }
  2004. }
  2005. /* Make sure backplane clock is on */
  2006. brcmf_sdbrcm_bus_sleep(bus, false, true);
  2007. /* Pending interrupt indicates new device status */
  2008. if (atomic_read(&bus->ipend) > 0) {
  2009. atomic_set(&bus->ipend, 0);
  2010. err = brcmf_sdio_intr_rstatus(bus);
  2011. }
  2012. /* Start with leftover status bits */
  2013. intstatus = atomic_xchg(&bus->intstatus, 0);
  2014. /* Handle flow-control change: read new state in case our ack
  2015. * crossed another change interrupt. If change still set, assume
  2016. * FC ON for safety, let next loop through do the debounce.
  2017. */
  2018. if (intstatus & I_HMB_FC_CHANGE) {
  2019. intstatus &= ~I_HMB_FC_CHANGE;
  2020. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2021. offsetof(struct sdpcmd_regs, intstatus));
  2022. err = r_sdreg32(bus, &newstatus,
  2023. offsetof(struct sdpcmd_regs, intstatus));
  2024. bus->sdcnt.f1regdata += 2;
  2025. atomic_set(&bus->fcstate,
  2026. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2027. intstatus |= (newstatus & bus->hostintmask);
  2028. }
  2029. /* Handle host mailbox indication */
  2030. if (intstatus & I_HMB_HOST_INT) {
  2031. intstatus &= ~I_HMB_HOST_INT;
  2032. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2033. }
  2034. sdio_release_host(bus->sdiodev->func[1]);
  2035. /* Generally don't ask for these, can get CRC errors... */
  2036. if (intstatus & I_WR_OOSYNC) {
  2037. brcmf_err("Dongle reports WR_OOSYNC\n");
  2038. intstatus &= ~I_WR_OOSYNC;
  2039. }
  2040. if (intstatus & I_RD_OOSYNC) {
  2041. brcmf_err("Dongle reports RD_OOSYNC\n");
  2042. intstatus &= ~I_RD_OOSYNC;
  2043. }
  2044. if (intstatus & I_SBINT) {
  2045. brcmf_err("Dongle reports SBINT\n");
  2046. intstatus &= ~I_SBINT;
  2047. }
  2048. /* Would be active due to wake-wlan in gSPI */
  2049. if (intstatus & I_CHIPACTIVE) {
  2050. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2051. intstatus &= ~I_CHIPACTIVE;
  2052. }
  2053. /* Ignore frame indications if rxskip is set */
  2054. if (bus->rxskip)
  2055. intstatus &= ~I_HMB_FRAME_IND;
  2056. /* On frame indication, read available frames */
  2057. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  2058. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  2059. if (!bus->rxpending)
  2060. intstatus &= ~I_HMB_FRAME_IND;
  2061. rxlimit -= min(framecnt, rxlimit);
  2062. }
  2063. /* Keep still-pending events for next scheduling */
  2064. if (intstatus) {
  2065. for_each_set_bit(n, &intstatus, 32)
  2066. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2067. }
  2068. brcmf_sdbrcm_clrintr(bus);
  2069. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2070. (bus->clkstate == CLK_AVAIL)) {
  2071. int i;
  2072. sdio_claim_host(bus->sdiodev->func[1]);
  2073. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2074. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  2075. (u32) bus->ctrl_frame_len);
  2076. if (err < 0) {
  2077. /* On failure, abort the command and
  2078. terminate the frame */
  2079. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2080. err);
  2081. bus->sdcnt.tx_sderrs++;
  2082. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2083. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2084. SFC_WF_TERM, &err);
  2085. bus->sdcnt.f1regdata++;
  2086. for (i = 0; i < 3; i++) {
  2087. u8 hi, lo;
  2088. hi = brcmf_sdio_regrb(bus->sdiodev,
  2089. SBSDIO_FUNC1_WFRAMEBCHI,
  2090. &err);
  2091. lo = brcmf_sdio_regrb(bus->sdiodev,
  2092. SBSDIO_FUNC1_WFRAMEBCLO,
  2093. &err);
  2094. bus->sdcnt.f1regdata += 2;
  2095. if ((hi == 0) && (lo == 0))
  2096. break;
  2097. }
  2098. } else {
  2099. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2100. }
  2101. sdio_release_host(bus->sdiodev->func[1]);
  2102. bus->ctrl_frame_stat = false;
  2103. brcmf_sdbrcm_wait_event_wakeup(bus);
  2104. }
  2105. /* Send queued frames (limit 1 if rx may still be pending) */
  2106. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2107. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2108. && data_ok(bus)) {
  2109. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2110. txlimit;
  2111. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2112. txlimit -= framecnt;
  2113. }
  2114. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2115. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2116. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2117. atomic_set(&bus->intstatus, 0);
  2118. } else if (atomic_read(&bus->intstatus) ||
  2119. atomic_read(&bus->ipend) > 0 ||
  2120. (!atomic_read(&bus->fcstate) &&
  2121. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2122. data_ok(bus)) || PKT_AVAILABLE()) {
  2123. atomic_inc(&bus->dpc_tskcnt);
  2124. }
  2125. /* If we're done for now, turn off clock request. */
  2126. if ((bus->clkstate != CLK_PENDING)
  2127. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2128. bus->activity = false;
  2129. brcmf_dbg(SDIO, "idle state\n");
  2130. sdio_claim_host(bus->sdiodev->func[1]);
  2131. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2132. sdio_release_host(bus->sdiodev->func[1]);
  2133. }
  2134. }
  2135. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  2136. {
  2137. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2138. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2139. struct brcmf_sdio *bus = sdiodev->bus;
  2140. return &bus->txq;
  2141. }
  2142. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2143. {
  2144. int ret = -EBADE;
  2145. uint datalen, prec;
  2146. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2147. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2148. struct brcmf_sdio *bus = sdiodev->bus;
  2149. ulong flags;
  2150. brcmf_dbg(TRACE, "Enter\n");
  2151. datalen = pkt->len;
  2152. /* Add space for the header */
  2153. skb_push(pkt, bus->tx_hdrlen);
  2154. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2155. prec = prio2prec((pkt->priority & PRIOMASK));
  2156. /* Check for existing queue, current flow-control,
  2157. pending event, or pending clock */
  2158. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2159. bus->sdcnt.fcqueued++;
  2160. /* Priority based enq */
  2161. spin_lock_irqsave(&bus->txqlock, flags);
  2162. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2163. skb_pull(pkt, bus->tx_hdrlen);
  2164. brcmf_err("out of bus->txq !!!\n");
  2165. ret = -ENOSR;
  2166. } else {
  2167. ret = 0;
  2168. }
  2169. if (pktq_len(&bus->txq) >= TXHI) {
  2170. bus->txoff = true;
  2171. brcmf_txflowblock(bus->sdiodev->dev, true);
  2172. }
  2173. spin_unlock_irqrestore(&bus->txqlock, flags);
  2174. #ifdef DEBUG
  2175. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2176. qcount[prec] = pktq_plen(&bus->txq, prec);
  2177. #endif
  2178. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2179. atomic_inc(&bus->dpc_tskcnt);
  2180. queue_work(bus->brcmf_wq, &bus->datawork);
  2181. }
  2182. return ret;
  2183. }
  2184. #ifdef DEBUG
  2185. #define CONSOLE_LINE_MAX 192
  2186. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2187. {
  2188. struct brcmf_console *c = &bus->console;
  2189. u8 line[CONSOLE_LINE_MAX], ch;
  2190. u32 n, idx, addr;
  2191. int rv;
  2192. /* Don't do anything until FWREADY updates console address */
  2193. if (bus->console_addr == 0)
  2194. return 0;
  2195. /* Read console log struct */
  2196. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2197. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2198. sizeof(c->log_le));
  2199. if (rv < 0)
  2200. return rv;
  2201. /* Allocate console buffer (one time only) */
  2202. if (c->buf == NULL) {
  2203. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2204. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2205. if (c->buf == NULL)
  2206. return -ENOMEM;
  2207. }
  2208. idx = le32_to_cpu(c->log_le.idx);
  2209. /* Protect against corrupt value */
  2210. if (idx > c->bufsize)
  2211. return -EBADE;
  2212. /* Skip reading the console buffer if the index pointer
  2213. has not moved */
  2214. if (idx == c->last)
  2215. return 0;
  2216. /* Read the console buffer */
  2217. addr = le32_to_cpu(c->log_le.buf);
  2218. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2219. if (rv < 0)
  2220. return rv;
  2221. while (c->last != idx) {
  2222. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2223. if (c->last == idx) {
  2224. /* This would output a partial line.
  2225. * Instead, back up
  2226. * the buffer pointer and output this
  2227. * line next time around.
  2228. */
  2229. if (c->last >= n)
  2230. c->last -= n;
  2231. else
  2232. c->last = c->bufsize - n;
  2233. goto break2;
  2234. }
  2235. ch = c->buf[c->last];
  2236. c->last = (c->last + 1) % c->bufsize;
  2237. if (ch == '\n')
  2238. break;
  2239. line[n] = ch;
  2240. }
  2241. if (n > 0) {
  2242. if (line[n - 1] == '\r')
  2243. n--;
  2244. line[n] = 0;
  2245. pr_debug("CONSOLE: %s\n", line);
  2246. }
  2247. }
  2248. break2:
  2249. return 0;
  2250. }
  2251. #endif /* DEBUG */
  2252. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2253. {
  2254. int i;
  2255. int ret;
  2256. bus->ctrl_frame_stat = false;
  2257. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2258. SDIO_FUNC_2, F2SYNC, frame, len);
  2259. if (ret < 0) {
  2260. /* On failure, abort the command and terminate the frame */
  2261. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2262. ret);
  2263. bus->sdcnt.tx_sderrs++;
  2264. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2265. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2266. SFC_WF_TERM, NULL);
  2267. bus->sdcnt.f1regdata++;
  2268. for (i = 0; i < 3; i++) {
  2269. u8 hi, lo;
  2270. hi = brcmf_sdio_regrb(bus->sdiodev,
  2271. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2272. lo = brcmf_sdio_regrb(bus->sdiodev,
  2273. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2274. bus->sdcnt.f1regdata += 2;
  2275. if (hi == 0 && lo == 0)
  2276. break;
  2277. }
  2278. return ret;
  2279. }
  2280. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2281. return ret;
  2282. }
  2283. static int
  2284. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2285. {
  2286. u8 *frame;
  2287. u16 len;
  2288. uint retries = 0;
  2289. u8 doff = 0;
  2290. int ret = -1;
  2291. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2292. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2293. struct brcmf_sdio *bus = sdiodev->bus;
  2294. struct brcmf_sdio_hdrinfo hd_info = {0};
  2295. brcmf_dbg(TRACE, "Enter\n");
  2296. /* Back the pointer to make a room for bus header */
  2297. frame = msg - bus->tx_hdrlen;
  2298. len = (msglen += bus->tx_hdrlen);
  2299. /* Add alignment padding (optional for ctl frames) */
  2300. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2301. if (doff) {
  2302. frame -= doff;
  2303. len += doff;
  2304. msglen += doff;
  2305. memset(frame, 0, doff + bus->tx_hdrlen);
  2306. }
  2307. /* precondition: doff < BRCMF_SDALIGN */
  2308. doff += bus->tx_hdrlen;
  2309. /* Round send length to next SDIO block */
  2310. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2311. u16 pad = bus->blocksize - (len % bus->blocksize);
  2312. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2313. len += pad;
  2314. } else if (len % BRCMF_SDALIGN) {
  2315. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2316. }
  2317. /* Satisfy length-alignment requirements */
  2318. if (len & (ALIGNMENT - 1))
  2319. len = roundup(len, ALIGNMENT);
  2320. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2321. /* Make sure backplane clock is on */
  2322. sdio_claim_host(bus->sdiodev->func[1]);
  2323. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2324. sdio_release_host(bus->sdiodev->func[1]);
  2325. hd_info.len = (u16)msglen;
  2326. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2327. hd_info.dat_offset = doff;
  2328. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2329. if (!data_ok(bus)) {
  2330. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2331. bus->tx_max, bus->tx_seq);
  2332. bus->ctrl_frame_stat = true;
  2333. /* Send from dpc */
  2334. bus->ctrl_frame_buf = frame;
  2335. bus->ctrl_frame_len = len;
  2336. wait_event_interruptible_timeout(bus->ctrl_wait,
  2337. !bus->ctrl_frame_stat,
  2338. msecs_to_jiffies(2000));
  2339. if (!bus->ctrl_frame_stat) {
  2340. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2341. ret = 0;
  2342. } else {
  2343. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2344. ret = -1;
  2345. }
  2346. }
  2347. if (ret == -1) {
  2348. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2349. frame, len, "Tx Frame:\n");
  2350. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2351. BRCMF_HDRS_ON(),
  2352. frame, min_t(u16, len, 16), "TxHdr:\n");
  2353. do {
  2354. sdio_claim_host(bus->sdiodev->func[1]);
  2355. ret = brcmf_tx_frame(bus, frame, len);
  2356. sdio_release_host(bus->sdiodev->func[1]);
  2357. } while (ret < 0 && retries++ < TXRETRIES);
  2358. }
  2359. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2360. atomic_read(&bus->dpc_tskcnt) == 0) {
  2361. bus->activity = false;
  2362. sdio_claim_host(bus->sdiodev->func[1]);
  2363. brcmf_dbg(INFO, "idle\n");
  2364. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2365. sdio_release_host(bus->sdiodev->func[1]);
  2366. }
  2367. if (ret)
  2368. bus->sdcnt.tx_ctlerrs++;
  2369. else
  2370. bus->sdcnt.tx_ctlpkts++;
  2371. return ret ? -EIO : 0;
  2372. }
  2373. #ifdef DEBUG
  2374. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2375. {
  2376. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2377. }
  2378. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2379. struct sdpcm_shared *sh)
  2380. {
  2381. u32 addr;
  2382. int rv;
  2383. u32 shaddr = 0;
  2384. struct sdpcm_shared_le sh_le;
  2385. __le32 addr_le;
  2386. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2387. /*
  2388. * Read last word in socram to determine
  2389. * address of sdpcm_shared structure
  2390. */
  2391. sdio_claim_host(bus->sdiodev->func[1]);
  2392. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2393. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2394. sdio_release_host(bus->sdiodev->func[1]);
  2395. if (rv < 0)
  2396. return rv;
  2397. addr = le32_to_cpu(addr_le);
  2398. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2399. /*
  2400. * Check if addr is valid.
  2401. * NVRAM length at the end of memory should have been overwritten.
  2402. */
  2403. if (!brcmf_sdio_valid_shared_address(addr)) {
  2404. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2405. addr);
  2406. return -EINVAL;
  2407. }
  2408. /* Read hndrte_shared structure */
  2409. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2410. sizeof(struct sdpcm_shared_le));
  2411. if (rv < 0)
  2412. return rv;
  2413. /* Endianness */
  2414. sh->flags = le32_to_cpu(sh_le.flags);
  2415. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2416. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2417. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2418. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2419. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2420. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2421. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2422. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2423. SDPCM_SHARED_VERSION,
  2424. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2425. return -EPROTO;
  2426. }
  2427. return 0;
  2428. }
  2429. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2430. struct sdpcm_shared *sh, char __user *data,
  2431. size_t count)
  2432. {
  2433. u32 addr, console_ptr, console_size, console_index;
  2434. char *conbuf = NULL;
  2435. __le32 sh_val;
  2436. int rv;
  2437. loff_t pos = 0;
  2438. int nbytes = 0;
  2439. /* obtain console information from device memory */
  2440. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2441. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2442. (u8 *)&sh_val, sizeof(u32));
  2443. if (rv < 0)
  2444. return rv;
  2445. console_ptr = le32_to_cpu(sh_val);
  2446. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2447. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2448. (u8 *)&sh_val, sizeof(u32));
  2449. if (rv < 0)
  2450. return rv;
  2451. console_size = le32_to_cpu(sh_val);
  2452. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2453. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2454. (u8 *)&sh_val, sizeof(u32));
  2455. if (rv < 0)
  2456. return rv;
  2457. console_index = le32_to_cpu(sh_val);
  2458. /* allocate buffer for console data */
  2459. if (console_size <= CONSOLE_BUFFER_MAX)
  2460. conbuf = vzalloc(console_size+1);
  2461. if (!conbuf)
  2462. return -ENOMEM;
  2463. /* obtain the console data from device */
  2464. conbuf[console_size] = '\0';
  2465. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2466. console_size);
  2467. if (rv < 0)
  2468. goto done;
  2469. rv = simple_read_from_buffer(data, count, &pos,
  2470. conbuf + console_index,
  2471. console_size - console_index);
  2472. if (rv < 0)
  2473. goto done;
  2474. nbytes = rv;
  2475. if (console_index > 0) {
  2476. pos = 0;
  2477. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2478. conbuf, console_index - 1);
  2479. if (rv < 0)
  2480. goto done;
  2481. rv += nbytes;
  2482. }
  2483. done:
  2484. vfree(conbuf);
  2485. return rv;
  2486. }
  2487. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2488. char __user *data, size_t count)
  2489. {
  2490. int error, res;
  2491. char buf[350];
  2492. struct brcmf_trap_info tr;
  2493. loff_t pos = 0;
  2494. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2495. brcmf_dbg(INFO, "no trap in firmware\n");
  2496. return 0;
  2497. }
  2498. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2499. sizeof(struct brcmf_trap_info));
  2500. if (error < 0)
  2501. return error;
  2502. res = scnprintf(buf, sizeof(buf),
  2503. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2504. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2505. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2506. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2507. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2508. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2509. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2510. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2511. le32_to_cpu(tr.pc), sh->trap_addr,
  2512. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2513. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2514. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2515. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2516. return simple_read_from_buffer(data, count, &pos, buf, res);
  2517. }
  2518. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2519. struct sdpcm_shared *sh, char __user *data,
  2520. size_t count)
  2521. {
  2522. int error = 0;
  2523. char buf[200];
  2524. char file[80] = "?";
  2525. char expr[80] = "<???>";
  2526. int res;
  2527. loff_t pos = 0;
  2528. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2529. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2530. return 0;
  2531. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2532. brcmf_dbg(INFO, "no assert in dongle\n");
  2533. return 0;
  2534. }
  2535. sdio_claim_host(bus->sdiodev->func[1]);
  2536. if (sh->assert_file_addr != 0) {
  2537. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2538. sh->assert_file_addr, (u8 *)file, 80);
  2539. if (error < 0)
  2540. return error;
  2541. }
  2542. if (sh->assert_exp_addr != 0) {
  2543. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2544. sh->assert_exp_addr, (u8 *)expr, 80);
  2545. if (error < 0)
  2546. return error;
  2547. }
  2548. sdio_release_host(bus->sdiodev->func[1]);
  2549. res = scnprintf(buf, sizeof(buf),
  2550. "dongle assert: %s:%d: assert(%s)\n",
  2551. file, sh->assert_line, expr);
  2552. return simple_read_from_buffer(data, count, &pos, buf, res);
  2553. }
  2554. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2555. {
  2556. int error;
  2557. struct sdpcm_shared sh;
  2558. error = brcmf_sdio_readshared(bus, &sh);
  2559. if (error < 0)
  2560. return error;
  2561. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2562. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2563. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2564. brcmf_err("assertion in dongle\n");
  2565. if (sh.flags & SDPCM_SHARED_TRAP)
  2566. brcmf_err("firmware trap in dongle\n");
  2567. return 0;
  2568. }
  2569. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2570. size_t count, loff_t *ppos)
  2571. {
  2572. int error = 0;
  2573. struct sdpcm_shared sh;
  2574. int nbytes = 0;
  2575. loff_t pos = *ppos;
  2576. if (pos != 0)
  2577. return 0;
  2578. error = brcmf_sdio_readshared(bus, &sh);
  2579. if (error < 0)
  2580. goto done;
  2581. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2582. if (error < 0)
  2583. goto done;
  2584. nbytes = error;
  2585. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2586. if (error < 0)
  2587. goto done;
  2588. nbytes += error;
  2589. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2590. if (error < 0)
  2591. goto done;
  2592. nbytes += error;
  2593. error = nbytes;
  2594. *ppos += nbytes;
  2595. done:
  2596. return error;
  2597. }
  2598. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2599. size_t count, loff_t *ppos)
  2600. {
  2601. struct brcmf_sdio *bus = f->private_data;
  2602. int res;
  2603. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2604. if (res > 0)
  2605. *ppos += res;
  2606. return (ssize_t)res;
  2607. }
  2608. static const struct file_operations brcmf_sdio_forensic_ops = {
  2609. .owner = THIS_MODULE,
  2610. .open = simple_open,
  2611. .read = brcmf_sdio_forensic_read
  2612. };
  2613. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2614. {
  2615. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2616. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2617. if (IS_ERR_OR_NULL(dentry))
  2618. return;
  2619. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2620. &brcmf_sdio_forensic_ops);
  2621. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2622. }
  2623. #else
  2624. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2625. {
  2626. return 0;
  2627. }
  2628. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2629. {
  2630. }
  2631. #endif /* DEBUG */
  2632. static int
  2633. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2634. {
  2635. int timeleft;
  2636. uint rxlen = 0;
  2637. bool pending;
  2638. u8 *buf;
  2639. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2640. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2641. struct brcmf_sdio *bus = sdiodev->bus;
  2642. brcmf_dbg(TRACE, "Enter\n");
  2643. /* Wait until control frame is available */
  2644. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2645. spin_lock_bh(&bus->rxctl_lock);
  2646. rxlen = bus->rxlen;
  2647. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2648. bus->rxctl = NULL;
  2649. buf = bus->rxctl_orig;
  2650. bus->rxctl_orig = NULL;
  2651. bus->rxlen = 0;
  2652. spin_unlock_bh(&bus->rxctl_lock);
  2653. vfree(buf);
  2654. if (rxlen) {
  2655. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2656. rxlen, msglen);
  2657. } else if (timeleft == 0) {
  2658. brcmf_err("resumed on timeout\n");
  2659. brcmf_sdbrcm_checkdied(bus);
  2660. } else if (pending) {
  2661. brcmf_dbg(CTL, "cancelled\n");
  2662. return -ERESTARTSYS;
  2663. } else {
  2664. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2665. brcmf_sdbrcm_checkdied(bus);
  2666. }
  2667. if (rxlen)
  2668. bus->sdcnt.rx_ctlpkts++;
  2669. else
  2670. bus->sdcnt.rx_ctlerrs++;
  2671. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2672. }
  2673. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2674. {
  2675. struct chip_info *ci = bus->ci;
  2676. /* To enter download state, disable ARM and reset SOCRAM.
  2677. * To exit download state, simply reset ARM (default is RAM boot).
  2678. */
  2679. if (enter) {
  2680. bus->alp_only = true;
  2681. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2682. } else {
  2683. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2684. bus->varsz))
  2685. return false;
  2686. /* Allow HT Clock now that the ARM is running. */
  2687. bus->alp_only = false;
  2688. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2689. }
  2690. return true;
  2691. }
  2692. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2693. {
  2694. const struct firmware *fw;
  2695. int err;
  2696. int offset;
  2697. int address;
  2698. int len;
  2699. fw = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2700. if (fw == NULL)
  2701. return -ENOENT;
  2702. if (brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4) !=
  2703. BRCMF_MAX_CORENUM)
  2704. memcpy(&bus->ci->rst_vec, fw->data, sizeof(bus->ci->rst_vec));
  2705. err = 0;
  2706. offset = 0;
  2707. address = bus->ci->rambase;
  2708. while (offset < fw->size) {
  2709. len = ((offset + MEMBLOCK) < fw->size) ? MEMBLOCK :
  2710. fw->size - offset;
  2711. err = brcmf_sdio_ramrw(bus->sdiodev, true, address,
  2712. (u8 *)&fw->data[offset], len);
  2713. if (err) {
  2714. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2715. err, len, address);
  2716. goto failure;
  2717. }
  2718. offset += len;
  2719. address += len;
  2720. }
  2721. failure:
  2722. release_firmware(fw);
  2723. return err;
  2724. }
  2725. /*
  2726. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2727. * and ending in a NUL.
  2728. * Removes carriage returns, empty lines, comment lines, and converts
  2729. * newlines to NULs.
  2730. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2731. * by two NULs.
  2732. */
  2733. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus,
  2734. const struct firmware *nv)
  2735. {
  2736. char *varbuf;
  2737. char *dp;
  2738. bool findNewline;
  2739. int column;
  2740. int ret = 0;
  2741. uint buf_len, n, len;
  2742. len = nv->size;
  2743. varbuf = vmalloc(len);
  2744. if (!varbuf)
  2745. return -ENOMEM;
  2746. memcpy(varbuf, nv->data, len);
  2747. dp = varbuf;
  2748. findNewline = false;
  2749. column = 0;
  2750. for (n = 0; n < len; n++) {
  2751. if (varbuf[n] == 0)
  2752. break;
  2753. if (varbuf[n] == '\r')
  2754. continue;
  2755. if (findNewline && varbuf[n] != '\n')
  2756. continue;
  2757. findNewline = false;
  2758. if (varbuf[n] == '#') {
  2759. findNewline = true;
  2760. continue;
  2761. }
  2762. if (varbuf[n] == '\n') {
  2763. if (column == 0)
  2764. continue;
  2765. *dp++ = 0;
  2766. column = 0;
  2767. continue;
  2768. }
  2769. *dp++ = varbuf[n];
  2770. column++;
  2771. }
  2772. buf_len = dp - varbuf;
  2773. while (dp < varbuf + n)
  2774. *dp++ = 0;
  2775. kfree(bus->vars);
  2776. /* roundup needed for download to device */
  2777. bus->varsz = roundup(buf_len + 1, 4);
  2778. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2779. if (bus->vars == NULL) {
  2780. bus->varsz = 0;
  2781. ret = -ENOMEM;
  2782. goto err;
  2783. }
  2784. /* copy the processed variables and add null termination */
  2785. memcpy(bus->vars, varbuf, buf_len);
  2786. bus->vars[buf_len] = 0;
  2787. err:
  2788. vfree(varbuf);
  2789. return ret;
  2790. }
  2791. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2792. {
  2793. const struct firmware *nv;
  2794. int ret;
  2795. nv = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2796. if (nv == NULL)
  2797. return -ENOENT;
  2798. ret = brcmf_process_nvram_vars(bus, nv);
  2799. release_firmware(nv);
  2800. return ret;
  2801. }
  2802. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2803. {
  2804. int bcmerror = -1;
  2805. /* Keep arm in reset */
  2806. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2807. brcmf_err("error placing ARM core in reset\n");
  2808. goto err;
  2809. }
  2810. if (brcmf_sdbrcm_download_code_file(bus)) {
  2811. brcmf_err("dongle image file download failed\n");
  2812. goto err;
  2813. }
  2814. if (brcmf_sdbrcm_download_nvram(bus)) {
  2815. brcmf_err("dongle nvram file download failed\n");
  2816. goto err;
  2817. }
  2818. /* Take arm out of reset */
  2819. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2820. brcmf_err("error getting out of ARM core reset\n");
  2821. goto err;
  2822. }
  2823. bcmerror = 0;
  2824. err:
  2825. return bcmerror;
  2826. }
  2827. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2828. {
  2829. u32 addr, reg;
  2830. brcmf_dbg(TRACE, "Enter\n");
  2831. /* old chips with PMU version less than 17 don't support save restore */
  2832. if (bus->ci->pmurev < 17)
  2833. return false;
  2834. /* read PMU chipcontrol register 3*/
  2835. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2836. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2837. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2838. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2839. return (bool)reg;
  2840. }
  2841. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2842. {
  2843. int err = 0;
  2844. u8 val;
  2845. brcmf_dbg(TRACE, "Enter\n");
  2846. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2847. &err);
  2848. if (err) {
  2849. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2850. return;
  2851. }
  2852. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2853. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2854. val, &err);
  2855. if (err) {
  2856. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2857. return;
  2858. }
  2859. /* Add CMD14 Support */
  2860. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2861. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2862. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2863. &err);
  2864. if (err) {
  2865. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2866. return;
  2867. }
  2868. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2869. SBSDIO_FORCE_HT, &err);
  2870. if (err) {
  2871. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2872. return;
  2873. }
  2874. /* set flag */
  2875. bus->sr_enabled = true;
  2876. brcmf_dbg(INFO, "SR enabled\n");
  2877. }
  2878. /* enable KSO bit */
  2879. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2880. {
  2881. u8 val;
  2882. int err = 0;
  2883. brcmf_dbg(TRACE, "Enter\n");
  2884. /* KSO bit added in SDIO core rev 12 */
  2885. if (bus->ci->c_inf[1].rev < 12)
  2886. return 0;
  2887. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2888. &err);
  2889. if (err) {
  2890. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2891. return err;
  2892. }
  2893. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2894. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2895. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2896. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2897. val, &err);
  2898. if (err) {
  2899. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2900. return err;
  2901. }
  2902. }
  2903. return 0;
  2904. }
  2905. static bool
  2906. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2907. {
  2908. bool ret;
  2909. sdio_claim_host(bus->sdiodev->func[1]);
  2910. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2911. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2912. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2913. sdio_release_host(bus->sdiodev->func[1]);
  2914. return ret;
  2915. }
  2916. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2917. {
  2918. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2919. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2920. struct brcmf_sdio *bus = sdiodev->bus;
  2921. unsigned long timeout;
  2922. u8 ready, enable;
  2923. int err, ret = 0;
  2924. u8 saveclk;
  2925. brcmf_dbg(TRACE, "Enter\n");
  2926. /* try to download image and nvram to the dongle */
  2927. if (bus_if->state == BRCMF_BUS_DOWN) {
  2928. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2929. return -1;
  2930. }
  2931. if (!bus->sdiodev->bus_if->drvr)
  2932. return 0;
  2933. /* Start the watchdog timer */
  2934. bus->sdcnt.tickcnt = 0;
  2935. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2936. sdio_claim_host(bus->sdiodev->func[1]);
  2937. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2938. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2939. if (bus->clkstate != CLK_AVAIL)
  2940. goto exit;
  2941. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2942. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2943. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2944. if (!err) {
  2945. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2946. (saveclk | SBSDIO_FORCE_HT), &err);
  2947. }
  2948. if (err) {
  2949. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2950. goto exit;
  2951. }
  2952. /* Enable function 2 (frame transfers) */
  2953. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2954. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2955. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2956. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2957. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2958. ready = 0;
  2959. while (enable != ready) {
  2960. ready = brcmf_sdio_regrb(bus->sdiodev,
  2961. SDIO_CCCR_IORx, NULL);
  2962. if (time_after(jiffies, timeout))
  2963. break;
  2964. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2965. /* prevent busy waiting if it takes too long */
  2966. msleep_interruptible(20);
  2967. }
  2968. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2969. /* If F2 successfully enabled, set core and enable interrupts */
  2970. if (ready == enable) {
  2971. /* Set up the interrupt mask and enable interrupts */
  2972. bus->hostintmask = HOSTINTMASK;
  2973. w_sdreg32(bus, bus->hostintmask,
  2974. offsetof(struct sdpcmd_regs, hostintmask));
  2975. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2976. } else {
  2977. /* Disable F2 again */
  2978. enable = SDIO_FUNC_ENABLE_1;
  2979. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2980. ret = -ENODEV;
  2981. }
  2982. if (brcmf_sdbrcm_sr_capable(bus)) {
  2983. brcmf_sdbrcm_sr_init(bus);
  2984. } else {
  2985. /* Restore previous clock setting */
  2986. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2987. saveclk, &err);
  2988. }
  2989. if (ret == 0) {
  2990. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2991. if (ret != 0)
  2992. brcmf_err("intr register failed:%d\n", ret);
  2993. }
  2994. /* If we didn't come up, turn off backplane clock */
  2995. if (bus_if->state != BRCMF_BUS_DATA)
  2996. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2997. exit:
  2998. sdio_release_host(bus->sdiodev->func[1]);
  2999. return ret;
  3000. }
  3001. void brcmf_sdbrcm_isr(void *arg)
  3002. {
  3003. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  3004. brcmf_dbg(TRACE, "Enter\n");
  3005. if (!bus) {
  3006. brcmf_err("bus is null pointer, exiting\n");
  3007. return;
  3008. }
  3009. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3010. brcmf_err("bus is down. we have nothing to do\n");
  3011. return;
  3012. }
  3013. /* Count the interrupt call */
  3014. bus->sdcnt.intrcount++;
  3015. if (in_interrupt())
  3016. atomic_set(&bus->ipend, 1);
  3017. else
  3018. if (brcmf_sdio_intr_rstatus(bus)) {
  3019. brcmf_err("failed backplane access\n");
  3020. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3021. }
  3022. /* Disable additional interrupts (is this needed now)? */
  3023. if (!bus->intr)
  3024. brcmf_err("isr w/o interrupt configured!\n");
  3025. atomic_inc(&bus->dpc_tskcnt);
  3026. queue_work(bus->brcmf_wq, &bus->datawork);
  3027. }
  3028. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  3029. {
  3030. #ifdef DEBUG
  3031. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3032. #endif /* DEBUG */
  3033. brcmf_dbg(TIMER, "Enter\n");
  3034. /* Poll period: check device if appropriate. */
  3035. if (!bus->sr_enabled &&
  3036. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3037. u32 intstatus = 0;
  3038. /* Reset poll tick */
  3039. bus->polltick = 0;
  3040. /* Check device if no interrupts */
  3041. if (!bus->intr ||
  3042. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3043. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3044. u8 devpend;
  3045. sdio_claim_host(bus->sdiodev->func[1]);
  3046. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3047. SDIO_CCCR_INTx,
  3048. NULL);
  3049. sdio_release_host(bus->sdiodev->func[1]);
  3050. intstatus =
  3051. devpend & (INTR_STATUS_FUNC1 |
  3052. INTR_STATUS_FUNC2);
  3053. }
  3054. /* If there is something, make like the ISR and
  3055. schedule the DPC */
  3056. if (intstatus) {
  3057. bus->sdcnt.pollcnt++;
  3058. atomic_set(&bus->ipend, 1);
  3059. atomic_inc(&bus->dpc_tskcnt);
  3060. queue_work(bus->brcmf_wq, &bus->datawork);
  3061. }
  3062. }
  3063. /* Update interrupt tracking */
  3064. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3065. }
  3066. #ifdef DEBUG
  3067. /* Poll for console output periodically */
  3068. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3069. bus->console_interval != 0) {
  3070. bus->console.count += BRCMF_WD_POLL_MS;
  3071. if (bus->console.count >= bus->console_interval) {
  3072. bus->console.count -= bus->console_interval;
  3073. sdio_claim_host(bus->sdiodev->func[1]);
  3074. /* Make sure backplane clock is on */
  3075. brcmf_sdbrcm_bus_sleep(bus, false, false);
  3076. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3077. /* stop on error */
  3078. bus->console_interval = 0;
  3079. sdio_release_host(bus->sdiodev->func[1]);
  3080. }
  3081. }
  3082. #endif /* DEBUG */
  3083. /* On idle timeout clear activity flag and/or turn off clock */
  3084. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3085. if (++bus->idlecount >= bus->idletime) {
  3086. bus->idlecount = 0;
  3087. if (bus->activity) {
  3088. bus->activity = false;
  3089. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3090. } else {
  3091. brcmf_dbg(SDIO, "idle\n");
  3092. sdio_claim_host(bus->sdiodev->func[1]);
  3093. brcmf_sdbrcm_bus_sleep(bus, true, false);
  3094. sdio_release_host(bus->sdiodev->func[1]);
  3095. }
  3096. }
  3097. }
  3098. return (atomic_read(&bus->ipend) > 0);
  3099. }
  3100. static void brcmf_sdio_dataworker(struct work_struct *work)
  3101. {
  3102. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3103. datawork);
  3104. while (atomic_read(&bus->dpc_tskcnt)) {
  3105. brcmf_sdbrcm_dpc(bus);
  3106. atomic_dec(&bus->dpc_tskcnt);
  3107. }
  3108. }
  3109. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3110. {
  3111. brcmf_dbg(TRACE, "Enter\n");
  3112. kfree(bus->rxbuf);
  3113. bus->rxctl = bus->rxbuf = NULL;
  3114. bus->rxlen = 0;
  3115. }
  3116. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3117. {
  3118. brcmf_dbg(TRACE, "Enter\n");
  3119. if (bus->sdiodev->bus_if->maxctl) {
  3120. bus->rxblen =
  3121. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3122. ALIGNMENT) + BRCMF_SDALIGN;
  3123. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3124. if (!(bus->rxbuf))
  3125. return false;
  3126. }
  3127. return true;
  3128. }
  3129. static bool
  3130. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3131. {
  3132. u8 clkctl = 0;
  3133. int err = 0;
  3134. int reg_addr;
  3135. u32 reg_val;
  3136. u32 drivestrength;
  3137. bus->alp_only = true;
  3138. sdio_claim_host(bus->sdiodev->func[1]);
  3139. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3140. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3141. /*
  3142. * Force PLL off until brcmf_sdio_chip_attach()
  3143. * programs PLL control regs
  3144. */
  3145. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3146. BRCMF_INIT_CLKCTL1, &err);
  3147. if (!err)
  3148. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3149. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3150. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3151. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3152. err, BRCMF_INIT_CLKCTL1, clkctl);
  3153. goto fail;
  3154. }
  3155. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3156. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3157. goto fail;
  3158. }
  3159. if (brcmf_sdbrcm_kso_init(bus)) {
  3160. brcmf_err("error enabling KSO\n");
  3161. goto fail;
  3162. }
  3163. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3164. drivestrength = bus->sdiodev->pdata->drive_strength;
  3165. else
  3166. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3167. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3168. /* Get info on the SOCRAM cores... */
  3169. bus->ramsize = bus->ci->ramsize;
  3170. if (!(bus->ramsize)) {
  3171. brcmf_err("failed to find SOCRAM memory!\n");
  3172. goto fail;
  3173. }
  3174. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3175. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  3176. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3177. if (err)
  3178. goto fail;
  3179. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3180. brcmf_sdio_regwb(bus->sdiodev,
  3181. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3182. if (err)
  3183. goto fail;
  3184. /* set PMUControl so a backplane reset does PMU state reload */
  3185. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3186. pmucontrol);
  3187. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3188. reg_addr,
  3189. &err);
  3190. if (err)
  3191. goto fail;
  3192. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3193. brcmf_sdio_regwl(bus->sdiodev,
  3194. reg_addr,
  3195. reg_val,
  3196. &err);
  3197. if (err)
  3198. goto fail;
  3199. sdio_release_host(bus->sdiodev->func[1]);
  3200. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3201. /* Locate an appropriately-aligned portion of hdrbuf */
  3202. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3203. BRCMF_SDALIGN);
  3204. /* Set the poll and/or interrupt flags */
  3205. bus->intr = true;
  3206. bus->poll = false;
  3207. if (bus->poll)
  3208. bus->pollrate = 1;
  3209. return true;
  3210. fail:
  3211. sdio_release_host(bus->sdiodev->func[1]);
  3212. return false;
  3213. }
  3214. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3215. {
  3216. brcmf_dbg(TRACE, "Enter\n");
  3217. sdio_claim_host(bus->sdiodev->func[1]);
  3218. /* Disable F2 to clear any intermediate frame state on the dongle */
  3219. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3220. SDIO_FUNC_ENABLE_1, NULL);
  3221. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3222. bus->rxflow = false;
  3223. /* Done with backplane-dependent accesses, can drop clock... */
  3224. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3225. sdio_release_host(bus->sdiodev->func[1]);
  3226. /* ...and initialize clock/power states */
  3227. bus->clkstate = CLK_SDONLY;
  3228. bus->idletime = BRCMF_IDLE_INTERVAL;
  3229. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3230. /* Query the F2 block size, set roundup accordingly */
  3231. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3232. bus->roundup = min(max_roundup, bus->blocksize);
  3233. /* SR state */
  3234. bus->sleeping = false;
  3235. bus->sr_enabled = false;
  3236. return true;
  3237. }
  3238. static int
  3239. brcmf_sdbrcm_watchdog_thread(void *data)
  3240. {
  3241. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3242. allow_signal(SIGTERM);
  3243. /* Run until signal received */
  3244. while (1) {
  3245. if (kthread_should_stop())
  3246. break;
  3247. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3248. brcmf_sdbrcm_bus_watchdog(bus);
  3249. /* Count the tick for reference */
  3250. bus->sdcnt.tickcnt++;
  3251. } else
  3252. break;
  3253. }
  3254. return 0;
  3255. }
  3256. static void
  3257. brcmf_sdbrcm_watchdog(unsigned long data)
  3258. {
  3259. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3260. if (bus->watchdog_tsk) {
  3261. complete(&bus->watchdog_wait);
  3262. /* Reschedule the watchdog */
  3263. if (bus->wd_timer_valid)
  3264. mod_timer(&bus->timer,
  3265. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3266. }
  3267. }
  3268. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3269. {
  3270. brcmf_dbg(TRACE, "Enter\n");
  3271. if (bus->ci) {
  3272. sdio_claim_host(bus->sdiodev->func[1]);
  3273. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3274. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3275. sdio_release_host(bus->sdiodev->func[1]);
  3276. brcmf_sdio_chip_detach(&bus->ci);
  3277. if (bus->vars && bus->varsz)
  3278. kfree(bus->vars);
  3279. bus->vars = NULL;
  3280. }
  3281. brcmf_dbg(TRACE, "Disconnected\n");
  3282. }
  3283. /* Detach and free everything */
  3284. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3285. {
  3286. brcmf_dbg(TRACE, "Enter\n");
  3287. if (bus) {
  3288. /* De-register interrupt handler */
  3289. brcmf_sdio_intr_unregister(bus->sdiodev);
  3290. cancel_work_sync(&bus->datawork);
  3291. if (bus->brcmf_wq)
  3292. destroy_workqueue(bus->brcmf_wq);
  3293. if (bus->sdiodev->bus_if->drvr) {
  3294. brcmf_detach(bus->sdiodev->dev);
  3295. brcmf_sdbrcm_release_dongle(bus);
  3296. }
  3297. brcmf_sdbrcm_release_malloc(bus);
  3298. kfree(bus);
  3299. }
  3300. brcmf_dbg(TRACE, "Disconnected\n");
  3301. }
  3302. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3303. .stop = brcmf_sdbrcm_bus_stop,
  3304. .init = brcmf_sdbrcm_bus_init,
  3305. .txdata = brcmf_sdbrcm_bus_txdata,
  3306. .txctl = brcmf_sdbrcm_bus_txctl,
  3307. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3308. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3309. };
  3310. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3311. {
  3312. int ret;
  3313. struct brcmf_sdio *bus;
  3314. struct brcmf_bus_dcmd *dlst;
  3315. u32 dngl_txglom;
  3316. u32 txglomalign = 0;
  3317. u8 idx;
  3318. brcmf_dbg(TRACE, "Enter\n");
  3319. /* We make an assumption about address window mappings:
  3320. * regsva == SI_ENUM_BASE*/
  3321. /* Allocate private bus interface state */
  3322. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3323. if (!bus)
  3324. goto fail;
  3325. bus->sdiodev = sdiodev;
  3326. sdiodev->bus = bus;
  3327. skb_queue_head_init(&bus->glom);
  3328. bus->txbound = BRCMF_TXBOUND;
  3329. bus->rxbound = BRCMF_RXBOUND;
  3330. bus->txminmax = BRCMF_TXMINMAX;
  3331. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3332. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3333. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3334. if (bus->brcmf_wq == NULL) {
  3335. brcmf_err("insufficient memory to create txworkqueue\n");
  3336. goto fail;
  3337. }
  3338. /* attempt to attach to the dongle */
  3339. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3340. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3341. goto fail;
  3342. }
  3343. spin_lock_init(&bus->rxctl_lock);
  3344. spin_lock_init(&bus->txqlock);
  3345. init_waitqueue_head(&bus->ctrl_wait);
  3346. init_waitqueue_head(&bus->dcmd_resp_wait);
  3347. /* Set up the watchdog timer */
  3348. init_timer(&bus->timer);
  3349. bus->timer.data = (unsigned long)bus;
  3350. bus->timer.function = brcmf_sdbrcm_watchdog;
  3351. /* Initialize watchdog thread */
  3352. init_completion(&bus->watchdog_wait);
  3353. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3354. bus, "brcmf_watchdog");
  3355. if (IS_ERR(bus->watchdog_tsk)) {
  3356. pr_warn("brcmf_watchdog thread failed to start\n");
  3357. bus->watchdog_tsk = NULL;
  3358. }
  3359. /* Initialize DPC thread */
  3360. atomic_set(&bus->dpc_tskcnt, 0);
  3361. /* Assign bus interface call back */
  3362. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3363. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3364. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3365. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3366. /* default sdio bus header length for tx packet */
  3367. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3368. /* Attach to the common layer, reserve hdr space */
  3369. ret = brcmf_attach(bus->tx_hdrlen, bus->sdiodev->dev);
  3370. if (ret != 0) {
  3371. brcmf_err("brcmf_attach failed\n");
  3372. goto fail;
  3373. }
  3374. /* Allocate buffers */
  3375. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3376. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3377. goto fail;
  3378. }
  3379. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3380. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3381. goto fail;
  3382. }
  3383. brcmf_sdio_debugfs_create(bus);
  3384. brcmf_dbg(INFO, "completed!!\n");
  3385. /* sdio bus core specific dcmd */
  3386. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3387. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3388. if (dlst) {
  3389. if (bus->ci->c_inf[idx].rev < 12) {
  3390. /* for sdio core rev < 12, disable txgloming */
  3391. dngl_txglom = 0;
  3392. dlst->name = "bus:txglom";
  3393. dlst->param = (char *)&dngl_txglom;
  3394. dlst->param_len = sizeof(u32);
  3395. } else {
  3396. /* otherwise, set txglomalign */
  3397. if (sdiodev->pdata)
  3398. txglomalign = sdiodev->pdata->sd_sgentry_align;
  3399. /* SDIO ADMA requires at least 32 bit alignment */
  3400. if (txglomalign < 4)
  3401. txglomalign = 4;
  3402. dlst->name = "bus:txglomalign";
  3403. dlst->param = (char *)&txglomalign;
  3404. dlst->param_len = sizeof(u32);
  3405. }
  3406. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3407. }
  3408. /* if firmware path present try to download and bring up bus */
  3409. ret = brcmf_bus_start(bus->sdiodev->dev);
  3410. if (ret != 0) {
  3411. brcmf_err("dongle is not responding\n");
  3412. goto fail;
  3413. }
  3414. return bus;
  3415. fail:
  3416. brcmf_sdbrcm_release(bus);
  3417. return NULL;
  3418. }
  3419. void brcmf_sdbrcm_disconnect(void *ptr)
  3420. {
  3421. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3422. brcmf_dbg(TRACE, "Enter\n");
  3423. if (bus)
  3424. brcmf_sdbrcm_release(bus);
  3425. brcmf_dbg(TRACE, "Disconnected\n");
  3426. }
  3427. void
  3428. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3429. {
  3430. /* Totally stop the timer */
  3431. if (!wdtick && bus->wd_timer_valid) {
  3432. del_timer_sync(&bus->timer);
  3433. bus->wd_timer_valid = false;
  3434. bus->save_ms = wdtick;
  3435. return;
  3436. }
  3437. /* don't start the wd until fw is loaded */
  3438. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3439. return;
  3440. if (wdtick) {
  3441. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3442. if (bus->wd_timer_valid)
  3443. /* Stop timer and restart at new value */
  3444. del_timer_sync(&bus->timer);
  3445. /* Create timer again when watchdog period is
  3446. dynamically changed or in the first instance
  3447. */
  3448. bus->timer.expires =
  3449. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3450. add_timer(&bus->timer);
  3451. } else {
  3452. /* Re arm the timer, at last watchdog period */
  3453. mod_timer(&bus->timer,
  3454. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3455. }
  3456. bus->wd_timer_valid = true;
  3457. bus->save_ms = wdtick;
  3458. }
  3459. }