i915_irq.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i965[] = {
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  75. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  81. };
  82. static void ibx_hpd_irq_setup(struct drm_device *dev);
  83. static void i915_hpd_irq_setup(struct drm_device *dev);
  84. /* For display hotplug interrupt */
  85. static void
  86. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. if ((dev_priv->irq_mask & mask) != 0) {
  89. dev_priv->irq_mask &= ~mask;
  90. I915_WRITE(DEIMR, dev_priv->irq_mask);
  91. POSTING_READ(DEIMR);
  92. }
  93. }
  94. static void
  95. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  96. {
  97. if ((dev_priv->irq_mask & mask) != mask) {
  98. dev_priv->irq_mask |= mask;
  99. I915_WRITE(DEIMR, dev_priv->irq_mask);
  100. POSTING_READ(DEIMR);
  101. }
  102. }
  103. void
  104. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  105. {
  106. u32 reg = PIPESTAT(pipe);
  107. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  108. if ((pipestat & mask) == mask)
  109. return;
  110. /* Enable the interrupt, clear any pending status */
  111. pipestat |= mask | (mask >> 16);
  112. I915_WRITE(reg, pipestat);
  113. POSTING_READ(reg);
  114. }
  115. void
  116. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  117. {
  118. u32 reg = PIPESTAT(pipe);
  119. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  120. if ((pipestat & mask) == 0)
  121. return;
  122. pipestat &= ~mask;
  123. I915_WRITE(reg, pipestat);
  124. POSTING_READ(reg);
  125. }
  126. /**
  127. * intel_enable_asle - enable ASLE interrupt for OpRegion
  128. */
  129. void intel_enable_asle(struct drm_device *dev)
  130. {
  131. drm_i915_private_t *dev_priv = dev->dev_private;
  132. unsigned long irqflags;
  133. /* FIXME: opregion/asle for VLV */
  134. if (IS_VALLEYVIEW(dev))
  135. return;
  136. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  137. if (HAS_PCH_SPLIT(dev))
  138. ironlake_enable_display_irq(dev_priv, DE_GSE);
  139. else {
  140. i915_enable_pipestat(dev_priv, 1,
  141. PIPE_LEGACY_BLC_EVENT_ENABLE);
  142. if (INTEL_INFO(dev)->gen >= 4)
  143. i915_enable_pipestat(dev_priv, 0,
  144. PIPE_LEGACY_BLC_EVENT_ENABLE);
  145. }
  146. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  147. }
  148. /**
  149. * i915_pipe_enabled - check if a pipe is enabled
  150. * @dev: DRM device
  151. * @pipe: pipe to check
  152. *
  153. * Reading certain registers when the pipe is disabled can hang the chip.
  154. * Use this routine to make sure the PLL is running and the pipe is active
  155. * before reading such registers if unsure.
  156. */
  157. static int
  158. i915_pipe_enabled(struct drm_device *dev, int pipe)
  159. {
  160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  161. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  162. pipe);
  163. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  164. }
  165. /* Called from drm generic code, passed a 'crtc', which
  166. * we use as a pipe index
  167. */
  168. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  169. {
  170. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  171. unsigned long high_frame;
  172. unsigned long low_frame;
  173. u32 high1, high2, low;
  174. if (!i915_pipe_enabled(dev, pipe)) {
  175. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  176. "pipe %c\n", pipe_name(pipe));
  177. return 0;
  178. }
  179. high_frame = PIPEFRAME(pipe);
  180. low_frame = PIPEFRAMEPIXEL(pipe);
  181. /*
  182. * High & low register fields aren't synchronized, so make sure
  183. * we get a low value that's stable across two reads of the high
  184. * register.
  185. */
  186. do {
  187. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  188. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  189. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  190. } while (high1 != high2);
  191. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  192. low >>= PIPE_FRAME_LOW_SHIFT;
  193. return (high1 << 8) | low;
  194. }
  195. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  196. {
  197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  198. int reg = PIPE_FRMCOUNT_GM45(pipe);
  199. if (!i915_pipe_enabled(dev, pipe)) {
  200. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  201. "pipe %c\n", pipe_name(pipe));
  202. return 0;
  203. }
  204. return I915_READ(reg);
  205. }
  206. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  207. int *vpos, int *hpos)
  208. {
  209. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  210. u32 vbl = 0, position = 0;
  211. int vbl_start, vbl_end, htotal, vtotal;
  212. bool in_vbl = true;
  213. int ret = 0;
  214. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  215. pipe);
  216. if (!i915_pipe_enabled(dev, pipe)) {
  217. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  218. "pipe %c\n", pipe_name(pipe));
  219. return 0;
  220. }
  221. /* Get vtotal. */
  222. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  223. if (INTEL_INFO(dev)->gen >= 4) {
  224. /* No obvious pixelcount register. Only query vertical
  225. * scanout position from Display scan line register.
  226. */
  227. position = I915_READ(PIPEDSL(pipe));
  228. /* Decode into vertical scanout position. Don't have
  229. * horizontal scanout position.
  230. */
  231. *vpos = position & 0x1fff;
  232. *hpos = 0;
  233. } else {
  234. /* Have access to pixelcount since start of frame.
  235. * We can split this into vertical and horizontal
  236. * scanout position.
  237. */
  238. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  239. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  240. *vpos = position / htotal;
  241. *hpos = position - (*vpos * htotal);
  242. }
  243. /* Query vblank area. */
  244. vbl = I915_READ(VBLANK(cpu_transcoder));
  245. /* Test position against vblank region. */
  246. vbl_start = vbl & 0x1fff;
  247. vbl_end = (vbl >> 16) & 0x1fff;
  248. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  249. in_vbl = false;
  250. /* Inside "upper part" of vblank area? Apply corrective offset: */
  251. if (in_vbl && (*vpos >= vbl_start))
  252. *vpos = *vpos - vtotal;
  253. /* Readouts valid? */
  254. if (vbl > 0)
  255. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  256. /* In vblank? */
  257. if (in_vbl)
  258. ret |= DRM_SCANOUTPOS_INVBL;
  259. return ret;
  260. }
  261. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  262. int *max_error,
  263. struct timeval *vblank_time,
  264. unsigned flags)
  265. {
  266. struct drm_crtc *crtc;
  267. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  268. DRM_ERROR("Invalid crtc %d\n", pipe);
  269. return -EINVAL;
  270. }
  271. /* Get drm_crtc to timestamp: */
  272. crtc = intel_get_crtc_for_pipe(dev, pipe);
  273. if (crtc == NULL) {
  274. DRM_ERROR("Invalid crtc %d\n", pipe);
  275. return -EINVAL;
  276. }
  277. if (!crtc->enabled) {
  278. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  279. return -EBUSY;
  280. }
  281. /* Helper routine in DRM core does all the work: */
  282. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  283. vblank_time, flags,
  284. crtc);
  285. }
  286. /*
  287. * Handle hotplug events outside the interrupt handler proper.
  288. */
  289. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  290. static void i915_hotplug_work_func(struct work_struct *work)
  291. {
  292. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  293. hotplug_work);
  294. struct drm_device *dev = dev_priv->dev;
  295. struct drm_mode_config *mode_config = &dev->mode_config;
  296. struct intel_connector *intel_connector;
  297. struct intel_encoder *intel_encoder;
  298. struct drm_connector *connector;
  299. unsigned long irqflags;
  300. bool hpd_disabled = false;
  301. /* HPD irq before everything is fully set up. */
  302. if (!dev_priv->enable_hotplug_processing)
  303. return;
  304. mutex_lock(&mode_config->mutex);
  305. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  306. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  307. list_for_each_entry(connector, &mode_config->connector_list, head) {
  308. intel_connector = to_intel_connector(connector);
  309. intel_encoder = intel_connector->encoder;
  310. if (intel_encoder->hpd_pin > HPD_NONE &&
  311. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  312. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  313. DRM_INFO("HPD interrupt storm detected on connector %s: "
  314. "switching from hotplug detection to polling\n",
  315. drm_get_connector_name(connector));
  316. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  317. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  318. | DRM_CONNECTOR_POLL_DISCONNECT;
  319. hpd_disabled = true;
  320. }
  321. }
  322. /* if there were no outputs to poll, poll was disabled,
  323. * therefore make sure it's enabled when disabling HPD on
  324. * some connectors */
  325. if (hpd_disabled) {
  326. drm_kms_helper_poll_enable(dev);
  327. mod_timer(&dev_priv->hotplug_reenable_timer,
  328. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  329. }
  330. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  331. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  332. if (intel_encoder->hot_plug)
  333. intel_encoder->hot_plug(intel_encoder);
  334. mutex_unlock(&mode_config->mutex);
  335. /* Just fire off a uevent and let userspace tell us what to do */
  336. drm_helper_hpd_irq_event(dev);
  337. }
  338. static void ironlake_handle_rps_change(struct drm_device *dev)
  339. {
  340. drm_i915_private_t *dev_priv = dev->dev_private;
  341. u32 busy_up, busy_down, max_avg, min_avg;
  342. u8 new_delay;
  343. unsigned long flags;
  344. spin_lock_irqsave(&mchdev_lock, flags);
  345. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  346. new_delay = dev_priv->ips.cur_delay;
  347. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  348. busy_up = I915_READ(RCPREVBSYTUPAVG);
  349. busy_down = I915_READ(RCPREVBSYTDNAVG);
  350. max_avg = I915_READ(RCBMAXAVG);
  351. min_avg = I915_READ(RCBMINAVG);
  352. /* Handle RCS change request from hw */
  353. if (busy_up > max_avg) {
  354. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  355. new_delay = dev_priv->ips.cur_delay - 1;
  356. if (new_delay < dev_priv->ips.max_delay)
  357. new_delay = dev_priv->ips.max_delay;
  358. } else if (busy_down < min_avg) {
  359. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  360. new_delay = dev_priv->ips.cur_delay + 1;
  361. if (new_delay > dev_priv->ips.min_delay)
  362. new_delay = dev_priv->ips.min_delay;
  363. }
  364. if (ironlake_set_drps(dev, new_delay))
  365. dev_priv->ips.cur_delay = new_delay;
  366. spin_unlock_irqrestore(&mchdev_lock, flags);
  367. return;
  368. }
  369. static void notify_ring(struct drm_device *dev,
  370. struct intel_ring_buffer *ring)
  371. {
  372. struct drm_i915_private *dev_priv = dev->dev_private;
  373. if (ring->obj == NULL)
  374. return;
  375. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  376. wake_up_all(&ring->irq_queue);
  377. if (i915_enable_hangcheck) {
  378. dev_priv->gpu_error.hangcheck_count = 0;
  379. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  380. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  381. }
  382. }
  383. static void gen6_pm_rps_work(struct work_struct *work)
  384. {
  385. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  386. rps.work);
  387. u32 pm_iir, pm_imr;
  388. u8 new_delay;
  389. spin_lock_irq(&dev_priv->rps.lock);
  390. pm_iir = dev_priv->rps.pm_iir;
  391. dev_priv->rps.pm_iir = 0;
  392. pm_imr = I915_READ(GEN6_PMIMR);
  393. I915_WRITE(GEN6_PMIMR, 0);
  394. spin_unlock_irq(&dev_priv->rps.lock);
  395. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  396. return;
  397. mutex_lock(&dev_priv->rps.hw_lock);
  398. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  399. new_delay = dev_priv->rps.cur_delay + 1;
  400. else
  401. new_delay = dev_priv->rps.cur_delay - 1;
  402. /* sysfs frequency interfaces may have snuck in while servicing the
  403. * interrupt
  404. */
  405. if (!(new_delay > dev_priv->rps.max_delay ||
  406. new_delay < dev_priv->rps.min_delay)) {
  407. gen6_set_rps(dev_priv->dev, new_delay);
  408. }
  409. mutex_unlock(&dev_priv->rps.hw_lock);
  410. }
  411. /**
  412. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  413. * occurred.
  414. * @work: workqueue struct
  415. *
  416. * Doesn't actually do anything except notify userspace. As a consequence of
  417. * this event, userspace should try to remap the bad rows since statistically
  418. * it is likely the same row is more likely to go bad again.
  419. */
  420. static void ivybridge_parity_work(struct work_struct *work)
  421. {
  422. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  423. l3_parity.error_work);
  424. u32 error_status, row, bank, subbank;
  425. char *parity_event[5];
  426. uint32_t misccpctl;
  427. unsigned long flags;
  428. /* We must turn off DOP level clock gating to access the L3 registers.
  429. * In order to prevent a get/put style interface, acquire struct mutex
  430. * any time we access those registers.
  431. */
  432. mutex_lock(&dev_priv->dev->struct_mutex);
  433. misccpctl = I915_READ(GEN7_MISCCPCTL);
  434. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  435. POSTING_READ(GEN7_MISCCPCTL);
  436. error_status = I915_READ(GEN7_L3CDERRST1);
  437. row = GEN7_PARITY_ERROR_ROW(error_status);
  438. bank = GEN7_PARITY_ERROR_BANK(error_status);
  439. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  440. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  441. GEN7_L3CDERRST1_ENABLE);
  442. POSTING_READ(GEN7_L3CDERRST1);
  443. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  444. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  445. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  446. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  447. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  448. mutex_unlock(&dev_priv->dev->struct_mutex);
  449. parity_event[0] = "L3_PARITY_ERROR=1";
  450. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  451. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  452. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  453. parity_event[4] = NULL;
  454. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  455. KOBJ_CHANGE, parity_event);
  456. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  457. row, bank, subbank);
  458. kfree(parity_event[3]);
  459. kfree(parity_event[2]);
  460. kfree(parity_event[1]);
  461. }
  462. static void ivybridge_handle_parity_error(struct drm_device *dev)
  463. {
  464. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  465. unsigned long flags;
  466. if (!HAS_L3_GPU_CACHE(dev))
  467. return;
  468. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  469. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  470. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  471. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  472. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  473. }
  474. static void snb_gt_irq_handler(struct drm_device *dev,
  475. struct drm_i915_private *dev_priv,
  476. u32 gt_iir)
  477. {
  478. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  479. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  480. notify_ring(dev, &dev_priv->ring[RCS]);
  481. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  482. notify_ring(dev, &dev_priv->ring[VCS]);
  483. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  484. notify_ring(dev, &dev_priv->ring[BCS]);
  485. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  486. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  487. GT_RENDER_CS_ERROR_INTERRUPT)) {
  488. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  489. i915_handle_error(dev, false);
  490. }
  491. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  492. ivybridge_handle_parity_error(dev);
  493. }
  494. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  495. u32 pm_iir)
  496. {
  497. unsigned long flags;
  498. /*
  499. * IIR bits should never already be set because IMR should
  500. * prevent an interrupt from being shown in IIR. The warning
  501. * displays a case where we've unsafely cleared
  502. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  503. * type is not a problem, it displays a problem in the logic.
  504. *
  505. * The mask bit in IMR is cleared by dev_priv->rps.work.
  506. */
  507. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  508. dev_priv->rps.pm_iir |= pm_iir;
  509. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  510. POSTING_READ(GEN6_PMIMR);
  511. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  512. queue_work(dev_priv->wq, &dev_priv->rps.work);
  513. }
  514. #define HPD_STORM_DETECT_PERIOD 1000
  515. #define HPD_STORM_THRESHOLD 5
  516. static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
  517. u32 hotplug_trigger,
  518. const u32 *hpd)
  519. {
  520. drm_i915_private_t *dev_priv = dev->dev_private;
  521. unsigned long irqflags;
  522. int i;
  523. bool ret = false;
  524. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  525. for (i = 1; i < HPD_NUM_PINS; i++) {
  526. if (!(hpd[i] & hotplug_trigger) ||
  527. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  528. continue;
  529. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  530. dev_priv->hpd_stats[i].hpd_last_jiffies
  531. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  532. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  533. dev_priv->hpd_stats[i].hpd_cnt = 0;
  534. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  535. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  536. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  537. ret = true;
  538. } else {
  539. dev_priv->hpd_stats[i].hpd_cnt++;
  540. }
  541. }
  542. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  543. return ret;
  544. }
  545. static void gmbus_irq_handler(struct drm_device *dev)
  546. {
  547. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  548. wake_up_all(&dev_priv->gmbus_wait_queue);
  549. }
  550. static void dp_aux_irq_handler(struct drm_device *dev)
  551. {
  552. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  553. wake_up_all(&dev_priv->gmbus_wait_queue);
  554. }
  555. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  556. {
  557. struct drm_device *dev = (struct drm_device *) arg;
  558. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  559. u32 iir, gt_iir, pm_iir;
  560. irqreturn_t ret = IRQ_NONE;
  561. unsigned long irqflags;
  562. int pipe;
  563. u32 pipe_stats[I915_MAX_PIPES];
  564. atomic_inc(&dev_priv->irq_received);
  565. while (true) {
  566. iir = I915_READ(VLV_IIR);
  567. gt_iir = I915_READ(GTIIR);
  568. pm_iir = I915_READ(GEN6_PMIIR);
  569. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  570. goto out;
  571. ret = IRQ_HANDLED;
  572. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  573. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  574. for_each_pipe(pipe) {
  575. int reg = PIPESTAT(pipe);
  576. pipe_stats[pipe] = I915_READ(reg);
  577. /*
  578. * Clear the PIPE*STAT regs before the IIR
  579. */
  580. if (pipe_stats[pipe] & 0x8000ffff) {
  581. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  582. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  583. pipe_name(pipe));
  584. I915_WRITE(reg, pipe_stats[pipe]);
  585. }
  586. }
  587. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  588. for_each_pipe(pipe) {
  589. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  590. drm_handle_vblank(dev, pipe);
  591. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  592. intel_prepare_page_flip(dev, pipe);
  593. intel_finish_page_flip(dev, pipe);
  594. }
  595. }
  596. /* Consume port. Then clear IIR or we'll miss events */
  597. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  598. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  599. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  600. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  601. hotplug_status);
  602. if (hotplug_trigger) {
  603. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  604. i915_hpd_irq_setup(dev);
  605. queue_work(dev_priv->wq,
  606. &dev_priv->hotplug_work);
  607. }
  608. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  609. I915_READ(PORT_HOTPLUG_STAT);
  610. }
  611. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  612. gmbus_irq_handler(dev);
  613. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  614. gen6_queue_rps_work(dev_priv, pm_iir);
  615. I915_WRITE(GTIIR, gt_iir);
  616. I915_WRITE(GEN6_PMIIR, pm_iir);
  617. I915_WRITE(VLV_IIR, iir);
  618. }
  619. out:
  620. return ret;
  621. }
  622. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  623. {
  624. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  625. int pipe;
  626. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  627. if (hotplug_trigger) {
  628. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
  629. ibx_hpd_irq_setup(dev);
  630. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  631. }
  632. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  633. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  634. SDE_AUDIO_POWER_SHIFT);
  635. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  636. port_name(port));
  637. }
  638. if (pch_iir & SDE_AUX_MASK)
  639. dp_aux_irq_handler(dev);
  640. if (pch_iir & SDE_GMBUS)
  641. gmbus_irq_handler(dev);
  642. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  643. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  644. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  645. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  646. if (pch_iir & SDE_POISON)
  647. DRM_ERROR("PCH poison interrupt\n");
  648. if (pch_iir & SDE_FDI_MASK)
  649. for_each_pipe(pipe)
  650. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  651. pipe_name(pipe),
  652. I915_READ(FDI_RX_IIR(pipe)));
  653. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  654. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  655. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  656. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  657. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  658. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  659. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  660. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  661. }
  662. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  663. {
  664. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  665. int pipe;
  666. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  667. if (hotplug_trigger) {
  668. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
  669. ibx_hpd_irq_setup(dev);
  670. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  671. }
  672. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  673. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  674. SDE_AUDIO_POWER_SHIFT_CPT);
  675. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  676. port_name(port));
  677. }
  678. if (pch_iir & SDE_AUX_MASK_CPT)
  679. dp_aux_irq_handler(dev);
  680. if (pch_iir & SDE_GMBUS_CPT)
  681. gmbus_irq_handler(dev);
  682. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  683. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  684. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  685. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  686. if (pch_iir & SDE_FDI_MASK_CPT)
  687. for_each_pipe(pipe)
  688. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  689. pipe_name(pipe),
  690. I915_READ(FDI_RX_IIR(pipe)));
  691. }
  692. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  693. {
  694. struct drm_device *dev = (struct drm_device *) arg;
  695. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  696. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  697. irqreturn_t ret = IRQ_NONE;
  698. int i;
  699. atomic_inc(&dev_priv->irq_received);
  700. /* disable master interrupt before clearing iir */
  701. de_ier = I915_READ(DEIER);
  702. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  703. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  704. * interrupts will will be stored on its back queue, and then we'll be
  705. * able to process them after we restore SDEIER (as soon as we restore
  706. * it, we'll get an interrupt if SDEIIR still has something to process
  707. * due to its back queue). */
  708. if (!HAS_PCH_NOP(dev)) {
  709. sde_ier = I915_READ(SDEIER);
  710. I915_WRITE(SDEIER, 0);
  711. POSTING_READ(SDEIER);
  712. }
  713. gt_iir = I915_READ(GTIIR);
  714. if (gt_iir) {
  715. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  716. I915_WRITE(GTIIR, gt_iir);
  717. ret = IRQ_HANDLED;
  718. }
  719. de_iir = I915_READ(DEIIR);
  720. if (de_iir) {
  721. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  722. dp_aux_irq_handler(dev);
  723. if (de_iir & DE_GSE_IVB)
  724. intel_opregion_gse_intr(dev);
  725. for (i = 0; i < 3; i++) {
  726. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  727. drm_handle_vblank(dev, i);
  728. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  729. intel_prepare_page_flip(dev, i);
  730. intel_finish_page_flip_plane(dev, i);
  731. }
  732. }
  733. /* check event from PCH */
  734. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  735. u32 pch_iir = I915_READ(SDEIIR);
  736. cpt_irq_handler(dev, pch_iir);
  737. /* clear PCH hotplug event before clear CPU irq */
  738. I915_WRITE(SDEIIR, pch_iir);
  739. }
  740. I915_WRITE(DEIIR, de_iir);
  741. ret = IRQ_HANDLED;
  742. }
  743. pm_iir = I915_READ(GEN6_PMIIR);
  744. if (pm_iir) {
  745. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  746. gen6_queue_rps_work(dev_priv, pm_iir);
  747. I915_WRITE(GEN6_PMIIR, pm_iir);
  748. ret = IRQ_HANDLED;
  749. }
  750. I915_WRITE(DEIER, de_ier);
  751. POSTING_READ(DEIER);
  752. if (!HAS_PCH_NOP(dev)) {
  753. I915_WRITE(SDEIER, sde_ier);
  754. POSTING_READ(SDEIER);
  755. }
  756. return ret;
  757. }
  758. static void ilk_gt_irq_handler(struct drm_device *dev,
  759. struct drm_i915_private *dev_priv,
  760. u32 gt_iir)
  761. {
  762. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  763. notify_ring(dev, &dev_priv->ring[RCS]);
  764. if (gt_iir & GT_BSD_USER_INTERRUPT)
  765. notify_ring(dev, &dev_priv->ring[VCS]);
  766. }
  767. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  768. {
  769. struct drm_device *dev = (struct drm_device *) arg;
  770. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  771. int ret = IRQ_NONE;
  772. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  773. atomic_inc(&dev_priv->irq_received);
  774. /* disable master interrupt before clearing iir */
  775. de_ier = I915_READ(DEIER);
  776. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  777. POSTING_READ(DEIER);
  778. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  779. * interrupts will will be stored on its back queue, and then we'll be
  780. * able to process them after we restore SDEIER (as soon as we restore
  781. * it, we'll get an interrupt if SDEIIR still has something to process
  782. * due to its back queue). */
  783. sde_ier = I915_READ(SDEIER);
  784. I915_WRITE(SDEIER, 0);
  785. POSTING_READ(SDEIER);
  786. de_iir = I915_READ(DEIIR);
  787. gt_iir = I915_READ(GTIIR);
  788. pm_iir = I915_READ(GEN6_PMIIR);
  789. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  790. goto done;
  791. ret = IRQ_HANDLED;
  792. if (IS_GEN5(dev))
  793. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  794. else
  795. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  796. if (de_iir & DE_AUX_CHANNEL_A)
  797. dp_aux_irq_handler(dev);
  798. if (de_iir & DE_GSE)
  799. intel_opregion_gse_intr(dev);
  800. if (de_iir & DE_PIPEA_VBLANK)
  801. drm_handle_vblank(dev, 0);
  802. if (de_iir & DE_PIPEB_VBLANK)
  803. drm_handle_vblank(dev, 1);
  804. if (de_iir & DE_PLANEA_FLIP_DONE) {
  805. intel_prepare_page_flip(dev, 0);
  806. intel_finish_page_flip_plane(dev, 0);
  807. }
  808. if (de_iir & DE_PLANEB_FLIP_DONE) {
  809. intel_prepare_page_flip(dev, 1);
  810. intel_finish_page_flip_plane(dev, 1);
  811. }
  812. /* check event from PCH */
  813. if (de_iir & DE_PCH_EVENT) {
  814. u32 pch_iir = I915_READ(SDEIIR);
  815. if (HAS_PCH_CPT(dev))
  816. cpt_irq_handler(dev, pch_iir);
  817. else
  818. ibx_irq_handler(dev, pch_iir);
  819. /* should clear PCH hotplug event before clear CPU irq */
  820. I915_WRITE(SDEIIR, pch_iir);
  821. }
  822. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  823. ironlake_handle_rps_change(dev);
  824. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  825. gen6_queue_rps_work(dev_priv, pm_iir);
  826. I915_WRITE(GTIIR, gt_iir);
  827. I915_WRITE(DEIIR, de_iir);
  828. I915_WRITE(GEN6_PMIIR, pm_iir);
  829. done:
  830. I915_WRITE(DEIER, de_ier);
  831. POSTING_READ(DEIER);
  832. I915_WRITE(SDEIER, sde_ier);
  833. POSTING_READ(SDEIER);
  834. return ret;
  835. }
  836. /**
  837. * i915_error_work_func - do process context error handling work
  838. * @work: work struct
  839. *
  840. * Fire an error uevent so userspace can see that a hang or error
  841. * was detected.
  842. */
  843. static void i915_error_work_func(struct work_struct *work)
  844. {
  845. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  846. work);
  847. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  848. gpu_error);
  849. struct drm_device *dev = dev_priv->dev;
  850. struct intel_ring_buffer *ring;
  851. char *error_event[] = { "ERROR=1", NULL };
  852. char *reset_event[] = { "RESET=1", NULL };
  853. char *reset_done_event[] = { "ERROR=0", NULL };
  854. int i, ret;
  855. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  856. /*
  857. * Note that there's only one work item which does gpu resets, so we
  858. * need not worry about concurrent gpu resets potentially incrementing
  859. * error->reset_counter twice. We only need to take care of another
  860. * racing irq/hangcheck declaring the gpu dead for a second time. A
  861. * quick check for that is good enough: schedule_work ensures the
  862. * correct ordering between hang detection and this work item, and since
  863. * the reset in-progress bit is only ever set by code outside of this
  864. * work we don't need to worry about any other races.
  865. */
  866. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  867. DRM_DEBUG_DRIVER("resetting chip\n");
  868. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  869. reset_event);
  870. ret = i915_reset(dev);
  871. if (ret == 0) {
  872. /*
  873. * After all the gem state is reset, increment the reset
  874. * counter and wake up everyone waiting for the reset to
  875. * complete.
  876. *
  877. * Since unlock operations are a one-sided barrier only,
  878. * we need to insert a barrier here to order any seqno
  879. * updates before
  880. * the counter increment.
  881. */
  882. smp_mb__before_atomic_inc();
  883. atomic_inc(&dev_priv->gpu_error.reset_counter);
  884. kobject_uevent_env(&dev->primary->kdev.kobj,
  885. KOBJ_CHANGE, reset_done_event);
  886. } else {
  887. atomic_set(&error->reset_counter, I915_WEDGED);
  888. }
  889. for_each_ring(ring, dev_priv, i)
  890. wake_up_all(&ring->irq_queue);
  891. intel_display_handle_reset(dev);
  892. wake_up_all(&dev_priv->gpu_error.reset_queue);
  893. }
  894. }
  895. /* NB: please notice the memset */
  896. static void i915_get_extra_instdone(struct drm_device *dev,
  897. uint32_t *instdone)
  898. {
  899. struct drm_i915_private *dev_priv = dev->dev_private;
  900. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  901. switch(INTEL_INFO(dev)->gen) {
  902. case 2:
  903. case 3:
  904. instdone[0] = I915_READ(INSTDONE);
  905. break;
  906. case 4:
  907. case 5:
  908. case 6:
  909. instdone[0] = I915_READ(INSTDONE_I965);
  910. instdone[1] = I915_READ(INSTDONE1);
  911. break;
  912. default:
  913. WARN_ONCE(1, "Unsupported platform\n");
  914. case 7:
  915. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  916. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  917. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  918. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  919. break;
  920. }
  921. }
  922. #ifdef CONFIG_DEBUG_FS
  923. static struct drm_i915_error_object *
  924. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  925. struct drm_i915_gem_object *src,
  926. const int num_pages)
  927. {
  928. struct drm_i915_error_object *dst;
  929. int i;
  930. u32 reloc_offset;
  931. if (src == NULL || src->pages == NULL)
  932. return NULL;
  933. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  934. if (dst == NULL)
  935. return NULL;
  936. reloc_offset = src->gtt_offset;
  937. for (i = 0; i < num_pages; i++) {
  938. unsigned long flags;
  939. void *d;
  940. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  941. if (d == NULL)
  942. goto unwind;
  943. local_irq_save(flags);
  944. if (reloc_offset < dev_priv->gtt.mappable_end &&
  945. src->has_global_gtt_mapping) {
  946. void __iomem *s;
  947. /* Simply ignore tiling or any overlapping fence.
  948. * It's part of the error state, and this hopefully
  949. * captures what the GPU read.
  950. */
  951. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  952. reloc_offset);
  953. memcpy_fromio(d, s, PAGE_SIZE);
  954. io_mapping_unmap_atomic(s);
  955. } else if (src->stolen) {
  956. unsigned long offset;
  957. offset = dev_priv->mm.stolen_base;
  958. offset += src->stolen->start;
  959. offset += i << PAGE_SHIFT;
  960. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  961. } else {
  962. struct page *page;
  963. void *s;
  964. page = i915_gem_object_get_page(src, i);
  965. drm_clflush_pages(&page, 1);
  966. s = kmap_atomic(page);
  967. memcpy(d, s, PAGE_SIZE);
  968. kunmap_atomic(s);
  969. drm_clflush_pages(&page, 1);
  970. }
  971. local_irq_restore(flags);
  972. dst->pages[i] = d;
  973. reloc_offset += PAGE_SIZE;
  974. }
  975. dst->page_count = num_pages;
  976. dst->gtt_offset = src->gtt_offset;
  977. return dst;
  978. unwind:
  979. while (i--)
  980. kfree(dst->pages[i]);
  981. kfree(dst);
  982. return NULL;
  983. }
  984. #define i915_error_object_create(dev_priv, src) \
  985. i915_error_object_create_sized((dev_priv), (src), \
  986. (src)->base.size>>PAGE_SHIFT)
  987. static void
  988. i915_error_object_free(struct drm_i915_error_object *obj)
  989. {
  990. int page;
  991. if (obj == NULL)
  992. return;
  993. for (page = 0; page < obj->page_count; page++)
  994. kfree(obj->pages[page]);
  995. kfree(obj);
  996. }
  997. void
  998. i915_error_state_free(struct kref *error_ref)
  999. {
  1000. struct drm_i915_error_state *error = container_of(error_ref,
  1001. typeof(*error), ref);
  1002. int i;
  1003. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1004. i915_error_object_free(error->ring[i].batchbuffer);
  1005. i915_error_object_free(error->ring[i].ringbuffer);
  1006. kfree(error->ring[i].requests);
  1007. }
  1008. kfree(error->active_bo);
  1009. kfree(error->overlay);
  1010. kfree(error);
  1011. }
  1012. static void capture_bo(struct drm_i915_error_buffer *err,
  1013. struct drm_i915_gem_object *obj)
  1014. {
  1015. err->size = obj->base.size;
  1016. err->name = obj->base.name;
  1017. err->rseqno = obj->last_read_seqno;
  1018. err->wseqno = obj->last_write_seqno;
  1019. err->gtt_offset = obj->gtt_offset;
  1020. err->read_domains = obj->base.read_domains;
  1021. err->write_domain = obj->base.write_domain;
  1022. err->fence_reg = obj->fence_reg;
  1023. err->pinned = 0;
  1024. if (obj->pin_count > 0)
  1025. err->pinned = 1;
  1026. if (obj->user_pin_count > 0)
  1027. err->pinned = -1;
  1028. err->tiling = obj->tiling_mode;
  1029. err->dirty = obj->dirty;
  1030. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1031. err->ring = obj->ring ? obj->ring->id : -1;
  1032. err->cache_level = obj->cache_level;
  1033. }
  1034. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1035. int count, struct list_head *head)
  1036. {
  1037. struct drm_i915_gem_object *obj;
  1038. int i = 0;
  1039. list_for_each_entry(obj, head, mm_list) {
  1040. capture_bo(err++, obj);
  1041. if (++i == count)
  1042. break;
  1043. }
  1044. return i;
  1045. }
  1046. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1047. int count, struct list_head *head)
  1048. {
  1049. struct drm_i915_gem_object *obj;
  1050. int i = 0;
  1051. list_for_each_entry(obj, head, gtt_list) {
  1052. if (obj->pin_count == 0)
  1053. continue;
  1054. capture_bo(err++, obj);
  1055. if (++i == count)
  1056. break;
  1057. }
  1058. return i;
  1059. }
  1060. static void i915_gem_record_fences(struct drm_device *dev,
  1061. struct drm_i915_error_state *error)
  1062. {
  1063. struct drm_i915_private *dev_priv = dev->dev_private;
  1064. int i;
  1065. /* Fences */
  1066. switch (INTEL_INFO(dev)->gen) {
  1067. case 7:
  1068. case 6:
  1069. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1070. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1071. break;
  1072. case 5:
  1073. case 4:
  1074. for (i = 0; i < 16; i++)
  1075. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1076. break;
  1077. case 3:
  1078. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1079. for (i = 0; i < 8; i++)
  1080. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1081. case 2:
  1082. for (i = 0; i < 8; i++)
  1083. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1084. break;
  1085. default:
  1086. BUG();
  1087. }
  1088. }
  1089. static struct drm_i915_error_object *
  1090. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1091. struct intel_ring_buffer *ring)
  1092. {
  1093. struct drm_i915_gem_object *obj;
  1094. u32 seqno;
  1095. if (!ring->get_seqno)
  1096. return NULL;
  1097. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1098. u32 acthd = I915_READ(ACTHD);
  1099. if (WARN_ON(ring->id != RCS))
  1100. return NULL;
  1101. obj = ring->private;
  1102. if (acthd >= obj->gtt_offset &&
  1103. acthd < obj->gtt_offset + obj->base.size)
  1104. return i915_error_object_create(dev_priv, obj);
  1105. }
  1106. seqno = ring->get_seqno(ring, false);
  1107. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1108. if (obj->ring != ring)
  1109. continue;
  1110. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1111. continue;
  1112. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1113. continue;
  1114. /* We need to copy these to an anonymous buffer as the simplest
  1115. * method to avoid being overwritten by userspace.
  1116. */
  1117. return i915_error_object_create(dev_priv, obj);
  1118. }
  1119. return NULL;
  1120. }
  1121. static void i915_record_ring_state(struct drm_device *dev,
  1122. struct drm_i915_error_state *error,
  1123. struct intel_ring_buffer *ring)
  1124. {
  1125. struct drm_i915_private *dev_priv = dev->dev_private;
  1126. if (INTEL_INFO(dev)->gen >= 6) {
  1127. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1128. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1129. error->semaphore_mboxes[ring->id][0]
  1130. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1131. error->semaphore_mboxes[ring->id][1]
  1132. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1133. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1134. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1135. }
  1136. if (INTEL_INFO(dev)->gen >= 4) {
  1137. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1138. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1139. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1140. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1141. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1142. if (ring->id == RCS)
  1143. error->bbaddr = I915_READ64(BB_ADDR);
  1144. } else {
  1145. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1146. error->ipeir[ring->id] = I915_READ(IPEIR);
  1147. error->ipehr[ring->id] = I915_READ(IPEHR);
  1148. error->instdone[ring->id] = I915_READ(INSTDONE);
  1149. }
  1150. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1151. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1152. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1153. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1154. error->head[ring->id] = I915_READ_HEAD(ring);
  1155. error->tail[ring->id] = I915_READ_TAIL(ring);
  1156. error->ctl[ring->id] = I915_READ_CTL(ring);
  1157. error->cpu_ring_head[ring->id] = ring->head;
  1158. error->cpu_ring_tail[ring->id] = ring->tail;
  1159. }
  1160. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1161. struct drm_i915_error_state *error,
  1162. struct drm_i915_error_ring *ering)
  1163. {
  1164. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1165. struct drm_i915_gem_object *obj;
  1166. /* Currently render ring is the only HW context user */
  1167. if (ring->id != RCS || !error->ccid)
  1168. return;
  1169. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1170. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1171. ering->ctx = i915_error_object_create_sized(dev_priv,
  1172. obj, 1);
  1173. }
  1174. }
  1175. }
  1176. static void i915_gem_record_rings(struct drm_device *dev,
  1177. struct drm_i915_error_state *error)
  1178. {
  1179. struct drm_i915_private *dev_priv = dev->dev_private;
  1180. struct intel_ring_buffer *ring;
  1181. struct drm_i915_gem_request *request;
  1182. int i, count;
  1183. for_each_ring(ring, dev_priv, i) {
  1184. i915_record_ring_state(dev, error, ring);
  1185. error->ring[i].batchbuffer =
  1186. i915_error_first_batchbuffer(dev_priv, ring);
  1187. error->ring[i].ringbuffer =
  1188. i915_error_object_create(dev_priv, ring->obj);
  1189. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1190. count = 0;
  1191. list_for_each_entry(request, &ring->request_list, list)
  1192. count++;
  1193. error->ring[i].num_requests = count;
  1194. error->ring[i].requests =
  1195. kmalloc(count*sizeof(struct drm_i915_error_request),
  1196. GFP_ATOMIC);
  1197. if (error->ring[i].requests == NULL) {
  1198. error->ring[i].num_requests = 0;
  1199. continue;
  1200. }
  1201. count = 0;
  1202. list_for_each_entry(request, &ring->request_list, list) {
  1203. struct drm_i915_error_request *erq;
  1204. erq = &error->ring[i].requests[count++];
  1205. erq->seqno = request->seqno;
  1206. erq->jiffies = request->emitted_jiffies;
  1207. erq->tail = request->tail;
  1208. }
  1209. }
  1210. }
  1211. /**
  1212. * i915_capture_error_state - capture an error record for later analysis
  1213. * @dev: drm device
  1214. *
  1215. * Should be called when an error is detected (either a hang or an error
  1216. * interrupt) to capture error state from the time of the error. Fills
  1217. * out a structure which becomes available in debugfs for user level tools
  1218. * to pick up.
  1219. */
  1220. static void i915_capture_error_state(struct drm_device *dev)
  1221. {
  1222. struct drm_i915_private *dev_priv = dev->dev_private;
  1223. struct drm_i915_gem_object *obj;
  1224. struct drm_i915_error_state *error;
  1225. unsigned long flags;
  1226. int i, pipe;
  1227. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1228. error = dev_priv->gpu_error.first_error;
  1229. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1230. if (error)
  1231. return;
  1232. /* Account for pipe specific data like PIPE*STAT */
  1233. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1234. if (!error) {
  1235. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1236. return;
  1237. }
  1238. DRM_INFO("capturing error event; look for more information in "
  1239. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1240. dev->primary->index);
  1241. kref_init(&error->ref);
  1242. error->eir = I915_READ(EIR);
  1243. error->pgtbl_er = I915_READ(PGTBL_ER);
  1244. if (HAS_HW_CONTEXTS(dev))
  1245. error->ccid = I915_READ(CCID);
  1246. if (HAS_PCH_SPLIT(dev))
  1247. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1248. else if (IS_VALLEYVIEW(dev))
  1249. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1250. else if (IS_GEN2(dev))
  1251. error->ier = I915_READ16(IER);
  1252. else
  1253. error->ier = I915_READ(IER);
  1254. if (INTEL_INFO(dev)->gen >= 6)
  1255. error->derrmr = I915_READ(DERRMR);
  1256. if (IS_VALLEYVIEW(dev))
  1257. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1258. else if (INTEL_INFO(dev)->gen >= 7)
  1259. error->forcewake = I915_READ(FORCEWAKE_MT);
  1260. else if (INTEL_INFO(dev)->gen == 6)
  1261. error->forcewake = I915_READ(FORCEWAKE);
  1262. if (!HAS_PCH_SPLIT(dev))
  1263. for_each_pipe(pipe)
  1264. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1265. if (INTEL_INFO(dev)->gen >= 6) {
  1266. error->error = I915_READ(ERROR_GEN6);
  1267. error->done_reg = I915_READ(DONE_REG);
  1268. }
  1269. if (INTEL_INFO(dev)->gen == 7)
  1270. error->err_int = I915_READ(GEN7_ERR_INT);
  1271. i915_get_extra_instdone(dev, error->extra_instdone);
  1272. i915_gem_record_fences(dev, error);
  1273. i915_gem_record_rings(dev, error);
  1274. /* Record buffers on the active and pinned lists. */
  1275. error->active_bo = NULL;
  1276. error->pinned_bo = NULL;
  1277. i = 0;
  1278. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1279. i++;
  1280. error->active_bo_count = i;
  1281. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1282. if (obj->pin_count)
  1283. i++;
  1284. error->pinned_bo_count = i - error->active_bo_count;
  1285. error->active_bo = NULL;
  1286. error->pinned_bo = NULL;
  1287. if (i) {
  1288. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1289. GFP_ATOMIC);
  1290. if (error->active_bo)
  1291. error->pinned_bo =
  1292. error->active_bo + error->active_bo_count;
  1293. }
  1294. if (error->active_bo)
  1295. error->active_bo_count =
  1296. capture_active_bo(error->active_bo,
  1297. error->active_bo_count,
  1298. &dev_priv->mm.active_list);
  1299. if (error->pinned_bo)
  1300. error->pinned_bo_count =
  1301. capture_pinned_bo(error->pinned_bo,
  1302. error->pinned_bo_count,
  1303. &dev_priv->mm.bound_list);
  1304. do_gettimeofday(&error->time);
  1305. error->overlay = intel_overlay_capture_error_state(dev);
  1306. error->display = intel_display_capture_error_state(dev);
  1307. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1308. if (dev_priv->gpu_error.first_error == NULL) {
  1309. dev_priv->gpu_error.first_error = error;
  1310. error = NULL;
  1311. }
  1312. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1313. if (error)
  1314. i915_error_state_free(&error->ref);
  1315. }
  1316. void i915_destroy_error_state(struct drm_device *dev)
  1317. {
  1318. struct drm_i915_private *dev_priv = dev->dev_private;
  1319. struct drm_i915_error_state *error;
  1320. unsigned long flags;
  1321. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1322. error = dev_priv->gpu_error.first_error;
  1323. dev_priv->gpu_error.first_error = NULL;
  1324. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1325. if (error)
  1326. kref_put(&error->ref, i915_error_state_free);
  1327. }
  1328. #else
  1329. #define i915_capture_error_state(x)
  1330. #endif
  1331. static void i915_report_and_clear_eir(struct drm_device *dev)
  1332. {
  1333. struct drm_i915_private *dev_priv = dev->dev_private;
  1334. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1335. u32 eir = I915_READ(EIR);
  1336. int pipe, i;
  1337. if (!eir)
  1338. return;
  1339. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1340. i915_get_extra_instdone(dev, instdone);
  1341. if (IS_G4X(dev)) {
  1342. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1343. u32 ipeir = I915_READ(IPEIR_I965);
  1344. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1345. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1346. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1347. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1348. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1349. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1350. I915_WRITE(IPEIR_I965, ipeir);
  1351. POSTING_READ(IPEIR_I965);
  1352. }
  1353. if (eir & GM45_ERROR_PAGE_TABLE) {
  1354. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1355. pr_err("page table error\n");
  1356. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1357. I915_WRITE(PGTBL_ER, pgtbl_err);
  1358. POSTING_READ(PGTBL_ER);
  1359. }
  1360. }
  1361. if (!IS_GEN2(dev)) {
  1362. if (eir & I915_ERROR_PAGE_TABLE) {
  1363. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1364. pr_err("page table error\n");
  1365. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1366. I915_WRITE(PGTBL_ER, pgtbl_err);
  1367. POSTING_READ(PGTBL_ER);
  1368. }
  1369. }
  1370. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1371. pr_err("memory refresh error:\n");
  1372. for_each_pipe(pipe)
  1373. pr_err("pipe %c stat: 0x%08x\n",
  1374. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1375. /* pipestat has already been acked */
  1376. }
  1377. if (eir & I915_ERROR_INSTRUCTION) {
  1378. pr_err("instruction error\n");
  1379. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1380. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1381. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1382. if (INTEL_INFO(dev)->gen < 4) {
  1383. u32 ipeir = I915_READ(IPEIR);
  1384. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1385. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1386. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1387. I915_WRITE(IPEIR, ipeir);
  1388. POSTING_READ(IPEIR);
  1389. } else {
  1390. u32 ipeir = I915_READ(IPEIR_I965);
  1391. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1392. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1393. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1394. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1395. I915_WRITE(IPEIR_I965, ipeir);
  1396. POSTING_READ(IPEIR_I965);
  1397. }
  1398. }
  1399. I915_WRITE(EIR, eir);
  1400. POSTING_READ(EIR);
  1401. eir = I915_READ(EIR);
  1402. if (eir) {
  1403. /*
  1404. * some errors might have become stuck,
  1405. * mask them.
  1406. */
  1407. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1408. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1409. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1410. }
  1411. }
  1412. /**
  1413. * i915_handle_error - handle an error interrupt
  1414. * @dev: drm device
  1415. *
  1416. * Do some basic checking of regsiter state at error interrupt time and
  1417. * dump it to the syslog. Also call i915_capture_error_state() to make
  1418. * sure we get a record and make it available in debugfs. Fire a uevent
  1419. * so userspace knows something bad happened (should trigger collection
  1420. * of a ring dump etc.).
  1421. */
  1422. void i915_handle_error(struct drm_device *dev, bool wedged)
  1423. {
  1424. struct drm_i915_private *dev_priv = dev->dev_private;
  1425. struct intel_ring_buffer *ring;
  1426. int i;
  1427. i915_capture_error_state(dev);
  1428. i915_report_and_clear_eir(dev);
  1429. if (wedged) {
  1430. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1431. &dev_priv->gpu_error.reset_counter);
  1432. /*
  1433. * Wakeup waiting processes so that the reset work item
  1434. * doesn't deadlock trying to grab various locks.
  1435. */
  1436. for_each_ring(ring, dev_priv, i)
  1437. wake_up_all(&ring->irq_queue);
  1438. }
  1439. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1440. }
  1441. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1442. {
  1443. drm_i915_private_t *dev_priv = dev->dev_private;
  1444. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1445. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1446. struct drm_i915_gem_object *obj;
  1447. struct intel_unpin_work *work;
  1448. unsigned long flags;
  1449. bool stall_detected;
  1450. /* Ignore early vblank irqs */
  1451. if (intel_crtc == NULL)
  1452. return;
  1453. spin_lock_irqsave(&dev->event_lock, flags);
  1454. work = intel_crtc->unpin_work;
  1455. if (work == NULL ||
  1456. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1457. !work->enable_stall_check) {
  1458. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1459. spin_unlock_irqrestore(&dev->event_lock, flags);
  1460. return;
  1461. }
  1462. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1463. obj = work->pending_flip_obj;
  1464. if (INTEL_INFO(dev)->gen >= 4) {
  1465. int dspsurf = DSPSURF(intel_crtc->plane);
  1466. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1467. obj->gtt_offset;
  1468. } else {
  1469. int dspaddr = DSPADDR(intel_crtc->plane);
  1470. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1471. crtc->y * crtc->fb->pitches[0] +
  1472. crtc->x * crtc->fb->bits_per_pixel/8);
  1473. }
  1474. spin_unlock_irqrestore(&dev->event_lock, flags);
  1475. if (stall_detected) {
  1476. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1477. intel_prepare_page_flip(dev, intel_crtc->plane);
  1478. }
  1479. }
  1480. /* Called from drm generic code, passed 'crtc' which
  1481. * we use as a pipe index
  1482. */
  1483. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1484. {
  1485. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1486. unsigned long irqflags;
  1487. if (!i915_pipe_enabled(dev, pipe))
  1488. return -EINVAL;
  1489. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1490. if (INTEL_INFO(dev)->gen >= 4)
  1491. i915_enable_pipestat(dev_priv, pipe,
  1492. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1493. else
  1494. i915_enable_pipestat(dev_priv, pipe,
  1495. PIPE_VBLANK_INTERRUPT_ENABLE);
  1496. /* maintain vblank delivery even in deep C-states */
  1497. if (dev_priv->info->gen == 3)
  1498. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1499. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1500. return 0;
  1501. }
  1502. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1503. {
  1504. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1505. unsigned long irqflags;
  1506. if (!i915_pipe_enabled(dev, pipe))
  1507. return -EINVAL;
  1508. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1509. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1510. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1511. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1512. return 0;
  1513. }
  1514. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1515. {
  1516. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1517. unsigned long irqflags;
  1518. if (!i915_pipe_enabled(dev, pipe))
  1519. return -EINVAL;
  1520. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1521. ironlake_enable_display_irq(dev_priv,
  1522. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1523. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1524. return 0;
  1525. }
  1526. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1527. {
  1528. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1529. unsigned long irqflags;
  1530. u32 imr;
  1531. if (!i915_pipe_enabled(dev, pipe))
  1532. return -EINVAL;
  1533. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1534. imr = I915_READ(VLV_IMR);
  1535. if (pipe == 0)
  1536. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1537. else
  1538. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1539. I915_WRITE(VLV_IMR, imr);
  1540. i915_enable_pipestat(dev_priv, pipe,
  1541. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1542. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1543. return 0;
  1544. }
  1545. /* Called from drm generic code, passed 'crtc' which
  1546. * we use as a pipe index
  1547. */
  1548. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1549. {
  1550. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1551. unsigned long irqflags;
  1552. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1553. if (dev_priv->info->gen == 3)
  1554. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1555. i915_disable_pipestat(dev_priv, pipe,
  1556. PIPE_VBLANK_INTERRUPT_ENABLE |
  1557. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1558. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1559. }
  1560. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1561. {
  1562. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1563. unsigned long irqflags;
  1564. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1565. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1566. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1567. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1568. }
  1569. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1570. {
  1571. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1572. unsigned long irqflags;
  1573. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1574. ironlake_disable_display_irq(dev_priv,
  1575. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1576. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1577. }
  1578. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1579. {
  1580. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1581. unsigned long irqflags;
  1582. u32 imr;
  1583. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1584. i915_disable_pipestat(dev_priv, pipe,
  1585. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1586. imr = I915_READ(VLV_IMR);
  1587. if (pipe == 0)
  1588. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1589. else
  1590. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1591. I915_WRITE(VLV_IMR, imr);
  1592. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1593. }
  1594. static u32
  1595. ring_last_seqno(struct intel_ring_buffer *ring)
  1596. {
  1597. return list_entry(ring->request_list.prev,
  1598. struct drm_i915_gem_request, list)->seqno;
  1599. }
  1600. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1601. {
  1602. if (list_empty(&ring->request_list) ||
  1603. i915_seqno_passed(ring->get_seqno(ring, false),
  1604. ring_last_seqno(ring))) {
  1605. /* Issue a wake-up to catch stuck h/w. */
  1606. if (waitqueue_active(&ring->irq_queue)) {
  1607. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1608. ring->name);
  1609. wake_up_all(&ring->irq_queue);
  1610. *err = true;
  1611. }
  1612. return true;
  1613. }
  1614. return false;
  1615. }
  1616. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1617. {
  1618. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1619. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1620. struct intel_ring_buffer *signaller;
  1621. u32 cmd, ipehr, acthd_min;
  1622. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1623. if ((ipehr & ~(0x3 << 16)) !=
  1624. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1625. return false;
  1626. /* ACTHD is likely pointing to the dword after the actual command,
  1627. * so scan backwards until we find the MBOX.
  1628. */
  1629. acthd_min = max((int)acthd - 3 * 4, 0);
  1630. do {
  1631. cmd = ioread32(ring->virtual_start + acthd);
  1632. if (cmd == ipehr)
  1633. break;
  1634. acthd -= 4;
  1635. if (acthd < acthd_min)
  1636. return false;
  1637. } while (1);
  1638. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1639. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1640. ioread32(ring->virtual_start+acthd+4)+1);
  1641. }
  1642. static bool kick_ring(struct intel_ring_buffer *ring)
  1643. {
  1644. struct drm_device *dev = ring->dev;
  1645. struct drm_i915_private *dev_priv = dev->dev_private;
  1646. u32 tmp = I915_READ_CTL(ring);
  1647. if (tmp & RING_WAIT) {
  1648. DRM_ERROR("Kicking stuck wait on %s\n",
  1649. ring->name);
  1650. I915_WRITE_CTL(ring, tmp);
  1651. return true;
  1652. }
  1653. if (INTEL_INFO(dev)->gen >= 6 &&
  1654. tmp & RING_WAIT_SEMAPHORE &&
  1655. semaphore_passed(ring)) {
  1656. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1657. ring->name);
  1658. I915_WRITE_CTL(ring, tmp);
  1659. return true;
  1660. }
  1661. return false;
  1662. }
  1663. static bool i915_hangcheck_hung(struct drm_device *dev)
  1664. {
  1665. drm_i915_private_t *dev_priv = dev->dev_private;
  1666. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1667. bool hung = true;
  1668. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1669. i915_handle_error(dev, true);
  1670. if (!IS_GEN2(dev)) {
  1671. struct intel_ring_buffer *ring;
  1672. int i;
  1673. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1674. * If so we can simply poke the RB_WAIT bit
  1675. * and break the hang. This should work on
  1676. * all but the second generation chipsets.
  1677. */
  1678. for_each_ring(ring, dev_priv, i)
  1679. hung &= !kick_ring(ring);
  1680. }
  1681. return hung;
  1682. }
  1683. return false;
  1684. }
  1685. /**
  1686. * This is called when the chip hasn't reported back with completed
  1687. * batchbuffers in a long time. The first time this is called we simply record
  1688. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1689. * again, we assume the chip is wedged and try to fix it.
  1690. */
  1691. void i915_hangcheck_elapsed(unsigned long data)
  1692. {
  1693. struct drm_device *dev = (struct drm_device *)data;
  1694. drm_i915_private_t *dev_priv = dev->dev_private;
  1695. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1696. struct intel_ring_buffer *ring;
  1697. bool err = false, idle;
  1698. int i;
  1699. if (!i915_enable_hangcheck)
  1700. return;
  1701. memset(acthd, 0, sizeof(acthd));
  1702. idle = true;
  1703. for_each_ring(ring, dev_priv, i) {
  1704. idle &= i915_hangcheck_ring_idle(ring, &err);
  1705. acthd[i] = intel_ring_get_active_head(ring);
  1706. }
  1707. /* If all work is done then ACTHD clearly hasn't advanced. */
  1708. if (idle) {
  1709. if (err) {
  1710. if (i915_hangcheck_hung(dev))
  1711. return;
  1712. goto repeat;
  1713. }
  1714. dev_priv->gpu_error.hangcheck_count = 0;
  1715. return;
  1716. }
  1717. i915_get_extra_instdone(dev, instdone);
  1718. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1719. sizeof(acthd)) == 0 &&
  1720. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1721. sizeof(instdone)) == 0) {
  1722. if (i915_hangcheck_hung(dev))
  1723. return;
  1724. } else {
  1725. dev_priv->gpu_error.hangcheck_count = 0;
  1726. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1727. sizeof(acthd));
  1728. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1729. sizeof(instdone));
  1730. }
  1731. repeat:
  1732. /* Reset timer case chip hangs without another request being added */
  1733. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1734. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1735. }
  1736. /* drm_dma.h hooks
  1737. */
  1738. static void ironlake_irq_preinstall(struct drm_device *dev)
  1739. {
  1740. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1741. atomic_set(&dev_priv->irq_received, 0);
  1742. I915_WRITE(HWSTAM, 0xeffe);
  1743. /* XXX hotplug from PCH */
  1744. I915_WRITE(DEIMR, 0xffffffff);
  1745. I915_WRITE(DEIER, 0x0);
  1746. POSTING_READ(DEIER);
  1747. /* and GT */
  1748. I915_WRITE(GTIMR, 0xffffffff);
  1749. I915_WRITE(GTIER, 0x0);
  1750. POSTING_READ(GTIER);
  1751. if (HAS_PCH_NOP(dev))
  1752. return;
  1753. /* south display irq */
  1754. I915_WRITE(SDEIMR, 0xffffffff);
  1755. /*
  1756. * SDEIER is also touched by the interrupt handler to work around missed
  1757. * PCH interrupts. Hence we can't update it after the interrupt handler
  1758. * is enabled - instead we unconditionally enable all PCH interrupt
  1759. * sources here, but then only unmask them as needed with SDEIMR.
  1760. */
  1761. I915_WRITE(SDEIER, 0xffffffff);
  1762. POSTING_READ(SDEIER);
  1763. }
  1764. static void valleyview_irq_preinstall(struct drm_device *dev)
  1765. {
  1766. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1767. int pipe;
  1768. atomic_set(&dev_priv->irq_received, 0);
  1769. /* VLV magic */
  1770. I915_WRITE(VLV_IMR, 0);
  1771. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1772. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1773. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1774. /* and GT */
  1775. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1776. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1777. I915_WRITE(GTIMR, 0xffffffff);
  1778. I915_WRITE(GTIER, 0x0);
  1779. POSTING_READ(GTIER);
  1780. I915_WRITE(DPINVGTT, 0xff);
  1781. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1782. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1783. for_each_pipe(pipe)
  1784. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1785. I915_WRITE(VLV_IIR, 0xffffffff);
  1786. I915_WRITE(VLV_IMR, 0xffffffff);
  1787. I915_WRITE(VLV_IER, 0x0);
  1788. POSTING_READ(VLV_IER);
  1789. }
  1790. static void ibx_hpd_irq_setup(struct drm_device *dev)
  1791. {
  1792. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1793. struct drm_mode_config *mode_config = &dev->mode_config;
  1794. struct intel_encoder *intel_encoder;
  1795. u32 mask = ~I915_READ(SDEIMR);
  1796. u32 hotplug;
  1797. if (HAS_PCH_IBX(dev)) {
  1798. mask &= ~SDE_HOTPLUG_MASK;
  1799. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1800. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  1801. mask |= hpd_ibx[intel_encoder->hpd_pin];
  1802. } else {
  1803. mask &= ~SDE_HOTPLUG_MASK_CPT;
  1804. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1805. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  1806. mask |= hpd_cpt[intel_encoder->hpd_pin];
  1807. }
  1808. I915_WRITE(SDEIMR, ~mask);
  1809. /*
  1810. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1811. * duration to 2ms (which is the minimum in the Display Port spec)
  1812. *
  1813. * This register is the same on all known PCH chips.
  1814. */
  1815. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1816. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1817. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1818. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1819. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1820. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1821. }
  1822. static void ibx_irq_postinstall(struct drm_device *dev)
  1823. {
  1824. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1825. u32 mask;
  1826. if (HAS_PCH_IBX(dev))
  1827. mask = SDE_GMBUS | SDE_AUX_MASK;
  1828. else
  1829. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  1830. if (HAS_PCH_NOP(dev))
  1831. return;
  1832. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1833. I915_WRITE(SDEIMR, ~mask);
  1834. }
  1835. static int ironlake_irq_postinstall(struct drm_device *dev)
  1836. {
  1837. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1838. /* enable kind of interrupts always enabled */
  1839. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1840. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1841. DE_AUX_CHANNEL_A;
  1842. u32 render_irqs;
  1843. dev_priv->irq_mask = ~display_mask;
  1844. /* should always can generate irq */
  1845. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1846. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1847. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1848. POSTING_READ(DEIER);
  1849. dev_priv->gt_irq_mask = ~0;
  1850. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1851. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1852. if (IS_GEN6(dev))
  1853. render_irqs =
  1854. GT_USER_INTERRUPT |
  1855. GEN6_BSD_USER_INTERRUPT |
  1856. GEN6_BLITTER_USER_INTERRUPT;
  1857. else
  1858. render_irqs =
  1859. GT_USER_INTERRUPT |
  1860. GT_PIPE_NOTIFY |
  1861. GT_BSD_USER_INTERRUPT;
  1862. I915_WRITE(GTIER, render_irqs);
  1863. POSTING_READ(GTIER);
  1864. ibx_irq_postinstall(dev);
  1865. if (IS_IRONLAKE_M(dev)) {
  1866. /* Clear & enable PCU event interrupts */
  1867. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1868. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1869. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1870. }
  1871. return 0;
  1872. }
  1873. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1874. {
  1875. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1876. /* enable kind of interrupts always enabled */
  1877. u32 display_mask =
  1878. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1879. DE_PLANEC_FLIP_DONE_IVB |
  1880. DE_PLANEB_FLIP_DONE_IVB |
  1881. DE_PLANEA_FLIP_DONE_IVB |
  1882. DE_AUX_CHANNEL_A_IVB;
  1883. u32 render_irqs;
  1884. dev_priv->irq_mask = ~display_mask;
  1885. /* should always can generate irq */
  1886. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1887. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1888. I915_WRITE(DEIER,
  1889. display_mask |
  1890. DE_PIPEC_VBLANK_IVB |
  1891. DE_PIPEB_VBLANK_IVB |
  1892. DE_PIPEA_VBLANK_IVB);
  1893. POSTING_READ(DEIER);
  1894. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1895. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1896. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1897. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1898. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1899. I915_WRITE(GTIER, render_irqs);
  1900. POSTING_READ(GTIER);
  1901. ibx_irq_postinstall(dev);
  1902. return 0;
  1903. }
  1904. static int valleyview_irq_postinstall(struct drm_device *dev)
  1905. {
  1906. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1907. u32 enable_mask;
  1908. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1909. u32 render_irqs;
  1910. u16 msid;
  1911. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1912. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1913. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1914. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1915. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1916. /*
  1917. *Leave vblank interrupts masked initially. enable/disable will
  1918. * toggle them based on usage.
  1919. */
  1920. dev_priv->irq_mask = (~enable_mask) |
  1921. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1922. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1923. /* Hack for broken MSIs on VLV */
  1924. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1925. pci_read_config_word(dev->pdev, 0x98, &msid);
  1926. msid &= 0xff; /* mask out delivery bits */
  1927. msid |= (1<<14);
  1928. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1929. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1930. POSTING_READ(PORT_HOTPLUG_EN);
  1931. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1932. I915_WRITE(VLV_IER, enable_mask);
  1933. I915_WRITE(VLV_IIR, 0xffffffff);
  1934. I915_WRITE(PIPESTAT(0), 0xffff);
  1935. I915_WRITE(PIPESTAT(1), 0xffff);
  1936. POSTING_READ(VLV_IER);
  1937. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1938. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1939. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1940. I915_WRITE(VLV_IIR, 0xffffffff);
  1941. I915_WRITE(VLV_IIR, 0xffffffff);
  1942. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1943. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1944. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1945. GEN6_BLITTER_USER_INTERRUPT;
  1946. I915_WRITE(GTIER, render_irqs);
  1947. POSTING_READ(GTIER);
  1948. /* ack & enable invalid PTE error interrupts */
  1949. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1950. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1951. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1952. #endif
  1953. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1954. return 0;
  1955. }
  1956. static void valleyview_irq_uninstall(struct drm_device *dev)
  1957. {
  1958. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1959. int pipe;
  1960. if (!dev_priv)
  1961. return;
  1962. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  1963. for_each_pipe(pipe)
  1964. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1965. I915_WRITE(HWSTAM, 0xffffffff);
  1966. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1967. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1968. for_each_pipe(pipe)
  1969. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1970. I915_WRITE(VLV_IIR, 0xffffffff);
  1971. I915_WRITE(VLV_IMR, 0xffffffff);
  1972. I915_WRITE(VLV_IER, 0x0);
  1973. POSTING_READ(VLV_IER);
  1974. }
  1975. static void ironlake_irq_uninstall(struct drm_device *dev)
  1976. {
  1977. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1978. if (!dev_priv)
  1979. return;
  1980. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  1981. I915_WRITE(HWSTAM, 0xffffffff);
  1982. I915_WRITE(DEIMR, 0xffffffff);
  1983. I915_WRITE(DEIER, 0x0);
  1984. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1985. I915_WRITE(GTIMR, 0xffffffff);
  1986. I915_WRITE(GTIER, 0x0);
  1987. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1988. if (HAS_PCH_NOP(dev))
  1989. return;
  1990. I915_WRITE(SDEIMR, 0xffffffff);
  1991. I915_WRITE(SDEIER, 0x0);
  1992. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1993. }
  1994. static void i8xx_irq_preinstall(struct drm_device * dev)
  1995. {
  1996. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1997. int pipe;
  1998. atomic_set(&dev_priv->irq_received, 0);
  1999. for_each_pipe(pipe)
  2000. I915_WRITE(PIPESTAT(pipe), 0);
  2001. I915_WRITE16(IMR, 0xffff);
  2002. I915_WRITE16(IER, 0x0);
  2003. POSTING_READ16(IER);
  2004. }
  2005. static int i8xx_irq_postinstall(struct drm_device *dev)
  2006. {
  2007. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2008. I915_WRITE16(EMR,
  2009. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2010. /* Unmask the interrupts that we always want on. */
  2011. dev_priv->irq_mask =
  2012. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2013. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2014. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2015. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2016. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2017. I915_WRITE16(IMR, dev_priv->irq_mask);
  2018. I915_WRITE16(IER,
  2019. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2020. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2021. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2022. I915_USER_INTERRUPT);
  2023. POSTING_READ16(IER);
  2024. return 0;
  2025. }
  2026. /*
  2027. * Returns true when a page flip has completed.
  2028. */
  2029. static bool i8xx_handle_vblank(struct drm_device *dev,
  2030. int pipe, u16 iir)
  2031. {
  2032. drm_i915_private_t *dev_priv = dev->dev_private;
  2033. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2034. if (!drm_handle_vblank(dev, pipe))
  2035. return false;
  2036. if ((iir & flip_pending) == 0)
  2037. return false;
  2038. intel_prepare_page_flip(dev, pipe);
  2039. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2040. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2041. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2042. * the flip is completed (no longer pending). Since this doesn't raise
  2043. * an interrupt per se, we watch for the change at vblank.
  2044. */
  2045. if (I915_READ16(ISR) & flip_pending)
  2046. return false;
  2047. intel_finish_page_flip(dev, pipe);
  2048. return true;
  2049. }
  2050. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2051. {
  2052. struct drm_device *dev = (struct drm_device *) arg;
  2053. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2054. u16 iir, new_iir;
  2055. u32 pipe_stats[2];
  2056. unsigned long irqflags;
  2057. int irq_received;
  2058. int pipe;
  2059. u16 flip_mask =
  2060. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2061. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2062. atomic_inc(&dev_priv->irq_received);
  2063. iir = I915_READ16(IIR);
  2064. if (iir == 0)
  2065. return IRQ_NONE;
  2066. while (iir & ~flip_mask) {
  2067. /* Can't rely on pipestat interrupt bit in iir as it might
  2068. * have been cleared after the pipestat interrupt was received.
  2069. * It doesn't set the bit in iir again, but it still produces
  2070. * interrupts (for non-MSI).
  2071. */
  2072. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2073. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2074. i915_handle_error(dev, false);
  2075. for_each_pipe(pipe) {
  2076. int reg = PIPESTAT(pipe);
  2077. pipe_stats[pipe] = I915_READ(reg);
  2078. /*
  2079. * Clear the PIPE*STAT regs before the IIR
  2080. */
  2081. if (pipe_stats[pipe] & 0x8000ffff) {
  2082. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2083. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2084. pipe_name(pipe));
  2085. I915_WRITE(reg, pipe_stats[pipe]);
  2086. irq_received = 1;
  2087. }
  2088. }
  2089. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2090. I915_WRITE16(IIR, iir & ~flip_mask);
  2091. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2092. i915_update_dri1_breadcrumb(dev);
  2093. if (iir & I915_USER_INTERRUPT)
  2094. notify_ring(dev, &dev_priv->ring[RCS]);
  2095. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2096. i8xx_handle_vblank(dev, 0, iir))
  2097. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2098. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2099. i8xx_handle_vblank(dev, 1, iir))
  2100. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2101. iir = new_iir;
  2102. }
  2103. return IRQ_HANDLED;
  2104. }
  2105. static void i8xx_irq_uninstall(struct drm_device * dev)
  2106. {
  2107. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2108. int pipe;
  2109. for_each_pipe(pipe) {
  2110. /* Clear enable bits; then clear status bits */
  2111. I915_WRITE(PIPESTAT(pipe), 0);
  2112. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2113. }
  2114. I915_WRITE16(IMR, 0xffff);
  2115. I915_WRITE16(IER, 0x0);
  2116. I915_WRITE16(IIR, I915_READ16(IIR));
  2117. }
  2118. static void i915_irq_preinstall(struct drm_device * dev)
  2119. {
  2120. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2121. int pipe;
  2122. atomic_set(&dev_priv->irq_received, 0);
  2123. if (I915_HAS_HOTPLUG(dev)) {
  2124. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2125. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2126. }
  2127. I915_WRITE16(HWSTAM, 0xeffe);
  2128. for_each_pipe(pipe)
  2129. I915_WRITE(PIPESTAT(pipe), 0);
  2130. I915_WRITE(IMR, 0xffffffff);
  2131. I915_WRITE(IER, 0x0);
  2132. POSTING_READ(IER);
  2133. }
  2134. static int i915_irq_postinstall(struct drm_device *dev)
  2135. {
  2136. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2137. u32 enable_mask;
  2138. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2139. /* Unmask the interrupts that we always want on. */
  2140. dev_priv->irq_mask =
  2141. ~(I915_ASLE_INTERRUPT |
  2142. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2143. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2144. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2145. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2146. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2147. enable_mask =
  2148. I915_ASLE_INTERRUPT |
  2149. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2150. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2151. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2152. I915_USER_INTERRUPT;
  2153. if (I915_HAS_HOTPLUG(dev)) {
  2154. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2155. POSTING_READ(PORT_HOTPLUG_EN);
  2156. /* Enable in IER... */
  2157. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2158. /* and unmask in IMR */
  2159. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2160. }
  2161. I915_WRITE(IMR, dev_priv->irq_mask);
  2162. I915_WRITE(IER, enable_mask);
  2163. POSTING_READ(IER);
  2164. intel_opregion_enable_asle(dev);
  2165. return 0;
  2166. }
  2167. /*
  2168. * Returns true when a page flip has completed.
  2169. */
  2170. static bool i915_handle_vblank(struct drm_device *dev,
  2171. int plane, int pipe, u32 iir)
  2172. {
  2173. drm_i915_private_t *dev_priv = dev->dev_private;
  2174. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2175. if (!drm_handle_vblank(dev, pipe))
  2176. return false;
  2177. if ((iir & flip_pending) == 0)
  2178. return false;
  2179. intel_prepare_page_flip(dev, plane);
  2180. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2181. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2182. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2183. * the flip is completed (no longer pending). Since this doesn't raise
  2184. * an interrupt per se, we watch for the change at vblank.
  2185. */
  2186. if (I915_READ(ISR) & flip_pending)
  2187. return false;
  2188. intel_finish_page_flip(dev, pipe);
  2189. return true;
  2190. }
  2191. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2192. {
  2193. struct drm_device *dev = (struct drm_device *) arg;
  2194. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2195. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2196. unsigned long irqflags;
  2197. u32 flip_mask =
  2198. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2199. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2200. int pipe, ret = IRQ_NONE;
  2201. atomic_inc(&dev_priv->irq_received);
  2202. iir = I915_READ(IIR);
  2203. do {
  2204. bool irq_received = (iir & ~flip_mask) != 0;
  2205. bool blc_event = false;
  2206. /* Can't rely on pipestat interrupt bit in iir as it might
  2207. * have been cleared after the pipestat interrupt was received.
  2208. * It doesn't set the bit in iir again, but it still produces
  2209. * interrupts (for non-MSI).
  2210. */
  2211. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2212. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2213. i915_handle_error(dev, false);
  2214. for_each_pipe(pipe) {
  2215. int reg = PIPESTAT(pipe);
  2216. pipe_stats[pipe] = I915_READ(reg);
  2217. /* Clear the PIPE*STAT regs before the IIR */
  2218. if (pipe_stats[pipe] & 0x8000ffff) {
  2219. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2220. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2221. pipe_name(pipe));
  2222. I915_WRITE(reg, pipe_stats[pipe]);
  2223. irq_received = true;
  2224. }
  2225. }
  2226. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2227. if (!irq_received)
  2228. break;
  2229. /* Consume port. Then clear IIR or we'll miss events */
  2230. if ((I915_HAS_HOTPLUG(dev)) &&
  2231. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2232. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2233. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2234. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2235. hotplug_status);
  2236. if (hotplug_trigger) {
  2237. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  2238. i915_hpd_irq_setup(dev);
  2239. queue_work(dev_priv->wq,
  2240. &dev_priv->hotplug_work);
  2241. }
  2242. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2243. POSTING_READ(PORT_HOTPLUG_STAT);
  2244. }
  2245. I915_WRITE(IIR, iir & ~flip_mask);
  2246. new_iir = I915_READ(IIR); /* Flush posted writes */
  2247. if (iir & I915_USER_INTERRUPT)
  2248. notify_ring(dev, &dev_priv->ring[RCS]);
  2249. for_each_pipe(pipe) {
  2250. int plane = pipe;
  2251. if (IS_MOBILE(dev))
  2252. plane = !plane;
  2253. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2254. i915_handle_vblank(dev, plane, pipe, iir))
  2255. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2256. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2257. blc_event = true;
  2258. }
  2259. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2260. intel_opregion_asle_intr(dev);
  2261. /* With MSI, interrupts are only generated when iir
  2262. * transitions from zero to nonzero. If another bit got
  2263. * set while we were handling the existing iir bits, then
  2264. * we would never get another interrupt.
  2265. *
  2266. * This is fine on non-MSI as well, as if we hit this path
  2267. * we avoid exiting the interrupt handler only to generate
  2268. * another one.
  2269. *
  2270. * Note that for MSI this could cause a stray interrupt report
  2271. * if an interrupt landed in the time between writing IIR and
  2272. * the posting read. This should be rare enough to never
  2273. * trigger the 99% of 100,000 interrupts test for disabling
  2274. * stray interrupts.
  2275. */
  2276. ret = IRQ_HANDLED;
  2277. iir = new_iir;
  2278. } while (iir & ~flip_mask);
  2279. i915_update_dri1_breadcrumb(dev);
  2280. return ret;
  2281. }
  2282. static void i915_irq_uninstall(struct drm_device * dev)
  2283. {
  2284. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2285. int pipe;
  2286. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2287. if (I915_HAS_HOTPLUG(dev)) {
  2288. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2289. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2290. }
  2291. I915_WRITE16(HWSTAM, 0xffff);
  2292. for_each_pipe(pipe) {
  2293. /* Clear enable bits; then clear status bits */
  2294. I915_WRITE(PIPESTAT(pipe), 0);
  2295. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2296. }
  2297. I915_WRITE(IMR, 0xffffffff);
  2298. I915_WRITE(IER, 0x0);
  2299. I915_WRITE(IIR, I915_READ(IIR));
  2300. }
  2301. static void i965_irq_preinstall(struct drm_device * dev)
  2302. {
  2303. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2304. int pipe;
  2305. atomic_set(&dev_priv->irq_received, 0);
  2306. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2307. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2308. I915_WRITE(HWSTAM, 0xeffe);
  2309. for_each_pipe(pipe)
  2310. I915_WRITE(PIPESTAT(pipe), 0);
  2311. I915_WRITE(IMR, 0xffffffff);
  2312. I915_WRITE(IER, 0x0);
  2313. POSTING_READ(IER);
  2314. }
  2315. static int i965_irq_postinstall(struct drm_device *dev)
  2316. {
  2317. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2318. u32 enable_mask;
  2319. u32 error_mask;
  2320. /* Unmask the interrupts that we always want on. */
  2321. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2322. I915_DISPLAY_PORT_INTERRUPT |
  2323. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2324. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2325. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2326. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2327. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2328. enable_mask = ~dev_priv->irq_mask;
  2329. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2330. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2331. enable_mask |= I915_USER_INTERRUPT;
  2332. if (IS_G4X(dev))
  2333. enable_mask |= I915_BSD_USER_INTERRUPT;
  2334. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2335. /*
  2336. * Enable some error detection, note the instruction error mask
  2337. * bit is reserved, so we leave it masked.
  2338. */
  2339. if (IS_G4X(dev)) {
  2340. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2341. GM45_ERROR_MEM_PRIV |
  2342. GM45_ERROR_CP_PRIV |
  2343. I915_ERROR_MEMORY_REFRESH);
  2344. } else {
  2345. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2346. I915_ERROR_MEMORY_REFRESH);
  2347. }
  2348. I915_WRITE(EMR, error_mask);
  2349. I915_WRITE(IMR, dev_priv->irq_mask);
  2350. I915_WRITE(IER, enable_mask);
  2351. POSTING_READ(IER);
  2352. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2353. POSTING_READ(PORT_HOTPLUG_EN);
  2354. intel_opregion_enable_asle(dev);
  2355. return 0;
  2356. }
  2357. static void i915_hpd_irq_setup(struct drm_device *dev)
  2358. {
  2359. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2360. struct drm_mode_config *mode_config = &dev->mode_config;
  2361. struct intel_encoder *intel_encoder;
  2362. u32 hotplug_en;
  2363. if (I915_HAS_HOTPLUG(dev)) {
  2364. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2365. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2366. /* Note HDMI and DP share hotplug bits */
  2367. /* enable bits are the same for all generations */
  2368. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2369. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2370. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2371. /* Programming the CRT detection parameters tends
  2372. to generate a spurious hotplug event about three
  2373. seconds later. So just do it once.
  2374. */
  2375. if (IS_G4X(dev))
  2376. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2377. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2378. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2379. /* Ignore TV since it's buggy */
  2380. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2381. }
  2382. }
  2383. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2384. {
  2385. struct drm_device *dev = (struct drm_device *) arg;
  2386. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2387. u32 iir, new_iir;
  2388. u32 pipe_stats[I915_MAX_PIPES];
  2389. unsigned long irqflags;
  2390. int irq_received;
  2391. int ret = IRQ_NONE, pipe;
  2392. u32 flip_mask =
  2393. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2394. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2395. atomic_inc(&dev_priv->irq_received);
  2396. iir = I915_READ(IIR);
  2397. for (;;) {
  2398. bool blc_event = false;
  2399. irq_received = (iir & ~flip_mask) != 0;
  2400. /* Can't rely on pipestat interrupt bit in iir as it might
  2401. * have been cleared after the pipestat interrupt was received.
  2402. * It doesn't set the bit in iir again, but it still produces
  2403. * interrupts (for non-MSI).
  2404. */
  2405. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2406. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2407. i915_handle_error(dev, false);
  2408. for_each_pipe(pipe) {
  2409. int reg = PIPESTAT(pipe);
  2410. pipe_stats[pipe] = I915_READ(reg);
  2411. /*
  2412. * Clear the PIPE*STAT regs before the IIR
  2413. */
  2414. if (pipe_stats[pipe] & 0x8000ffff) {
  2415. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2416. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2417. pipe_name(pipe));
  2418. I915_WRITE(reg, pipe_stats[pipe]);
  2419. irq_received = 1;
  2420. }
  2421. }
  2422. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2423. if (!irq_received)
  2424. break;
  2425. ret = IRQ_HANDLED;
  2426. /* Consume port. Then clear IIR or we'll miss events */
  2427. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2428. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2429. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2430. HOTPLUG_INT_STATUS_G4X :
  2431. HOTPLUG_INT_STATUS_I965);
  2432. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2433. hotplug_status);
  2434. if (hotplug_trigger) {
  2435. if (hotplug_irq_storm_detect(dev, hotplug_trigger,
  2436. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
  2437. i915_hpd_irq_setup(dev);
  2438. queue_work(dev_priv->wq,
  2439. &dev_priv->hotplug_work);
  2440. }
  2441. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2442. I915_READ(PORT_HOTPLUG_STAT);
  2443. }
  2444. I915_WRITE(IIR, iir & ~flip_mask);
  2445. new_iir = I915_READ(IIR); /* Flush posted writes */
  2446. if (iir & I915_USER_INTERRUPT)
  2447. notify_ring(dev, &dev_priv->ring[RCS]);
  2448. if (iir & I915_BSD_USER_INTERRUPT)
  2449. notify_ring(dev, &dev_priv->ring[VCS]);
  2450. for_each_pipe(pipe) {
  2451. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2452. i915_handle_vblank(dev, pipe, pipe, iir))
  2453. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2454. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2455. blc_event = true;
  2456. }
  2457. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2458. intel_opregion_asle_intr(dev);
  2459. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2460. gmbus_irq_handler(dev);
  2461. /* With MSI, interrupts are only generated when iir
  2462. * transitions from zero to nonzero. If another bit got
  2463. * set while we were handling the existing iir bits, then
  2464. * we would never get another interrupt.
  2465. *
  2466. * This is fine on non-MSI as well, as if we hit this path
  2467. * we avoid exiting the interrupt handler only to generate
  2468. * another one.
  2469. *
  2470. * Note that for MSI this could cause a stray interrupt report
  2471. * if an interrupt landed in the time between writing IIR and
  2472. * the posting read. This should be rare enough to never
  2473. * trigger the 99% of 100,000 interrupts test for disabling
  2474. * stray interrupts.
  2475. */
  2476. iir = new_iir;
  2477. }
  2478. i915_update_dri1_breadcrumb(dev);
  2479. return ret;
  2480. }
  2481. static void i965_irq_uninstall(struct drm_device * dev)
  2482. {
  2483. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2484. int pipe;
  2485. if (!dev_priv)
  2486. return;
  2487. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2488. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2489. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2490. I915_WRITE(HWSTAM, 0xffffffff);
  2491. for_each_pipe(pipe)
  2492. I915_WRITE(PIPESTAT(pipe), 0);
  2493. I915_WRITE(IMR, 0xffffffff);
  2494. I915_WRITE(IER, 0x0);
  2495. for_each_pipe(pipe)
  2496. I915_WRITE(PIPESTAT(pipe),
  2497. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2498. I915_WRITE(IIR, I915_READ(IIR));
  2499. }
  2500. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2501. {
  2502. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2503. struct drm_device *dev = dev_priv->dev;
  2504. struct drm_mode_config *mode_config = &dev->mode_config;
  2505. unsigned long irqflags;
  2506. int i;
  2507. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2508. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2509. struct drm_connector *connector;
  2510. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2511. continue;
  2512. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2513. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2514. struct intel_connector *intel_connector = to_intel_connector(connector);
  2515. if (intel_connector->encoder->hpd_pin == i) {
  2516. if (connector->polled != intel_connector->polled)
  2517. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2518. drm_get_connector_name(connector));
  2519. connector->polled = intel_connector->polled;
  2520. if (!connector->polled)
  2521. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2522. }
  2523. }
  2524. }
  2525. if (dev_priv->display.hpd_irq_setup)
  2526. dev_priv->display.hpd_irq_setup(dev);
  2527. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2528. }
  2529. void intel_irq_init(struct drm_device *dev)
  2530. {
  2531. struct drm_i915_private *dev_priv = dev->dev_private;
  2532. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2533. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2534. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2535. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2536. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2537. i915_hangcheck_elapsed,
  2538. (unsigned long) dev);
  2539. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2540. (unsigned long) dev_priv);
  2541. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2542. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2543. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2544. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2545. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2546. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2547. }
  2548. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2549. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2550. else
  2551. dev->driver->get_vblank_timestamp = NULL;
  2552. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2553. if (IS_VALLEYVIEW(dev)) {
  2554. dev->driver->irq_handler = valleyview_irq_handler;
  2555. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2556. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2557. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2558. dev->driver->enable_vblank = valleyview_enable_vblank;
  2559. dev->driver->disable_vblank = valleyview_disable_vblank;
  2560. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2561. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2562. /* Share pre & uninstall handlers with ILK/SNB */
  2563. dev->driver->irq_handler = ivybridge_irq_handler;
  2564. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2565. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2566. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2567. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2568. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2569. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2570. } else if (HAS_PCH_SPLIT(dev)) {
  2571. dev->driver->irq_handler = ironlake_irq_handler;
  2572. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2573. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2574. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2575. dev->driver->enable_vblank = ironlake_enable_vblank;
  2576. dev->driver->disable_vblank = ironlake_disable_vblank;
  2577. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2578. } else {
  2579. if (INTEL_INFO(dev)->gen == 2) {
  2580. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2581. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2582. dev->driver->irq_handler = i8xx_irq_handler;
  2583. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2584. } else if (INTEL_INFO(dev)->gen == 3) {
  2585. dev->driver->irq_preinstall = i915_irq_preinstall;
  2586. dev->driver->irq_postinstall = i915_irq_postinstall;
  2587. dev->driver->irq_uninstall = i915_irq_uninstall;
  2588. dev->driver->irq_handler = i915_irq_handler;
  2589. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2590. } else {
  2591. dev->driver->irq_preinstall = i965_irq_preinstall;
  2592. dev->driver->irq_postinstall = i965_irq_postinstall;
  2593. dev->driver->irq_uninstall = i965_irq_uninstall;
  2594. dev->driver->irq_handler = i965_irq_handler;
  2595. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2596. }
  2597. dev->driver->enable_vblank = i915_enable_vblank;
  2598. dev->driver->disable_vblank = i915_disable_vblank;
  2599. }
  2600. }
  2601. void intel_hpd_init(struct drm_device *dev)
  2602. {
  2603. struct drm_i915_private *dev_priv = dev->dev_private;
  2604. struct drm_mode_config *mode_config = &dev->mode_config;
  2605. struct drm_connector *connector;
  2606. int i;
  2607. for (i = 1; i < HPD_NUM_PINS; i++) {
  2608. dev_priv->hpd_stats[i].hpd_cnt = 0;
  2609. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2610. }
  2611. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2612. struct intel_connector *intel_connector = to_intel_connector(connector);
  2613. connector->polled = intel_connector->polled;
  2614. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  2615. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2616. }
  2617. if (dev_priv->display.hpd_irq_setup)
  2618. dev_priv->display.hpd_irq_setup(dev);
  2619. }