emulate.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. #define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
  77. /* Misc flags */
  78. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  79. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  80. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  81. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Imm (4<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. u8 intercept;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. struct gprefix *gprefix;
  109. } u;
  110. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. struct gprefix {
  117. struct opcode pfx_no;
  118. struct opcode pfx_66;
  119. struct opcode pfx_f2;
  120. struct opcode pfx_f3;
  121. };
  122. /* EFLAGS bit definitions. */
  123. #define EFLG_ID (1<<21)
  124. #define EFLG_VIP (1<<20)
  125. #define EFLG_VIF (1<<19)
  126. #define EFLG_AC (1<<18)
  127. #define EFLG_VM (1<<17)
  128. #define EFLG_RF (1<<16)
  129. #define EFLG_IOPL (3<<12)
  130. #define EFLG_NT (1<<14)
  131. #define EFLG_OF (1<<11)
  132. #define EFLG_DF (1<<10)
  133. #define EFLG_IF (1<<9)
  134. #define EFLG_TF (1<<8)
  135. #define EFLG_SF (1<<7)
  136. #define EFLG_ZF (1<<6)
  137. #define EFLG_AF (1<<4)
  138. #define EFLG_PF (1<<2)
  139. #define EFLG_CF (1<<0)
  140. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  141. #define EFLG_RESERVED_ONE_MASK 2
  142. /*
  143. * Instruction emulation:
  144. * Most instructions are emulated directly via a fragment of inline assembly
  145. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  146. * any modified flags.
  147. */
  148. #if defined(CONFIG_X86_64)
  149. #define _LO32 "k" /* force 32-bit operand */
  150. #define _STK "%%rsp" /* stack pointer */
  151. #elif defined(__i386__)
  152. #define _LO32 "" /* force 32-bit operand */
  153. #define _STK "%%esp" /* stack pointer */
  154. #endif
  155. /*
  156. * These EFLAGS bits are restored from saved value during emulation, and
  157. * any changes are written back to the saved value after emulation.
  158. */
  159. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  160. /* Before executing instruction: restore necessary bits in EFLAGS. */
  161. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  162. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  163. "movl %"_sav",%"_LO32 _tmp"; " \
  164. "push %"_tmp"; " \
  165. "push %"_tmp"; " \
  166. "movl %"_msk",%"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "pushf; " \
  169. "notl %"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  172. "pop %"_tmp"; " \
  173. "orl %"_LO32 _tmp",("_STK"); " \
  174. "popf; " \
  175. "pop %"_sav"; "
  176. /* After executing instruction: write-back necessary bits in EFLAGS. */
  177. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  178. /* _sav |= EFLAGS & _msk; */ \
  179. "pushf; " \
  180. "pop %"_tmp"; " \
  181. "andl %"_msk",%"_LO32 _tmp"; " \
  182. "orl %"_LO32 _tmp",%"_sav"; "
  183. #ifdef CONFIG_X86_64
  184. #define ON64(x) x
  185. #else
  186. #define ON64(x)
  187. #endif
  188. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  189. do { \
  190. __asm__ __volatile__ ( \
  191. _PRE_EFLAGS("0", "4", "2") \
  192. _op _suffix " %"_x"3,%1; " \
  193. _POST_EFLAGS("0", "4", "2") \
  194. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  195. "=&r" (_tmp) \
  196. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  197. } while (0)
  198. /* Raw emulation: instruction has two explicit operands. */
  199. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  200. do { \
  201. unsigned long _tmp; \
  202. \
  203. switch ((_dst).bytes) { \
  204. case 2: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  206. break; \
  207. case 4: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  209. break; \
  210. case 8: \
  211. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  212. break; \
  213. } \
  214. } while (0)
  215. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  216. do { \
  217. unsigned long _tmp; \
  218. switch ((_dst).bytes) { \
  219. case 1: \
  220. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  221. break; \
  222. default: \
  223. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  224. _wx, _wy, _lx, _ly, _qx, _qy); \
  225. break; \
  226. } \
  227. } while (0)
  228. /* Source operand is byte-sized and may be restricted to just %cl. */
  229. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  230. __emulate_2op(_op, _src, _dst, _eflags, \
  231. "b", "c", "b", "c", "b", "c", "b", "c")
  232. /* Source operand is byte, word, long or quad sized. */
  233. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  234. __emulate_2op(_op, _src, _dst, _eflags, \
  235. "b", "q", "w", "r", _LO32, "r", "", "r")
  236. /* Source operand is word, long or quad sized. */
  237. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  238. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  239. "w", "r", _LO32, "r", "", "r")
  240. /* Instruction has three operands and one operand is stored in ECX register */
  241. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  242. do { \
  243. unsigned long _tmp; \
  244. _type _clv = (_cl).val; \
  245. _type _srcv = (_src).val; \
  246. _type _dstv = (_dst).val; \
  247. \
  248. __asm__ __volatile__ ( \
  249. _PRE_EFLAGS("0", "5", "2") \
  250. _op _suffix " %4,%1 \n" \
  251. _POST_EFLAGS("0", "5", "2") \
  252. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  253. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  254. ); \
  255. \
  256. (_cl).val = (unsigned long) _clv; \
  257. (_src).val = (unsigned long) _srcv; \
  258. (_dst).val = (unsigned long) _dstv; \
  259. } while (0)
  260. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  261. do { \
  262. switch ((_dst).bytes) { \
  263. case 2: \
  264. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "w", unsigned short); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  269. "l", unsigned int); \
  270. break; \
  271. case 8: \
  272. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  273. "q", unsigned long)); \
  274. break; \
  275. } \
  276. } while (0)
  277. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  278. do { \
  279. unsigned long _tmp; \
  280. \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "3", "2") \
  283. _op _suffix " %1; " \
  284. _POST_EFLAGS("0", "3", "2") \
  285. : "=m" (_eflags), "+m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : "i" (EFLAGS_MASK)); \
  288. } while (0)
  289. /* Instruction has only one explicit operand (no source operand). */
  290. #define emulate_1op(_op, _dst, _eflags) \
  291. do { \
  292. switch ((_dst).bytes) { \
  293. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  294. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  295. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  296. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  297. } \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "1") \
  305. _op _suffix " %5; " \
  306. _POST_EFLAGS("0", "4", "1") \
  307. : "=m" (_eflags), "=&r" (_tmp), \
  308. "+a" (_rax), "+d" (_rdx) \
  309. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  310. "a" (_rax), "d" (_rdx)); \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. \
  316. __asm__ __volatile__ ( \
  317. _PRE_EFLAGS("0", "5", "1") \
  318. "1: \n\t" \
  319. _op _suffix " %6; " \
  320. "2: \n\t" \
  321. _POST_EFLAGS("0", "5", "1") \
  322. ".pushsection .fixup,\"ax\" \n\t" \
  323. "3: movb $1, %4 \n\t" \
  324. "jmp 2b \n\t" \
  325. ".popsection \n\t" \
  326. _ASM_EXTABLE(1b, 3b) \
  327. : "=m" (_eflags), "=&r" (_tmp), \
  328. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  329. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  330. "a" (_rax), "d" (_rdx)); \
  331. } while (0)
  332. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  333. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  334. do { \
  335. switch((_src).bytes) { \
  336. case 1: \
  337. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  338. _eflags, "b"); \
  339. break; \
  340. case 2: \
  341. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  342. _eflags, "w"); \
  343. break; \
  344. case 4: \
  345. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  346. _eflags, "l"); \
  347. break; \
  348. case 8: \
  349. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  350. _eflags, "q")); \
  351. break; \
  352. } \
  353. } while (0)
  354. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  355. do { \
  356. switch((_src).bytes) { \
  357. case 1: \
  358. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  359. _eflags, "b", _ex); \
  360. break; \
  361. case 2: \
  362. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  363. _eflags, "w", _ex); \
  364. break; \
  365. case 4: \
  366. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  367. _eflags, "l", _ex); \
  368. break; \
  369. case 8: ON64( \
  370. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  371. _eflags, "q", _ex)); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Fetch next part of the instruction being emulated. */
  376. #define insn_fetch(_type, _size, _eip) \
  377. ({ unsigned long _x; \
  378. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  379. if (rc != X86EMUL_CONTINUE) \
  380. goto done; \
  381. (_eip) += (_size); \
  382. (_type)_x; \
  383. })
  384. #define insn_fetch_arr(_arr, _size, _eip) \
  385. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  386. if (rc != X86EMUL_CONTINUE) \
  387. goto done; \
  388. (_eip) += (_size); \
  389. })
  390. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  391. enum x86_intercept intercept,
  392. enum x86_intercept_stage stage)
  393. {
  394. struct x86_instruction_info info = {
  395. .intercept = intercept,
  396. .rep_prefix = ctxt->decode.rep_prefix,
  397. .modrm_mod = ctxt->decode.modrm_mod,
  398. .modrm_reg = ctxt->decode.modrm_reg,
  399. .modrm_rm = ctxt->decode.modrm_rm,
  400. .src_val = ctxt->decode.src.val64,
  401. .src_bytes = ctxt->decode.src.bytes,
  402. .dst_bytes = ctxt->decode.dst.bytes,
  403. .ad_bytes = ctxt->decode.ad_bytes,
  404. .next_rip = ctxt->eip,
  405. };
  406. return ctxt->ops->intercept(ctxt, &info, stage);
  407. }
  408. static inline unsigned long ad_mask(struct decode_cache *c)
  409. {
  410. return (1UL << (c->ad_bytes << 3)) - 1;
  411. }
  412. /* Access/update address held in a register, based on addressing mode. */
  413. static inline unsigned long
  414. address_mask(struct decode_cache *c, unsigned long reg)
  415. {
  416. if (c->ad_bytes == sizeof(unsigned long))
  417. return reg;
  418. else
  419. return reg & ad_mask(c);
  420. }
  421. static inline unsigned long
  422. register_address(struct decode_cache *c, unsigned long reg)
  423. {
  424. return address_mask(c, reg);
  425. }
  426. static inline void
  427. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  428. {
  429. if (c->ad_bytes == sizeof(unsigned long))
  430. *reg += inc;
  431. else
  432. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  433. }
  434. static inline void jmp_rel(struct decode_cache *c, int rel)
  435. {
  436. register_address_increment(c, &c->eip, rel);
  437. }
  438. static u32 desc_limit_scaled(struct desc_struct *desc)
  439. {
  440. u32 limit = get_desc_limit(desc);
  441. return desc->g ? (limit << 12) | 0xfff : limit;
  442. }
  443. static void set_seg_override(struct decode_cache *c, int seg)
  444. {
  445. c->has_seg_override = true;
  446. c->seg_override = seg;
  447. }
  448. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  449. struct x86_emulate_ops *ops, int seg)
  450. {
  451. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  452. return 0;
  453. return ops->get_cached_segment_base(ctxt, seg);
  454. }
  455. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  456. struct x86_emulate_ops *ops,
  457. struct decode_cache *c)
  458. {
  459. if (!c->has_seg_override)
  460. return 0;
  461. return c->seg_override;
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. ctxt->exception.vector = vec;
  467. ctxt->exception.error_code = error;
  468. ctxt->exception.error_code_valid = valid;
  469. return X86EMUL_PROPAGATE_FAULT;
  470. }
  471. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  474. }
  475. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  476. {
  477. return emulate_exception(ctxt, GP_VECTOR, err, true);
  478. }
  479. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, SS_VECTOR, err, true);
  482. }
  483. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  486. }
  487. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, TS_VECTOR, err, true);
  490. }
  491. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  494. }
  495. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  498. }
  499. static int __linearize(struct x86_emulate_ctxt *ctxt,
  500. struct segmented_address addr,
  501. unsigned size, bool write, bool fetch,
  502. ulong *linear)
  503. {
  504. struct decode_cache *c = &ctxt->decode;
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. unsigned cpl, rpl;
  510. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  511. switch (ctxt->mode) {
  512. case X86EMUL_MODE_REAL:
  513. break;
  514. case X86EMUL_MODE_PROT64:
  515. if (((signed long)la << 16) >> 16 != la)
  516. return emulate_gp(ctxt, 0);
  517. break;
  518. default:
  519. usable = ctxt->ops->get_cached_descriptor(ctxt, &desc, NULL,
  520. addr.seg);
  521. if (!usable)
  522. goto bad;
  523. /* code segment or read-only data segment */
  524. if (((desc.type & 8) || !(desc.type & 2)) && write)
  525. goto bad;
  526. /* unreadable code segment */
  527. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  528. goto bad;
  529. lim = desc_limit_scaled(&desc);
  530. if ((desc.type & 8) || !(desc.type & 4)) {
  531. /* expand-up segment */
  532. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  533. goto bad;
  534. } else {
  535. /* exapand-down segment */
  536. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  537. goto bad;
  538. lim = desc.d ? 0xffffffff : 0xffff;
  539. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  540. goto bad;
  541. }
  542. cpl = ctxt->ops->cpl(ctxt);
  543. rpl = ctxt->ops->get_segment_selector(ctxt, addr.seg) & 3;
  544. cpl = max(cpl, rpl);
  545. if (!(desc.type & 8)) {
  546. /* data segment */
  547. if (cpl > desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && !(desc.type & 4)) {
  550. /* nonconforming code segment */
  551. if (cpl != desc.dpl)
  552. goto bad;
  553. } else if ((desc.type & 8) && (desc.type & 4)) {
  554. /* conforming code segment */
  555. if (cpl < desc.dpl)
  556. goto bad;
  557. }
  558. break;
  559. }
  560. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  561. la &= (u32)-1;
  562. *linear = la;
  563. return X86EMUL_CONTINUE;
  564. bad:
  565. if (addr.seg == VCPU_SREG_SS)
  566. return emulate_ss(ctxt, addr.seg);
  567. else
  568. return emulate_gp(ctxt, addr.seg);
  569. }
  570. static int linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned size, bool write,
  573. ulong *linear)
  574. {
  575. return __linearize(ctxt, addr, size, write, false, linear);
  576. }
  577. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  578. struct segmented_address addr,
  579. void *data,
  580. unsigned size)
  581. {
  582. int rc;
  583. ulong linear;
  584. rc = linearize(ctxt, addr, size, false, &linear);
  585. if (rc != X86EMUL_CONTINUE)
  586. return rc;
  587. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  588. }
  589. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  590. struct x86_emulate_ops *ops,
  591. unsigned long eip, u8 *dest)
  592. {
  593. struct fetch_cache *fc = &ctxt->decode.fetch;
  594. int rc;
  595. int size, cur_size;
  596. if (eip == fc->end) {
  597. unsigned long linear;
  598. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  599. cur_size = fc->end - fc->start;
  600. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  601. rc = __linearize(ctxt, addr, size, false, true, &linear);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  605. size, &ctxt->exception);
  606. if (rc != X86EMUL_CONTINUE)
  607. return rc;
  608. fc->end += size;
  609. }
  610. *dest = fc->data[eip - fc->start];
  611. return X86EMUL_CONTINUE;
  612. }
  613. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  614. struct x86_emulate_ops *ops,
  615. unsigned long eip, void *dest, unsigned size)
  616. {
  617. int rc;
  618. /* x86 instructions are limited to 15 bytes. */
  619. if (eip + size - ctxt->eip > 15)
  620. return X86EMUL_UNHANDLEABLE;
  621. while (size--) {
  622. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. }
  626. return X86EMUL_CONTINUE;
  627. }
  628. /*
  629. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  630. * pointer into the block that addresses the relevant register.
  631. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  632. */
  633. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  634. int highbyte_regs)
  635. {
  636. void *p;
  637. p = &regs[modrm_reg];
  638. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  639. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  640. return p;
  641. }
  642. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  643. struct x86_emulate_ops *ops,
  644. struct segmented_address addr,
  645. u16 *size, unsigned long *address, int op_bytes)
  646. {
  647. int rc;
  648. if (op_bytes == 2)
  649. op_bytes = 3;
  650. *address = 0;
  651. rc = segmented_read_std(ctxt, addr, size, 2);
  652. if (rc != X86EMUL_CONTINUE)
  653. return rc;
  654. addr.ea += 2;
  655. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  656. return rc;
  657. }
  658. static int test_cc(unsigned int condition, unsigned int flags)
  659. {
  660. int rc = 0;
  661. switch ((condition & 15) >> 1) {
  662. case 0: /* o */
  663. rc |= (flags & EFLG_OF);
  664. break;
  665. case 1: /* b/c/nae */
  666. rc |= (flags & EFLG_CF);
  667. break;
  668. case 2: /* z/e */
  669. rc |= (flags & EFLG_ZF);
  670. break;
  671. case 3: /* be/na */
  672. rc |= (flags & (EFLG_CF|EFLG_ZF));
  673. break;
  674. case 4: /* s */
  675. rc |= (flags & EFLG_SF);
  676. break;
  677. case 5: /* p/pe */
  678. rc |= (flags & EFLG_PF);
  679. break;
  680. case 7: /* le/ng */
  681. rc |= (flags & EFLG_ZF);
  682. /* fall through */
  683. case 6: /* l/nge */
  684. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  685. break;
  686. }
  687. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  688. return (!!rc ^ (condition & 1));
  689. }
  690. static void fetch_register_operand(struct operand *op)
  691. {
  692. switch (op->bytes) {
  693. case 1:
  694. op->val = *(u8 *)op->addr.reg;
  695. break;
  696. case 2:
  697. op->val = *(u16 *)op->addr.reg;
  698. break;
  699. case 4:
  700. op->val = *(u32 *)op->addr.reg;
  701. break;
  702. case 8:
  703. op->val = *(u64 *)op->addr.reg;
  704. break;
  705. }
  706. }
  707. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  708. {
  709. ctxt->ops->get_fpu(ctxt);
  710. switch (reg) {
  711. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  712. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  713. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  714. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  715. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  716. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  717. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  718. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  719. #ifdef CONFIG_X86_64
  720. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  721. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  722. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  723. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  724. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  725. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  726. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  727. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  728. #endif
  729. default: BUG();
  730. }
  731. ctxt->ops->put_fpu(ctxt);
  732. }
  733. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  734. int reg)
  735. {
  736. ctxt->ops->get_fpu(ctxt);
  737. switch (reg) {
  738. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  739. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  740. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  741. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  742. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  743. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  744. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  745. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  746. #ifdef CONFIG_X86_64
  747. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  748. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  749. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  750. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  751. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  752. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  753. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  754. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  755. #endif
  756. default: BUG();
  757. }
  758. ctxt->ops->put_fpu(ctxt);
  759. }
  760. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  761. struct operand *op,
  762. struct decode_cache *c,
  763. int inhibit_bytereg)
  764. {
  765. unsigned reg = c->modrm_reg;
  766. int highbyte_regs = c->rex_prefix == 0;
  767. if (!(c->d & ModRM))
  768. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  769. if (c->d & Sse) {
  770. op->type = OP_XMM;
  771. op->bytes = 16;
  772. op->addr.xmm = reg;
  773. read_sse_reg(ctxt, &op->vec_val, reg);
  774. return;
  775. }
  776. op->type = OP_REG;
  777. if ((c->d & ByteOp) && !inhibit_bytereg) {
  778. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  779. op->bytes = 1;
  780. } else {
  781. op->addr.reg = decode_register(reg, c->regs, 0);
  782. op->bytes = c->op_bytes;
  783. }
  784. fetch_register_operand(op);
  785. op->orig_val = op->val;
  786. }
  787. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  788. struct x86_emulate_ops *ops,
  789. struct operand *op)
  790. {
  791. struct decode_cache *c = &ctxt->decode;
  792. u8 sib;
  793. int index_reg = 0, base_reg = 0, scale;
  794. int rc = X86EMUL_CONTINUE;
  795. ulong modrm_ea = 0;
  796. if (c->rex_prefix) {
  797. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  798. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  799. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  800. }
  801. c->modrm = insn_fetch(u8, 1, c->eip);
  802. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  803. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  804. c->modrm_rm |= (c->modrm & 0x07);
  805. c->modrm_seg = VCPU_SREG_DS;
  806. if (c->modrm_mod == 3) {
  807. op->type = OP_REG;
  808. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  809. op->addr.reg = decode_register(c->modrm_rm,
  810. c->regs, c->d & ByteOp);
  811. if (c->d & Sse) {
  812. op->type = OP_XMM;
  813. op->bytes = 16;
  814. op->addr.xmm = c->modrm_rm;
  815. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  816. return rc;
  817. }
  818. fetch_register_operand(op);
  819. return rc;
  820. }
  821. op->type = OP_MEM;
  822. if (c->ad_bytes == 2) {
  823. unsigned bx = c->regs[VCPU_REGS_RBX];
  824. unsigned bp = c->regs[VCPU_REGS_RBP];
  825. unsigned si = c->regs[VCPU_REGS_RSI];
  826. unsigned di = c->regs[VCPU_REGS_RDI];
  827. /* 16-bit ModR/M decode. */
  828. switch (c->modrm_mod) {
  829. case 0:
  830. if (c->modrm_rm == 6)
  831. modrm_ea += insn_fetch(u16, 2, c->eip);
  832. break;
  833. case 1:
  834. modrm_ea += insn_fetch(s8, 1, c->eip);
  835. break;
  836. case 2:
  837. modrm_ea += insn_fetch(u16, 2, c->eip);
  838. break;
  839. }
  840. switch (c->modrm_rm) {
  841. case 0:
  842. modrm_ea += bx + si;
  843. break;
  844. case 1:
  845. modrm_ea += bx + di;
  846. break;
  847. case 2:
  848. modrm_ea += bp + si;
  849. break;
  850. case 3:
  851. modrm_ea += bp + di;
  852. break;
  853. case 4:
  854. modrm_ea += si;
  855. break;
  856. case 5:
  857. modrm_ea += di;
  858. break;
  859. case 6:
  860. if (c->modrm_mod != 0)
  861. modrm_ea += bp;
  862. break;
  863. case 7:
  864. modrm_ea += bx;
  865. break;
  866. }
  867. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  868. (c->modrm_rm == 6 && c->modrm_mod != 0))
  869. c->modrm_seg = VCPU_SREG_SS;
  870. modrm_ea = (u16)modrm_ea;
  871. } else {
  872. /* 32/64-bit ModR/M decode. */
  873. if ((c->modrm_rm & 7) == 4) {
  874. sib = insn_fetch(u8, 1, c->eip);
  875. index_reg |= (sib >> 3) & 7;
  876. base_reg |= sib & 7;
  877. scale = sib >> 6;
  878. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  879. modrm_ea += insn_fetch(s32, 4, c->eip);
  880. else
  881. modrm_ea += c->regs[base_reg];
  882. if (index_reg != 4)
  883. modrm_ea += c->regs[index_reg] << scale;
  884. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  885. if (ctxt->mode == X86EMUL_MODE_PROT64)
  886. c->rip_relative = 1;
  887. } else
  888. modrm_ea += c->regs[c->modrm_rm];
  889. switch (c->modrm_mod) {
  890. case 0:
  891. if (c->modrm_rm == 5)
  892. modrm_ea += insn_fetch(s32, 4, c->eip);
  893. break;
  894. case 1:
  895. modrm_ea += insn_fetch(s8, 1, c->eip);
  896. break;
  897. case 2:
  898. modrm_ea += insn_fetch(s32, 4, c->eip);
  899. break;
  900. }
  901. }
  902. op->addr.mem.ea = modrm_ea;
  903. done:
  904. return rc;
  905. }
  906. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  907. struct x86_emulate_ops *ops,
  908. struct operand *op)
  909. {
  910. struct decode_cache *c = &ctxt->decode;
  911. int rc = X86EMUL_CONTINUE;
  912. op->type = OP_MEM;
  913. switch (c->ad_bytes) {
  914. case 2:
  915. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  916. break;
  917. case 4:
  918. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  919. break;
  920. case 8:
  921. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  922. break;
  923. }
  924. done:
  925. return rc;
  926. }
  927. static void fetch_bit_operand(struct decode_cache *c)
  928. {
  929. long sv = 0, mask;
  930. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  931. mask = ~(c->dst.bytes * 8 - 1);
  932. if (c->src.bytes == 2)
  933. sv = (s16)c->src.val & (s16)mask;
  934. else if (c->src.bytes == 4)
  935. sv = (s32)c->src.val & (s32)mask;
  936. c->dst.addr.mem.ea += (sv >> 3);
  937. }
  938. /* only subword offset */
  939. c->src.val &= (c->dst.bytes << 3) - 1;
  940. }
  941. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  942. struct x86_emulate_ops *ops,
  943. unsigned long addr, void *dest, unsigned size)
  944. {
  945. int rc;
  946. struct read_cache *mc = &ctxt->decode.mem_read;
  947. while (size) {
  948. int n = min(size, 8u);
  949. size -= n;
  950. if (mc->pos < mc->end)
  951. goto read_cached;
  952. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  953. &ctxt->exception);
  954. if (rc != X86EMUL_CONTINUE)
  955. return rc;
  956. mc->end += n;
  957. read_cached:
  958. memcpy(dest, mc->data + mc->pos, n);
  959. mc->pos += n;
  960. dest += n;
  961. addr += n;
  962. }
  963. return X86EMUL_CONTINUE;
  964. }
  965. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  966. struct segmented_address addr,
  967. void *data,
  968. unsigned size)
  969. {
  970. int rc;
  971. ulong linear;
  972. rc = linearize(ctxt, addr, size, false, &linear);
  973. if (rc != X86EMUL_CONTINUE)
  974. return rc;
  975. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  976. }
  977. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  978. struct segmented_address addr,
  979. const void *data,
  980. unsigned size)
  981. {
  982. int rc;
  983. ulong linear;
  984. rc = linearize(ctxt, addr, size, true, &linear);
  985. if (rc != X86EMUL_CONTINUE)
  986. return rc;
  987. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  988. &ctxt->exception);
  989. }
  990. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  991. struct segmented_address addr,
  992. const void *orig_data, const void *data,
  993. unsigned size)
  994. {
  995. int rc;
  996. ulong linear;
  997. rc = linearize(ctxt, addr, size, true, &linear);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1001. size, &ctxt->exception);
  1002. }
  1003. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1004. struct x86_emulate_ops *ops,
  1005. unsigned int size, unsigned short port,
  1006. void *dest)
  1007. {
  1008. struct read_cache *rc = &ctxt->decode.io_read;
  1009. if (rc->pos == rc->end) { /* refill pio read ahead */
  1010. struct decode_cache *c = &ctxt->decode;
  1011. unsigned int in_page, n;
  1012. unsigned int count = c->rep_prefix ?
  1013. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1014. in_page = (ctxt->eflags & EFLG_DF) ?
  1015. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1016. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1017. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1018. count);
  1019. if (n == 0)
  1020. n = 1;
  1021. rc->pos = rc->end = 0;
  1022. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1023. return 0;
  1024. rc->end = n * size;
  1025. }
  1026. memcpy(dest, rc->data + rc->pos, size);
  1027. rc->pos += size;
  1028. return 1;
  1029. }
  1030. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1031. struct x86_emulate_ops *ops,
  1032. u16 selector, struct desc_ptr *dt)
  1033. {
  1034. if (selector & 1 << 2) {
  1035. struct desc_struct desc;
  1036. memset (dt, 0, sizeof *dt);
  1037. if (!ops->get_cached_descriptor(ctxt, &desc, NULL,
  1038. VCPU_SREG_LDTR))
  1039. return;
  1040. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1041. dt->address = get_desc_base(&desc);
  1042. } else
  1043. ops->get_gdt(ctxt, dt);
  1044. }
  1045. /* allowed just for 8 bytes segments */
  1046. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1047. struct x86_emulate_ops *ops,
  1048. u16 selector, struct desc_struct *desc)
  1049. {
  1050. struct desc_ptr dt;
  1051. u16 index = selector >> 3;
  1052. int ret;
  1053. ulong addr;
  1054. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1055. if (dt.size < index * 8 + 7)
  1056. return emulate_gp(ctxt, selector & 0xfffc);
  1057. addr = dt.address + index * 8;
  1058. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1059. return ret;
  1060. }
  1061. /* allowed just for 8 bytes segments */
  1062. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops,
  1064. u16 selector, struct desc_struct *desc)
  1065. {
  1066. struct desc_ptr dt;
  1067. u16 index = selector >> 3;
  1068. ulong addr;
  1069. int ret;
  1070. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1071. if (dt.size < index * 8 + 7)
  1072. return emulate_gp(ctxt, selector & 0xfffc);
  1073. addr = dt.address + index * 8;
  1074. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1075. return ret;
  1076. }
  1077. /* Does not support long mode */
  1078. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops,
  1080. u16 selector, int seg)
  1081. {
  1082. struct desc_struct seg_desc;
  1083. u8 dpl, rpl, cpl;
  1084. unsigned err_vec = GP_VECTOR;
  1085. u32 err_code = 0;
  1086. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1087. int ret;
  1088. memset(&seg_desc, 0, sizeof seg_desc);
  1089. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1090. || ctxt->mode == X86EMUL_MODE_REAL) {
  1091. /* set real mode segment descriptor */
  1092. set_desc_base(&seg_desc, selector << 4);
  1093. set_desc_limit(&seg_desc, 0xffff);
  1094. seg_desc.type = 3;
  1095. seg_desc.p = 1;
  1096. seg_desc.s = 1;
  1097. goto load;
  1098. }
  1099. /* NULL selector is not valid for TR, CS and SS */
  1100. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1101. && null_selector)
  1102. goto exception;
  1103. /* TR should be in GDT only */
  1104. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1105. goto exception;
  1106. if (null_selector) /* for NULL selector skip all following checks */
  1107. goto load;
  1108. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1109. if (ret != X86EMUL_CONTINUE)
  1110. return ret;
  1111. err_code = selector & 0xfffc;
  1112. err_vec = GP_VECTOR;
  1113. /* can't load system descriptor into segment selecor */
  1114. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1115. goto exception;
  1116. if (!seg_desc.p) {
  1117. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1118. goto exception;
  1119. }
  1120. rpl = selector & 3;
  1121. dpl = seg_desc.dpl;
  1122. cpl = ops->cpl(ctxt);
  1123. switch (seg) {
  1124. case VCPU_SREG_SS:
  1125. /*
  1126. * segment is not a writable data segment or segment
  1127. * selector's RPL != CPL or segment selector's RPL != CPL
  1128. */
  1129. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1130. goto exception;
  1131. break;
  1132. case VCPU_SREG_CS:
  1133. if (!(seg_desc.type & 8))
  1134. goto exception;
  1135. if (seg_desc.type & 4) {
  1136. /* conforming */
  1137. if (dpl > cpl)
  1138. goto exception;
  1139. } else {
  1140. /* nonconforming */
  1141. if (rpl > cpl || dpl != cpl)
  1142. goto exception;
  1143. }
  1144. /* CS(RPL) <- CPL */
  1145. selector = (selector & 0xfffc) | cpl;
  1146. break;
  1147. case VCPU_SREG_TR:
  1148. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1149. goto exception;
  1150. break;
  1151. case VCPU_SREG_LDTR:
  1152. if (seg_desc.s || seg_desc.type != 2)
  1153. goto exception;
  1154. break;
  1155. default: /* DS, ES, FS, or GS */
  1156. /*
  1157. * segment is not a data or readable code segment or
  1158. * ((segment is a data or nonconforming code segment)
  1159. * and (both RPL and CPL > DPL))
  1160. */
  1161. if ((seg_desc.type & 0xa) == 0x8 ||
  1162. (((seg_desc.type & 0xc) != 0xc) &&
  1163. (rpl > dpl && cpl > dpl)))
  1164. goto exception;
  1165. break;
  1166. }
  1167. if (seg_desc.s) {
  1168. /* mark segment as accessed */
  1169. seg_desc.type |= 1;
  1170. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1171. if (ret != X86EMUL_CONTINUE)
  1172. return ret;
  1173. }
  1174. load:
  1175. ops->set_segment_selector(ctxt, selector, seg);
  1176. ops->set_cached_descriptor(ctxt, &seg_desc, 0, seg);
  1177. return X86EMUL_CONTINUE;
  1178. exception:
  1179. emulate_exception(ctxt, err_vec, err_code, true);
  1180. return X86EMUL_PROPAGATE_FAULT;
  1181. }
  1182. static void write_register_operand(struct operand *op)
  1183. {
  1184. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1185. switch (op->bytes) {
  1186. case 1:
  1187. *(u8 *)op->addr.reg = (u8)op->val;
  1188. break;
  1189. case 2:
  1190. *(u16 *)op->addr.reg = (u16)op->val;
  1191. break;
  1192. case 4:
  1193. *op->addr.reg = (u32)op->val;
  1194. break; /* 64b: zero-extend */
  1195. case 8:
  1196. *op->addr.reg = op->val;
  1197. break;
  1198. }
  1199. }
  1200. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1201. struct x86_emulate_ops *ops)
  1202. {
  1203. int rc;
  1204. struct decode_cache *c = &ctxt->decode;
  1205. switch (c->dst.type) {
  1206. case OP_REG:
  1207. write_register_operand(&c->dst);
  1208. break;
  1209. case OP_MEM:
  1210. if (c->lock_prefix)
  1211. rc = segmented_cmpxchg(ctxt,
  1212. c->dst.addr.mem,
  1213. &c->dst.orig_val,
  1214. &c->dst.val,
  1215. c->dst.bytes);
  1216. else
  1217. rc = segmented_write(ctxt,
  1218. c->dst.addr.mem,
  1219. &c->dst.val,
  1220. c->dst.bytes);
  1221. if (rc != X86EMUL_CONTINUE)
  1222. return rc;
  1223. break;
  1224. case OP_XMM:
  1225. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1226. break;
  1227. case OP_NONE:
  1228. /* no writeback */
  1229. break;
  1230. default:
  1231. break;
  1232. }
  1233. return X86EMUL_CONTINUE;
  1234. }
  1235. static int em_push(struct x86_emulate_ctxt *ctxt)
  1236. {
  1237. struct decode_cache *c = &ctxt->decode;
  1238. struct segmented_address addr;
  1239. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1240. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1241. addr.seg = VCPU_SREG_SS;
  1242. /* Disable writeback. */
  1243. c->dst.type = OP_NONE;
  1244. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1245. }
  1246. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1247. struct x86_emulate_ops *ops,
  1248. void *dest, int len)
  1249. {
  1250. struct decode_cache *c = &ctxt->decode;
  1251. int rc;
  1252. struct segmented_address addr;
  1253. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1254. addr.seg = VCPU_SREG_SS;
  1255. rc = segmented_read(ctxt, addr, dest, len);
  1256. if (rc != X86EMUL_CONTINUE)
  1257. return rc;
  1258. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1259. return rc;
  1260. }
  1261. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1262. struct x86_emulate_ops *ops,
  1263. void *dest, int len)
  1264. {
  1265. int rc;
  1266. unsigned long val, change_mask;
  1267. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1268. int cpl = ops->cpl(ctxt);
  1269. rc = emulate_pop(ctxt, ops, &val, len);
  1270. if (rc != X86EMUL_CONTINUE)
  1271. return rc;
  1272. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1273. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1274. switch(ctxt->mode) {
  1275. case X86EMUL_MODE_PROT64:
  1276. case X86EMUL_MODE_PROT32:
  1277. case X86EMUL_MODE_PROT16:
  1278. if (cpl == 0)
  1279. change_mask |= EFLG_IOPL;
  1280. if (cpl <= iopl)
  1281. change_mask |= EFLG_IF;
  1282. break;
  1283. case X86EMUL_MODE_VM86:
  1284. if (iopl < 3)
  1285. return emulate_gp(ctxt, 0);
  1286. change_mask |= EFLG_IF;
  1287. break;
  1288. default: /* real mode */
  1289. change_mask |= (EFLG_IOPL | EFLG_IF);
  1290. break;
  1291. }
  1292. *(unsigned long *)dest =
  1293. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1294. return rc;
  1295. }
  1296. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1297. struct x86_emulate_ops *ops, int seg)
  1298. {
  1299. struct decode_cache *c = &ctxt->decode;
  1300. c->src.val = ops->get_segment_selector(ctxt, seg);
  1301. return em_push(ctxt);
  1302. }
  1303. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1304. struct x86_emulate_ops *ops, int seg)
  1305. {
  1306. struct decode_cache *c = &ctxt->decode;
  1307. unsigned long selector;
  1308. int rc;
  1309. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1310. if (rc != X86EMUL_CONTINUE)
  1311. return rc;
  1312. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1313. return rc;
  1314. }
  1315. static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. struct decode_cache *c = &ctxt->decode;
  1318. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1319. int rc = X86EMUL_CONTINUE;
  1320. int reg = VCPU_REGS_RAX;
  1321. while (reg <= VCPU_REGS_RDI) {
  1322. (reg == VCPU_REGS_RSP) ?
  1323. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1324. rc = em_push(ctxt);
  1325. if (rc != X86EMUL_CONTINUE)
  1326. return rc;
  1327. ++reg;
  1328. }
  1329. return rc;
  1330. }
  1331. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1332. struct x86_emulate_ops *ops)
  1333. {
  1334. struct decode_cache *c = &ctxt->decode;
  1335. int rc = X86EMUL_CONTINUE;
  1336. int reg = VCPU_REGS_RDI;
  1337. while (reg >= VCPU_REGS_RAX) {
  1338. if (reg == VCPU_REGS_RSP) {
  1339. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1340. c->op_bytes);
  1341. --reg;
  1342. }
  1343. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. break;
  1346. --reg;
  1347. }
  1348. return rc;
  1349. }
  1350. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1351. struct x86_emulate_ops *ops, int irq)
  1352. {
  1353. struct decode_cache *c = &ctxt->decode;
  1354. int rc;
  1355. struct desc_ptr dt;
  1356. gva_t cs_addr;
  1357. gva_t eip_addr;
  1358. u16 cs, eip;
  1359. /* TODO: Add limit checks */
  1360. c->src.val = ctxt->eflags;
  1361. rc = em_push(ctxt);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. return rc;
  1364. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1365. c->src.val = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1366. rc = em_push(ctxt);
  1367. if (rc != X86EMUL_CONTINUE)
  1368. return rc;
  1369. c->src.val = c->eip;
  1370. rc = em_push(ctxt);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. ops->get_idt(ctxt, &dt);
  1374. eip_addr = dt.address + (irq << 2);
  1375. cs_addr = dt.address + (irq << 2) + 2;
  1376. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1377. if (rc != X86EMUL_CONTINUE)
  1378. return rc;
  1379. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. c->eip = eip;
  1386. return rc;
  1387. }
  1388. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1389. struct x86_emulate_ops *ops, int irq)
  1390. {
  1391. switch(ctxt->mode) {
  1392. case X86EMUL_MODE_REAL:
  1393. return emulate_int_real(ctxt, ops, irq);
  1394. case X86EMUL_MODE_VM86:
  1395. case X86EMUL_MODE_PROT16:
  1396. case X86EMUL_MODE_PROT32:
  1397. case X86EMUL_MODE_PROT64:
  1398. default:
  1399. /* Protected mode interrupts unimplemented yet */
  1400. return X86EMUL_UNHANDLEABLE;
  1401. }
  1402. }
  1403. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1404. struct x86_emulate_ops *ops)
  1405. {
  1406. struct decode_cache *c = &ctxt->decode;
  1407. int rc = X86EMUL_CONTINUE;
  1408. unsigned long temp_eip = 0;
  1409. unsigned long temp_eflags = 0;
  1410. unsigned long cs = 0;
  1411. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1412. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1413. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1414. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1415. /* TODO: Add stack limit check */
  1416. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1417. if (rc != X86EMUL_CONTINUE)
  1418. return rc;
  1419. if (temp_eip & ~0xffff)
  1420. return emulate_gp(ctxt, 0);
  1421. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1422. if (rc != X86EMUL_CONTINUE)
  1423. return rc;
  1424. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1425. if (rc != X86EMUL_CONTINUE)
  1426. return rc;
  1427. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. c->eip = temp_eip;
  1431. if (c->op_bytes == 4)
  1432. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1433. else if (c->op_bytes == 2) {
  1434. ctxt->eflags &= ~0xffff;
  1435. ctxt->eflags |= temp_eflags;
  1436. }
  1437. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1438. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1439. return rc;
  1440. }
  1441. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1442. struct x86_emulate_ops* ops)
  1443. {
  1444. switch(ctxt->mode) {
  1445. case X86EMUL_MODE_REAL:
  1446. return emulate_iret_real(ctxt, ops);
  1447. case X86EMUL_MODE_VM86:
  1448. case X86EMUL_MODE_PROT16:
  1449. case X86EMUL_MODE_PROT32:
  1450. case X86EMUL_MODE_PROT64:
  1451. default:
  1452. /* iret from protected mode unimplemented yet */
  1453. return X86EMUL_UNHANDLEABLE;
  1454. }
  1455. }
  1456. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1457. struct x86_emulate_ops *ops)
  1458. {
  1459. struct decode_cache *c = &ctxt->decode;
  1460. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1461. }
  1462. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1463. {
  1464. struct decode_cache *c = &ctxt->decode;
  1465. switch (c->modrm_reg) {
  1466. case 0: /* rol */
  1467. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1468. break;
  1469. case 1: /* ror */
  1470. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1471. break;
  1472. case 2: /* rcl */
  1473. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1474. break;
  1475. case 3: /* rcr */
  1476. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1477. break;
  1478. case 4: /* sal/shl */
  1479. case 6: /* sal/shl */
  1480. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1481. break;
  1482. case 5: /* shr */
  1483. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1484. break;
  1485. case 7: /* sar */
  1486. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1487. break;
  1488. }
  1489. }
  1490. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1491. struct x86_emulate_ops *ops)
  1492. {
  1493. struct decode_cache *c = &ctxt->decode;
  1494. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1495. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1496. u8 de = 0;
  1497. switch (c->modrm_reg) {
  1498. case 0 ... 1: /* test */
  1499. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1500. break;
  1501. case 2: /* not */
  1502. c->dst.val = ~c->dst.val;
  1503. break;
  1504. case 3: /* neg */
  1505. emulate_1op("neg", c->dst, ctxt->eflags);
  1506. break;
  1507. case 4: /* mul */
  1508. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1509. break;
  1510. case 5: /* imul */
  1511. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1512. break;
  1513. case 6: /* div */
  1514. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1515. ctxt->eflags, de);
  1516. break;
  1517. case 7: /* idiv */
  1518. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1519. ctxt->eflags, de);
  1520. break;
  1521. default:
  1522. return X86EMUL_UNHANDLEABLE;
  1523. }
  1524. if (de)
  1525. return emulate_de(ctxt);
  1526. return X86EMUL_CONTINUE;
  1527. }
  1528. static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
  1529. {
  1530. struct decode_cache *c = &ctxt->decode;
  1531. int rc = X86EMUL_CONTINUE;
  1532. switch (c->modrm_reg) {
  1533. case 0: /* inc */
  1534. emulate_1op("inc", c->dst, ctxt->eflags);
  1535. break;
  1536. case 1: /* dec */
  1537. emulate_1op("dec", c->dst, ctxt->eflags);
  1538. break;
  1539. case 2: /* call near abs */ {
  1540. long int old_eip;
  1541. old_eip = c->eip;
  1542. c->eip = c->src.val;
  1543. c->src.val = old_eip;
  1544. rc = em_push(ctxt);
  1545. break;
  1546. }
  1547. case 4: /* jmp abs */
  1548. c->eip = c->src.val;
  1549. break;
  1550. case 6: /* push */
  1551. rc = em_push(ctxt);
  1552. break;
  1553. }
  1554. return rc;
  1555. }
  1556. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1557. struct x86_emulate_ops *ops)
  1558. {
  1559. struct decode_cache *c = &ctxt->decode;
  1560. u64 old = c->dst.orig_val64;
  1561. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1562. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1563. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1564. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1565. ctxt->eflags &= ~EFLG_ZF;
  1566. } else {
  1567. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1568. (u32) c->regs[VCPU_REGS_RBX];
  1569. ctxt->eflags |= EFLG_ZF;
  1570. }
  1571. return X86EMUL_CONTINUE;
  1572. }
  1573. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1574. struct x86_emulate_ops *ops)
  1575. {
  1576. struct decode_cache *c = &ctxt->decode;
  1577. int rc;
  1578. unsigned long cs;
  1579. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1580. if (rc != X86EMUL_CONTINUE)
  1581. return rc;
  1582. if (c->op_bytes == 4)
  1583. c->eip = (u32)c->eip;
  1584. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1585. if (rc != X86EMUL_CONTINUE)
  1586. return rc;
  1587. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1588. return rc;
  1589. }
  1590. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1591. struct x86_emulate_ops *ops, int seg)
  1592. {
  1593. struct decode_cache *c = &ctxt->decode;
  1594. unsigned short sel;
  1595. int rc;
  1596. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1597. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. c->dst.val = c->src.val;
  1601. return rc;
  1602. }
  1603. static inline void
  1604. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1605. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1606. struct desc_struct *ss)
  1607. {
  1608. memset(cs, 0, sizeof(struct desc_struct));
  1609. ops->get_cached_descriptor(ctxt, cs, NULL, VCPU_SREG_CS);
  1610. memset(ss, 0, sizeof(struct desc_struct));
  1611. cs->l = 0; /* will be adjusted later */
  1612. set_desc_base(cs, 0); /* flat segment */
  1613. cs->g = 1; /* 4kb granularity */
  1614. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1615. cs->type = 0x0b; /* Read, Execute, Accessed */
  1616. cs->s = 1;
  1617. cs->dpl = 0; /* will be adjusted later */
  1618. cs->p = 1;
  1619. cs->d = 1;
  1620. set_desc_base(ss, 0); /* flat segment */
  1621. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1622. ss->g = 1; /* 4kb granularity */
  1623. ss->s = 1;
  1624. ss->type = 0x03; /* Read/Write, Accessed */
  1625. ss->d = 1; /* 32bit stack segment */
  1626. ss->dpl = 0;
  1627. ss->p = 1;
  1628. }
  1629. static int
  1630. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1631. {
  1632. struct decode_cache *c = &ctxt->decode;
  1633. struct desc_struct cs, ss;
  1634. u64 msr_data;
  1635. u16 cs_sel, ss_sel;
  1636. u64 efer = 0;
  1637. /* syscall is not available in real mode */
  1638. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1639. ctxt->mode == X86EMUL_MODE_VM86)
  1640. return emulate_ud(ctxt);
  1641. ops->get_msr(ctxt, MSR_EFER, &efer);
  1642. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1643. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1644. msr_data >>= 32;
  1645. cs_sel = (u16)(msr_data & 0xfffc);
  1646. ss_sel = (u16)(msr_data + 8);
  1647. if (efer & EFER_LMA) {
  1648. cs.d = 0;
  1649. cs.l = 1;
  1650. }
  1651. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1652. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1653. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1654. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1655. c->regs[VCPU_REGS_RCX] = c->eip;
  1656. if (efer & EFER_LMA) {
  1657. #ifdef CONFIG_X86_64
  1658. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1659. ops->get_msr(ctxt,
  1660. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1661. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1662. c->eip = msr_data;
  1663. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1664. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1665. #endif
  1666. } else {
  1667. /* legacy mode */
  1668. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1669. c->eip = (u32)msr_data;
  1670. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1671. }
  1672. return X86EMUL_CONTINUE;
  1673. }
  1674. static int
  1675. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1676. {
  1677. struct decode_cache *c = &ctxt->decode;
  1678. struct desc_struct cs, ss;
  1679. u64 msr_data;
  1680. u16 cs_sel, ss_sel;
  1681. u64 efer = 0;
  1682. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1683. /* inject #GP if in real mode */
  1684. if (ctxt->mode == X86EMUL_MODE_REAL)
  1685. return emulate_gp(ctxt, 0);
  1686. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1687. * Therefore, we inject an #UD.
  1688. */
  1689. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1690. return emulate_ud(ctxt);
  1691. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1692. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1693. switch (ctxt->mode) {
  1694. case X86EMUL_MODE_PROT32:
  1695. if ((msr_data & 0xfffc) == 0x0)
  1696. return emulate_gp(ctxt, 0);
  1697. break;
  1698. case X86EMUL_MODE_PROT64:
  1699. if (msr_data == 0x0)
  1700. return emulate_gp(ctxt, 0);
  1701. break;
  1702. }
  1703. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1704. cs_sel = (u16)msr_data;
  1705. cs_sel &= ~SELECTOR_RPL_MASK;
  1706. ss_sel = cs_sel + 8;
  1707. ss_sel &= ~SELECTOR_RPL_MASK;
  1708. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1709. cs.d = 0;
  1710. cs.l = 1;
  1711. }
  1712. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1713. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1714. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1715. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1716. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1717. c->eip = msr_data;
  1718. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1719. c->regs[VCPU_REGS_RSP] = msr_data;
  1720. return X86EMUL_CONTINUE;
  1721. }
  1722. static int
  1723. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1724. {
  1725. struct decode_cache *c = &ctxt->decode;
  1726. struct desc_struct cs, ss;
  1727. u64 msr_data;
  1728. int usermode;
  1729. u16 cs_sel, ss_sel;
  1730. /* inject #GP if in real mode or Virtual 8086 mode */
  1731. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1732. ctxt->mode == X86EMUL_MODE_VM86)
  1733. return emulate_gp(ctxt, 0);
  1734. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1735. if ((c->rex_prefix & 0x8) != 0x0)
  1736. usermode = X86EMUL_MODE_PROT64;
  1737. else
  1738. usermode = X86EMUL_MODE_PROT32;
  1739. cs.dpl = 3;
  1740. ss.dpl = 3;
  1741. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1742. switch (usermode) {
  1743. case X86EMUL_MODE_PROT32:
  1744. cs_sel = (u16)(msr_data + 16);
  1745. if ((msr_data & 0xfffc) == 0x0)
  1746. return emulate_gp(ctxt, 0);
  1747. ss_sel = (u16)(msr_data + 24);
  1748. break;
  1749. case X86EMUL_MODE_PROT64:
  1750. cs_sel = (u16)(msr_data + 32);
  1751. if (msr_data == 0x0)
  1752. return emulate_gp(ctxt, 0);
  1753. ss_sel = cs_sel + 8;
  1754. cs.d = 0;
  1755. cs.l = 1;
  1756. break;
  1757. }
  1758. cs_sel |= SELECTOR_RPL_MASK;
  1759. ss_sel |= SELECTOR_RPL_MASK;
  1760. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1761. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1762. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1763. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1764. c->eip = c->regs[VCPU_REGS_RDX];
  1765. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1766. return X86EMUL_CONTINUE;
  1767. }
  1768. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1769. struct x86_emulate_ops *ops)
  1770. {
  1771. int iopl;
  1772. if (ctxt->mode == X86EMUL_MODE_REAL)
  1773. return false;
  1774. if (ctxt->mode == X86EMUL_MODE_VM86)
  1775. return true;
  1776. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1777. return ops->cpl(ctxt) > iopl;
  1778. }
  1779. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1780. struct x86_emulate_ops *ops,
  1781. u16 port, u16 len)
  1782. {
  1783. struct desc_struct tr_seg;
  1784. u32 base3;
  1785. int r;
  1786. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1787. unsigned mask = (1 << len) - 1;
  1788. unsigned long base;
  1789. ops->get_cached_descriptor(ctxt, &tr_seg, &base3, VCPU_SREG_TR);
  1790. if (!tr_seg.p)
  1791. return false;
  1792. if (desc_limit_scaled(&tr_seg) < 103)
  1793. return false;
  1794. base = get_desc_base(&tr_seg);
  1795. #ifdef CONFIG_X86_64
  1796. base |= ((u64)base3) << 32;
  1797. #endif
  1798. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1799. if (r != X86EMUL_CONTINUE)
  1800. return false;
  1801. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1802. return false;
  1803. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1804. if (r != X86EMUL_CONTINUE)
  1805. return false;
  1806. if ((perm >> bit_idx) & mask)
  1807. return false;
  1808. return true;
  1809. }
  1810. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1811. struct x86_emulate_ops *ops,
  1812. u16 port, u16 len)
  1813. {
  1814. if (ctxt->perm_ok)
  1815. return true;
  1816. if (emulator_bad_iopl(ctxt, ops))
  1817. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1818. return false;
  1819. ctxt->perm_ok = true;
  1820. return true;
  1821. }
  1822. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1823. struct x86_emulate_ops *ops,
  1824. struct tss_segment_16 *tss)
  1825. {
  1826. struct decode_cache *c = &ctxt->decode;
  1827. tss->ip = c->eip;
  1828. tss->flag = ctxt->eflags;
  1829. tss->ax = c->regs[VCPU_REGS_RAX];
  1830. tss->cx = c->regs[VCPU_REGS_RCX];
  1831. tss->dx = c->regs[VCPU_REGS_RDX];
  1832. tss->bx = c->regs[VCPU_REGS_RBX];
  1833. tss->sp = c->regs[VCPU_REGS_RSP];
  1834. tss->bp = c->regs[VCPU_REGS_RBP];
  1835. tss->si = c->regs[VCPU_REGS_RSI];
  1836. tss->di = c->regs[VCPU_REGS_RDI];
  1837. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1838. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1839. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1840. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1841. tss->ldt = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1842. }
  1843. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1844. struct x86_emulate_ops *ops,
  1845. struct tss_segment_16 *tss)
  1846. {
  1847. struct decode_cache *c = &ctxt->decode;
  1848. int ret;
  1849. c->eip = tss->ip;
  1850. ctxt->eflags = tss->flag | 2;
  1851. c->regs[VCPU_REGS_RAX] = tss->ax;
  1852. c->regs[VCPU_REGS_RCX] = tss->cx;
  1853. c->regs[VCPU_REGS_RDX] = tss->dx;
  1854. c->regs[VCPU_REGS_RBX] = tss->bx;
  1855. c->regs[VCPU_REGS_RSP] = tss->sp;
  1856. c->regs[VCPU_REGS_RBP] = tss->bp;
  1857. c->regs[VCPU_REGS_RSI] = tss->si;
  1858. c->regs[VCPU_REGS_RDI] = tss->di;
  1859. /*
  1860. * SDM says that segment selectors are loaded before segment
  1861. * descriptors
  1862. */
  1863. ops->set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1864. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1865. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1866. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1867. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1868. /*
  1869. * Now load segment descriptors. If fault happenes at this stage
  1870. * it is handled in a context of new task
  1871. */
  1872. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1873. if (ret != X86EMUL_CONTINUE)
  1874. return ret;
  1875. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1876. if (ret != X86EMUL_CONTINUE)
  1877. return ret;
  1878. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1879. if (ret != X86EMUL_CONTINUE)
  1880. return ret;
  1881. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1882. if (ret != X86EMUL_CONTINUE)
  1883. return ret;
  1884. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1885. if (ret != X86EMUL_CONTINUE)
  1886. return ret;
  1887. return X86EMUL_CONTINUE;
  1888. }
  1889. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1890. struct x86_emulate_ops *ops,
  1891. u16 tss_selector, u16 old_tss_sel,
  1892. ulong old_tss_base, struct desc_struct *new_desc)
  1893. {
  1894. struct tss_segment_16 tss_seg;
  1895. int ret;
  1896. u32 new_tss_base = get_desc_base(new_desc);
  1897. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1898. &ctxt->exception);
  1899. if (ret != X86EMUL_CONTINUE)
  1900. /* FIXME: need to provide precise fault address */
  1901. return ret;
  1902. save_state_to_tss16(ctxt, ops, &tss_seg);
  1903. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1904. &ctxt->exception);
  1905. if (ret != X86EMUL_CONTINUE)
  1906. /* FIXME: need to provide precise fault address */
  1907. return ret;
  1908. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1909. &ctxt->exception);
  1910. if (ret != X86EMUL_CONTINUE)
  1911. /* FIXME: need to provide precise fault address */
  1912. return ret;
  1913. if (old_tss_sel != 0xffff) {
  1914. tss_seg.prev_task_link = old_tss_sel;
  1915. ret = ops->write_std(ctxt, new_tss_base,
  1916. &tss_seg.prev_task_link,
  1917. sizeof tss_seg.prev_task_link,
  1918. &ctxt->exception);
  1919. if (ret != X86EMUL_CONTINUE)
  1920. /* FIXME: need to provide precise fault address */
  1921. return ret;
  1922. }
  1923. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1924. }
  1925. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1926. struct x86_emulate_ops *ops,
  1927. struct tss_segment_32 *tss)
  1928. {
  1929. struct decode_cache *c = &ctxt->decode;
  1930. tss->cr3 = ops->get_cr(ctxt, 3);
  1931. tss->eip = c->eip;
  1932. tss->eflags = ctxt->eflags;
  1933. tss->eax = c->regs[VCPU_REGS_RAX];
  1934. tss->ecx = c->regs[VCPU_REGS_RCX];
  1935. tss->edx = c->regs[VCPU_REGS_RDX];
  1936. tss->ebx = c->regs[VCPU_REGS_RBX];
  1937. tss->esp = c->regs[VCPU_REGS_RSP];
  1938. tss->ebp = c->regs[VCPU_REGS_RBP];
  1939. tss->esi = c->regs[VCPU_REGS_RSI];
  1940. tss->edi = c->regs[VCPU_REGS_RDI];
  1941. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1942. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1943. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1944. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1945. tss->fs = ops->get_segment_selector(ctxt, VCPU_SREG_FS);
  1946. tss->gs = ops->get_segment_selector(ctxt, VCPU_SREG_GS);
  1947. tss->ldt_selector = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1948. }
  1949. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1950. struct x86_emulate_ops *ops,
  1951. struct tss_segment_32 *tss)
  1952. {
  1953. struct decode_cache *c = &ctxt->decode;
  1954. int ret;
  1955. if (ops->set_cr(ctxt, 3, tss->cr3))
  1956. return emulate_gp(ctxt, 0);
  1957. c->eip = tss->eip;
  1958. ctxt->eflags = tss->eflags | 2;
  1959. c->regs[VCPU_REGS_RAX] = tss->eax;
  1960. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1961. c->regs[VCPU_REGS_RDX] = tss->edx;
  1962. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1963. c->regs[VCPU_REGS_RSP] = tss->esp;
  1964. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1965. c->regs[VCPU_REGS_RSI] = tss->esi;
  1966. c->regs[VCPU_REGS_RDI] = tss->edi;
  1967. /*
  1968. * SDM says that segment selectors are loaded before segment
  1969. * descriptors
  1970. */
  1971. ops->set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1972. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1973. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1974. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1975. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1976. ops->set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1977. ops->set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1978. /*
  1979. * Now load segment descriptors. If fault happenes at this stage
  1980. * it is handled in a context of new task
  1981. */
  1982. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1989. if (ret != X86EMUL_CONTINUE)
  1990. return ret;
  1991. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. return ret;
  1994. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1995. if (ret != X86EMUL_CONTINUE)
  1996. return ret;
  1997. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. return ret;
  2000. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. return X86EMUL_CONTINUE;
  2004. }
  2005. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2006. struct x86_emulate_ops *ops,
  2007. u16 tss_selector, u16 old_tss_sel,
  2008. ulong old_tss_base, struct desc_struct *new_desc)
  2009. {
  2010. struct tss_segment_32 tss_seg;
  2011. int ret;
  2012. u32 new_tss_base = get_desc_base(new_desc);
  2013. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2014. &ctxt->exception);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. /* FIXME: need to provide precise fault address */
  2017. return ret;
  2018. save_state_to_tss32(ctxt, ops, &tss_seg);
  2019. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2020. &ctxt->exception);
  2021. if (ret != X86EMUL_CONTINUE)
  2022. /* FIXME: need to provide precise fault address */
  2023. return ret;
  2024. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2025. &ctxt->exception);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. /* FIXME: need to provide precise fault address */
  2028. return ret;
  2029. if (old_tss_sel != 0xffff) {
  2030. tss_seg.prev_task_link = old_tss_sel;
  2031. ret = ops->write_std(ctxt, new_tss_base,
  2032. &tss_seg.prev_task_link,
  2033. sizeof tss_seg.prev_task_link,
  2034. &ctxt->exception);
  2035. if (ret != X86EMUL_CONTINUE)
  2036. /* FIXME: need to provide precise fault address */
  2037. return ret;
  2038. }
  2039. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2040. }
  2041. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2042. struct x86_emulate_ops *ops,
  2043. u16 tss_selector, int reason,
  2044. bool has_error_code, u32 error_code)
  2045. {
  2046. struct desc_struct curr_tss_desc, next_tss_desc;
  2047. int ret;
  2048. u16 old_tss_sel = ops->get_segment_selector(ctxt, VCPU_SREG_TR);
  2049. ulong old_tss_base =
  2050. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2051. u32 desc_limit;
  2052. /* FIXME: old_tss_base == ~0 ? */
  2053. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2054. if (ret != X86EMUL_CONTINUE)
  2055. return ret;
  2056. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2057. if (ret != X86EMUL_CONTINUE)
  2058. return ret;
  2059. /* FIXME: check that next_tss_desc is tss */
  2060. if (reason != TASK_SWITCH_IRET) {
  2061. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2062. ops->cpl(ctxt) > next_tss_desc.dpl)
  2063. return emulate_gp(ctxt, 0);
  2064. }
  2065. desc_limit = desc_limit_scaled(&next_tss_desc);
  2066. if (!next_tss_desc.p ||
  2067. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2068. desc_limit < 0x2b)) {
  2069. emulate_ts(ctxt, tss_selector & 0xfffc);
  2070. return X86EMUL_PROPAGATE_FAULT;
  2071. }
  2072. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2073. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2074. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2075. &curr_tss_desc);
  2076. }
  2077. if (reason == TASK_SWITCH_IRET)
  2078. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2079. /* set back link to prev task only if NT bit is set in eflags
  2080. note that old_tss_sel is not used afetr this point */
  2081. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2082. old_tss_sel = 0xffff;
  2083. if (next_tss_desc.type & 8)
  2084. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2085. old_tss_base, &next_tss_desc);
  2086. else
  2087. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2088. old_tss_base, &next_tss_desc);
  2089. if (ret != X86EMUL_CONTINUE)
  2090. return ret;
  2091. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2092. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2093. if (reason != TASK_SWITCH_IRET) {
  2094. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2095. write_segment_descriptor(ctxt, ops, tss_selector,
  2096. &next_tss_desc);
  2097. }
  2098. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2099. ops->set_cached_descriptor(ctxt, &next_tss_desc, 0, VCPU_SREG_TR);
  2100. ops->set_segment_selector(ctxt, tss_selector, VCPU_SREG_TR);
  2101. if (has_error_code) {
  2102. struct decode_cache *c = &ctxt->decode;
  2103. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2104. c->lock_prefix = 0;
  2105. c->src.val = (unsigned long) error_code;
  2106. ret = em_push(ctxt);
  2107. }
  2108. return ret;
  2109. }
  2110. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2111. u16 tss_selector, int reason,
  2112. bool has_error_code, u32 error_code)
  2113. {
  2114. struct x86_emulate_ops *ops = ctxt->ops;
  2115. struct decode_cache *c = &ctxt->decode;
  2116. int rc;
  2117. c->eip = ctxt->eip;
  2118. c->dst.type = OP_NONE;
  2119. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2120. has_error_code, error_code);
  2121. if (rc == X86EMUL_CONTINUE)
  2122. ctxt->eip = c->eip;
  2123. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2124. }
  2125. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2126. int reg, struct operand *op)
  2127. {
  2128. struct decode_cache *c = &ctxt->decode;
  2129. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2130. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2131. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2132. op->addr.mem.seg = seg;
  2133. }
  2134. static int em_das(struct x86_emulate_ctxt *ctxt)
  2135. {
  2136. struct decode_cache *c = &ctxt->decode;
  2137. u8 al, old_al;
  2138. bool af, cf, old_cf;
  2139. cf = ctxt->eflags & X86_EFLAGS_CF;
  2140. al = c->dst.val;
  2141. old_al = al;
  2142. old_cf = cf;
  2143. cf = false;
  2144. af = ctxt->eflags & X86_EFLAGS_AF;
  2145. if ((al & 0x0f) > 9 || af) {
  2146. al -= 6;
  2147. cf = old_cf | (al >= 250);
  2148. af = true;
  2149. } else {
  2150. af = false;
  2151. }
  2152. if (old_al > 0x99 || old_cf) {
  2153. al -= 0x60;
  2154. cf = true;
  2155. }
  2156. c->dst.val = al;
  2157. /* Set PF, ZF, SF */
  2158. c->src.type = OP_IMM;
  2159. c->src.val = 0;
  2160. c->src.bytes = 1;
  2161. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2162. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2163. if (cf)
  2164. ctxt->eflags |= X86_EFLAGS_CF;
  2165. if (af)
  2166. ctxt->eflags |= X86_EFLAGS_AF;
  2167. return X86EMUL_CONTINUE;
  2168. }
  2169. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. struct decode_cache *c = &ctxt->decode;
  2172. u16 sel, old_cs;
  2173. ulong old_eip;
  2174. int rc;
  2175. old_cs = ctxt->ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  2176. old_eip = c->eip;
  2177. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2178. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2179. return X86EMUL_CONTINUE;
  2180. c->eip = 0;
  2181. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2182. c->src.val = old_cs;
  2183. rc = em_push(ctxt);
  2184. if (rc != X86EMUL_CONTINUE)
  2185. return rc;
  2186. c->src.val = old_eip;
  2187. return em_push(ctxt);
  2188. }
  2189. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2190. {
  2191. struct decode_cache *c = &ctxt->decode;
  2192. int rc;
  2193. c->dst.type = OP_REG;
  2194. c->dst.addr.reg = &c->eip;
  2195. c->dst.bytes = c->op_bytes;
  2196. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2197. if (rc != X86EMUL_CONTINUE)
  2198. return rc;
  2199. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2200. return X86EMUL_CONTINUE;
  2201. }
  2202. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2203. {
  2204. struct decode_cache *c = &ctxt->decode;
  2205. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2206. return X86EMUL_CONTINUE;
  2207. }
  2208. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. struct decode_cache *c = &ctxt->decode;
  2211. c->dst.val = c->src2.val;
  2212. return em_imul(ctxt);
  2213. }
  2214. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2215. {
  2216. struct decode_cache *c = &ctxt->decode;
  2217. c->dst.type = OP_REG;
  2218. c->dst.bytes = c->src.bytes;
  2219. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2220. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2221. return X86EMUL_CONTINUE;
  2222. }
  2223. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2224. {
  2225. struct decode_cache *c = &ctxt->decode;
  2226. u64 tsc = 0;
  2227. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2228. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2229. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2230. return X86EMUL_CONTINUE;
  2231. }
  2232. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2233. {
  2234. struct decode_cache *c = &ctxt->decode;
  2235. c->dst.val = c->src.val;
  2236. return X86EMUL_CONTINUE;
  2237. }
  2238. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2239. {
  2240. struct decode_cache *c = &ctxt->decode;
  2241. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2242. return X86EMUL_CONTINUE;
  2243. }
  2244. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2245. {
  2246. struct decode_cache *c = &ctxt->decode;
  2247. int rc;
  2248. ulong linear;
  2249. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2250. if (rc == X86EMUL_CONTINUE)
  2251. ctxt->ops->invlpg(ctxt, linear);
  2252. /* Disable writeback. */
  2253. c->dst.type = OP_NONE;
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2257. {
  2258. ulong cr0;
  2259. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2260. cr0 &= ~X86_CR0_TS;
  2261. ctxt->ops->set_cr(ctxt, 0, cr0);
  2262. return X86EMUL_CONTINUE;
  2263. }
  2264. static bool valid_cr(int nr)
  2265. {
  2266. switch (nr) {
  2267. case 0:
  2268. case 2 ... 4:
  2269. case 8:
  2270. return true;
  2271. default:
  2272. return false;
  2273. }
  2274. }
  2275. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2276. {
  2277. struct decode_cache *c = &ctxt->decode;
  2278. if (!valid_cr(c->modrm_reg))
  2279. return emulate_ud(ctxt);
  2280. return X86EMUL_CONTINUE;
  2281. }
  2282. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2283. {
  2284. struct decode_cache *c = &ctxt->decode;
  2285. u64 new_val = c->src.val64;
  2286. int cr = c->modrm_reg;
  2287. u64 efer = 0;
  2288. static u64 cr_reserved_bits[] = {
  2289. 0xffffffff00000000ULL,
  2290. 0, 0, 0, /* CR3 checked later */
  2291. CR4_RESERVED_BITS,
  2292. 0, 0, 0,
  2293. CR8_RESERVED_BITS,
  2294. };
  2295. if (!valid_cr(cr))
  2296. return emulate_ud(ctxt);
  2297. if (new_val & cr_reserved_bits[cr])
  2298. return emulate_gp(ctxt, 0);
  2299. switch (cr) {
  2300. case 0: {
  2301. u64 cr4;
  2302. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2303. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2304. return emulate_gp(ctxt, 0);
  2305. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2306. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2307. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2308. !(cr4 & X86_CR4_PAE))
  2309. return emulate_gp(ctxt, 0);
  2310. break;
  2311. }
  2312. case 3: {
  2313. u64 rsvd = 0;
  2314. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2315. if (efer & EFER_LMA)
  2316. rsvd = CR3_L_MODE_RESERVED_BITS;
  2317. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2318. rsvd = CR3_PAE_RESERVED_BITS;
  2319. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2320. rsvd = CR3_NONPAE_RESERVED_BITS;
  2321. if (new_val & rsvd)
  2322. return emulate_gp(ctxt, 0);
  2323. break;
  2324. }
  2325. case 4: {
  2326. u64 cr4;
  2327. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2328. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2329. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2330. return emulate_gp(ctxt, 0);
  2331. break;
  2332. }
  2333. }
  2334. return X86EMUL_CONTINUE;
  2335. }
  2336. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2337. {
  2338. unsigned long dr7;
  2339. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2340. /* Check if DR7.Global_Enable is set */
  2341. return dr7 & (1 << 13);
  2342. }
  2343. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2344. {
  2345. struct decode_cache *c = &ctxt->decode;
  2346. int dr = c->modrm_reg;
  2347. u64 cr4;
  2348. if (dr > 7)
  2349. return emulate_ud(ctxt);
  2350. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2351. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2352. return emulate_ud(ctxt);
  2353. if (check_dr7_gd(ctxt))
  2354. return emulate_db(ctxt);
  2355. return X86EMUL_CONTINUE;
  2356. }
  2357. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2358. {
  2359. struct decode_cache *c = &ctxt->decode;
  2360. u64 new_val = c->src.val64;
  2361. int dr = c->modrm_reg;
  2362. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2363. return emulate_gp(ctxt, 0);
  2364. return check_dr_read(ctxt);
  2365. }
  2366. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2367. {
  2368. u64 efer;
  2369. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2370. if (!(efer & EFER_SVME))
  2371. return emulate_ud(ctxt);
  2372. return X86EMUL_CONTINUE;
  2373. }
  2374. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2375. {
  2376. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2377. /* Valid physical address? */
  2378. if (rax & 0xffff000000000000)
  2379. return emulate_gp(ctxt, 0);
  2380. return check_svme(ctxt);
  2381. }
  2382. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2383. {
  2384. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2385. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2386. return emulate_ud(ctxt);
  2387. return X86EMUL_CONTINUE;
  2388. }
  2389. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2390. {
  2391. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2392. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2393. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2394. (rcx > 3))
  2395. return emulate_gp(ctxt, 0);
  2396. return X86EMUL_CONTINUE;
  2397. }
  2398. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2399. {
  2400. struct decode_cache *c = &ctxt->decode;
  2401. c->dst.bytes = min(c->dst.bytes, 4u);
  2402. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2403. return emulate_gp(ctxt, 0);
  2404. return X86EMUL_CONTINUE;
  2405. }
  2406. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2407. {
  2408. struct decode_cache *c = &ctxt->decode;
  2409. c->src.bytes = min(c->src.bytes, 4u);
  2410. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2411. return emulate_gp(ctxt, 0);
  2412. return X86EMUL_CONTINUE;
  2413. }
  2414. #define D(_y) { .flags = (_y) }
  2415. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2416. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2417. .check_perm = (_p) }
  2418. #define N D(0)
  2419. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2420. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2421. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2422. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2423. #define II(_f, _e, _i) \
  2424. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2425. #define IIP(_f, _e, _i, _p) \
  2426. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2427. .check_perm = (_p) }
  2428. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2429. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2430. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2431. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2432. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2433. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2434. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2435. static struct opcode group7_rm1[] = {
  2436. DI(SrcNone | ModRM | Priv, monitor),
  2437. DI(SrcNone | ModRM | Priv, mwait),
  2438. N, N, N, N, N, N,
  2439. };
  2440. static struct opcode group7_rm3[] = {
  2441. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2442. DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
  2443. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2444. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2445. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2446. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2447. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2448. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2449. };
  2450. static struct opcode group7_rm7[] = {
  2451. N,
  2452. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2453. N, N, N, N, N, N,
  2454. };
  2455. static struct opcode group1[] = {
  2456. X7(D(Lock)), N
  2457. };
  2458. static struct opcode group1A[] = {
  2459. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2460. };
  2461. static struct opcode group3[] = {
  2462. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2463. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2464. X4(D(SrcMem | ModRM)),
  2465. };
  2466. static struct opcode group4[] = {
  2467. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2468. N, N, N, N, N, N,
  2469. };
  2470. static struct opcode group5[] = {
  2471. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2472. D(SrcMem | ModRM | Stack),
  2473. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2474. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2475. D(SrcMem | ModRM | Stack), N,
  2476. };
  2477. static struct opcode group6[] = {
  2478. DI(ModRM | Prot, sldt),
  2479. DI(ModRM | Prot, str),
  2480. DI(ModRM | Prot | Priv, lldt),
  2481. DI(ModRM | Prot | Priv, ltr),
  2482. N, N, N, N,
  2483. };
  2484. static struct group_dual group7 = { {
  2485. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2486. DI(ModRM | Mov | DstMem | Priv, sidt),
  2487. DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2488. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2489. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2490. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2491. }, {
  2492. D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
  2493. N, EXT(0, group7_rm3),
  2494. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2495. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
  2496. } };
  2497. static struct opcode group8[] = {
  2498. N, N, N, N,
  2499. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2500. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2501. };
  2502. static struct group_dual group9 = { {
  2503. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2504. }, {
  2505. N, N, N, N, N, N, N, N,
  2506. } };
  2507. static struct opcode group11[] = {
  2508. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2509. };
  2510. static struct gprefix pfx_0f_6f_0f_7f = {
  2511. N, N, N, I(Sse, em_movdqu),
  2512. };
  2513. static struct opcode opcode_table[256] = {
  2514. /* 0x00 - 0x07 */
  2515. D6ALU(Lock),
  2516. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2517. /* 0x08 - 0x0F */
  2518. D6ALU(Lock),
  2519. D(ImplicitOps | Stack | No64), N,
  2520. /* 0x10 - 0x17 */
  2521. D6ALU(Lock),
  2522. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2523. /* 0x18 - 0x1F */
  2524. D6ALU(Lock),
  2525. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2526. /* 0x20 - 0x27 */
  2527. D6ALU(Lock), N, N,
  2528. /* 0x28 - 0x2F */
  2529. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2530. /* 0x30 - 0x37 */
  2531. D6ALU(Lock), N, N,
  2532. /* 0x38 - 0x3F */
  2533. D6ALU(0), N, N,
  2534. /* 0x40 - 0x4F */
  2535. X16(D(DstReg)),
  2536. /* 0x50 - 0x57 */
  2537. X8(I(SrcReg | Stack, em_push)),
  2538. /* 0x58 - 0x5F */
  2539. X8(D(DstReg | Stack)),
  2540. /* 0x60 - 0x67 */
  2541. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2542. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2543. N, N, N, N,
  2544. /* 0x68 - 0x6F */
  2545. I(SrcImm | Mov | Stack, em_push),
  2546. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2547. I(SrcImmByte | Mov | Stack, em_push),
  2548. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2549. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2550. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2551. /* 0x70 - 0x7F */
  2552. X16(D(SrcImmByte)),
  2553. /* 0x80 - 0x87 */
  2554. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2555. G(DstMem | SrcImm | ModRM | Group, group1),
  2556. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2557. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2558. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2559. /* 0x88 - 0x8F */
  2560. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2561. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2562. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2563. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2564. /* 0x90 - 0x97 */
  2565. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2566. /* 0x98 - 0x9F */
  2567. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2568. I(SrcImmFAddr | No64, em_call_far), N,
  2569. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2570. /* 0xA0 - 0xA7 */
  2571. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2572. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2573. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2574. D2bv(SrcSI | DstDI | String),
  2575. /* 0xA8 - 0xAF */
  2576. D2bv(DstAcc | SrcImm),
  2577. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2578. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2579. D2bv(SrcAcc | DstDI | String),
  2580. /* 0xB0 - 0xB7 */
  2581. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2582. /* 0xB8 - 0xBF */
  2583. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2584. /* 0xC0 - 0xC7 */
  2585. D2bv(DstMem | SrcImmByte | ModRM),
  2586. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2587. D(ImplicitOps | Stack),
  2588. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2589. G(ByteOp, group11), G(0, group11),
  2590. /* 0xC8 - 0xCF */
  2591. N, N, N, D(ImplicitOps | Stack),
  2592. D(ImplicitOps), DI(SrcImmByte, intn),
  2593. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2594. /* 0xD0 - 0xD7 */
  2595. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2596. N, N, N, N,
  2597. /* 0xD8 - 0xDF */
  2598. N, N, N, N, N, N, N, N,
  2599. /* 0xE0 - 0xE7 */
  2600. X4(D(SrcImmByte)),
  2601. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2602. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2603. /* 0xE8 - 0xEF */
  2604. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2605. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2606. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2607. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2608. /* 0xF0 - 0xF7 */
  2609. N, DI(ImplicitOps, icebp), N, N,
  2610. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2611. G(ByteOp, group3), G(0, group3),
  2612. /* 0xF8 - 0xFF */
  2613. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2614. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2615. };
  2616. static struct opcode twobyte_table[256] = {
  2617. /* 0x00 - 0x0F */
  2618. G(0, group6), GD(0, &group7), N, N,
  2619. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2620. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2621. N, D(ImplicitOps | ModRM), N, N,
  2622. /* 0x10 - 0x1F */
  2623. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2624. /* 0x20 - 0x2F */
  2625. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2626. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2627. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2628. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2629. N, N, N, N,
  2630. N, N, N, N, N, N, N, N,
  2631. /* 0x30 - 0x3F */
  2632. DI(ImplicitOps | Priv, wrmsr),
  2633. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2634. DI(ImplicitOps | Priv, rdmsr),
  2635. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2636. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2637. N, N,
  2638. N, N, N, N, N, N, N, N,
  2639. /* 0x40 - 0x4F */
  2640. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2641. /* 0x50 - 0x5F */
  2642. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2643. /* 0x60 - 0x6F */
  2644. N, N, N, N,
  2645. N, N, N, N,
  2646. N, N, N, N,
  2647. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2648. /* 0x70 - 0x7F */
  2649. N, N, N, N,
  2650. N, N, N, N,
  2651. N, N, N, N,
  2652. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2653. /* 0x80 - 0x8F */
  2654. X16(D(SrcImm)),
  2655. /* 0x90 - 0x9F */
  2656. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2657. /* 0xA0 - 0xA7 */
  2658. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2659. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2660. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2661. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2662. /* 0xA8 - 0xAF */
  2663. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2664. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2665. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2666. D(DstMem | SrcReg | Src2CL | ModRM),
  2667. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2668. /* 0xB0 - 0xB7 */
  2669. D2bv(DstMem | SrcReg | ModRM | Lock),
  2670. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2671. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2672. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2673. /* 0xB8 - 0xBF */
  2674. N, N,
  2675. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2676. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2677. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2678. /* 0xC0 - 0xCF */
  2679. D2bv(DstMem | SrcReg | ModRM | Lock),
  2680. N, D(DstMem | SrcReg | ModRM | Mov),
  2681. N, N, N, GD(0, &group9),
  2682. N, N, N, N, N, N, N, N,
  2683. /* 0xD0 - 0xDF */
  2684. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2685. /* 0xE0 - 0xEF */
  2686. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2687. /* 0xF0 - 0xFF */
  2688. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2689. };
  2690. #undef D
  2691. #undef N
  2692. #undef G
  2693. #undef GD
  2694. #undef I
  2695. #undef GP
  2696. #undef EXT
  2697. #undef D2bv
  2698. #undef D2bvIP
  2699. #undef I2bv
  2700. #undef D6ALU
  2701. static unsigned imm_size(struct decode_cache *c)
  2702. {
  2703. unsigned size;
  2704. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2705. if (size == 8)
  2706. size = 4;
  2707. return size;
  2708. }
  2709. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2710. unsigned size, bool sign_extension)
  2711. {
  2712. struct decode_cache *c = &ctxt->decode;
  2713. struct x86_emulate_ops *ops = ctxt->ops;
  2714. int rc = X86EMUL_CONTINUE;
  2715. op->type = OP_IMM;
  2716. op->bytes = size;
  2717. op->addr.mem.ea = c->eip;
  2718. /* NB. Immediates are sign-extended as necessary. */
  2719. switch (op->bytes) {
  2720. case 1:
  2721. op->val = insn_fetch(s8, 1, c->eip);
  2722. break;
  2723. case 2:
  2724. op->val = insn_fetch(s16, 2, c->eip);
  2725. break;
  2726. case 4:
  2727. op->val = insn_fetch(s32, 4, c->eip);
  2728. break;
  2729. }
  2730. if (!sign_extension) {
  2731. switch (op->bytes) {
  2732. case 1:
  2733. op->val &= 0xff;
  2734. break;
  2735. case 2:
  2736. op->val &= 0xffff;
  2737. break;
  2738. case 4:
  2739. op->val &= 0xffffffff;
  2740. break;
  2741. }
  2742. }
  2743. done:
  2744. return rc;
  2745. }
  2746. int
  2747. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2748. {
  2749. struct x86_emulate_ops *ops = ctxt->ops;
  2750. struct decode_cache *c = &ctxt->decode;
  2751. int rc = X86EMUL_CONTINUE;
  2752. int mode = ctxt->mode;
  2753. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2754. bool op_prefix = false;
  2755. struct opcode opcode, *g_mod012, *g_mod3;
  2756. struct operand memop = { .type = OP_NONE };
  2757. c->eip = ctxt->eip;
  2758. c->fetch.start = c->eip;
  2759. c->fetch.end = c->fetch.start + insn_len;
  2760. if (insn_len > 0)
  2761. memcpy(c->fetch.data, insn, insn_len);
  2762. switch (mode) {
  2763. case X86EMUL_MODE_REAL:
  2764. case X86EMUL_MODE_VM86:
  2765. case X86EMUL_MODE_PROT16:
  2766. def_op_bytes = def_ad_bytes = 2;
  2767. break;
  2768. case X86EMUL_MODE_PROT32:
  2769. def_op_bytes = def_ad_bytes = 4;
  2770. break;
  2771. #ifdef CONFIG_X86_64
  2772. case X86EMUL_MODE_PROT64:
  2773. def_op_bytes = 4;
  2774. def_ad_bytes = 8;
  2775. break;
  2776. #endif
  2777. default:
  2778. return -1;
  2779. }
  2780. c->op_bytes = def_op_bytes;
  2781. c->ad_bytes = def_ad_bytes;
  2782. /* Legacy prefixes. */
  2783. for (;;) {
  2784. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2785. case 0x66: /* operand-size override */
  2786. op_prefix = true;
  2787. /* switch between 2/4 bytes */
  2788. c->op_bytes = def_op_bytes ^ 6;
  2789. break;
  2790. case 0x67: /* address-size override */
  2791. if (mode == X86EMUL_MODE_PROT64)
  2792. /* switch between 4/8 bytes */
  2793. c->ad_bytes = def_ad_bytes ^ 12;
  2794. else
  2795. /* switch between 2/4 bytes */
  2796. c->ad_bytes = def_ad_bytes ^ 6;
  2797. break;
  2798. case 0x26: /* ES override */
  2799. case 0x2e: /* CS override */
  2800. case 0x36: /* SS override */
  2801. case 0x3e: /* DS override */
  2802. set_seg_override(c, (c->b >> 3) & 3);
  2803. break;
  2804. case 0x64: /* FS override */
  2805. case 0x65: /* GS override */
  2806. set_seg_override(c, c->b & 7);
  2807. break;
  2808. case 0x40 ... 0x4f: /* REX */
  2809. if (mode != X86EMUL_MODE_PROT64)
  2810. goto done_prefixes;
  2811. c->rex_prefix = c->b;
  2812. continue;
  2813. case 0xf0: /* LOCK */
  2814. c->lock_prefix = 1;
  2815. break;
  2816. case 0xf2: /* REPNE/REPNZ */
  2817. case 0xf3: /* REP/REPE/REPZ */
  2818. c->rep_prefix = c->b;
  2819. break;
  2820. default:
  2821. goto done_prefixes;
  2822. }
  2823. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2824. c->rex_prefix = 0;
  2825. }
  2826. done_prefixes:
  2827. /* REX prefix. */
  2828. if (c->rex_prefix & 8)
  2829. c->op_bytes = 8; /* REX.W */
  2830. /* Opcode byte(s). */
  2831. opcode = opcode_table[c->b];
  2832. /* Two-byte opcode? */
  2833. if (c->b == 0x0f) {
  2834. c->twobyte = 1;
  2835. c->b = insn_fetch(u8, 1, c->eip);
  2836. opcode = twobyte_table[c->b];
  2837. }
  2838. c->d = opcode.flags;
  2839. if (c->d & Group) {
  2840. dual = c->d & GroupDual;
  2841. c->modrm = insn_fetch(u8, 1, c->eip);
  2842. --c->eip;
  2843. if (c->d & GroupDual) {
  2844. g_mod012 = opcode.u.gdual->mod012;
  2845. g_mod3 = opcode.u.gdual->mod3;
  2846. } else
  2847. g_mod012 = g_mod3 = opcode.u.group;
  2848. c->d &= ~(Group | GroupDual);
  2849. goffset = (c->modrm >> 3) & 7;
  2850. if ((c->modrm >> 6) == 3)
  2851. opcode = g_mod3[goffset];
  2852. else
  2853. opcode = g_mod012[goffset];
  2854. if (opcode.flags & RMExt) {
  2855. goffset = c->modrm & 7;
  2856. opcode = opcode.u.group[goffset];
  2857. }
  2858. c->d |= opcode.flags;
  2859. }
  2860. if (c->d & Prefix) {
  2861. if (c->rep_prefix && op_prefix)
  2862. return X86EMUL_UNHANDLEABLE;
  2863. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2864. switch (simd_prefix) {
  2865. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2866. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2867. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2868. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2869. }
  2870. c->d |= opcode.flags;
  2871. }
  2872. c->execute = opcode.u.execute;
  2873. c->check_perm = opcode.check_perm;
  2874. c->intercept = opcode.intercept;
  2875. /* Unrecognised? */
  2876. if (c->d == 0 || (c->d & Undefined))
  2877. return -1;
  2878. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2879. return -1;
  2880. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2881. c->op_bytes = 8;
  2882. if (c->d & Op3264) {
  2883. if (mode == X86EMUL_MODE_PROT64)
  2884. c->op_bytes = 8;
  2885. else
  2886. c->op_bytes = 4;
  2887. }
  2888. if (c->d & Sse)
  2889. c->op_bytes = 16;
  2890. /* ModRM and SIB bytes. */
  2891. if (c->d & ModRM) {
  2892. rc = decode_modrm(ctxt, ops, &memop);
  2893. if (!c->has_seg_override)
  2894. set_seg_override(c, c->modrm_seg);
  2895. } else if (c->d & MemAbs)
  2896. rc = decode_abs(ctxt, ops, &memop);
  2897. if (rc != X86EMUL_CONTINUE)
  2898. goto done;
  2899. if (!c->has_seg_override)
  2900. set_seg_override(c, VCPU_SREG_DS);
  2901. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2902. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2903. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2904. if (memop.type == OP_MEM && c->rip_relative)
  2905. memop.addr.mem.ea += c->eip;
  2906. /*
  2907. * Decode and fetch the source operand: register, memory
  2908. * or immediate.
  2909. */
  2910. switch (c->d & SrcMask) {
  2911. case SrcNone:
  2912. break;
  2913. case SrcReg:
  2914. decode_register_operand(ctxt, &c->src, c, 0);
  2915. break;
  2916. case SrcMem16:
  2917. memop.bytes = 2;
  2918. goto srcmem_common;
  2919. case SrcMem32:
  2920. memop.bytes = 4;
  2921. goto srcmem_common;
  2922. case SrcMem:
  2923. memop.bytes = (c->d & ByteOp) ? 1 :
  2924. c->op_bytes;
  2925. srcmem_common:
  2926. c->src = memop;
  2927. break;
  2928. case SrcImmU16:
  2929. rc = decode_imm(ctxt, &c->src, 2, false);
  2930. break;
  2931. case SrcImm:
  2932. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2933. break;
  2934. case SrcImmU:
  2935. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2936. break;
  2937. case SrcImmByte:
  2938. rc = decode_imm(ctxt, &c->src, 1, true);
  2939. break;
  2940. case SrcImmUByte:
  2941. rc = decode_imm(ctxt, &c->src, 1, false);
  2942. break;
  2943. case SrcAcc:
  2944. c->src.type = OP_REG;
  2945. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2946. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2947. fetch_register_operand(&c->src);
  2948. break;
  2949. case SrcOne:
  2950. c->src.bytes = 1;
  2951. c->src.val = 1;
  2952. break;
  2953. case SrcSI:
  2954. c->src.type = OP_MEM;
  2955. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2956. c->src.addr.mem.ea =
  2957. register_address(c, c->regs[VCPU_REGS_RSI]);
  2958. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2959. c->src.val = 0;
  2960. break;
  2961. case SrcImmFAddr:
  2962. c->src.type = OP_IMM;
  2963. c->src.addr.mem.ea = c->eip;
  2964. c->src.bytes = c->op_bytes + 2;
  2965. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2966. break;
  2967. case SrcMemFAddr:
  2968. memop.bytes = c->op_bytes + 2;
  2969. goto srcmem_common;
  2970. break;
  2971. }
  2972. if (rc != X86EMUL_CONTINUE)
  2973. goto done;
  2974. /*
  2975. * Decode and fetch the second source operand: register, memory
  2976. * or immediate.
  2977. */
  2978. switch (c->d & Src2Mask) {
  2979. case Src2None:
  2980. break;
  2981. case Src2CL:
  2982. c->src2.bytes = 1;
  2983. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2984. break;
  2985. case Src2ImmByte:
  2986. rc = decode_imm(ctxt, &c->src2, 1, true);
  2987. break;
  2988. case Src2One:
  2989. c->src2.bytes = 1;
  2990. c->src2.val = 1;
  2991. break;
  2992. case Src2Imm:
  2993. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2994. break;
  2995. }
  2996. if (rc != X86EMUL_CONTINUE)
  2997. goto done;
  2998. /* Decode and fetch the destination operand: register or memory. */
  2999. switch (c->d & DstMask) {
  3000. case DstReg:
  3001. decode_register_operand(ctxt, &c->dst, c,
  3002. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  3003. break;
  3004. case DstImmUByte:
  3005. c->dst.type = OP_IMM;
  3006. c->dst.addr.mem.ea = c->eip;
  3007. c->dst.bytes = 1;
  3008. c->dst.val = insn_fetch(u8, 1, c->eip);
  3009. break;
  3010. case DstMem:
  3011. case DstMem64:
  3012. c->dst = memop;
  3013. if ((c->d & DstMask) == DstMem64)
  3014. c->dst.bytes = 8;
  3015. else
  3016. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3017. if (c->d & BitOp)
  3018. fetch_bit_operand(c);
  3019. c->dst.orig_val = c->dst.val;
  3020. break;
  3021. case DstAcc:
  3022. c->dst.type = OP_REG;
  3023. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3024. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3025. fetch_register_operand(&c->dst);
  3026. c->dst.orig_val = c->dst.val;
  3027. break;
  3028. case DstDI:
  3029. c->dst.type = OP_MEM;
  3030. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3031. c->dst.addr.mem.ea =
  3032. register_address(c, c->regs[VCPU_REGS_RDI]);
  3033. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3034. c->dst.val = 0;
  3035. break;
  3036. case ImplicitOps:
  3037. /* Special instructions do their own operand decoding. */
  3038. default:
  3039. c->dst.type = OP_NONE; /* Disable writeback. */
  3040. return 0;
  3041. }
  3042. done:
  3043. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3044. }
  3045. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3046. {
  3047. struct decode_cache *c = &ctxt->decode;
  3048. /* The second termination condition only applies for REPE
  3049. * and REPNE. Test if the repeat string operation prefix is
  3050. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3051. * corresponding termination condition according to:
  3052. * - if REPE/REPZ and ZF = 0 then done
  3053. * - if REPNE/REPNZ and ZF = 1 then done
  3054. */
  3055. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3056. (c->b == 0xae) || (c->b == 0xaf))
  3057. && (((c->rep_prefix == REPE_PREFIX) &&
  3058. ((ctxt->eflags & EFLG_ZF) == 0))
  3059. || ((c->rep_prefix == REPNE_PREFIX) &&
  3060. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3061. return true;
  3062. return false;
  3063. }
  3064. int
  3065. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3066. {
  3067. struct x86_emulate_ops *ops = ctxt->ops;
  3068. u64 msr_data;
  3069. struct decode_cache *c = &ctxt->decode;
  3070. int rc = X86EMUL_CONTINUE;
  3071. int saved_dst_type = c->dst.type;
  3072. int irq; /* Used for int 3, int, and into */
  3073. struct desc_ptr desc_ptr;
  3074. ctxt->decode.mem_read.pos = 0;
  3075. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3076. rc = emulate_ud(ctxt);
  3077. goto done;
  3078. }
  3079. /* LOCK prefix is allowed only with some instructions */
  3080. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3081. rc = emulate_ud(ctxt);
  3082. goto done;
  3083. }
  3084. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3085. rc = emulate_ud(ctxt);
  3086. goto done;
  3087. }
  3088. if ((c->d & Sse)
  3089. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3090. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3091. rc = emulate_ud(ctxt);
  3092. goto done;
  3093. }
  3094. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3095. rc = emulate_nm(ctxt);
  3096. goto done;
  3097. }
  3098. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3099. rc = emulator_check_intercept(ctxt, c->intercept,
  3100. X86_ICPT_PRE_EXCEPT);
  3101. if (rc != X86EMUL_CONTINUE)
  3102. goto done;
  3103. }
  3104. /* Privileged instruction can be executed only in CPL=0 */
  3105. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3106. rc = emulate_gp(ctxt, 0);
  3107. goto done;
  3108. }
  3109. /* Instruction can only be executed in protected mode */
  3110. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3111. rc = emulate_ud(ctxt);
  3112. goto done;
  3113. }
  3114. /* Do instruction specific permission checks */
  3115. if (c->check_perm) {
  3116. rc = c->check_perm(ctxt);
  3117. if (rc != X86EMUL_CONTINUE)
  3118. goto done;
  3119. }
  3120. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3121. rc = emulator_check_intercept(ctxt, c->intercept,
  3122. X86_ICPT_POST_EXCEPT);
  3123. if (rc != X86EMUL_CONTINUE)
  3124. goto done;
  3125. }
  3126. if (c->rep_prefix && (c->d & String)) {
  3127. /* All REP prefixes have the same first termination condition */
  3128. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3129. ctxt->eip = c->eip;
  3130. goto done;
  3131. }
  3132. }
  3133. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3134. rc = segmented_read(ctxt, c->src.addr.mem,
  3135. c->src.valptr, c->src.bytes);
  3136. if (rc != X86EMUL_CONTINUE)
  3137. goto done;
  3138. c->src.orig_val64 = c->src.val64;
  3139. }
  3140. if (c->src2.type == OP_MEM) {
  3141. rc = segmented_read(ctxt, c->src2.addr.mem,
  3142. &c->src2.val, c->src2.bytes);
  3143. if (rc != X86EMUL_CONTINUE)
  3144. goto done;
  3145. }
  3146. if ((c->d & DstMask) == ImplicitOps)
  3147. goto special_insn;
  3148. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3149. /* optimisation - avoid slow emulated read if Mov */
  3150. rc = segmented_read(ctxt, c->dst.addr.mem,
  3151. &c->dst.val, c->dst.bytes);
  3152. if (rc != X86EMUL_CONTINUE)
  3153. goto done;
  3154. }
  3155. c->dst.orig_val = c->dst.val;
  3156. special_insn:
  3157. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3158. rc = emulator_check_intercept(ctxt, c->intercept,
  3159. X86_ICPT_POST_MEMACCESS);
  3160. if (rc != X86EMUL_CONTINUE)
  3161. goto done;
  3162. }
  3163. if (c->execute) {
  3164. rc = c->execute(ctxt);
  3165. if (rc != X86EMUL_CONTINUE)
  3166. goto done;
  3167. goto writeback;
  3168. }
  3169. if (c->twobyte)
  3170. goto twobyte_insn;
  3171. switch (c->b) {
  3172. case 0x00 ... 0x05:
  3173. add: /* add */
  3174. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3175. break;
  3176. case 0x06: /* push es */
  3177. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3178. break;
  3179. case 0x07: /* pop es */
  3180. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3181. break;
  3182. case 0x08 ... 0x0d:
  3183. or: /* or */
  3184. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  3185. break;
  3186. case 0x0e: /* push cs */
  3187. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3188. break;
  3189. case 0x10 ... 0x15:
  3190. adc: /* adc */
  3191. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  3192. break;
  3193. case 0x16: /* push ss */
  3194. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3195. break;
  3196. case 0x17: /* pop ss */
  3197. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3198. break;
  3199. case 0x18 ... 0x1d:
  3200. sbb: /* sbb */
  3201. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  3202. break;
  3203. case 0x1e: /* push ds */
  3204. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3205. break;
  3206. case 0x1f: /* pop ds */
  3207. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3208. break;
  3209. case 0x20 ... 0x25:
  3210. and: /* and */
  3211. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  3212. break;
  3213. case 0x28 ... 0x2d:
  3214. sub: /* sub */
  3215. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  3216. break;
  3217. case 0x30 ... 0x35:
  3218. xor: /* xor */
  3219. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  3220. break;
  3221. case 0x38 ... 0x3d:
  3222. cmp: /* cmp */
  3223. c->dst.type = OP_NONE; /* Disable writeback. */
  3224. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3225. break;
  3226. case 0x40 ... 0x47: /* inc r16/r32 */
  3227. emulate_1op("inc", c->dst, ctxt->eflags);
  3228. break;
  3229. case 0x48 ... 0x4f: /* dec r16/r32 */
  3230. emulate_1op("dec", c->dst, ctxt->eflags);
  3231. break;
  3232. case 0x58 ... 0x5f: /* pop reg */
  3233. pop_instruction:
  3234. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  3235. break;
  3236. case 0x60: /* pusha */
  3237. rc = emulate_pusha(ctxt);
  3238. break;
  3239. case 0x61: /* popa */
  3240. rc = emulate_popa(ctxt, ops);
  3241. break;
  3242. case 0x63: /* movsxd */
  3243. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3244. goto cannot_emulate;
  3245. c->dst.val = (s32) c->src.val;
  3246. break;
  3247. case 0x6c: /* insb */
  3248. case 0x6d: /* insw/insd */
  3249. c->src.val = c->regs[VCPU_REGS_RDX];
  3250. goto do_io_in;
  3251. case 0x6e: /* outsb */
  3252. case 0x6f: /* outsw/outsd */
  3253. c->dst.val = c->regs[VCPU_REGS_RDX];
  3254. goto do_io_out;
  3255. break;
  3256. case 0x70 ... 0x7f: /* jcc (short) */
  3257. if (test_cc(c->b, ctxt->eflags))
  3258. jmp_rel(c, c->src.val);
  3259. break;
  3260. case 0x80 ... 0x83: /* Grp1 */
  3261. switch (c->modrm_reg) {
  3262. case 0:
  3263. goto add;
  3264. case 1:
  3265. goto or;
  3266. case 2:
  3267. goto adc;
  3268. case 3:
  3269. goto sbb;
  3270. case 4:
  3271. goto and;
  3272. case 5:
  3273. goto sub;
  3274. case 6:
  3275. goto xor;
  3276. case 7:
  3277. goto cmp;
  3278. }
  3279. break;
  3280. case 0x84 ... 0x85:
  3281. test:
  3282. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3283. break;
  3284. case 0x86 ... 0x87: /* xchg */
  3285. xchg:
  3286. /* Write back the register source. */
  3287. c->src.val = c->dst.val;
  3288. write_register_operand(&c->src);
  3289. /*
  3290. * Write back the memory destination with implicit LOCK
  3291. * prefix.
  3292. */
  3293. c->dst.val = c->src.orig_val;
  3294. c->lock_prefix = 1;
  3295. break;
  3296. case 0x8c: /* mov r/m, sreg */
  3297. if (c->modrm_reg > VCPU_SREG_GS) {
  3298. rc = emulate_ud(ctxt);
  3299. goto done;
  3300. }
  3301. c->dst.val = ops->get_segment_selector(ctxt, c->modrm_reg);
  3302. break;
  3303. case 0x8d: /* lea r16/r32, m */
  3304. c->dst.val = c->src.addr.mem.ea;
  3305. break;
  3306. case 0x8e: { /* mov seg, r/m16 */
  3307. uint16_t sel;
  3308. sel = c->src.val;
  3309. if (c->modrm_reg == VCPU_SREG_CS ||
  3310. c->modrm_reg > VCPU_SREG_GS) {
  3311. rc = emulate_ud(ctxt);
  3312. goto done;
  3313. }
  3314. if (c->modrm_reg == VCPU_SREG_SS)
  3315. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3316. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3317. c->dst.type = OP_NONE; /* Disable writeback. */
  3318. break;
  3319. }
  3320. case 0x8f: /* pop (sole member of Grp1a) */
  3321. rc = emulate_grp1a(ctxt, ops);
  3322. break;
  3323. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3324. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3325. break;
  3326. goto xchg;
  3327. case 0x98: /* cbw/cwde/cdqe */
  3328. switch (c->op_bytes) {
  3329. case 2: c->dst.val = (s8)c->dst.val; break;
  3330. case 4: c->dst.val = (s16)c->dst.val; break;
  3331. case 8: c->dst.val = (s32)c->dst.val; break;
  3332. }
  3333. break;
  3334. case 0x9c: /* pushf */
  3335. c->src.val = (unsigned long) ctxt->eflags;
  3336. rc = em_push(ctxt);
  3337. break;
  3338. case 0x9d: /* popf */
  3339. c->dst.type = OP_REG;
  3340. c->dst.addr.reg = &ctxt->eflags;
  3341. c->dst.bytes = c->op_bytes;
  3342. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  3343. break;
  3344. case 0xa6 ... 0xa7: /* cmps */
  3345. goto cmp;
  3346. case 0xa8 ... 0xa9: /* test ax, imm */
  3347. goto test;
  3348. case 0xae ... 0xaf: /* scas */
  3349. goto cmp;
  3350. case 0xc0 ... 0xc1:
  3351. emulate_grp2(ctxt);
  3352. break;
  3353. case 0xc3: /* ret */
  3354. c->dst.type = OP_REG;
  3355. c->dst.addr.reg = &c->eip;
  3356. c->dst.bytes = c->op_bytes;
  3357. goto pop_instruction;
  3358. case 0xc4: /* les */
  3359. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3360. break;
  3361. case 0xc5: /* lds */
  3362. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3363. break;
  3364. case 0xcb: /* ret far */
  3365. rc = emulate_ret_far(ctxt, ops);
  3366. break;
  3367. case 0xcc: /* int3 */
  3368. irq = 3;
  3369. goto do_interrupt;
  3370. case 0xcd: /* int n */
  3371. irq = c->src.val;
  3372. do_interrupt:
  3373. rc = emulate_int(ctxt, ops, irq);
  3374. break;
  3375. case 0xce: /* into */
  3376. if (ctxt->eflags & EFLG_OF) {
  3377. irq = 4;
  3378. goto do_interrupt;
  3379. }
  3380. break;
  3381. case 0xcf: /* iret */
  3382. rc = emulate_iret(ctxt, ops);
  3383. break;
  3384. case 0xd0 ... 0xd1: /* Grp2 */
  3385. emulate_grp2(ctxt);
  3386. break;
  3387. case 0xd2 ... 0xd3: /* Grp2 */
  3388. c->src.val = c->regs[VCPU_REGS_RCX];
  3389. emulate_grp2(ctxt);
  3390. break;
  3391. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3392. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3393. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3394. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3395. jmp_rel(c, c->src.val);
  3396. break;
  3397. case 0xe3: /* jcxz/jecxz/jrcxz */
  3398. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3399. jmp_rel(c, c->src.val);
  3400. break;
  3401. case 0xe4: /* inb */
  3402. case 0xe5: /* in */
  3403. goto do_io_in;
  3404. case 0xe6: /* outb */
  3405. case 0xe7: /* out */
  3406. goto do_io_out;
  3407. case 0xe8: /* call (near) */ {
  3408. long int rel = c->src.val;
  3409. c->src.val = (unsigned long) c->eip;
  3410. jmp_rel(c, rel);
  3411. rc = em_push(ctxt);
  3412. break;
  3413. }
  3414. case 0xe9: /* jmp rel */
  3415. goto jmp;
  3416. case 0xea: { /* jmp far */
  3417. unsigned short sel;
  3418. jump_far:
  3419. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3420. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3421. goto done;
  3422. c->eip = 0;
  3423. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3424. break;
  3425. }
  3426. case 0xeb:
  3427. jmp: /* jmp rel short */
  3428. jmp_rel(c, c->src.val);
  3429. c->dst.type = OP_NONE; /* Disable writeback. */
  3430. break;
  3431. case 0xec: /* in al,dx */
  3432. case 0xed: /* in (e/r)ax,dx */
  3433. c->src.val = c->regs[VCPU_REGS_RDX];
  3434. do_io_in:
  3435. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3436. &c->dst.val))
  3437. goto done; /* IO is needed */
  3438. break;
  3439. case 0xee: /* out dx,al */
  3440. case 0xef: /* out dx,(e/r)ax */
  3441. c->dst.val = c->regs[VCPU_REGS_RDX];
  3442. do_io_out:
  3443. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3444. &c->src.val, 1);
  3445. c->dst.type = OP_NONE; /* Disable writeback. */
  3446. break;
  3447. case 0xf4: /* hlt */
  3448. ctxt->ops->halt(ctxt);
  3449. break;
  3450. case 0xf5: /* cmc */
  3451. /* complement carry flag from eflags reg */
  3452. ctxt->eflags ^= EFLG_CF;
  3453. break;
  3454. case 0xf6 ... 0xf7: /* Grp3 */
  3455. rc = emulate_grp3(ctxt, ops);
  3456. break;
  3457. case 0xf8: /* clc */
  3458. ctxt->eflags &= ~EFLG_CF;
  3459. break;
  3460. case 0xf9: /* stc */
  3461. ctxt->eflags |= EFLG_CF;
  3462. break;
  3463. case 0xfa: /* cli */
  3464. if (emulator_bad_iopl(ctxt, ops)) {
  3465. rc = emulate_gp(ctxt, 0);
  3466. goto done;
  3467. } else
  3468. ctxt->eflags &= ~X86_EFLAGS_IF;
  3469. break;
  3470. case 0xfb: /* sti */
  3471. if (emulator_bad_iopl(ctxt, ops)) {
  3472. rc = emulate_gp(ctxt, 0);
  3473. goto done;
  3474. } else {
  3475. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3476. ctxt->eflags |= X86_EFLAGS_IF;
  3477. }
  3478. break;
  3479. case 0xfc: /* cld */
  3480. ctxt->eflags &= ~EFLG_DF;
  3481. break;
  3482. case 0xfd: /* std */
  3483. ctxt->eflags |= EFLG_DF;
  3484. break;
  3485. case 0xfe: /* Grp4 */
  3486. grp45:
  3487. rc = emulate_grp45(ctxt);
  3488. break;
  3489. case 0xff: /* Grp5 */
  3490. if (c->modrm_reg == 5)
  3491. goto jump_far;
  3492. goto grp45;
  3493. default:
  3494. goto cannot_emulate;
  3495. }
  3496. if (rc != X86EMUL_CONTINUE)
  3497. goto done;
  3498. writeback:
  3499. rc = writeback(ctxt, ops);
  3500. if (rc != X86EMUL_CONTINUE)
  3501. goto done;
  3502. /*
  3503. * restore dst type in case the decoding will be reused
  3504. * (happens for string instruction )
  3505. */
  3506. c->dst.type = saved_dst_type;
  3507. if ((c->d & SrcMask) == SrcSI)
  3508. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3509. VCPU_REGS_RSI, &c->src);
  3510. if ((c->d & DstMask) == DstDI)
  3511. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3512. &c->dst);
  3513. if (c->rep_prefix && (c->d & String)) {
  3514. struct read_cache *r = &ctxt->decode.io_read;
  3515. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3516. if (!string_insn_completed(ctxt)) {
  3517. /*
  3518. * Re-enter guest when pio read ahead buffer is empty
  3519. * or, if it is not used, after each 1024 iteration.
  3520. */
  3521. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3522. (r->end == 0 || r->end != r->pos)) {
  3523. /*
  3524. * Reset read cache. Usually happens before
  3525. * decode, but since instruction is restarted
  3526. * we have to do it here.
  3527. */
  3528. ctxt->decode.mem_read.end = 0;
  3529. return EMULATION_RESTART;
  3530. }
  3531. goto done; /* skip rip writeback */
  3532. }
  3533. }
  3534. ctxt->eip = c->eip;
  3535. done:
  3536. if (rc == X86EMUL_PROPAGATE_FAULT)
  3537. ctxt->have_exception = true;
  3538. if (rc == X86EMUL_INTERCEPTED)
  3539. return EMULATION_INTERCEPTED;
  3540. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3541. twobyte_insn:
  3542. switch (c->b) {
  3543. case 0x01: /* lgdt, lidt, lmsw */
  3544. switch (c->modrm_reg) {
  3545. case 0: /* vmcall */
  3546. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3547. goto cannot_emulate;
  3548. rc = ctxt->ops->fix_hypercall(ctxt);
  3549. if (rc != X86EMUL_CONTINUE)
  3550. goto done;
  3551. /* Let the processor re-execute the fixed hypercall */
  3552. c->eip = ctxt->eip;
  3553. /* Disable writeback. */
  3554. c->dst.type = OP_NONE;
  3555. break;
  3556. case 2: /* lgdt */
  3557. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3558. &desc_ptr.size, &desc_ptr.address,
  3559. c->op_bytes);
  3560. if (rc != X86EMUL_CONTINUE)
  3561. goto done;
  3562. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3563. /* Disable writeback. */
  3564. c->dst.type = OP_NONE;
  3565. break;
  3566. case 3: /* lidt/vmmcall */
  3567. if (c->modrm_mod == 3) {
  3568. switch (c->modrm_rm) {
  3569. case 1:
  3570. rc = ctxt->ops->fix_hypercall(ctxt);
  3571. break;
  3572. default:
  3573. goto cannot_emulate;
  3574. }
  3575. } else {
  3576. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3577. &desc_ptr.size,
  3578. &desc_ptr.address,
  3579. c->op_bytes);
  3580. if (rc != X86EMUL_CONTINUE)
  3581. goto done;
  3582. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3583. }
  3584. /* Disable writeback. */
  3585. c->dst.type = OP_NONE;
  3586. break;
  3587. case 4: /* smsw */
  3588. c->dst.bytes = 2;
  3589. c->dst.val = ops->get_cr(ctxt, 0);
  3590. break;
  3591. case 6: /* lmsw */
  3592. ops->set_cr(ctxt, 0, (ops->get_cr(ctxt, 0) & ~0x0eul) |
  3593. (c->src.val & 0x0f));
  3594. c->dst.type = OP_NONE;
  3595. break;
  3596. case 5: /* not defined */
  3597. emulate_ud(ctxt);
  3598. rc = X86EMUL_PROPAGATE_FAULT;
  3599. goto done;
  3600. case 7: /* invlpg*/
  3601. rc = em_invlpg(ctxt);
  3602. break;
  3603. default:
  3604. goto cannot_emulate;
  3605. }
  3606. break;
  3607. case 0x05: /* syscall */
  3608. rc = emulate_syscall(ctxt, ops);
  3609. break;
  3610. case 0x06:
  3611. rc = em_clts(ctxt);
  3612. break;
  3613. case 0x09: /* wbinvd */
  3614. (ctxt->ops->wbinvd)(ctxt);
  3615. break;
  3616. case 0x08: /* invd */
  3617. case 0x0d: /* GrpP (prefetch) */
  3618. case 0x18: /* Grp16 (prefetch/nop) */
  3619. break;
  3620. case 0x20: /* mov cr, reg */
  3621. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3622. break;
  3623. case 0x21: /* mov from dr to reg */
  3624. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3625. break;
  3626. case 0x22: /* mov reg, cr */
  3627. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3628. emulate_gp(ctxt, 0);
  3629. rc = X86EMUL_PROPAGATE_FAULT;
  3630. goto done;
  3631. }
  3632. c->dst.type = OP_NONE;
  3633. break;
  3634. case 0x23: /* mov from reg to dr */
  3635. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3636. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3637. ~0ULL : ~0U)) < 0) {
  3638. /* #UD condition is already handled by the code above */
  3639. emulate_gp(ctxt, 0);
  3640. rc = X86EMUL_PROPAGATE_FAULT;
  3641. goto done;
  3642. }
  3643. c->dst.type = OP_NONE; /* no writeback */
  3644. break;
  3645. case 0x30:
  3646. /* wrmsr */
  3647. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3648. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3649. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3650. emulate_gp(ctxt, 0);
  3651. rc = X86EMUL_PROPAGATE_FAULT;
  3652. goto done;
  3653. }
  3654. rc = X86EMUL_CONTINUE;
  3655. break;
  3656. case 0x32:
  3657. /* rdmsr */
  3658. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3659. emulate_gp(ctxt, 0);
  3660. rc = X86EMUL_PROPAGATE_FAULT;
  3661. goto done;
  3662. } else {
  3663. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3664. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3665. }
  3666. rc = X86EMUL_CONTINUE;
  3667. break;
  3668. case 0x34: /* sysenter */
  3669. rc = emulate_sysenter(ctxt, ops);
  3670. break;
  3671. case 0x35: /* sysexit */
  3672. rc = emulate_sysexit(ctxt, ops);
  3673. break;
  3674. case 0x40 ... 0x4f: /* cmov */
  3675. c->dst.val = c->dst.orig_val = c->src.val;
  3676. if (!test_cc(c->b, ctxt->eflags))
  3677. c->dst.type = OP_NONE; /* no writeback */
  3678. break;
  3679. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3680. if (test_cc(c->b, ctxt->eflags))
  3681. jmp_rel(c, c->src.val);
  3682. break;
  3683. case 0x90 ... 0x9f: /* setcc r/m8 */
  3684. c->dst.val = test_cc(c->b, ctxt->eflags);
  3685. break;
  3686. case 0xa0: /* push fs */
  3687. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3688. break;
  3689. case 0xa1: /* pop fs */
  3690. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3691. break;
  3692. case 0xa3:
  3693. bt: /* bt */
  3694. c->dst.type = OP_NONE;
  3695. /* only subword offset */
  3696. c->src.val &= (c->dst.bytes << 3) - 1;
  3697. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3698. break;
  3699. case 0xa4: /* shld imm8, r, r/m */
  3700. case 0xa5: /* shld cl, r, r/m */
  3701. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3702. break;
  3703. case 0xa8: /* push gs */
  3704. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3705. break;
  3706. case 0xa9: /* pop gs */
  3707. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3708. break;
  3709. case 0xab:
  3710. bts: /* bts */
  3711. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3712. break;
  3713. case 0xac: /* shrd imm8, r, r/m */
  3714. case 0xad: /* shrd cl, r, r/m */
  3715. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3716. break;
  3717. case 0xae: /* clflush */
  3718. break;
  3719. case 0xb0 ... 0xb1: /* cmpxchg */
  3720. /*
  3721. * Save real source value, then compare EAX against
  3722. * destination.
  3723. */
  3724. c->src.orig_val = c->src.val;
  3725. c->src.val = c->regs[VCPU_REGS_RAX];
  3726. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3727. if (ctxt->eflags & EFLG_ZF) {
  3728. /* Success: write back to memory. */
  3729. c->dst.val = c->src.orig_val;
  3730. } else {
  3731. /* Failure: write the value we saw to EAX. */
  3732. c->dst.type = OP_REG;
  3733. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3734. }
  3735. break;
  3736. case 0xb2: /* lss */
  3737. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3738. break;
  3739. case 0xb3:
  3740. btr: /* btr */
  3741. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3742. break;
  3743. case 0xb4: /* lfs */
  3744. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3745. break;
  3746. case 0xb5: /* lgs */
  3747. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3748. break;
  3749. case 0xb6 ... 0xb7: /* movzx */
  3750. c->dst.bytes = c->op_bytes;
  3751. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3752. : (u16) c->src.val;
  3753. break;
  3754. case 0xba: /* Grp8 */
  3755. switch (c->modrm_reg & 3) {
  3756. case 0:
  3757. goto bt;
  3758. case 1:
  3759. goto bts;
  3760. case 2:
  3761. goto btr;
  3762. case 3:
  3763. goto btc;
  3764. }
  3765. break;
  3766. case 0xbb:
  3767. btc: /* btc */
  3768. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3769. break;
  3770. case 0xbc: { /* bsf */
  3771. u8 zf;
  3772. __asm__ ("bsf %2, %0; setz %1"
  3773. : "=r"(c->dst.val), "=q"(zf)
  3774. : "r"(c->src.val));
  3775. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3776. if (zf) {
  3777. ctxt->eflags |= X86_EFLAGS_ZF;
  3778. c->dst.type = OP_NONE; /* Disable writeback. */
  3779. }
  3780. break;
  3781. }
  3782. case 0xbd: { /* bsr */
  3783. u8 zf;
  3784. __asm__ ("bsr %2, %0; setz %1"
  3785. : "=r"(c->dst.val), "=q"(zf)
  3786. : "r"(c->src.val));
  3787. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3788. if (zf) {
  3789. ctxt->eflags |= X86_EFLAGS_ZF;
  3790. c->dst.type = OP_NONE; /* Disable writeback. */
  3791. }
  3792. break;
  3793. }
  3794. case 0xbe ... 0xbf: /* movsx */
  3795. c->dst.bytes = c->op_bytes;
  3796. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3797. (s16) c->src.val;
  3798. break;
  3799. case 0xc0 ... 0xc1: /* xadd */
  3800. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3801. /* Write back the register source. */
  3802. c->src.val = c->dst.orig_val;
  3803. write_register_operand(&c->src);
  3804. break;
  3805. case 0xc3: /* movnti */
  3806. c->dst.bytes = c->op_bytes;
  3807. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3808. (u64) c->src.val;
  3809. break;
  3810. case 0xc7: /* Grp9 (cmpxchg8b) */
  3811. rc = emulate_grp9(ctxt, ops);
  3812. break;
  3813. default:
  3814. goto cannot_emulate;
  3815. }
  3816. if (rc != X86EMUL_CONTINUE)
  3817. goto done;
  3818. goto writeback;
  3819. cannot_emulate:
  3820. return EMULATION_FAILED;
  3821. }