io.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * linux/include/asm-arm/arch-ixp4xx/io.h
  3. *
  4. * Author: Deepak Saxena <dsaxena@plexity.net>
  5. *
  6. * Copyright (C) 2002-2005 MontaVista Software, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARM_ARCH_IO_H
  13. #define __ASM_ARM_ARCH_IO_H
  14. #include <asm/hardware.h>
  15. #define IO_SPACE_LIMIT 0xffff0000
  16. #define BIT(x) ((1)<<(x))
  17. extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
  18. extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);
  19. /*
  20. * IXP4xx provides two methods of accessing PCI memory space:
  21. *
  22. * 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
  23. * To access PCI via this space, we simply ioremap() the BAR
  24. * into the kernel and we can use the standard read[bwl]/write[bwl]
  25. * macros. This is the preffered method due to speed but it
  26. * limits the system to just 64MB of PCI memory. This can be
  27. * problamatic if using video cards and other memory-heavy
  28. * targets.
  29. *
  30. * 2) If > 64MB of memory space is required, the IXP4xx can be configured
  31. * to use indirect registers to access PCI (as we do below for I/O
  32. * transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
  33. * of memory on the bus. The disadvantadge of this is that every
  34. * PCI access requires three local register accesses plus a spinlock,
  35. * but in some cases the performance hit is acceptable. In addition,
  36. * you cannot mmap() PCI devices in this case.
  37. *
  38. */
  39. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  40. #define __mem_pci(a) (a)
  41. #else
  42. #include <linux/mm.h>
  43. /*
  44. * In the case of using indirect PCI, we simply return the actual PCI
  45. * address and our read/write implementation use that to drive the
  46. * access registers. If something outside of PCI is ioremap'd, we
  47. * fallback to the default.
  48. */
  49. static inline void __iomem *
  50. __ixp4xx_ioremap(unsigned long addr, size_t size, unsigned long flags, unsigned long align)
  51. {
  52. extern void __iomem * __ioremap(unsigned long, size_t, unsigned long, unsigned long);
  53. if((addr < 0x48000000) || (addr > 0x4fffffff))
  54. return __ioremap(addr, size, flags, align);
  55. return (void *)addr;
  56. }
  57. static inline void
  58. __ixp4xx_iounmap(void __iomem *addr)
  59. {
  60. extern void __iounmap(void __iomem *addr);
  61. if ((u32)addr >= VMALLOC_START)
  62. __iounmap(addr);
  63. }
  64. #define __arch_ioremap(a, s, f, x) __ixp4xx_ioremap(a, s, f, x)
  65. #define __arch_iounmap(a) __ixp4xx_iounmap(a)
  66. #define writeb(v, p) __ixp4xx_writeb(v, p)
  67. #define writew(v, p) __ixp4xx_writew(v, p)
  68. #define writel(v, p) __ixp4xx_writel(v, p)
  69. #define writesb(p, v, l) __ixp4xx_writesb(p, v, l)
  70. #define writesw(p, v, l) __ixp4xx_writesw(p, v, l)
  71. #define writesl(p, v, l) __ixp4xx_writesl(p, v, l)
  72. #define readb(p) __ixp4xx_readb(p)
  73. #define readw(p) __ixp4xx_readw(p)
  74. #define readl(p) __ixp4xx_readl(p)
  75. #define readsb(p, v, l) __ixp4xx_readsb(p, v, l)
  76. #define readsw(p, v, l) __ixp4xx_readsw(p, v, l)
  77. #define readsl(p, v, l) __ixp4xx_readsl(p, v, l)
  78. static inline void
  79. __ixp4xx_writeb(u8 value, volatile void __iomem *p)
  80. {
  81. u32 addr = (u32)p;
  82. u32 n, byte_enables, data;
  83. if (addr >= VMALLOC_START) {
  84. __raw_writeb(value, addr);
  85. return;
  86. }
  87. n = addr % 4;
  88. byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
  89. data = value << (8*n);
  90. ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
  91. }
  92. static inline void
  93. __ixp4xx_writesb(volatile void __iomem *bus_addr, const u8 *vaddr, int count)
  94. {
  95. while (count--)
  96. writeb(*vaddr++, bus_addr);
  97. }
  98. static inline void
  99. __ixp4xx_writew(u16 value, volatile void __iomem *p)
  100. {
  101. u32 addr = (u32)p;
  102. u32 n, byte_enables, data;
  103. if (addr >= VMALLOC_START) {
  104. __raw_writew(value, addr);
  105. return;
  106. }
  107. n = addr % 4;
  108. byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
  109. data = value << (8*n);
  110. ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
  111. }
  112. static inline void
  113. __ixp4xx_writesw(volatile void __iomem *bus_addr, const u16 *vaddr, int count)
  114. {
  115. while (count--)
  116. writew(*vaddr++, bus_addr);
  117. }
  118. static inline void
  119. __ixp4xx_writel(u32 value, volatile void __iomem *p)
  120. {
  121. u32 addr = (u32)p;
  122. if (addr >= VMALLOC_START) {
  123. __raw_writel(value, addr);
  124. return;
  125. }
  126. ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
  127. }
  128. static inline void
  129. __ixp4xx_writesl(volatile void __iomem *bus_addr, const u32 *vaddr, int count)
  130. {
  131. while (count--)
  132. writel(*vaddr++, bus_addr);
  133. }
  134. static inline unsigned char
  135. __ixp4xx_readb(const volatile void __iomem *p)
  136. {
  137. u32 addr = (u32)p;
  138. u32 n, byte_enables, data;
  139. if (addr >= VMALLOC_START)
  140. return __raw_readb(addr);
  141. n = addr % 4;
  142. byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
  143. if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
  144. return 0xff;
  145. return data >> (8*n);
  146. }
  147. static inline void
  148. __ixp4xx_readsb(const volatile void __iomem *bus_addr, u8 *vaddr, u32 count)
  149. {
  150. while (count--)
  151. *vaddr++ = readb(bus_addr);
  152. }
  153. static inline unsigned short
  154. __ixp4xx_readw(const volatile void __iomem *p)
  155. {
  156. u32 addr = (u32)p;
  157. u32 n, byte_enables, data;
  158. if (addr >= VMALLOC_START)
  159. return __raw_readw(addr);
  160. n = addr % 4;
  161. byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
  162. if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
  163. return 0xffff;
  164. return data>>(8*n);
  165. }
  166. static inline void
  167. __ixp4xx_readsw(const volatile void __iomem *bus_addr, u16 *vaddr, u32 count)
  168. {
  169. while (count--)
  170. *vaddr++ = readw(bus_addr);
  171. }
  172. static inline unsigned long
  173. __ixp4xx_readl(const volatile void __iomem *p)
  174. {
  175. u32 addr = (u32)p;
  176. u32 data;
  177. if (addr >= VMALLOC_START)
  178. return __raw_readl(addr);
  179. if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
  180. return 0xffffffff;
  181. return data;
  182. }
  183. static inline void
  184. __ixp4xx_readsl(const volatile void __iomem *bus_addr, u32 *vaddr, u32 count)
  185. {
  186. while (count--)
  187. *vaddr++ = readl(bus_addr);
  188. }
  189. /*
  190. * We can use the built-in functions b/c they end up calling writeb/readb
  191. */
  192. #define memset_io(c,v,l) _memset_io((c),(v),(l))
  193. #define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
  194. #define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
  195. #define eth_io_copy_and_sum(s,c,l,b) \
  196. eth_copy_and_sum((s),__mem_pci(c),(l),(b))
  197. static inline int
  198. check_signature(const unsigned char __iomem *bus_addr, const unsigned char *signature,
  199. int length)
  200. {
  201. int retval = 0;
  202. do {
  203. if (readb(bus_addr) != *signature)
  204. goto out;
  205. bus_addr++;
  206. signature++;
  207. length--;
  208. } while (length);
  209. retval = 1;
  210. out:
  211. return retval;
  212. }
  213. #endif
  214. /*
  215. * IXP4xx does not have a transparent cpu -> PCI I/O translation
  216. * window. Instead, it has a set of registers that must be tweaked
  217. * with the proper byte lanes, command types, and address for the
  218. * transaction. This means that we need to override the default
  219. * I/O functions.
  220. */
  221. #define outb(p, v) __ixp4xx_outb(p, v)
  222. #define outw(p, v) __ixp4xx_outw(p, v)
  223. #define outl(p, v) __ixp4xx_outl(p, v)
  224. #define outsb(p, v, l) __ixp4xx_outsb(p, v, l)
  225. #define outsw(p, v, l) __ixp4xx_outsw(p, v, l)
  226. #define outsl(p, v, l) __ixp4xx_outsl(p, v, l)
  227. #define inb(p) __ixp4xx_inb(p)
  228. #define inw(p) __ixp4xx_inw(p)
  229. #define inl(p) __ixp4xx_inl(p)
  230. #define insb(p, v, l) __ixp4xx_insb(p, v, l)
  231. #define insw(p, v, l) __ixp4xx_insw(p, v, l)
  232. #define insl(p, v, l) __ixp4xx_insl(p, v, l)
  233. static inline void
  234. __ixp4xx_outb(u8 value, u32 addr)
  235. {
  236. u32 n, byte_enables, data;
  237. n = addr % 4;
  238. byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
  239. data = value << (8*n);
  240. ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
  241. }
  242. static inline void
  243. __ixp4xx_outsb(u32 io_addr, const u8 *vaddr, u32 count)
  244. {
  245. while (count--)
  246. outb(*vaddr++, io_addr);
  247. }
  248. static inline void
  249. __ixp4xx_outw(u16 value, u32 addr)
  250. {
  251. u32 n, byte_enables, data;
  252. n = addr % 4;
  253. byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
  254. data = value << (8*n);
  255. ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
  256. }
  257. static inline void
  258. __ixp4xx_outsw(u32 io_addr, const u16 *vaddr, u32 count)
  259. {
  260. while (count--)
  261. outw(cpu_to_le16(*vaddr++), io_addr);
  262. }
  263. static inline void
  264. __ixp4xx_outl(u32 value, u32 addr)
  265. {
  266. ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
  267. }
  268. static inline void
  269. __ixp4xx_outsl(u32 io_addr, const u32 *vaddr, u32 count)
  270. {
  271. while (count--)
  272. outl(*vaddr++, io_addr);
  273. }
  274. static inline u8
  275. __ixp4xx_inb(u32 addr)
  276. {
  277. u32 n, byte_enables, data;
  278. n = addr % 4;
  279. byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
  280. if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
  281. return 0xff;
  282. return data >> (8*n);
  283. }
  284. static inline void
  285. __ixp4xx_insb(u32 io_addr, u8 *vaddr, u32 count)
  286. {
  287. while (count--)
  288. *vaddr++ = inb(io_addr);
  289. }
  290. static inline u16
  291. __ixp4xx_inw(u32 addr)
  292. {
  293. u32 n, byte_enables, data;
  294. n = addr % 4;
  295. byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
  296. if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
  297. return 0xffff;
  298. return data>>(8*n);
  299. }
  300. static inline void
  301. __ixp4xx_insw(u32 io_addr, u16 *vaddr, u32 count)
  302. {
  303. while (count--)
  304. *vaddr++ = le16_to_cpu(inw(io_addr));
  305. }
  306. static inline u32
  307. __ixp4xx_inl(u32 addr)
  308. {
  309. u32 data;
  310. if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
  311. return 0xffffffff;
  312. return data;
  313. }
  314. static inline void
  315. __ixp4xx_insl(u32 io_addr, u32 *vaddr, u32 count)
  316. {
  317. while (count--)
  318. *vaddr++ = inl(io_addr);
  319. }
  320. #define PIO_OFFSET 0x10000UL
  321. #define PIO_MASK 0x0ffffUL
  322. #define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
  323. ((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
  324. static inline unsigned int
  325. __ixp4xx_ioread8(const void __iomem *addr)
  326. {
  327. unsigned long port = (unsigned long __force)addr;
  328. if (__is_io_address(port))
  329. return (unsigned int)__ixp4xx_inb(port & PIO_MASK);
  330. else
  331. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  332. return (unsigned int)__raw_readb(port);
  333. #else
  334. return (unsigned int)__ixp4xx_readb(addr);
  335. #endif
  336. }
  337. static inline void
  338. __ixp4xx_ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
  339. {
  340. unsigned long port = (unsigned long __force)addr;
  341. if (__is_io_address(port))
  342. __ixp4xx_insb(port & PIO_MASK, vaddr, count);
  343. else
  344. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  345. __raw_readsb(addr, vaddr, count);
  346. #else
  347. __ixp4xx_readsb(addr, vaddr, count);
  348. #endif
  349. }
  350. static inline unsigned int
  351. __ixp4xx_ioread16(const void __iomem *addr)
  352. {
  353. unsigned long port = (unsigned long __force)addr;
  354. if (__is_io_address(port))
  355. return (unsigned int)__ixp4xx_inw(port & PIO_MASK);
  356. else
  357. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  358. return le16_to_cpu(__raw_readw((u32)port));
  359. #else
  360. return (unsigned int)__ixp4xx_readw(addr);
  361. #endif
  362. }
  363. static inline void
  364. __ixp4xx_ioread16_rep(const void __iomem *addr, void *vaddr, u32 count)
  365. {
  366. unsigned long port = (unsigned long __force)addr;
  367. if (__is_io_address(port))
  368. __ixp4xx_insw(port & PIO_MASK, vaddr, count);
  369. else
  370. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  371. __raw_readsw(addr, vaddr, count);
  372. #else
  373. __ixp4xx_readsw(addr, vaddr, count);
  374. #endif
  375. }
  376. static inline unsigned int
  377. __ixp4xx_ioread32(const void __iomem *addr)
  378. {
  379. unsigned long port = (unsigned long __force)addr;
  380. if (__is_io_address(port))
  381. return (unsigned int)__ixp4xx_inl(port & PIO_MASK);
  382. else {
  383. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  384. return le32_to_cpu(__raw_readl((u32)port));
  385. #else
  386. return (unsigned int)__ixp4xx_readl(addr);
  387. #endif
  388. }
  389. }
  390. static inline void
  391. __ixp4xx_ioread32_rep(const void __iomem *addr, void *vaddr, u32 count)
  392. {
  393. unsigned long port = (unsigned long __force)addr;
  394. if (__is_io_address(port))
  395. __ixp4xx_insl(port & PIO_MASK, vaddr, count);
  396. else
  397. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  398. __raw_readsl(addr, vaddr, count);
  399. #else
  400. __ixp4xx_readsl(addr, vaddr, count);
  401. #endif
  402. }
  403. static inline void
  404. __ixp4xx_iowrite8(u8 value, void __iomem *addr)
  405. {
  406. unsigned long port = (unsigned long __force)addr;
  407. if (__is_io_address(port))
  408. __ixp4xx_outb(value, port & PIO_MASK);
  409. else
  410. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  411. __raw_writeb(value, port);
  412. #else
  413. __ixp4xx_writeb(value, addr);
  414. #endif
  415. }
  416. static inline void
  417. __ixp4xx_iowrite8_rep(void __iomem *addr, const void *vaddr, u32 count)
  418. {
  419. unsigned long port = (unsigned long __force)addr;
  420. if (__is_io_address(port))
  421. __ixp4xx_outsb(port & PIO_MASK, vaddr, count);
  422. else
  423. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  424. __raw_writesb(addr, vaddr, count);
  425. #else
  426. __ixp4xx_writesb(addr, vaddr, count);
  427. #endif
  428. }
  429. static inline void
  430. __ixp4xx_iowrite16(u16 value, void __iomem *addr)
  431. {
  432. unsigned long port = (unsigned long __force)addr;
  433. if (__is_io_address(port))
  434. __ixp4xx_outw(value, port & PIO_MASK);
  435. else
  436. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  437. __raw_writew(cpu_to_le16(value), addr);
  438. #else
  439. __ixp4xx_writew(value, addr);
  440. #endif
  441. }
  442. static inline void
  443. __ixp4xx_iowrite16_rep(void __iomem *addr, const void *vaddr, u32 count)
  444. {
  445. unsigned long port = (unsigned long __force)addr;
  446. if (__is_io_address(port))
  447. __ixp4xx_outsw(port & PIO_MASK, vaddr, count);
  448. else
  449. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  450. __raw_writesw(addr, vaddr, count);
  451. #else
  452. __ixp4xx_writesw(addr, vaddr, count);
  453. #endif
  454. }
  455. static inline void
  456. __ixp4xx_iowrite32(u32 value, void __iomem *addr)
  457. {
  458. unsigned long port = (unsigned long __force)addr;
  459. if (__is_io_address(port))
  460. __ixp4xx_outl(value, port & PIO_MASK);
  461. else
  462. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  463. __raw_writel(cpu_to_le32(value), port);
  464. #else
  465. __ixp4xx_writel(value, addr);
  466. #endif
  467. }
  468. static inline void
  469. __ixp4xx_iowrite32_rep(void __iomem *addr, const void *vaddr, u32 count)
  470. {
  471. unsigned long port = (unsigned long __force)addr;
  472. if (__is_io_address(port))
  473. __ixp4xx_outsl(port & PIO_MASK, vaddr, count);
  474. else
  475. #ifndef CONFIG_IXP4XX_INDIRECT_PCI
  476. __raw_writesl(addr, vaddr, count);
  477. #else
  478. __ixp4xx_writesl(addr, vaddr, count);
  479. #endif
  480. }
  481. #define ioread8(p) __ixp4xx_ioread8(p)
  482. #define ioread16(p) __ixp4xx_ioread16(p)
  483. #define ioread32(p) __ixp4xx_ioread32(p)
  484. #define ioread8_rep(p, v, c) __ixp4xx_ioread8_rep(p, v, c)
  485. #define ioread16_rep(p, v, c) __ixp4xx_ioread16_rep(p, v, c)
  486. #define ioread32_rep(p, v, c) __ixp4xx_ioread32_rep(p, v, c)
  487. #define iowrite8(v,p) __ixp4xx_iowrite8(v,p)
  488. #define iowrite16(v,p) __ixp4xx_iowrite16(v,p)
  489. #define iowrite32(v,p) __ixp4xx_iowrite32(v,p)
  490. #define iowrite8_rep(p, v, c) __ixp4xx_iowrite8_rep(p, v, c)
  491. #define iowrite16_rep(p, v, c) __ixp4xx_iowrite16_rep(p, v, c)
  492. #define iowrite32_rep(p, v, c) __ixp4xx_iowrite32_rep(p, v, c)
  493. #define ioport_map(port, nr) ((void __iomem*)(port + PIO_OFFSET))
  494. #define ioport_unmap(addr)
  495. #endif // __ASM_ARM_ARCH_IO_H