lapic.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include <linux/jump_label.h>
  36. #include "kvm_cache_regs.h"
  37. #include "irq.h"
  38. #include "trace.h"
  39. #include "x86.h"
  40. #include "cpuid.h"
  41. #ifndef CONFIG_X86_64
  42. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  43. #else
  44. #define mod_64(x, y) ((x) % (y))
  45. #endif
  46. #define PRId64 "d"
  47. #define PRIx64 "llx"
  48. #define PRIu64 "u"
  49. #define PRIo64 "o"
  50. #define APIC_BUS_CYCLE_NS 1
  51. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  52. #define apic_debug(fmt, arg...)
  53. #define APIC_LVT_NUM 6
  54. /* 14 is the version for Xeon and Pentium 8.4.8*/
  55. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  56. #define LAPIC_MMIO_LENGTH (1 << 12)
  57. /* followed define is not in apicdef.h */
  58. #define APIC_SHORT_MASK 0xc0000
  59. #define APIC_DEST_NOSHORT 0x0
  60. #define APIC_DEST_MASK 0x800
  61. #define MAX_APIC_VECTOR 256
  62. #define APIC_VECTORS_PER_REG 32
  63. #define VEC_POS(v) ((v) & (32 - 1))
  64. #define REG_POS(v) (((v) >> 5) << 4)
  65. static unsigned int min_timer_period_us = 500;
  66. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  67. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  68. {
  69. *((u32 *) (apic->regs + reg_off)) = val;
  70. }
  71. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  72. {
  73. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  74. }
  75. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  76. {
  77. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  78. }
  79. static inline int apic_test_vector(int vec, void *bitmap)
  80. {
  81. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  82. }
  83. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  84. {
  85. struct kvm_lapic *apic = vcpu->arch.apic;
  86. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  87. apic_test_vector(vector, apic->regs + APIC_IRR);
  88. }
  89. static inline void apic_set_vector(int vec, void *bitmap)
  90. {
  91. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  92. }
  93. static inline void apic_clear_vector(int vec, void *bitmap)
  94. {
  95. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  96. }
  97. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  98. {
  99. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  100. }
  101. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  102. {
  103. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  104. }
  105. struct static_key_deferred apic_hw_disabled __read_mostly;
  106. struct static_key_deferred apic_sw_disabled __read_mostly;
  107. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  108. {
  109. if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
  110. if (val & APIC_SPIV_APIC_ENABLED)
  111. static_key_slow_dec_deferred(&apic_sw_disabled);
  112. else
  113. static_key_slow_inc(&apic_sw_disabled.key);
  114. }
  115. apic_set_reg(apic, APIC_SPIV, val);
  116. }
  117. static inline int apic_enabled(struct kvm_lapic *apic)
  118. {
  119. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  120. }
  121. #define LVT_MASK \
  122. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  123. #define LINT_MASK \
  124. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  125. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  126. static inline int kvm_apic_id(struct kvm_lapic *apic)
  127. {
  128. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  129. }
  130. static void recalculate_apic_map(struct kvm *kvm)
  131. {
  132. struct kvm_apic_map *new, *old = NULL;
  133. struct kvm_vcpu *vcpu;
  134. int i;
  135. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  136. mutex_lock(&kvm->arch.apic_map_lock);
  137. if (!new)
  138. goto out;
  139. new->ldr_bits = 8;
  140. /* flat mode is default */
  141. new->cid_shift = 8;
  142. new->cid_mask = 0;
  143. new->lid_mask = 0xff;
  144. kvm_for_each_vcpu(i, vcpu, kvm) {
  145. struct kvm_lapic *apic = vcpu->arch.apic;
  146. u16 cid, lid;
  147. u32 ldr;
  148. if (!kvm_apic_present(vcpu))
  149. continue;
  150. /*
  151. * All APICs have to be configured in the same mode by an OS.
  152. * We take advatage of this while building logical id loockup
  153. * table. After reset APICs are in xapic/flat mode, so if we
  154. * find apic with different setting we assume this is the mode
  155. * OS wants all apics to be in; build lookup table accordingly.
  156. */
  157. if (apic_x2apic_mode(apic)) {
  158. new->ldr_bits = 32;
  159. new->cid_shift = 16;
  160. new->cid_mask = new->lid_mask = 0xffff;
  161. } else if (kvm_apic_sw_enabled(apic) &&
  162. !new->cid_mask /* flat mode */ &&
  163. kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
  164. new->cid_shift = 4;
  165. new->cid_mask = 0xf;
  166. new->lid_mask = 0xf;
  167. }
  168. new->phys_map[kvm_apic_id(apic)] = apic;
  169. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  170. cid = apic_cluster_id(new, ldr);
  171. lid = apic_logical_id(new, ldr);
  172. if (lid)
  173. new->logical_map[cid][ffs(lid) - 1] = apic;
  174. }
  175. out:
  176. old = rcu_dereference_protected(kvm->arch.apic_map,
  177. lockdep_is_held(&kvm->arch.apic_map_lock));
  178. rcu_assign_pointer(kvm->arch.apic_map, new);
  179. mutex_unlock(&kvm->arch.apic_map_lock);
  180. if (old)
  181. kfree_rcu(old, rcu);
  182. kvm_vcpu_request_scan_ioapic(kvm);
  183. }
  184. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  185. {
  186. apic_set_reg(apic, APIC_ID, id << 24);
  187. recalculate_apic_map(apic->vcpu->kvm);
  188. }
  189. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  190. {
  191. apic_set_reg(apic, APIC_LDR, id);
  192. recalculate_apic_map(apic->vcpu->kvm);
  193. }
  194. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  195. {
  196. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  197. }
  198. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  199. {
  200. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  201. }
  202. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  203. {
  204. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  205. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  206. }
  207. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  208. {
  209. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  210. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  211. }
  212. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  213. {
  214. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  215. apic->lapic_timer.timer_mode_mask) ==
  216. APIC_LVT_TIMER_TSCDEADLINE);
  217. }
  218. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  219. {
  220. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  221. }
  222. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  223. {
  224. struct kvm_lapic *apic = vcpu->arch.apic;
  225. struct kvm_cpuid_entry2 *feat;
  226. u32 v = APIC_VERSION;
  227. if (!kvm_vcpu_has_lapic(vcpu))
  228. return;
  229. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  230. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  231. v |= APIC_LVR_DIRECTED_EOI;
  232. apic_set_reg(apic, APIC_LVR, v);
  233. }
  234. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  235. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  236. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  237. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  238. LINT_MASK, LINT_MASK, /* LVT0-1 */
  239. LVT_MASK /* LVTERR */
  240. };
  241. static int find_highest_vector(void *bitmap)
  242. {
  243. int vec;
  244. u32 *reg;
  245. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  246. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  247. reg = bitmap + REG_POS(vec);
  248. if (*reg)
  249. return fls(*reg) - 1 + vec;
  250. }
  251. return -1;
  252. }
  253. static u8 count_vectors(void *bitmap)
  254. {
  255. int vec;
  256. u32 *reg;
  257. u8 count = 0;
  258. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  259. reg = bitmap + REG_POS(vec);
  260. count += hweight32(*reg);
  261. }
  262. return count;
  263. }
  264. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  265. {
  266. apic->irr_pending = true;
  267. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  268. }
  269. static inline int apic_search_irr(struct kvm_lapic *apic)
  270. {
  271. return find_highest_vector(apic->regs + APIC_IRR);
  272. }
  273. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  274. {
  275. int result;
  276. /*
  277. * Note that irr_pending is just a hint. It will be always
  278. * true with virtual interrupt delivery enabled.
  279. */
  280. if (!apic->irr_pending)
  281. return -1;
  282. result = apic_search_irr(apic);
  283. ASSERT(result == -1 || result >= 16);
  284. return result;
  285. }
  286. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  287. {
  288. apic->irr_pending = false;
  289. apic_clear_vector(vec, apic->regs + APIC_IRR);
  290. if (apic_search_irr(apic) != -1)
  291. apic->irr_pending = true;
  292. }
  293. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  294. {
  295. if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  296. ++apic->isr_count;
  297. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  298. /*
  299. * ISR (in service register) bit is set when injecting an interrupt.
  300. * The highest vector is injected. Thus the latest bit set matches
  301. * the highest bit in ISR.
  302. */
  303. apic->highest_isr_cache = vec;
  304. }
  305. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  306. {
  307. if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  308. --apic->isr_count;
  309. BUG_ON(apic->isr_count < 0);
  310. apic->highest_isr_cache = -1;
  311. }
  312. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  313. {
  314. int highest_irr;
  315. /* This may race with setting of irr in __apic_accept_irq() and
  316. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  317. * will cause vmexit immediately and the value will be recalculated
  318. * on the next vmentry.
  319. */
  320. if (!kvm_vcpu_has_lapic(vcpu))
  321. return 0;
  322. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  323. return highest_irr;
  324. }
  325. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  326. int vector, int level, int trig_mode,
  327. unsigned long *dest_map);
  328. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  329. unsigned long *dest_map)
  330. {
  331. struct kvm_lapic *apic = vcpu->arch.apic;
  332. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  333. irq->level, irq->trig_mode, dest_map);
  334. }
  335. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  336. {
  337. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  338. sizeof(val));
  339. }
  340. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  341. {
  342. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  343. sizeof(*val));
  344. }
  345. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  346. {
  347. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  348. }
  349. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  350. {
  351. u8 val;
  352. if (pv_eoi_get_user(vcpu, &val) < 0)
  353. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  354. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  355. return val & 0x1;
  356. }
  357. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  358. {
  359. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  360. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  361. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  362. return;
  363. }
  364. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  365. }
  366. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  367. {
  368. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  369. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  370. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  371. return;
  372. }
  373. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  374. }
  375. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  376. {
  377. int result;
  378. /* Note that isr_count is always 1 with vid enabled */
  379. if (!apic->isr_count)
  380. return -1;
  381. if (likely(apic->highest_isr_cache != -1))
  382. return apic->highest_isr_cache;
  383. result = find_highest_vector(apic->regs + APIC_ISR);
  384. ASSERT(result == -1 || result >= 16);
  385. return result;
  386. }
  387. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  388. {
  389. struct kvm_lapic *apic = vcpu->arch.apic;
  390. int i;
  391. for (i = 0; i < 8; i++)
  392. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  393. }
  394. static void apic_update_ppr(struct kvm_lapic *apic)
  395. {
  396. u32 tpr, isrv, ppr, old_ppr;
  397. int isr;
  398. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  399. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  400. isr = apic_find_highest_isr(apic);
  401. isrv = (isr != -1) ? isr : 0;
  402. if ((tpr & 0xf0) >= (isrv & 0xf0))
  403. ppr = tpr & 0xff;
  404. else
  405. ppr = isrv & 0xf0;
  406. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  407. apic, ppr, isr, isrv);
  408. if (old_ppr != ppr) {
  409. apic_set_reg(apic, APIC_PROCPRI, ppr);
  410. if (ppr < old_ppr)
  411. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  412. }
  413. }
  414. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  415. {
  416. apic_set_reg(apic, APIC_TASKPRI, tpr);
  417. apic_update_ppr(apic);
  418. }
  419. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  420. {
  421. return dest == 0xff || kvm_apic_id(apic) == dest;
  422. }
  423. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  424. {
  425. int result = 0;
  426. u32 logical_id;
  427. if (apic_x2apic_mode(apic)) {
  428. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  429. return logical_id & mda;
  430. }
  431. logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
  432. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  433. case APIC_DFR_FLAT:
  434. if (logical_id & mda)
  435. result = 1;
  436. break;
  437. case APIC_DFR_CLUSTER:
  438. if (((logical_id >> 4) == (mda >> 0x4))
  439. && (logical_id & mda & 0xf))
  440. result = 1;
  441. break;
  442. default:
  443. apic_debug("Bad DFR vcpu %d: %08x\n",
  444. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  445. break;
  446. }
  447. return result;
  448. }
  449. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  450. int short_hand, int dest, int dest_mode)
  451. {
  452. int result = 0;
  453. struct kvm_lapic *target = vcpu->arch.apic;
  454. apic_debug("target %p, source %p, dest 0x%x, "
  455. "dest_mode 0x%x, short_hand 0x%x\n",
  456. target, source, dest, dest_mode, short_hand);
  457. ASSERT(target);
  458. switch (short_hand) {
  459. case APIC_DEST_NOSHORT:
  460. if (dest_mode == 0)
  461. /* Physical mode. */
  462. result = kvm_apic_match_physical_addr(target, dest);
  463. else
  464. /* Logical mode. */
  465. result = kvm_apic_match_logical_addr(target, dest);
  466. break;
  467. case APIC_DEST_SELF:
  468. result = (target == source);
  469. break;
  470. case APIC_DEST_ALLINC:
  471. result = 1;
  472. break;
  473. case APIC_DEST_ALLBUT:
  474. result = (target != source);
  475. break;
  476. default:
  477. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  478. short_hand);
  479. break;
  480. }
  481. return result;
  482. }
  483. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  484. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  485. {
  486. struct kvm_apic_map *map;
  487. unsigned long bitmap = 1;
  488. struct kvm_lapic **dst;
  489. int i;
  490. bool ret = false;
  491. *r = -1;
  492. if (irq->shorthand == APIC_DEST_SELF) {
  493. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  494. return true;
  495. }
  496. if (irq->shorthand)
  497. return false;
  498. rcu_read_lock();
  499. map = rcu_dereference(kvm->arch.apic_map);
  500. if (!map)
  501. goto out;
  502. if (irq->dest_mode == 0) { /* physical mode */
  503. if (irq->delivery_mode == APIC_DM_LOWEST ||
  504. irq->dest_id == 0xff)
  505. goto out;
  506. dst = &map->phys_map[irq->dest_id & 0xff];
  507. } else {
  508. u32 mda = irq->dest_id << (32 - map->ldr_bits);
  509. dst = map->logical_map[apic_cluster_id(map, mda)];
  510. bitmap = apic_logical_id(map, mda);
  511. if (irq->delivery_mode == APIC_DM_LOWEST) {
  512. int l = -1;
  513. for_each_set_bit(i, &bitmap, 16) {
  514. if (!dst[i])
  515. continue;
  516. if (l < 0)
  517. l = i;
  518. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  519. l = i;
  520. }
  521. bitmap = (l >= 0) ? 1 << l : 0;
  522. }
  523. }
  524. for_each_set_bit(i, &bitmap, 16) {
  525. if (!dst[i])
  526. continue;
  527. if (*r < 0)
  528. *r = 0;
  529. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  530. }
  531. ret = true;
  532. out:
  533. rcu_read_unlock();
  534. return ret;
  535. }
  536. /*
  537. * Add a pending IRQ into lapic.
  538. * Return 1 if successfully added and 0 if discarded.
  539. */
  540. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  541. int vector, int level, int trig_mode,
  542. unsigned long *dest_map)
  543. {
  544. int result = 0;
  545. struct kvm_vcpu *vcpu = apic->vcpu;
  546. switch (delivery_mode) {
  547. case APIC_DM_LOWEST:
  548. vcpu->arch.apic_arb_prio++;
  549. case APIC_DM_FIXED:
  550. /* FIXME add logic for vcpu on reset */
  551. if (unlikely(!apic_enabled(apic)))
  552. break;
  553. if (dest_map)
  554. __set_bit(vcpu->vcpu_id, dest_map);
  555. result = !apic_test_and_set_irr(vector, apic);
  556. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  557. trig_mode, vector, !result);
  558. if (!result) {
  559. if (trig_mode)
  560. apic_debug("level trig mode repeatedly for "
  561. "vector %d", vector);
  562. break;
  563. }
  564. kvm_make_request(KVM_REQ_EVENT, vcpu);
  565. kvm_vcpu_kick(vcpu);
  566. break;
  567. case APIC_DM_REMRD:
  568. apic_debug("Ignoring delivery mode 3\n");
  569. break;
  570. case APIC_DM_SMI:
  571. apic_debug("Ignoring guest SMI\n");
  572. break;
  573. case APIC_DM_NMI:
  574. result = 1;
  575. kvm_inject_nmi(vcpu);
  576. kvm_vcpu_kick(vcpu);
  577. break;
  578. case APIC_DM_INIT:
  579. if (!trig_mode || level) {
  580. result = 1;
  581. /* assumes that there are only KVM_APIC_INIT/SIPI */
  582. apic->pending_events = (1UL << KVM_APIC_INIT);
  583. /* make sure pending_events is visible before sending
  584. * the request */
  585. smp_wmb();
  586. kvm_make_request(KVM_REQ_EVENT, vcpu);
  587. kvm_vcpu_kick(vcpu);
  588. } else {
  589. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  590. vcpu->vcpu_id);
  591. }
  592. break;
  593. case APIC_DM_STARTUP:
  594. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  595. vcpu->vcpu_id, vector);
  596. result = 1;
  597. apic->sipi_vector = vector;
  598. /* make sure sipi_vector is visible for the receiver */
  599. smp_wmb();
  600. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  601. kvm_make_request(KVM_REQ_EVENT, vcpu);
  602. kvm_vcpu_kick(vcpu);
  603. break;
  604. case APIC_DM_EXTINT:
  605. /*
  606. * Should only be called by kvm_apic_local_deliver() with LVT0,
  607. * before NMI watchdog was enabled. Already handled by
  608. * kvm_apic_accept_pic_intr().
  609. */
  610. break;
  611. default:
  612. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  613. delivery_mode);
  614. break;
  615. }
  616. return result;
  617. }
  618. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  619. {
  620. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  621. }
  622. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  623. {
  624. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  625. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  626. int trigger_mode;
  627. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  628. trigger_mode = IOAPIC_LEVEL_TRIG;
  629. else
  630. trigger_mode = IOAPIC_EDGE_TRIG;
  631. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  632. }
  633. }
  634. static int apic_set_eoi(struct kvm_lapic *apic)
  635. {
  636. int vector = apic_find_highest_isr(apic);
  637. trace_kvm_eoi(apic, vector);
  638. /*
  639. * Not every write EOI will has corresponding ISR,
  640. * one example is when Kernel check timer on setup_IO_APIC
  641. */
  642. if (vector == -1)
  643. return vector;
  644. apic_clear_isr(vector, apic);
  645. apic_update_ppr(apic);
  646. kvm_ioapic_send_eoi(apic, vector);
  647. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  648. return vector;
  649. }
  650. /*
  651. * this interface assumes a trap-like exit, which has already finished
  652. * desired side effect including vISR and vPPR update.
  653. */
  654. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  655. {
  656. struct kvm_lapic *apic = vcpu->arch.apic;
  657. trace_kvm_eoi(apic, vector);
  658. kvm_ioapic_send_eoi(apic, vector);
  659. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  660. }
  661. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  662. static void apic_send_ipi(struct kvm_lapic *apic)
  663. {
  664. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  665. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  666. struct kvm_lapic_irq irq;
  667. irq.vector = icr_low & APIC_VECTOR_MASK;
  668. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  669. irq.dest_mode = icr_low & APIC_DEST_MASK;
  670. irq.level = icr_low & APIC_INT_ASSERT;
  671. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  672. irq.shorthand = icr_low & APIC_SHORT_MASK;
  673. if (apic_x2apic_mode(apic))
  674. irq.dest_id = icr_high;
  675. else
  676. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  677. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  678. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  679. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  680. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  681. icr_high, icr_low, irq.shorthand, irq.dest_id,
  682. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  683. irq.vector);
  684. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  685. }
  686. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  687. {
  688. ktime_t remaining;
  689. s64 ns;
  690. u32 tmcct;
  691. ASSERT(apic != NULL);
  692. /* if initial count is 0, current count should also be 0 */
  693. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
  694. return 0;
  695. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  696. if (ktime_to_ns(remaining) < 0)
  697. remaining = ktime_set(0, 0);
  698. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  699. tmcct = div64_u64(ns,
  700. (APIC_BUS_CYCLE_NS * apic->divide_count));
  701. return tmcct;
  702. }
  703. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  704. {
  705. struct kvm_vcpu *vcpu = apic->vcpu;
  706. struct kvm_run *run = vcpu->run;
  707. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  708. run->tpr_access.rip = kvm_rip_read(vcpu);
  709. run->tpr_access.is_write = write;
  710. }
  711. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  712. {
  713. if (apic->vcpu->arch.tpr_access_reporting)
  714. __report_tpr_access(apic, write);
  715. }
  716. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  717. {
  718. u32 val = 0;
  719. if (offset >= LAPIC_MMIO_LENGTH)
  720. return 0;
  721. switch (offset) {
  722. case APIC_ID:
  723. if (apic_x2apic_mode(apic))
  724. val = kvm_apic_id(apic);
  725. else
  726. val = kvm_apic_id(apic) << 24;
  727. break;
  728. case APIC_ARBPRI:
  729. apic_debug("Access APIC ARBPRI register which is for P6\n");
  730. break;
  731. case APIC_TMCCT: /* Timer CCR */
  732. if (apic_lvtt_tscdeadline(apic))
  733. return 0;
  734. val = apic_get_tmcct(apic);
  735. break;
  736. case APIC_PROCPRI:
  737. apic_update_ppr(apic);
  738. val = kvm_apic_get_reg(apic, offset);
  739. break;
  740. case APIC_TASKPRI:
  741. report_tpr_access(apic, false);
  742. /* fall thru */
  743. default:
  744. val = kvm_apic_get_reg(apic, offset);
  745. break;
  746. }
  747. return val;
  748. }
  749. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  750. {
  751. return container_of(dev, struct kvm_lapic, dev);
  752. }
  753. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  754. void *data)
  755. {
  756. unsigned char alignment = offset & 0xf;
  757. u32 result;
  758. /* this bitmask has a bit cleared for each reserved register */
  759. static const u64 rmask = 0x43ff01ffffffe70cULL;
  760. if ((alignment + len) > 4) {
  761. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  762. offset, len);
  763. return 1;
  764. }
  765. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  766. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  767. offset);
  768. return 1;
  769. }
  770. result = __apic_read(apic, offset & ~0xf);
  771. trace_kvm_apic_read(offset, result);
  772. switch (len) {
  773. case 1:
  774. case 2:
  775. case 4:
  776. memcpy(data, (char *)&result + alignment, len);
  777. break;
  778. default:
  779. printk(KERN_ERR "Local APIC read with len = %x, "
  780. "should be 1,2, or 4 instead\n", len);
  781. break;
  782. }
  783. return 0;
  784. }
  785. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  786. {
  787. return kvm_apic_hw_enabled(apic) &&
  788. addr >= apic->base_address &&
  789. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  790. }
  791. static int apic_mmio_read(struct kvm_io_device *this,
  792. gpa_t address, int len, void *data)
  793. {
  794. struct kvm_lapic *apic = to_lapic(this);
  795. u32 offset = address - apic->base_address;
  796. if (!apic_mmio_in_range(apic, address))
  797. return -EOPNOTSUPP;
  798. apic_reg_read(apic, offset, len, data);
  799. return 0;
  800. }
  801. static void update_divide_count(struct kvm_lapic *apic)
  802. {
  803. u32 tmp1, tmp2, tdcr;
  804. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  805. tmp1 = tdcr & 0xf;
  806. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  807. apic->divide_count = 0x1 << (tmp2 & 0x7);
  808. apic_debug("timer divide count is 0x%x\n",
  809. apic->divide_count);
  810. }
  811. static void start_apic_timer(struct kvm_lapic *apic)
  812. {
  813. ktime_t now;
  814. atomic_set(&apic->lapic_timer.pending, 0);
  815. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  816. /* lapic timer in oneshot or periodic mode */
  817. now = apic->lapic_timer.timer.base->get_time();
  818. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  819. * APIC_BUS_CYCLE_NS * apic->divide_count;
  820. if (!apic->lapic_timer.period)
  821. return;
  822. /*
  823. * Do not allow the guest to program periodic timers with small
  824. * interval, since the hrtimers are not throttled by the host
  825. * scheduler.
  826. */
  827. if (apic_lvtt_period(apic)) {
  828. s64 min_period = min_timer_period_us * 1000LL;
  829. if (apic->lapic_timer.period < min_period) {
  830. pr_info_ratelimited(
  831. "kvm: vcpu %i: requested %lld ns "
  832. "lapic timer period limited to %lld ns\n",
  833. apic->vcpu->vcpu_id,
  834. apic->lapic_timer.period, min_period);
  835. apic->lapic_timer.period = min_period;
  836. }
  837. }
  838. hrtimer_start(&apic->lapic_timer.timer,
  839. ktime_add_ns(now, apic->lapic_timer.period),
  840. HRTIMER_MODE_ABS);
  841. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  842. PRIx64 ", "
  843. "timer initial count 0x%x, period %lldns, "
  844. "expire @ 0x%016" PRIx64 ".\n", __func__,
  845. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  846. kvm_apic_get_reg(apic, APIC_TMICT),
  847. apic->lapic_timer.period,
  848. ktime_to_ns(ktime_add_ns(now,
  849. apic->lapic_timer.period)));
  850. } else if (apic_lvtt_tscdeadline(apic)) {
  851. /* lapic timer in tsc deadline mode */
  852. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  853. u64 ns = 0;
  854. struct kvm_vcpu *vcpu = apic->vcpu;
  855. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  856. unsigned long flags;
  857. if (unlikely(!tscdeadline || !this_tsc_khz))
  858. return;
  859. local_irq_save(flags);
  860. now = apic->lapic_timer.timer.base->get_time();
  861. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  862. if (likely(tscdeadline > guest_tsc)) {
  863. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  864. do_div(ns, this_tsc_khz);
  865. }
  866. hrtimer_start(&apic->lapic_timer.timer,
  867. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  868. local_irq_restore(flags);
  869. }
  870. }
  871. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  872. {
  873. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  874. if (apic_lvt_nmi_mode(lvt0_val)) {
  875. if (!nmi_wd_enabled) {
  876. apic_debug("Receive NMI setting on APIC_LVT0 "
  877. "for cpu %d\n", apic->vcpu->vcpu_id);
  878. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  879. }
  880. } else if (nmi_wd_enabled)
  881. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  882. }
  883. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  884. {
  885. int ret = 0;
  886. trace_kvm_apic_write(reg, val);
  887. switch (reg) {
  888. case APIC_ID: /* Local APIC ID */
  889. if (!apic_x2apic_mode(apic))
  890. kvm_apic_set_id(apic, val >> 24);
  891. else
  892. ret = 1;
  893. break;
  894. case APIC_TASKPRI:
  895. report_tpr_access(apic, true);
  896. apic_set_tpr(apic, val & 0xff);
  897. break;
  898. case APIC_EOI:
  899. apic_set_eoi(apic);
  900. break;
  901. case APIC_LDR:
  902. if (!apic_x2apic_mode(apic))
  903. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  904. else
  905. ret = 1;
  906. break;
  907. case APIC_DFR:
  908. if (!apic_x2apic_mode(apic)) {
  909. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  910. recalculate_apic_map(apic->vcpu->kvm);
  911. } else
  912. ret = 1;
  913. break;
  914. case APIC_SPIV: {
  915. u32 mask = 0x3ff;
  916. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  917. mask |= APIC_SPIV_DIRECTED_EOI;
  918. apic_set_spiv(apic, val & mask);
  919. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  920. int i;
  921. u32 lvt_val;
  922. for (i = 0; i < APIC_LVT_NUM; i++) {
  923. lvt_val = kvm_apic_get_reg(apic,
  924. APIC_LVTT + 0x10 * i);
  925. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  926. lvt_val | APIC_LVT_MASKED);
  927. }
  928. atomic_set(&apic->lapic_timer.pending, 0);
  929. }
  930. break;
  931. }
  932. case APIC_ICR:
  933. /* No delay here, so we always clear the pending bit */
  934. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  935. apic_send_ipi(apic);
  936. break;
  937. case APIC_ICR2:
  938. if (!apic_x2apic_mode(apic))
  939. val &= 0xff000000;
  940. apic_set_reg(apic, APIC_ICR2, val);
  941. break;
  942. case APIC_LVT0:
  943. apic_manage_nmi_watchdog(apic, val);
  944. case APIC_LVTTHMR:
  945. case APIC_LVTPC:
  946. case APIC_LVT1:
  947. case APIC_LVTERR:
  948. /* TODO: Check vector */
  949. if (!kvm_apic_sw_enabled(apic))
  950. val |= APIC_LVT_MASKED;
  951. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  952. apic_set_reg(apic, reg, val);
  953. break;
  954. case APIC_LVTT:
  955. if ((kvm_apic_get_reg(apic, APIC_LVTT) &
  956. apic->lapic_timer.timer_mode_mask) !=
  957. (val & apic->lapic_timer.timer_mode_mask))
  958. hrtimer_cancel(&apic->lapic_timer.timer);
  959. if (!kvm_apic_sw_enabled(apic))
  960. val |= APIC_LVT_MASKED;
  961. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  962. apic_set_reg(apic, APIC_LVTT, val);
  963. break;
  964. case APIC_TMICT:
  965. if (apic_lvtt_tscdeadline(apic))
  966. break;
  967. hrtimer_cancel(&apic->lapic_timer.timer);
  968. apic_set_reg(apic, APIC_TMICT, val);
  969. start_apic_timer(apic);
  970. break;
  971. case APIC_TDCR:
  972. if (val & 4)
  973. apic_debug("KVM_WRITE:TDCR %x\n", val);
  974. apic_set_reg(apic, APIC_TDCR, val);
  975. update_divide_count(apic);
  976. break;
  977. case APIC_ESR:
  978. if (apic_x2apic_mode(apic) && val != 0) {
  979. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  980. ret = 1;
  981. }
  982. break;
  983. case APIC_SELF_IPI:
  984. if (apic_x2apic_mode(apic)) {
  985. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  986. } else
  987. ret = 1;
  988. break;
  989. default:
  990. ret = 1;
  991. break;
  992. }
  993. if (ret)
  994. apic_debug("Local APIC Write to read-only register %x\n", reg);
  995. return ret;
  996. }
  997. static int apic_mmio_write(struct kvm_io_device *this,
  998. gpa_t address, int len, const void *data)
  999. {
  1000. struct kvm_lapic *apic = to_lapic(this);
  1001. unsigned int offset = address - apic->base_address;
  1002. u32 val;
  1003. if (!apic_mmio_in_range(apic, address))
  1004. return -EOPNOTSUPP;
  1005. /*
  1006. * APIC register must be aligned on 128-bits boundary.
  1007. * 32/64/128 bits registers must be accessed thru 32 bits.
  1008. * Refer SDM 8.4.1
  1009. */
  1010. if (len != 4 || (offset & 0xf)) {
  1011. /* Don't shout loud, $infamous_os would cause only noise. */
  1012. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1013. return 0;
  1014. }
  1015. val = *(u32*)data;
  1016. /* too common printing */
  1017. if (offset != APIC_EOI)
  1018. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1019. "0x%x\n", __func__, offset, len, val);
  1020. apic_reg_write(apic, offset & 0xff0, val);
  1021. return 0;
  1022. }
  1023. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1024. {
  1025. if (kvm_vcpu_has_lapic(vcpu))
  1026. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1027. }
  1028. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1029. /* emulate APIC access in a trap manner */
  1030. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1031. {
  1032. u32 val = 0;
  1033. /* hw has done the conditional check and inst decode */
  1034. offset &= 0xff0;
  1035. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1036. /* TODO: optimize to just emulate side effect w/o one more write */
  1037. apic_reg_write(vcpu->arch.apic, offset, val);
  1038. }
  1039. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1040. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1041. {
  1042. struct kvm_lapic *apic = vcpu->arch.apic;
  1043. if (!vcpu->arch.apic)
  1044. return;
  1045. hrtimer_cancel(&apic->lapic_timer.timer);
  1046. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1047. static_key_slow_dec_deferred(&apic_hw_disabled);
  1048. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
  1049. static_key_slow_dec_deferred(&apic_sw_disabled);
  1050. if (apic->regs)
  1051. free_page((unsigned long)apic->regs);
  1052. kfree(apic);
  1053. }
  1054. /*
  1055. *----------------------------------------------------------------------
  1056. * LAPIC interface
  1057. *----------------------------------------------------------------------
  1058. */
  1059. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1060. {
  1061. struct kvm_lapic *apic = vcpu->arch.apic;
  1062. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1063. apic_lvtt_period(apic))
  1064. return 0;
  1065. return apic->lapic_timer.tscdeadline;
  1066. }
  1067. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1068. {
  1069. struct kvm_lapic *apic = vcpu->arch.apic;
  1070. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1071. apic_lvtt_period(apic))
  1072. return;
  1073. hrtimer_cancel(&apic->lapic_timer.timer);
  1074. apic->lapic_timer.tscdeadline = data;
  1075. start_apic_timer(apic);
  1076. }
  1077. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1078. {
  1079. struct kvm_lapic *apic = vcpu->arch.apic;
  1080. if (!kvm_vcpu_has_lapic(vcpu))
  1081. return;
  1082. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1083. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1084. }
  1085. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1086. {
  1087. u64 tpr;
  1088. if (!kvm_vcpu_has_lapic(vcpu))
  1089. return 0;
  1090. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1091. return (tpr & 0xf0) >> 4;
  1092. }
  1093. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1094. {
  1095. u64 old_value = vcpu->arch.apic_base;
  1096. struct kvm_lapic *apic = vcpu->arch.apic;
  1097. if (!apic) {
  1098. value |= MSR_IA32_APICBASE_BSP;
  1099. vcpu->arch.apic_base = value;
  1100. return;
  1101. }
  1102. /* update jump label if enable bit changes */
  1103. if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1104. if (value & MSR_IA32_APICBASE_ENABLE)
  1105. static_key_slow_dec_deferred(&apic_hw_disabled);
  1106. else
  1107. static_key_slow_inc(&apic_hw_disabled.key);
  1108. recalculate_apic_map(vcpu->kvm);
  1109. }
  1110. if (!kvm_vcpu_is_bsp(apic->vcpu))
  1111. value &= ~MSR_IA32_APICBASE_BSP;
  1112. vcpu->arch.apic_base = value;
  1113. if ((old_value ^ value) & X2APIC_ENABLE) {
  1114. if (value & X2APIC_ENABLE) {
  1115. u32 id = kvm_apic_id(apic);
  1116. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1117. kvm_apic_set_ldr(apic, ldr);
  1118. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1119. } else
  1120. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1121. }
  1122. apic->base_address = apic->vcpu->arch.apic_base &
  1123. MSR_IA32_APICBASE_BASE;
  1124. /* with FSB delivery interrupt, we can restart APIC functionality */
  1125. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1126. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1127. }
  1128. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  1129. {
  1130. struct kvm_lapic *apic;
  1131. int i;
  1132. apic_debug("%s\n", __func__);
  1133. ASSERT(vcpu);
  1134. apic = vcpu->arch.apic;
  1135. ASSERT(apic != NULL);
  1136. /* Stop the timer in case it's a reset to an active apic */
  1137. hrtimer_cancel(&apic->lapic_timer.timer);
  1138. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1139. kvm_apic_set_version(apic->vcpu);
  1140. for (i = 0; i < APIC_LVT_NUM; i++)
  1141. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1142. apic_set_reg(apic, APIC_LVT0,
  1143. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1144. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1145. apic_set_spiv(apic, 0xff);
  1146. apic_set_reg(apic, APIC_TASKPRI, 0);
  1147. kvm_apic_set_ldr(apic, 0);
  1148. apic_set_reg(apic, APIC_ESR, 0);
  1149. apic_set_reg(apic, APIC_ICR, 0);
  1150. apic_set_reg(apic, APIC_ICR2, 0);
  1151. apic_set_reg(apic, APIC_TDCR, 0);
  1152. apic_set_reg(apic, APIC_TMICT, 0);
  1153. for (i = 0; i < 8; i++) {
  1154. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1155. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1156. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1157. }
  1158. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1159. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
  1160. apic->highest_isr_cache = -1;
  1161. update_divide_count(apic);
  1162. atomic_set(&apic->lapic_timer.pending, 0);
  1163. if (kvm_vcpu_is_bsp(vcpu))
  1164. kvm_lapic_set_base(vcpu,
  1165. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1166. vcpu->arch.pv_eoi.msr_val = 0;
  1167. apic_update_ppr(apic);
  1168. vcpu->arch.apic_arb_prio = 0;
  1169. vcpu->arch.apic_attention = 0;
  1170. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  1171. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1172. vcpu, kvm_apic_id(apic),
  1173. vcpu->arch.apic_base, apic->base_address);
  1174. }
  1175. /*
  1176. *----------------------------------------------------------------------
  1177. * timer interface
  1178. *----------------------------------------------------------------------
  1179. */
  1180. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1181. {
  1182. return apic_lvtt_period(apic);
  1183. }
  1184. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1185. {
  1186. struct kvm_lapic *apic = vcpu->arch.apic;
  1187. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1188. apic_lvt_enabled(apic, APIC_LVTT))
  1189. return atomic_read(&apic->lapic_timer.pending);
  1190. return 0;
  1191. }
  1192. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1193. {
  1194. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1195. int vector, mode, trig_mode;
  1196. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1197. vector = reg & APIC_VECTOR_MASK;
  1198. mode = reg & APIC_MODE_MASK;
  1199. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1200. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1201. NULL);
  1202. }
  1203. return 0;
  1204. }
  1205. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1206. {
  1207. struct kvm_lapic *apic = vcpu->arch.apic;
  1208. if (apic)
  1209. kvm_apic_local_deliver(apic, APIC_LVT0);
  1210. }
  1211. static const struct kvm_io_device_ops apic_mmio_ops = {
  1212. .read = apic_mmio_read,
  1213. .write = apic_mmio_write,
  1214. };
  1215. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1216. {
  1217. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1218. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1219. struct kvm_vcpu *vcpu = apic->vcpu;
  1220. wait_queue_head_t *q = &vcpu->wq;
  1221. /*
  1222. * There is a race window between reading and incrementing, but we do
  1223. * not care about potentially losing timer events in the !reinject
  1224. * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
  1225. * in vcpu_enter_guest.
  1226. */
  1227. if (!atomic_read(&ktimer->pending)) {
  1228. atomic_inc(&ktimer->pending);
  1229. /* FIXME: this code should not know anything about vcpus */
  1230. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1231. }
  1232. if (waitqueue_active(q))
  1233. wake_up_interruptible(q);
  1234. if (lapic_is_periodic(apic)) {
  1235. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1236. return HRTIMER_RESTART;
  1237. } else
  1238. return HRTIMER_NORESTART;
  1239. }
  1240. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1241. {
  1242. struct kvm_lapic *apic;
  1243. ASSERT(vcpu != NULL);
  1244. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1245. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1246. if (!apic)
  1247. goto nomem;
  1248. vcpu->arch.apic = apic;
  1249. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1250. if (!apic->regs) {
  1251. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1252. vcpu->vcpu_id);
  1253. goto nomem_free_apic;
  1254. }
  1255. apic->vcpu = vcpu;
  1256. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1257. HRTIMER_MODE_ABS);
  1258. apic->lapic_timer.timer.function = apic_timer_fn;
  1259. /*
  1260. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1261. * thinking that APIC satet has changed.
  1262. */
  1263. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1264. kvm_lapic_set_base(vcpu,
  1265. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1266. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1267. kvm_lapic_reset(vcpu);
  1268. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1269. return 0;
  1270. nomem_free_apic:
  1271. kfree(apic);
  1272. nomem:
  1273. return -ENOMEM;
  1274. }
  1275. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1276. {
  1277. struct kvm_lapic *apic = vcpu->arch.apic;
  1278. int highest_irr;
  1279. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1280. return -1;
  1281. apic_update_ppr(apic);
  1282. highest_irr = apic_find_highest_irr(apic);
  1283. if ((highest_irr == -1) ||
  1284. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1285. return -1;
  1286. return highest_irr;
  1287. }
  1288. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1289. {
  1290. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1291. int r = 0;
  1292. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1293. r = 1;
  1294. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1295. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1296. r = 1;
  1297. return r;
  1298. }
  1299. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1300. {
  1301. struct kvm_lapic *apic = vcpu->arch.apic;
  1302. if (!kvm_vcpu_has_lapic(vcpu))
  1303. return;
  1304. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1305. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  1306. atomic_dec(&apic->lapic_timer.pending);
  1307. }
  1308. }
  1309. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1310. {
  1311. int vector = kvm_apic_has_interrupt(vcpu);
  1312. struct kvm_lapic *apic = vcpu->arch.apic;
  1313. if (vector == -1)
  1314. return -1;
  1315. apic_set_isr(vector, apic);
  1316. apic_update_ppr(apic);
  1317. apic_clear_irr(vector, apic);
  1318. return vector;
  1319. }
  1320. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1321. struct kvm_lapic_state *s)
  1322. {
  1323. struct kvm_lapic *apic = vcpu->arch.apic;
  1324. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1325. /* set SPIV separately to get count of SW disabled APICs right */
  1326. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1327. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1328. /* call kvm_apic_set_id() to put apic into apic_map */
  1329. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1330. kvm_apic_set_version(vcpu);
  1331. apic_update_ppr(apic);
  1332. hrtimer_cancel(&apic->lapic_timer.timer);
  1333. update_divide_count(apic);
  1334. start_apic_timer(apic);
  1335. apic->irr_pending = true;
  1336. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
  1337. 1 : count_vectors(apic->regs + APIC_ISR);
  1338. apic->highest_isr_cache = -1;
  1339. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
  1340. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1341. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1342. }
  1343. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1344. {
  1345. struct hrtimer *timer;
  1346. if (!kvm_vcpu_has_lapic(vcpu))
  1347. return;
  1348. timer = &vcpu->arch.apic->lapic_timer.timer;
  1349. if (hrtimer_cancel(timer))
  1350. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1351. }
  1352. /*
  1353. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1354. *
  1355. * Detect whether guest triggered PV EOI since the
  1356. * last entry. If yes, set EOI on guests's behalf.
  1357. * Clear PV EOI in guest memory in any case.
  1358. */
  1359. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1360. struct kvm_lapic *apic)
  1361. {
  1362. bool pending;
  1363. int vector;
  1364. /*
  1365. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1366. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1367. *
  1368. * KVM_APIC_PV_EOI_PENDING is unset:
  1369. * -> host disabled PV EOI.
  1370. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1371. * -> host enabled PV EOI, guest did not execute EOI yet.
  1372. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1373. * -> host enabled PV EOI, guest executed EOI.
  1374. */
  1375. BUG_ON(!pv_eoi_enabled(vcpu));
  1376. pending = pv_eoi_get_pending(vcpu);
  1377. /*
  1378. * Clear pending bit in any case: it will be set again on vmentry.
  1379. * While this might not be ideal from performance point of view,
  1380. * this makes sure pv eoi is only enabled when we know it's safe.
  1381. */
  1382. pv_eoi_clr_pending(vcpu);
  1383. if (pending)
  1384. return;
  1385. vector = apic_set_eoi(apic);
  1386. trace_kvm_pv_eoi(apic, vector);
  1387. }
  1388. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1389. {
  1390. u32 data;
  1391. void *vapic;
  1392. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1393. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1394. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1395. return;
  1396. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1397. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1398. kunmap_atomic(vapic);
  1399. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1400. }
  1401. /*
  1402. * apic_sync_pv_eoi_to_guest - called before vmentry
  1403. *
  1404. * Detect whether it's safe to enable PV EOI and
  1405. * if yes do so.
  1406. */
  1407. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1408. struct kvm_lapic *apic)
  1409. {
  1410. if (!pv_eoi_enabled(vcpu) ||
  1411. /* IRR set or many bits in ISR: could be nested. */
  1412. apic->irr_pending ||
  1413. /* Cache not set: could be safe but we don't bother. */
  1414. apic->highest_isr_cache == -1 ||
  1415. /* Need EOI to update ioapic. */
  1416. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1417. /*
  1418. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1419. * so we need not do anything here.
  1420. */
  1421. return;
  1422. }
  1423. pv_eoi_set_pending(apic->vcpu);
  1424. }
  1425. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1426. {
  1427. u32 data, tpr;
  1428. int max_irr, max_isr;
  1429. struct kvm_lapic *apic = vcpu->arch.apic;
  1430. void *vapic;
  1431. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1432. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1433. return;
  1434. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1435. max_irr = apic_find_highest_irr(apic);
  1436. if (max_irr < 0)
  1437. max_irr = 0;
  1438. max_isr = apic_find_highest_isr(apic);
  1439. if (max_isr < 0)
  1440. max_isr = 0;
  1441. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1442. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1443. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1444. kunmap_atomic(vapic);
  1445. }
  1446. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1447. {
  1448. vcpu->arch.apic->vapic_addr = vapic_addr;
  1449. if (vapic_addr)
  1450. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1451. else
  1452. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1453. }
  1454. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1455. {
  1456. struct kvm_lapic *apic = vcpu->arch.apic;
  1457. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1458. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1459. return 1;
  1460. /* if this is ICR write vector before command */
  1461. if (msr == 0x830)
  1462. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1463. return apic_reg_write(apic, reg, (u32)data);
  1464. }
  1465. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1466. {
  1467. struct kvm_lapic *apic = vcpu->arch.apic;
  1468. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1469. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1470. return 1;
  1471. if (apic_reg_read(apic, reg, 4, &low))
  1472. return 1;
  1473. if (msr == 0x830)
  1474. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1475. *data = (((u64)high) << 32) | low;
  1476. return 0;
  1477. }
  1478. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1479. {
  1480. struct kvm_lapic *apic = vcpu->arch.apic;
  1481. if (!kvm_vcpu_has_lapic(vcpu))
  1482. return 1;
  1483. /* if this is ICR write vector before command */
  1484. if (reg == APIC_ICR)
  1485. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1486. return apic_reg_write(apic, reg, (u32)data);
  1487. }
  1488. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1489. {
  1490. struct kvm_lapic *apic = vcpu->arch.apic;
  1491. u32 low, high = 0;
  1492. if (!kvm_vcpu_has_lapic(vcpu))
  1493. return 1;
  1494. if (apic_reg_read(apic, reg, 4, &low))
  1495. return 1;
  1496. if (reg == APIC_ICR)
  1497. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1498. *data = (((u64)high) << 32) | low;
  1499. return 0;
  1500. }
  1501. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1502. {
  1503. u64 addr = data & ~KVM_MSR_ENABLED;
  1504. if (!IS_ALIGNED(addr, 4))
  1505. return 1;
  1506. vcpu->arch.pv_eoi.msr_val = data;
  1507. if (!pv_eoi_enabled(vcpu))
  1508. return 0;
  1509. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1510. addr);
  1511. }
  1512. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1513. {
  1514. struct kvm_lapic *apic = vcpu->arch.apic;
  1515. unsigned int sipi_vector;
  1516. if (!kvm_vcpu_has_lapic(vcpu))
  1517. return;
  1518. if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
  1519. kvm_lapic_reset(vcpu);
  1520. kvm_vcpu_reset(vcpu);
  1521. if (kvm_vcpu_is_bsp(apic->vcpu))
  1522. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1523. else
  1524. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1525. }
  1526. if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
  1527. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1528. /* evaluate pending_events before reading the vector */
  1529. smp_rmb();
  1530. sipi_vector = apic->sipi_vector;
  1531. pr_debug("vcpu %d received sipi with vector # %x\n",
  1532. vcpu->vcpu_id, sipi_vector);
  1533. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1534. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1535. }
  1536. }
  1537. void kvm_lapic_init(void)
  1538. {
  1539. /* do not patch jump label more than once per second */
  1540. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1541. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1542. }