i915_drm.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. #ifdef __KERNEL__
  33. /* For use by IPS driver */
  34. extern unsigned long i915_read_mch_val(void);
  35. extern bool i915_gpu_raise(void);
  36. extern bool i915_gpu_lower(void);
  37. extern bool i915_gpu_busy(void);
  38. extern bool i915_gpu_turbo_disable(void);
  39. #endif
  40. /* Each region is a minimum of 16k, and there are at most 255 of them.
  41. */
  42. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  43. * of chars for next/prev indices */
  44. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  45. typedef struct _drm_i915_init {
  46. enum {
  47. I915_INIT_DMA = 0x01,
  48. I915_CLEANUP_DMA = 0x02,
  49. I915_RESUME_DMA = 0x03
  50. } func;
  51. unsigned int mmio_offset;
  52. int sarea_priv_offset;
  53. unsigned int ring_start;
  54. unsigned int ring_end;
  55. unsigned int ring_size;
  56. unsigned int front_offset;
  57. unsigned int back_offset;
  58. unsigned int depth_offset;
  59. unsigned int w;
  60. unsigned int h;
  61. unsigned int pitch;
  62. unsigned int pitch_bits;
  63. unsigned int back_pitch;
  64. unsigned int depth_pitch;
  65. unsigned int cpp;
  66. unsigned int chipset;
  67. } drm_i915_init_t;
  68. typedef struct _drm_i915_sarea {
  69. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  70. int last_upload; /* last time texture was uploaded */
  71. int last_enqueue; /* last time a buffer was enqueued */
  72. int last_dispatch; /* age of the most recently dispatched buffer */
  73. int ctxOwner; /* last context to upload state */
  74. int texAge;
  75. int pf_enabled; /* is pageflipping allowed? */
  76. int pf_active;
  77. int pf_current_page; /* which buffer is being displayed? */
  78. int perf_boxes; /* performance boxes to be displayed */
  79. int width, height; /* screen size in pixels */
  80. drm_handle_t front_handle;
  81. int front_offset;
  82. int front_size;
  83. drm_handle_t back_handle;
  84. int back_offset;
  85. int back_size;
  86. drm_handle_t depth_handle;
  87. int depth_offset;
  88. int depth_size;
  89. drm_handle_t tex_handle;
  90. int tex_offset;
  91. int tex_size;
  92. int log_tex_granularity;
  93. int pitch;
  94. int rotation; /* 0, 90, 180 or 270 */
  95. int rotated_offset;
  96. int rotated_size;
  97. int rotated_pitch;
  98. int virtualX, virtualY;
  99. unsigned int front_tiled;
  100. unsigned int back_tiled;
  101. unsigned int depth_tiled;
  102. unsigned int rotated_tiled;
  103. unsigned int rotated2_tiled;
  104. int pipeA_x;
  105. int pipeA_y;
  106. int pipeA_w;
  107. int pipeA_h;
  108. int pipeB_x;
  109. int pipeB_y;
  110. int pipeB_w;
  111. int pipeB_h;
  112. /* fill out some space for old userspace triple buffer */
  113. drm_handle_t unused_handle;
  114. __u32 unused1, unused2, unused3;
  115. /* buffer object handles for static buffers. May change
  116. * over the lifetime of the client.
  117. */
  118. __u32 front_bo_handle;
  119. __u32 back_bo_handle;
  120. __u32 unused_bo_handle;
  121. __u32 depth_bo_handle;
  122. } drm_i915_sarea_t;
  123. /* due to userspace building against these headers we need some compat here */
  124. #define planeA_x pipeA_x
  125. #define planeA_y pipeA_y
  126. #define planeA_w pipeA_w
  127. #define planeA_h pipeA_h
  128. #define planeB_x pipeB_x
  129. #define planeB_y pipeB_y
  130. #define planeB_w pipeB_w
  131. #define planeB_h pipeB_h
  132. /* Flags for perf_boxes
  133. */
  134. #define I915_BOX_RING_EMPTY 0x1
  135. #define I915_BOX_FLIP 0x2
  136. #define I915_BOX_WAIT 0x4
  137. #define I915_BOX_TEXTURE_LOAD 0x8
  138. #define I915_BOX_LOST_CONTEXT 0x10
  139. /* I915 specific ioctls
  140. * The device specific ioctl range is 0x40 to 0x79.
  141. */
  142. #define DRM_I915_INIT 0x00
  143. #define DRM_I915_FLUSH 0x01
  144. #define DRM_I915_FLIP 0x02
  145. #define DRM_I915_BATCHBUFFER 0x03
  146. #define DRM_I915_IRQ_EMIT 0x04
  147. #define DRM_I915_IRQ_WAIT 0x05
  148. #define DRM_I915_GETPARAM 0x06
  149. #define DRM_I915_SETPARAM 0x07
  150. #define DRM_I915_ALLOC 0x08
  151. #define DRM_I915_FREE 0x09
  152. #define DRM_I915_INIT_HEAP 0x0a
  153. #define DRM_I915_CMDBUFFER 0x0b
  154. #define DRM_I915_DESTROY_HEAP 0x0c
  155. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  156. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  157. #define DRM_I915_VBLANK_SWAP 0x0f
  158. #define DRM_I915_HWS_ADDR 0x11
  159. #define DRM_I915_GEM_INIT 0x13
  160. #define DRM_I915_GEM_EXECBUFFER 0x14
  161. #define DRM_I915_GEM_PIN 0x15
  162. #define DRM_I915_GEM_UNPIN 0x16
  163. #define DRM_I915_GEM_BUSY 0x17
  164. #define DRM_I915_GEM_THROTTLE 0x18
  165. #define DRM_I915_GEM_ENTERVT 0x19
  166. #define DRM_I915_GEM_LEAVEVT 0x1a
  167. #define DRM_I915_GEM_CREATE 0x1b
  168. #define DRM_I915_GEM_PREAD 0x1c
  169. #define DRM_I915_GEM_PWRITE 0x1d
  170. #define DRM_I915_GEM_MMAP 0x1e
  171. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  172. #define DRM_I915_GEM_SW_FINISH 0x20
  173. #define DRM_I915_GEM_SET_TILING 0x21
  174. #define DRM_I915_GEM_GET_TILING 0x22
  175. #define DRM_I915_GEM_GET_APERTURE 0x23
  176. #define DRM_I915_GEM_MMAP_GTT 0x24
  177. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  178. #define DRM_I915_GEM_MADVISE 0x26
  179. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  180. #define DRM_I915_OVERLAY_ATTRS 0x28
  181. #define DRM_I915_GEM_EXECBUFFER2 0x29
  182. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  183. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  184. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  185. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  186. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  187. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  188. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  189. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  190. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  191. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  192. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  193. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  194. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  195. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  196. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  197. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  198. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  199. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  200. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  201. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  202. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  203. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  204. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  205. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  206. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  207. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  208. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  209. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  210. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  211. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  212. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  213. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  214. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  215. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  216. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  217. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  218. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  219. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_IOCTL_I915_OVERLAY_ATTRS, struct drm_intel_overlay_put_image)
  220. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  221. /* Allow drivers to submit batchbuffers directly to hardware, relying
  222. * on the security mechanisms provided by hardware.
  223. */
  224. typedef struct drm_i915_batchbuffer {
  225. int start; /* agp offset */
  226. int used; /* nr bytes in use */
  227. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  228. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  229. int num_cliprects; /* mulitpass with multiple cliprects? */
  230. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  231. } drm_i915_batchbuffer_t;
  232. /* As above, but pass a pointer to userspace buffer which can be
  233. * validated by the kernel prior to sending to hardware.
  234. */
  235. typedef struct _drm_i915_cmdbuffer {
  236. char __user *buf; /* pointer to userspace command buffer */
  237. int sz; /* nr bytes in buf */
  238. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  239. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  240. int num_cliprects; /* mulitpass with multiple cliprects? */
  241. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  242. } drm_i915_cmdbuffer_t;
  243. /* Userspace can request & wait on irq's:
  244. */
  245. typedef struct drm_i915_irq_emit {
  246. int __user *irq_seq;
  247. } drm_i915_irq_emit_t;
  248. typedef struct drm_i915_irq_wait {
  249. int irq_seq;
  250. } drm_i915_irq_wait_t;
  251. /* Ioctl to query kernel params:
  252. */
  253. #define I915_PARAM_IRQ_ACTIVE 1
  254. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  255. #define I915_PARAM_LAST_DISPATCH 3
  256. #define I915_PARAM_CHIPSET_ID 4
  257. #define I915_PARAM_HAS_GEM 5
  258. #define I915_PARAM_NUM_FENCES_AVAIL 6
  259. #define I915_PARAM_HAS_OVERLAY 7
  260. #define I915_PARAM_HAS_PAGEFLIPPING 8
  261. #define I915_PARAM_HAS_EXECBUF2 9
  262. #define I915_PARAM_HAS_BSD 10
  263. typedef struct drm_i915_getparam {
  264. int param;
  265. int __user *value;
  266. } drm_i915_getparam_t;
  267. /* Ioctl to set kernel params:
  268. */
  269. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  270. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  271. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  272. #define I915_SETPARAM_NUM_USED_FENCES 4
  273. typedef struct drm_i915_setparam {
  274. int param;
  275. int value;
  276. } drm_i915_setparam_t;
  277. /* A memory manager for regions of shared memory:
  278. */
  279. #define I915_MEM_REGION_AGP 1
  280. typedef struct drm_i915_mem_alloc {
  281. int region;
  282. int alignment;
  283. int size;
  284. int __user *region_offset; /* offset from start of fb or agp */
  285. } drm_i915_mem_alloc_t;
  286. typedef struct drm_i915_mem_free {
  287. int region;
  288. int region_offset;
  289. } drm_i915_mem_free_t;
  290. typedef struct drm_i915_mem_init_heap {
  291. int region;
  292. int size;
  293. int start;
  294. } drm_i915_mem_init_heap_t;
  295. /* Allow memory manager to be torn down and re-initialized (eg on
  296. * rotate):
  297. */
  298. typedef struct drm_i915_mem_destroy_heap {
  299. int region;
  300. } drm_i915_mem_destroy_heap_t;
  301. /* Allow X server to configure which pipes to monitor for vblank signals
  302. */
  303. #define DRM_I915_VBLANK_PIPE_A 1
  304. #define DRM_I915_VBLANK_PIPE_B 2
  305. typedef struct drm_i915_vblank_pipe {
  306. int pipe;
  307. } drm_i915_vblank_pipe_t;
  308. /* Schedule buffer swap at given vertical blank:
  309. */
  310. typedef struct drm_i915_vblank_swap {
  311. drm_drawable_t drawable;
  312. enum drm_vblank_seq_type seqtype;
  313. unsigned int sequence;
  314. } drm_i915_vblank_swap_t;
  315. typedef struct drm_i915_hws_addr {
  316. __u64 addr;
  317. } drm_i915_hws_addr_t;
  318. struct drm_i915_gem_init {
  319. /**
  320. * Beginning offset in the GTT to be managed by the DRM memory
  321. * manager.
  322. */
  323. __u64 gtt_start;
  324. /**
  325. * Ending offset in the GTT to be managed by the DRM memory
  326. * manager.
  327. */
  328. __u64 gtt_end;
  329. };
  330. struct drm_i915_gem_create {
  331. /**
  332. * Requested size for the object.
  333. *
  334. * The (page-aligned) allocated size for the object will be returned.
  335. */
  336. __u64 size;
  337. /**
  338. * Returned handle for the object.
  339. *
  340. * Object handles are nonzero.
  341. */
  342. __u32 handle;
  343. __u32 pad;
  344. };
  345. struct drm_i915_gem_pread {
  346. /** Handle for the object being read. */
  347. __u32 handle;
  348. __u32 pad;
  349. /** Offset into the object to read from */
  350. __u64 offset;
  351. /** Length of data to read */
  352. __u64 size;
  353. /**
  354. * Pointer to write the data into.
  355. *
  356. * This is a fixed-size type for 32/64 compatibility.
  357. */
  358. __u64 data_ptr;
  359. };
  360. struct drm_i915_gem_pwrite {
  361. /** Handle for the object being written to. */
  362. __u32 handle;
  363. __u32 pad;
  364. /** Offset into the object to write to */
  365. __u64 offset;
  366. /** Length of data to write */
  367. __u64 size;
  368. /**
  369. * Pointer to read the data from.
  370. *
  371. * This is a fixed-size type for 32/64 compatibility.
  372. */
  373. __u64 data_ptr;
  374. };
  375. struct drm_i915_gem_mmap {
  376. /** Handle for the object being mapped. */
  377. __u32 handle;
  378. __u32 pad;
  379. /** Offset in the object to map. */
  380. __u64 offset;
  381. /**
  382. * Length of data to map.
  383. *
  384. * The value will be page-aligned.
  385. */
  386. __u64 size;
  387. /**
  388. * Returned pointer the data was mapped at.
  389. *
  390. * This is a fixed-size type for 32/64 compatibility.
  391. */
  392. __u64 addr_ptr;
  393. };
  394. struct drm_i915_gem_mmap_gtt {
  395. /** Handle for the object being mapped. */
  396. __u32 handle;
  397. __u32 pad;
  398. /**
  399. * Fake offset to use for subsequent mmap call
  400. *
  401. * This is a fixed-size type for 32/64 compatibility.
  402. */
  403. __u64 offset;
  404. };
  405. struct drm_i915_gem_set_domain {
  406. /** Handle for the object */
  407. __u32 handle;
  408. /** New read domains */
  409. __u32 read_domains;
  410. /** New write domain */
  411. __u32 write_domain;
  412. };
  413. struct drm_i915_gem_sw_finish {
  414. /** Handle for the object */
  415. __u32 handle;
  416. };
  417. struct drm_i915_gem_relocation_entry {
  418. /**
  419. * Handle of the buffer being pointed to by this relocation entry.
  420. *
  421. * It's appealing to make this be an index into the mm_validate_entry
  422. * list to refer to the buffer, but this allows the driver to create
  423. * a relocation list for state buffers and not re-write it per
  424. * exec using the buffer.
  425. */
  426. __u32 target_handle;
  427. /**
  428. * Value to be added to the offset of the target buffer to make up
  429. * the relocation entry.
  430. */
  431. __u32 delta;
  432. /** Offset in the buffer the relocation entry will be written into */
  433. __u64 offset;
  434. /**
  435. * Offset value of the target buffer that the relocation entry was last
  436. * written as.
  437. *
  438. * If the buffer has the same offset as last time, we can skip syncing
  439. * and writing the relocation. This value is written back out by
  440. * the execbuffer ioctl when the relocation is written.
  441. */
  442. __u64 presumed_offset;
  443. /**
  444. * Target memory domains read by this operation.
  445. */
  446. __u32 read_domains;
  447. /**
  448. * Target memory domains written by this operation.
  449. *
  450. * Note that only one domain may be written by the whole
  451. * execbuffer operation, so that where there are conflicts,
  452. * the application will get -EINVAL back.
  453. */
  454. __u32 write_domain;
  455. };
  456. /** @{
  457. * Intel memory domains
  458. *
  459. * Most of these just align with the various caches in
  460. * the system and are used to flush and invalidate as
  461. * objects end up cached in different domains.
  462. */
  463. /** CPU cache */
  464. #define I915_GEM_DOMAIN_CPU 0x00000001
  465. /** Render cache, used by 2D and 3D drawing */
  466. #define I915_GEM_DOMAIN_RENDER 0x00000002
  467. /** Sampler cache, used by texture engine */
  468. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  469. /** Command queue, used to load batch buffers */
  470. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  471. /** Instruction cache, used by shader programs */
  472. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  473. /** Vertex address cache */
  474. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  475. /** GTT domain - aperture and scanout */
  476. #define I915_GEM_DOMAIN_GTT 0x00000040
  477. /** @} */
  478. struct drm_i915_gem_exec_object {
  479. /**
  480. * User's handle for a buffer to be bound into the GTT for this
  481. * operation.
  482. */
  483. __u32 handle;
  484. /** Number of relocations to be performed on this buffer */
  485. __u32 relocation_count;
  486. /**
  487. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  488. * the relocations to be performed in this buffer.
  489. */
  490. __u64 relocs_ptr;
  491. /** Required alignment in graphics aperture */
  492. __u64 alignment;
  493. /**
  494. * Returned value of the updated offset of the object, for future
  495. * presumed_offset writes.
  496. */
  497. __u64 offset;
  498. };
  499. struct drm_i915_gem_execbuffer {
  500. /**
  501. * List of buffers to be validated with their relocations to be
  502. * performend on them.
  503. *
  504. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  505. *
  506. * These buffers must be listed in an order such that all relocations
  507. * a buffer is performing refer to buffers that have already appeared
  508. * in the validate list.
  509. */
  510. __u64 buffers_ptr;
  511. __u32 buffer_count;
  512. /** Offset in the batchbuffer to start execution from. */
  513. __u32 batch_start_offset;
  514. /** Bytes used in batchbuffer from batch_start_offset */
  515. __u32 batch_len;
  516. __u32 DR1;
  517. __u32 DR4;
  518. __u32 num_cliprects;
  519. /** This is a struct drm_clip_rect *cliprects */
  520. __u64 cliprects_ptr;
  521. };
  522. struct drm_i915_gem_exec_object2 {
  523. /**
  524. * User's handle for a buffer to be bound into the GTT for this
  525. * operation.
  526. */
  527. __u32 handle;
  528. /** Number of relocations to be performed on this buffer */
  529. __u32 relocation_count;
  530. /**
  531. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  532. * the relocations to be performed in this buffer.
  533. */
  534. __u64 relocs_ptr;
  535. /** Required alignment in graphics aperture */
  536. __u64 alignment;
  537. /**
  538. * Returned value of the updated offset of the object, for future
  539. * presumed_offset writes.
  540. */
  541. __u64 offset;
  542. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  543. __u64 flags;
  544. __u64 rsvd1;
  545. __u64 rsvd2;
  546. };
  547. struct drm_i915_gem_execbuffer2 {
  548. /**
  549. * List of gem_exec_object2 structs
  550. */
  551. __u64 buffers_ptr;
  552. __u32 buffer_count;
  553. /** Offset in the batchbuffer to start execution from. */
  554. __u32 batch_start_offset;
  555. /** Bytes used in batchbuffer from batch_start_offset */
  556. __u32 batch_len;
  557. __u32 DR1;
  558. __u32 DR4;
  559. __u32 num_cliprects;
  560. /** This is a struct drm_clip_rect *cliprects */
  561. __u64 cliprects_ptr;
  562. #define I915_EXEC_RENDER (1<<0)
  563. #define I915_EXEC_BSD (1<<1)
  564. __u64 flags;
  565. __u64 rsvd1;
  566. __u64 rsvd2;
  567. };
  568. struct drm_i915_gem_pin {
  569. /** Handle of the buffer to be pinned. */
  570. __u32 handle;
  571. __u32 pad;
  572. /** alignment required within the aperture */
  573. __u64 alignment;
  574. /** Returned GTT offset of the buffer. */
  575. __u64 offset;
  576. };
  577. struct drm_i915_gem_unpin {
  578. /** Handle of the buffer to be unpinned. */
  579. __u32 handle;
  580. __u32 pad;
  581. };
  582. struct drm_i915_gem_busy {
  583. /** Handle of the buffer to check for busy */
  584. __u32 handle;
  585. /** Return busy status (1 if busy, 0 if idle) */
  586. __u32 busy;
  587. };
  588. #define I915_TILING_NONE 0
  589. #define I915_TILING_X 1
  590. #define I915_TILING_Y 2
  591. #define I915_BIT_6_SWIZZLE_NONE 0
  592. #define I915_BIT_6_SWIZZLE_9 1
  593. #define I915_BIT_6_SWIZZLE_9_10 2
  594. #define I915_BIT_6_SWIZZLE_9_11 3
  595. #define I915_BIT_6_SWIZZLE_9_10_11 4
  596. /* Not seen by userland */
  597. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  598. /* Seen by userland. */
  599. #define I915_BIT_6_SWIZZLE_9_17 6
  600. #define I915_BIT_6_SWIZZLE_9_10_17 7
  601. struct drm_i915_gem_set_tiling {
  602. /** Handle of the buffer to have its tiling state updated */
  603. __u32 handle;
  604. /**
  605. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  606. * I915_TILING_Y).
  607. *
  608. * This value is to be set on request, and will be updated by the
  609. * kernel on successful return with the actual chosen tiling layout.
  610. *
  611. * The tiling mode may be demoted to I915_TILING_NONE when the system
  612. * has bit 6 swizzling that can't be managed correctly by GEM.
  613. *
  614. * Buffer contents become undefined when changing tiling_mode.
  615. */
  616. __u32 tiling_mode;
  617. /**
  618. * Stride in bytes for the object when in I915_TILING_X or
  619. * I915_TILING_Y.
  620. */
  621. __u32 stride;
  622. /**
  623. * Returned address bit 6 swizzling required for CPU access through
  624. * mmap mapping.
  625. */
  626. __u32 swizzle_mode;
  627. };
  628. struct drm_i915_gem_get_tiling {
  629. /** Handle of the buffer to get tiling state for. */
  630. __u32 handle;
  631. /**
  632. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  633. * I915_TILING_Y).
  634. */
  635. __u32 tiling_mode;
  636. /**
  637. * Returned address bit 6 swizzling required for CPU access through
  638. * mmap mapping.
  639. */
  640. __u32 swizzle_mode;
  641. };
  642. struct drm_i915_gem_get_aperture {
  643. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  644. __u64 aper_size;
  645. /**
  646. * Available space in the aperture used by i915_gem_execbuffer, in
  647. * bytes
  648. */
  649. __u64 aper_available_size;
  650. };
  651. struct drm_i915_get_pipe_from_crtc_id {
  652. /** ID of CRTC being requested **/
  653. __u32 crtc_id;
  654. /** pipe of requested CRTC **/
  655. __u32 pipe;
  656. };
  657. #define I915_MADV_WILLNEED 0
  658. #define I915_MADV_DONTNEED 1
  659. #define __I915_MADV_PURGED 2 /* internal state */
  660. struct drm_i915_gem_madvise {
  661. /** Handle of the buffer to change the backing store advice */
  662. __u32 handle;
  663. /* Advice: either the buffer will be needed again in the near future,
  664. * or wont be and could be discarded under memory pressure.
  665. */
  666. __u32 madv;
  667. /** Whether the backing store still exists. */
  668. __u32 retained;
  669. };
  670. /* flags */
  671. #define I915_OVERLAY_TYPE_MASK 0xff
  672. #define I915_OVERLAY_YUV_PLANAR 0x01
  673. #define I915_OVERLAY_YUV_PACKED 0x02
  674. #define I915_OVERLAY_RGB 0x03
  675. #define I915_OVERLAY_DEPTH_MASK 0xff00
  676. #define I915_OVERLAY_RGB24 0x1000
  677. #define I915_OVERLAY_RGB16 0x2000
  678. #define I915_OVERLAY_RGB15 0x3000
  679. #define I915_OVERLAY_YUV422 0x0100
  680. #define I915_OVERLAY_YUV411 0x0200
  681. #define I915_OVERLAY_YUV420 0x0300
  682. #define I915_OVERLAY_YUV410 0x0400
  683. #define I915_OVERLAY_SWAP_MASK 0xff0000
  684. #define I915_OVERLAY_NO_SWAP 0x000000
  685. #define I915_OVERLAY_UV_SWAP 0x010000
  686. #define I915_OVERLAY_Y_SWAP 0x020000
  687. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  688. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  689. #define I915_OVERLAY_ENABLE 0x01000000
  690. struct drm_intel_overlay_put_image {
  691. /* various flags and src format description */
  692. __u32 flags;
  693. /* source picture description */
  694. __u32 bo_handle;
  695. /* stride values and offsets are in bytes, buffer relative */
  696. __u16 stride_Y; /* stride for packed formats */
  697. __u16 stride_UV;
  698. __u32 offset_Y; /* offset for packet formats */
  699. __u32 offset_U;
  700. __u32 offset_V;
  701. /* in pixels */
  702. __u16 src_width;
  703. __u16 src_height;
  704. /* to compensate the scaling factors for partially covered surfaces */
  705. __u16 src_scan_width;
  706. __u16 src_scan_height;
  707. /* output crtc description */
  708. __u32 crtc_id;
  709. __u16 dst_x;
  710. __u16 dst_y;
  711. __u16 dst_width;
  712. __u16 dst_height;
  713. };
  714. /* flags */
  715. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  716. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  717. struct drm_intel_overlay_attrs {
  718. __u32 flags;
  719. __u32 color_key;
  720. __s32 brightness;
  721. __u32 contrast;
  722. __u32 saturation;
  723. __u32 gamma0;
  724. __u32 gamma1;
  725. __u32 gamma2;
  726. __u32 gamma3;
  727. __u32 gamma4;
  728. __u32 gamma5;
  729. };
  730. #endif /* _I915_DRM_H_ */