offb.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * linux/drivers/video/offb.c -- Open Firmware based frame buffer device
  3. *
  4. * Copyright (C) 1997 Geert Uytterhoeven
  5. *
  6. * This driver is partly based on the PowerMac console driver:
  7. *
  8. * Copyright (C) 1996 Paul Mackerras
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive for
  12. * more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/mm.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/delay.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/fb.h>
  23. #include <linux/init.h>
  24. #include <linux/ioport.h>
  25. #include <linux/pci.h>
  26. #include <asm/io.h>
  27. #include <asm/prom.h>
  28. #ifdef CONFIG_PPC64
  29. #include <asm/pci-bridge.h>
  30. #endif
  31. #ifdef CONFIG_PPC32
  32. #include <asm/bootx.h>
  33. #endif
  34. #include "macmodes.h"
  35. /* Supported palette hacks */
  36. enum {
  37. cmap_unknown,
  38. cmap_m64, /* ATI Mach64 */
  39. cmap_r128, /* ATI Rage128 */
  40. cmap_M3A, /* ATI Rage Mobility M3 Head A */
  41. cmap_M3B, /* ATI Rage Mobility M3 Head B */
  42. cmap_radeon, /* ATI Radeon */
  43. cmap_gxt2000, /* IBM GXT2000 */
  44. cmap_avivo, /* ATI R5xx */
  45. };
  46. struct offb_par {
  47. volatile void __iomem *cmap_adr;
  48. volatile void __iomem *cmap_data;
  49. int cmap_type;
  50. int blanked;
  51. };
  52. struct offb_par default_par;
  53. #ifdef CONFIG_PPC32
  54. extern boot_infos_t *boot_infos;
  55. #endif
  56. /* Definitions used by the Avivo palette hack */
  57. #define AVIVO_DC_LUT_RW_SELECT 0x6480
  58. #define AVIVO_DC_LUT_RW_MODE 0x6484
  59. #define AVIVO_DC_LUT_RW_INDEX 0x6488
  60. #define AVIVO_DC_LUT_SEQ_COLOR 0x648c
  61. #define AVIVO_DC_LUT_PWL_DATA 0x6490
  62. #define AVIVO_DC_LUT_30_COLOR 0x6494
  63. #define AVIVO_DC_LUT_READ_PIPE_SELECT 0x6498
  64. #define AVIVO_DC_LUT_WRITE_EN_MASK 0x649c
  65. #define AVIVO_DC_LUT_AUTOFILL 0x64a0
  66. #define AVIVO_DC_LUTA_CONTROL 0x64c0
  67. #define AVIVO_DC_LUTA_BLACK_OFFSET_BLUE 0x64c4
  68. #define AVIVO_DC_LUTA_BLACK_OFFSET_GREEN 0x64c8
  69. #define AVIVO_DC_LUTA_BLACK_OFFSET_RED 0x64cc
  70. #define AVIVO_DC_LUTA_WHITE_OFFSET_BLUE 0x64d0
  71. #define AVIVO_DC_LUTA_WHITE_OFFSET_GREEN 0x64d4
  72. #define AVIVO_DC_LUTA_WHITE_OFFSET_RED 0x64d8
  73. #define AVIVO_DC_LUTB_CONTROL 0x6cc0
  74. #define AVIVO_DC_LUTB_BLACK_OFFSET_BLUE 0x6cc4
  75. #define AVIVO_DC_LUTB_BLACK_OFFSET_GREEN 0x6cc8
  76. #define AVIVO_DC_LUTB_BLACK_OFFSET_RED 0x6ccc
  77. #define AVIVO_DC_LUTB_WHITE_OFFSET_BLUE 0x6cd0
  78. #define AVIVO_DC_LUTB_WHITE_OFFSET_GREEN 0x6cd4
  79. #define AVIVO_DC_LUTB_WHITE_OFFSET_RED 0x6cd8
  80. /*
  81. * Set a single color register. The values supplied are already
  82. * rounded down to the hardware's capabilities (according to the
  83. * entries in the var structure). Return != 0 for invalid regno.
  84. */
  85. static int offb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  86. u_int transp, struct fb_info *info)
  87. {
  88. struct offb_par *par = (struct offb_par *) info->par;
  89. int i, depth;
  90. u32 *pal = info->pseudo_palette;
  91. depth = info->var.bits_per_pixel;
  92. if (depth == 16)
  93. depth = (info->var.green.length == 5) ? 15 : 16;
  94. if (regno > 255 ||
  95. (depth == 16 && regno > 63) ||
  96. (depth == 15 && regno > 31))
  97. return 1;
  98. if (regno < 16) {
  99. switch (depth) {
  100. case 15:
  101. pal[regno] = (regno << 10) | (regno << 5) | regno;
  102. break;
  103. case 16:
  104. pal[regno] = (regno << 11) | (regno << 5) | regno;
  105. break;
  106. case 24:
  107. pal[regno] = (regno << 16) | (regno << 8) | regno;
  108. break;
  109. case 32:
  110. i = (regno << 8) | regno;
  111. pal[regno] = (i << 16) | i;
  112. break;
  113. }
  114. }
  115. red >>= 8;
  116. green >>= 8;
  117. blue >>= 8;
  118. if (!par->cmap_adr)
  119. return 0;
  120. switch (par->cmap_type) {
  121. case cmap_m64:
  122. writeb(regno, par->cmap_adr);
  123. writeb(red, par->cmap_data);
  124. writeb(green, par->cmap_data);
  125. writeb(blue, par->cmap_data);
  126. break;
  127. case cmap_M3A:
  128. /* Clear PALETTE_ACCESS_CNTL in DAC_CNTL */
  129. out_le32(par->cmap_adr + 0x58,
  130. in_le32(par->cmap_adr + 0x58) & ~0x20);
  131. case cmap_r128:
  132. /* Set palette index & data */
  133. out_8(par->cmap_adr + 0xb0, regno);
  134. out_le32(par->cmap_adr + 0xb4,
  135. (red << 16 | green << 8 | blue));
  136. break;
  137. case cmap_M3B:
  138. /* Set PALETTE_ACCESS_CNTL in DAC_CNTL */
  139. out_le32(par->cmap_adr + 0x58,
  140. in_le32(par->cmap_adr + 0x58) | 0x20);
  141. /* Set palette index & data */
  142. out_8(par->cmap_adr + 0xb0, regno);
  143. out_le32(par->cmap_adr + 0xb4, (red << 16 | green << 8 | blue));
  144. break;
  145. case cmap_radeon:
  146. /* Set palette index & data (could be smarter) */
  147. out_8(par->cmap_adr + 0xb0, regno);
  148. out_le32(par->cmap_adr + 0xb4, (red << 16 | green << 8 | blue));
  149. break;
  150. case cmap_gxt2000:
  151. out_le32(((unsigned __iomem *) par->cmap_adr) + regno,
  152. (red << 16 | green << 8 | blue));
  153. break;
  154. case cmap_avivo:
  155. /* Write to both LUTs for now */
  156. writel(1, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  157. writeb(regno, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  158. writel(((red) << 22) | ((green) << 12) | ((blue) << 2),
  159. par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  160. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  161. writeb(regno, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  162. writel(((red) << 22) | ((green) << 12) | ((blue) << 2),
  163. par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  164. break;
  165. }
  166. return 0;
  167. }
  168. /*
  169. * Blank the display.
  170. */
  171. static int offb_blank(int blank, struct fb_info *info)
  172. {
  173. struct offb_par *par = (struct offb_par *) info->par;
  174. int i, j;
  175. if (!par->cmap_adr)
  176. return 0;
  177. if (!par->blanked)
  178. if (!blank)
  179. return 0;
  180. par->blanked = blank;
  181. if (blank)
  182. for (i = 0; i < 256; i++) {
  183. switch (par->cmap_type) {
  184. case cmap_m64:
  185. writeb(i, par->cmap_adr);
  186. for (j = 0; j < 3; j++)
  187. writeb(0, par->cmap_data);
  188. break;
  189. case cmap_M3A:
  190. /* Clear PALETTE_ACCESS_CNTL in DAC_CNTL */
  191. out_le32(par->cmap_adr + 0x58,
  192. in_le32(par->cmap_adr + 0x58) & ~0x20);
  193. case cmap_r128:
  194. /* Set palette index & data */
  195. out_8(par->cmap_adr + 0xb0, i);
  196. out_le32(par->cmap_adr + 0xb4, 0);
  197. break;
  198. case cmap_M3B:
  199. /* Set PALETTE_ACCESS_CNTL in DAC_CNTL */
  200. out_le32(par->cmap_adr + 0x58,
  201. in_le32(par->cmap_adr + 0x58) | 0x20);
  202. /* Set palette index & data */
  203. out_8(par->cmap_adr + 0xb0, i);
  204. out_le32(par->cmap_adr + 0xb4, 0);
  205. break;
  206. case cmap_radeon:
  207. out_8(par->cmap_adr + 0xb0, i);
  208. out_le32(par->cmap_adr + 0xb4, 0);
  209. break;
  210. case cmap_gxt2000:
  211. out_le32(((unsigned __iomem *) par->cmap_adr) + i,
  212. 0);
  213. break;
  214. case cmap_avivo:
  215. writel(1, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  216. writeb(i, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  217. writel(0, par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  218. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  219. writeb(i, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  220. writel(0, par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  221. break;
  222. }
  223. } else
  224. fb_set_cmap(&info->cmap, info);
  225. return 0;
  226. }
  227. static int offb_set_par(struct fb_info *info)
  228. {
  229. struct offb_par *par = (struct offb_par *) info->par;
  230. /* On avivo, initialize palette control */
  231. if (par->cmap_type == cmap_avivo) {
  232. writel(0, par->cmap_adr + AVIVO_DC_LUTA_CONTROL);
  233. writel(0, par->cmap_adr + AVIVO_DC_LUTA_BLACK_OFFSET_BLUE);
  234. writel(0, par->cmap_adr + AVIVO_DC_LUTA_BLACK_OFFSET_GREEN);
  235. writel(0, par->cmap_adr + AVIVO_DC_LUTA_BLACK_OFFSET_RED);
  236. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTA_WHITE_OFFSET_BLUE);
  237. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTA_WHITE_OFFSET_GREEN);
  238. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTA_WHITE_OFFSET_RED);
  239. writel(0, par->cmap_adr + AVIVO_DC_LUTB_CONTROL);
  240. writel(0, par->cmap_adr + AVIVO_DC_LUTB_BLACK_OFFSET_BLUE);
  241. writel(0, par->cmap_adr + AVIVO_DC_LUTB_BLACK_OFFSET_GREEN);
  242. writel(0, par->cmap_adr + AVIVO_DC_LUTB_BLACK_OFFSET_RED);
  243. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTB_WHITE_OFFSET_BLUE);
  244. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTB_WHITE_OFFSET_GREEN);
  245. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTB_WHITE_OFFSET_RED);
  246. writel(1, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  247. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_MODE);
  248. writel(0x0000003f, par->cmap_adr + AVIVO_DC_LUT_WRITE_EN_MASK);
  249. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  250. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_MODE);
  251. writel(0x0000003f, par->cmap_adr + AVIVO_DC_LUT_WRITE_EN_MASK);
  252. }
  253. return 0;
  254. }
  255. static void offb_destroy(struct fb_info *info)
  256. {
  257. if (info->screen_base)
  258. iounmap(info->screen_base);
  259. release_mem_region(info->apertures->ranges[0].base, info->apertures->ranges[0].size);
  260. framebuffer_release(info);
  261. }
  262. static struct fb_ops offb_ops = {
  263. .owner = THIS_MODULE,
  264. .fb_destroy = offb_destroy,
  265. .fb_setcolreg = offb_setcolreg,
  266. .fb_set_par = offb_set_par,
  267. .fb_blank = offb_blank,
  268. .fb_fillrect = cfb_fillrect,
  269. .fb_copyarea = cfb_copyarea,
  270. .fb_imageblit = cfb_imageblit,
  271. };
  272. static void __iomem *offb_map_reg(struct device_node *np, int index,
  273. unsigned long offset, unsigned long size)
  274. {
  275. const u32 *addrp;
  276. u64 asize, taddr;
  277. unsigned int flags;
  278. addrp = of_get_pci_address(np, index, &asize, &flags);
  279. if (addrp == NULL)
  280. addrp = of_get_address(np, index, &asize, &flags);
  281. if (addrp == NULL)
  282. return NULL;
  283. if ((flags & (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
  284. return NULL;
  285. if ((offset + size) > asize)
  286. return NULL;
  287. taddr = of_translate_address(np, addrp);
  288. if (taddr == OF_BAD_ADDR)
  289. return NULL;
  290. return ioremap(taddr + offset, size);
  291. }
  292. static void offb_init_palette_hacks(struct fb_info *info, struct device_node *dp,
  293. const char *name, unsigned long address)
  294. {
  295. struct offb_par *par = (struct offb_par *) info->par;
  296. if (dp && !strncmp(name, "ATY,Rage128", 11)) {
  297. par->cmap_adr = offb_map_reg(dp, 2, 0, 0x1fff);
  298. if (par->cmap_adr)
  299. par->cmap_type = cmap_r128;
  300. } else if (dp && (!strncmp(name, "ATY,RageM3pA", 12)
  301. || !strncmp(name, "ATY,RageM3p12A", 14))) {
  302. par->cmap_adr = offb_map_reg(dp, 2, 0, 0x1fff);
  303. if (par->cmap_adr)
  304. par->cmap_type = cmap_M3A;
  305. } else if (dp && !strncmp(name, "ATY,RageM3pB", 12)) {
  306. par->cmap_adr = offb_map_reg(dp, 2, 0, 0x1fff);
  307. if (par->cmap_adr)
  308. par->cmap_type = cmap_M3B;
  309. } else if (dp && !strncmp(name, "ATY,Rage6", 9)) {
  310. par->cmap_adr = offb_map_reg(dp, 1, 0, 0x1fff);
  311. if (par->cmap_adr)
  312. par->cmap_type = cmap_radeon;
  313. } else if (!strncmp(name, "ATY,", 4)) {
  314. unsigned long base = address & 0xff000000UL;
  315. par->cmap_adr =
  316. ioremap(base + 0x7ff000, 0x1000) + 0xcc0;
  317. par->cmap_data = par->cmap_adr + 1;
  318. par->cmap_type = cmap_m64;
  319. } else if (dp && (of_device_is_compatible(dp, "pci1014,b7") ||
  320. of_device_is_compatible(dp, "pci1014,21c"))) {
  321. par->cmap_adr = offb_map_reg(dp, 0, 0x6000, 0x1000);
  322. if (par->cmap_adr)
  323. par->cmap_type = cmap_gxt2000;
  324. } else if (dp && !strncmp(name, "vga,Display-", 12)) {
  325. /* Look for AVIVO initialized by SLOF */
  326. struct device_node *pciparent = of_get_parent(dp);
  327. const u32 *vid, *did;
  328. vid = of_get_property(pciparent, "vendor-id", NULL);
  329. did = of_get_property(pciparent, "device-id", NULL);
  330. /* This will match most R5xx */
  331. if (vid && did && *vid == 0x1002 &&
  332. ((*did >= 0x7100 && *did < 0x7800) ||
  333. (*did >= 0x9400))) {
  334. par->cmap_adr = offb_map_reg(pciparent, 2, 0, 0x10000);
  335. if (par->cmap_adr)
  336. par->cmap_type = cmap_avivo;
  337. }
  338. of_node_put(pciparent);
  339. }
  340. info->fix.visual = (par->cmap_type != cmap_unknown) ?
  341. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_STATIC_PSEUDOCOLOR;
  342. }
  343. static void __init offb_init_fb(const char *name, const char *full_name,
  344. int width, int height, int depth,
  345. int pitch, unsigned long address,
  346. int foreign_endian, struct device_node *dp)
  347. {
  348. unsigned long res_size = pitch * height * (depth + 7) / 8;
  349. struct offb_par *par = &default_par;
  350. unsigned long res_start = address;
  351. struct fb_fix_screeninfo *fix;
  352. struct fb_var_screeninfo *var;
  353. struct fb_info *info;
  354. if (!request_mem_region(res_start, res_size, "offb"))
  355. return;
  356. printk(KERN_INFO
  357. "Using unsupported %dx%d %s at %lx, depth=%d, pitch=%d\n",
  358. width, height, name, address, depth, pitch);
  359. if (depth != 8 && depth != 15 && depth != 16 && depth != 32) {
  360. printk(KERN_ERR "%s: can't use depth = %d\n", full_name,
  361. depth);
  362. release_mem_region(res_start, res_size);
  363. return;
  364. }
  365. info = framebuffer_alloc(sizeof(u32) * 16, NULL);
  366. if (info == 0) {
  367. release_mem_region(res_start, res_size);
  368. return;
  369. }
  370. fix = &info->fix;
  371. var = &info->var;
  372. info->par = par;
  373. strcpy(fix->id, "OFfb ");
  374. strncat(fix->id, name, sizeof(fix->id) - sizeof("OFfb "));
  375. fix->id[sizeof(fix->id) - 1] = '\0';
  376. var->xres = var->xres_virtual = width;
  377. var->yres = var->yres_virtual = height;
  378. fix->line_length = pitch;
  379. fix->smem_start = address;
  380. fix->smem_len = pitch * height;
  381. fix->type = FB_TYPE_PACKED_PIXELS;
  382. fix->type_aux = 0;
  383. par->cmap_type = cmap_unknown;
  384. if (depth == 8)
  385. offb_init_palette_hacks(info, dp, name, address);
  386. else
  387. fix->visual = FB_VISUAL_TRUECOLOR;
  388. var->xoffset = var->yoffset = 0;
  389. switch (depth) {
  390. case 8:
  391. var->bits_per_pixel = 8;
  392. var->red.offset = 0;
  393. var->red.length = 8;
  394. var->green.offset = 0;
  395. var->green.length = 8;
  396. var->blue.offset = 0;
  397. var->blue.length = 8;
  398. var->transp.offset = 0;
  399. var->transp.length = 0;
  400. break;
  401. case 15: /* RGB 555 */
  402. var->bits_per_pixel = 16;
  403. var->red.offset = 10;
  404. var->red.length = 5;
  405. var->green.offset = 5;
  406. var->green.length = 5;
  407. var->blue.offset = 0;
  408. var->blue.length = 5;
  409. var->transp.offset = 0;
  410. var->transp.length = 0;
  411. break;
  412. case 16: /* RGB 565 */
  413. var->bits_per_pixel = 16;
  414. var->red.offset = 11;
  415. var->red.length = 5;
  416. var->green.offset = 5;
  417. var->green.length = 6;
  418. var->blue.offset = 0;
  419. var->blue.length = 5;
  420. var->transp.offset = 0;
  421. var->transp.length = 0;
  422. break;
  423. case 32: /* RGB 888 */
  424. var->bits_per_pixel = 32;
  425. var->red.offset = 16;
  426. var->red.length = 8;
  427. var->green.offset = 8;
  428. var->green.length = 8;
  429. var->blue.offset = 0;
  430. var->blue.length = 8;
  431. var->transp.offset = 24;
  432. var->transp.length = 8;
  433. break;
  434. }
  435. var->red.msb_right = var->green.msb_right = var->blue.msb_right =
  436. var->transp.msb_right = 0;
  437. var->grayscale = 0;
  438. var->nonstd = 0;
  439. var->activate = 0;
  440. var->height = var->width = -1;
  441. var->pixclock = 10000;
  442. var->left_margin = var->right_margin = 16;
  443. var->upper_margin = var->lower_margin = 16;
  444. var->hsync_len = var->vsync_len = 8;
  445. var->sync = 0;
  446. var->vmode = FB_VMODE_NONINTERLACED;
  447. /* set offb aperture size for generic probing */
  448. info->apertures = alloc_apertures(1);
  449. if (!info->apertures)
  450. goto out_aper;
  451. info->apertures->ranges[0].base = address;
  452. info->apertures->ranges[0].size = fix->smem_len;
  453. info->fbops = &offb_ops;
  454. info->screen_base = ioremap(address, fix->smem_len);
  455. info->pseudo_palette = (void *) (info + 1);
  456. info->flags = FBINFO_DEFAULT | FBINFO_MISC_FIRMWARE | foreign_endian;
  457. fb_alloc_cmap(&info->cmap, 256, 0);
  458. if (register_framebuffer(info) < 0)
  459. goto out_err;
  460. printk(KERN_INFO "fb%d: Open Firmware frame buffer device on %s\n",
  461. info->node, full_name);
  462. return;
  463. out_err:
  464. iounmap(info->screen_base);
  465. out_aper:
  466. iounmap(par->cmap_adr);
  467. par->cmap_adr = NULL;
  468. framebuffer_release(info);
  469. release_mem_region(res_start, res_size);
  470. }
  471. static void __init offb_init_nodriver(struct device_node *dp, int no_real_node)
  472. {
  473. unsigned int len;
  474. int i, width = 640, height = 480, depth = 8, pitch = 640;
  475. unsigned int flags, rsize, addr_prop = 0;
  476. unsigned long max_size = 0;
  477. u64 rstart, address = OF_BAD_ADDR;
  478. const u32 *pp, *addrp, *up;
  479. u64 asize;
  480. int foreign_endian = 0;
  481. #ifdef __BIG_ENDIAN
  482. if (of_get_property(dp, "little-endian", NULL))
  483. foreign_endian = FBINFO_FOREIGN_ENDIAN;
  484. #else
  485. if (of_get_property(dp, "big-endian", NULL))
  486. foreign_endian = FBINFO_FOREIGN_ENDIAN;
  487. #endif
  488. pp = of_get_property(dp, "linux,bootx-depth", &len);
  489. if (pp == NULL)
  490. pp = of_get_property(dp, "depth", &len);
  491. if (pp && len == sizeof(u32))
  492. depth = *pp;
  493. pp = of_get_property(dp, "linux,bootx-width", &len);
  494. if (pp == NULL)
  495. pp = of_get_property(dp, "width", &len);
  496. if (pp && len == sizeof(u32))
  497. width = *pp;
  498. pp = of_get_property(dp, "linux,bootx-height", &len);
  499. if (pp == NULL)
  500. pp = of_get_property(dp, "height", &len);
  501. if (pp && len == sizeof(u32))
  502. height = *pp;
  503. pp = of_get_property(dp, "linux,bootx-linebytes", &len);
  504. if (pp == NULL)
  505. pp = of_get_property(dp, "linebytes", &len);
  506. if (pp && len == sizeof(u32) && (*pp != 0xffffffffu))
  507. pitch = *pp;
  508. else
  509. pitch = width * ((depth + 7) / 8);
  510. rsize = (unsigned long)pitch * (unsigned long)height;
  511. /* Ok, now we try to figure out the address of the framebuffer.
  512. *
  513. * Unfortunately, Open Firmware doesn't provide a standard way to do
  514. * so. All we can do is a dodgy heuristic that happens to work in
  515. * practice. On most machines, the "address" property contains what
  516. * we need, though not on Matrox cards found in IBM machines. What I've
  517. * found that appears to give good results is to go through the PCI
  518. * ranges and pick one that is both big enough and if possible encloses
  519. * the "address" property. If none match, we pick the biggest
  520. */
  521. up = of_get_property(dp, "linux,bootx-addr", &len);
  522. if (up == NULL)
  523. up = of_get_property(dp, "address", &len);
  524. if (up && len == sizeof(u32))
  525. addr_prop = *up;
  526. /* Hack for when BootX is passing us */
  527. if (no_real_node)
  528. goto skip_addr;
  529. for (i = 0; (addrp = of_get_address(dp, i, &asize, &flags))
  530. != NULL; i++) {
  531. int match_addrp = 0;
  532. if (!(flags & IORESOURCE_MEM))
  533. continue;
  534. if (asize < rsize)
  535. continue;
  536. rstart = of_translate_address(dp, addrp);
  537. if (rstart == OF_BAD_ADDR)
  538. continue;
  539. if (addr_prop && (rstart <= addr_prop) &&
  540. ((rstart + asize) >= (addr_prop + rsize)))
  541. match_addrp = 1;
  542. if (match_addrp) {
  543. address = addr_prop;
  544. break;
  545. }
  546. if (rsize > max_size) {
  547. max_size = rsize;
  548. address = OF_BAD_ADDR;
  549. }
  550. if (address == OF_BAD_ADDR)
  551. address = rstart;
  552. }
  553. skip_addr:
  554. if (address == OF_BAD_ADDR && addr_prop)
  555. address = (u64)addr_prop;
  556. if (address != OF_BAD_ADDR) {
  557. /* kludge for valkyrie */
  558. if (strcmp(dp->name, "valkyrie") == 0)
  559. address += 0x1000;
  560. offb_init_fb(no_real_node ? "bootx" : dp->name,
  561. no_real_node ? "display" : dp->full_name,
  562. width, height, depth, pitch, address,
  563. foreign_endian, no_real_node ? NULL : dp);
  564. }
  565. }
  566. static int __init offb_init(void)
  567. {
  568. struct device_node *dp = NULL, *boot_disp = NULL;
  569. if (fb_get_options("offb", NULL))
  570. return -ENODEV;
  571. /* Check if we have a MacOS display without a node spec */
  572. if (of_get_property(of_chosen, "linux,bootx-noscreen", NULL) != NULL) {
  573. /* The old code tried to work out which node was the MacOS
  574. * display based on the address. I'm dropping that since the
  575. * lack of a node spec only happens with old BootX versions
  576. * (users can update) and with this code, they'll still get
  577. * a display (just not the palette hacks).
  578. */
  579. offb_init_nodriver(of_chosen, 1);
  580. }
  581. for (dp = NULL; (dp = of_find_node_by_type(dp, "display"));) {
  582. if (of_get_property(dp, "linux,opened", NULL) &&
  583. of_get_property(dp, "linux,boot-display", NULL)) {
  584. boot_disp = dp;
  585. offb_init_nodriver(dp, 0);
  586. }
  587. }
  588. for (dp = NULL; (dp = of_find_node_by_type(dp, "display"));) {
  589. if (of_get_property(dp, "linux,opened", NULL) &&
  590. dp != boot_disp)
  591. offb_init_nodriver(dp, 0);
  592. }
  593. return 0;
  594. }
  595. module_init(offb_init);
  596. MODULE_LICENSE("GPL");