musb_core.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525
  1. /*
  2. * MUSB OTG driver core code
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. /*
  35. * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
  36. *
  37. * This consists of a Host Controller Driver (HCD) and a peripheral
  38. * controller driver implementing the "Gadget" API; OTG support is
  39. * in the works. These are normal Linux-USB controller drivers which
  40. * use IRQs and have no dedicated thread.
  41. *
  42. * This version of the driver has only been used with products from
  43. * Texas Instruments. Those products integrate the Inventra logic
  44. * with other DMA, IRQ, and bus modules, as well as other logic that
  45. * needs to be reflected in this driver.
  46. *
  47. *
  48. * NOTE: the original Mentor code here was pretty much a collection
  49. * of mechanisms that don't seem to have been fully integrated/working
  50. * for *any* Linux kernel version. This version aims at Linux 2.6.now,
  51. * Key open issues include:
  52. *
  53. * - Lack of host-side transaction scheduling, for all transfer types.
  54. * The hardware doesn't do it; instead, software must.
  55. *
  56. * This is not an issue for OTG devices that don't support external
  57. * hubs, but for more "normal" USB hosts it's a user issue that the
  58. * "multipoint" support doesn't scale in the expected ways. That
  59. * includes DaVinci EVM in a common non-OTG mode.
  60. *
  61. * * Control and bulk use dedicated endpoints, and there's as
  62. * yet no mechanism to either (a) reclaim the hardware when
  63. * peripherals are NAKing, which gets complicated with bulk
  64. * endpoints, or (b) use more than a single bulk endpoint in
  65. * each direction.
  66. *
  67. * RESULT: one device may be perceived as blocking another one.
  68. *
  69. * * Interrupt and isochronous will dynamically allocate endpoint
  70. * hardware, but (a) there's no record keeping for bandwidth;
  71. * (b) in the common case that few endpoints are available, there
  72. * is no mechanism to reuse endpoints to talk to multiple devices.
  73. *
  74. * RESULT: At one extreme, bandwidth can be overcommitted in
  75. * some hardware configurations, no faults will be reported.
  76. * At the other extreme, the bandwidth capabilities which do
  77. * exist tend to be severely undercommitted. You can't yet hook
  78. * up both a keyboard and a mouse to an external USB hub.
  79. */
  80. /*
  81. * This gets many kinds of configuration information:
  82. * - Kconfig for everything user-configurable
  83. * - platform_device for addressing, irq, and platform_data
  84. * - platform_data is mostly for board-specific informarion
  85. * (plus recentrly, SOC or family details)
  86. *
  87. * Most of the conditional compilation will (someday) vanish.
  88. */
  89. #include <linux/module.h>
  90. #include <linux/kernel.h>
  91. #include <linux/sched.h>
  92. #include <linux/slab.h>
  93. #include <linux/init.h>
  94. #include <linux/list.h>
  95. #include <linux/kobject.h>
  96. #include <linux/platform_device.h>
  97. #include <linux/io.h>
  98. #ifdef CONFIG_ARM
  99. #include <mach/hardware.h>
  100. #include <mach/memory.h>
  101. #include <asm/mach-types.h>
  102. #endif
  103. #include "musb_core.h"
  104. #ifdef CONFIG_ARCH_DAVINCI
  105. #include "davinci.h"
  106. #endif
  107. #define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
  108. unsigned musb_debug;
  109. module_param_named(debug, musb_debug, uint, S_IRUGO | S_IWUSR);
  110. MODULE_PARM_DESC(debug, "Debug message level. Default = 0");
  111. #define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
  112. #define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
  113. #define MUSB_VERSION "6.0"
  114. #define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
  115. #define MUSB_DRIVER_NAME "musb_hdrc"
  116. const char musb_driver_name[] = MUSB_DRIVER_NAME;
  117. MODULE_DESCRIPTION(DRIVER_INFO);
  118. MODULE_AUTHOR(DRIVER_AUTHOR);
  119. MODULE_LICENSE("GPL");
  120. MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
  121. /*-------------------------------------------------------------------------*/
  122. static inline struct musb *dev_to_musb(struct device *dev)
  123. {
  124. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  125. /* usbcore insists dev->driver_data is a "struct hcd *" */
  126. return hcd_to_musb(dev_get_drvdata(dev));
  127. #else
  128. return dev_get_drvdata(dev);
  129. #endif
  130. }
  131. /*-------------------------------------------------------------------------*/
  132. #ifndef CONFIG_BLACKFIN
  133. static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
  134. {
  135. void __iomem *addr = otg->io_priv;
  136. int i = 0;
  137. u8 r;
  138. u8 power;
  139. /* Make sure the transceiver is not in low power mode */
  140. power = musb_readb(addr, MUSB_POWER);
  141. power &= ~MUSB_POWER_SUSPENDM;
  142. musb_writeb(addr, MUSB_POWER, power);
  143. /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
  144. * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
  145. */
  146. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  147. musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
  148. MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
  149. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  150. & MUSB_ULPI_REG_CMPLT)) {
  151. i++;
  152. if (i == 10000) {
  153. DBG(3, "ULPI read timed out\n");
  154. return -ETIMEDOUT;
  155. }
  156. }
  157. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  158. r &= ~MUSB_ULPI_REG_CMPLT;
  159. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  160. return musb_readb(addr, MUSB_ULPI_REG_DATA);
  161. }
  162. static int musb_ulpi_write(struct otg_transceiver *otg,
  163. u32 offset, u32 data)
  164. {
  165. void __iomem *addr = otg->io_priv;
  166. int i = 0;
  167. u8 r = 0;
  168. u8 power;
  169. /* Make sure the transceiver is not in low power mode */
  170. power = musb_readb(addr, MUSB_POWER);
  171. power &= ~MUSB_POWER_SUSPENDM;
  172. musb_writeb(addr, MUSB_POWER, power);
  173. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  174. musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
  175. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
  176. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  177. & MUSB_ULPI_REG_CMPLT)) {
  178. i++;
  179. if (i == 10000) {
  180. DBG(3, "ULPI write timed out\n");
  181. return -ETIMEDOUT;
  182. }
  183. }
  184. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  185. r &= ~MUSB_ULPI_REG_CMPLT;
  186. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  187. return 0;
  188. }
  189. #else
  190. #define musb_ulpi_read NULL
  191. #define musb_ulpi_write NULL
  192. #endif
  193. static struct otg_io_access_ops musb_ulpi_access = {
  194. .read = musb_ulpi_read,
  195. .write = musb_ulpi_write,
  196. };
  197. /*-------------------------------------------------------------------------*/
  198. #if !defined(CONFIG_USB_TUSB6010) && !defined(CONFIG_BLACKFIN)
  199. /*
  200. * Load an endpoint's FIFO
  201. */
  202. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  203. {
  204. void __iomem *fifo = hw_ep->fifo;
  205. prefetch((u8 *)src);
  206. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  207. 'T', hw_ep->epnum, fifo, len, src);
  208. /* we can't assume unaligned reads work */
  209. if (likely((0x01 & (unsigned long) src) == 0)) {
  210. u16 index = 0;
  211. /* best case is 32bit-aligned source address */
  212. if ((0x02 & (unsigned long) src) == 0) {
  213. if (len >= 4) {
  214. writesl(fifo, src + index, len >> 2);
  215. index += len & ~0x03;
  216. }
  217. if (len & 0x02) {
  218. musb_writew(fifo, 0, *(u16 *)&src[index]);
  219. index += 2;
  220. }
  221. } else {
  222. if (len >= 2) {
  223. writesw(fifo, src + index, len >> 1);
  224. index += len & ~0x01;
  225. }
  226. }
  227. if (len & 0x01)
  228. musb_writeb(fifo, 0, src[index]);
  229. } else {
  230. /* byte aligned */
  231. writesb(fifo, src, len);
  232. }
  233. }
  234. /*
  235. * Unload an endpoint's FIFO
  236. */
  237. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  238. {
  239. void __iomem *fifo = hw_ep->fifo;
  240. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  241. 'R', hw_ep->epnum, fifo, len, dst);
  242. /* we can't assume unaligned writes work */
  243. if (likely((0x01 & (unsigned long) dst) == 0)) {
  244. u16 index = 0;
  245. /* best case is 32bit-aligned destination address */
  246. if ((0x02 & (unsigned long) dst) == 0) {
  247. if (len >= 4) {
  248. readsl(fifo, dst, len >> 2);
  249. index = len & ~0x03;
  250. }
  251. if (len & 0x02) {
  252. *(u16 *)&dst[index] = musb_readw(fifo, 0);
  253. index += 2;
  254. }
  255. } else {
  256. if (len >= 2) {
  257. readsw(fifo, dst, len >> 1);
  258. index = len & ~0x01;
  259. }
  260. }
  261. if (len & 0x01)
  262. dst[index] = musb_readb(fifo, 0);
  263. } else {
  264. /* byte aligned */
  265. readsb(fifo, dst, len);
  266. }
  267. }
  268. #endif /* normal PIO */
  269. /*-------------------------------------------------------------------------*/
  270. /* for high speed test mode; see USB 2.0 spec 7.1.20 */
  271. static const u8 musb_test_packet[53] = {
  272. /* implicit SYNC then DATA0 to start */
  273. /* JKJKJKJK x9 */
  274. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  275. /* JJKKJJKK x8 */
  276. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  277. /* JJJJKKKK x8 */
  278. 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
  279. /* JJJJJJJKKKKKKK x8 */
  280. 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  281. /* JJJJJJJK x8 */
  282. 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
  283. /* JKKKKKKK x10, JK */
  284. 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
  285. /* implicit CRC16 then EOP to end */
  286. };
  287. void musb_load_testpacket(struct musb *musb)
  288. {
  289. void __iomem *regs = musb->endpoints[0].regs;
  290. musb_ep_select(musb->mregs, 0);
  291. musb_write_fifo(musb->control_ep,
  292. sizeof(musb_test_packet), musb_test_packet);
  293. musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
  294. }
  295. /*-------------------------------------------------------------------------*/
  296. const char *otg_state_string(struct musb *musb)
  297. {
  298. switch (musb->xceiv->state) {
  299. case OTG_STATE_A_IDLE: return "a_idle";
  300. case OTG_STATE_A_WAIT_VRISE: return "a_wait_vrise";
  301. case OTG_STATE_A_WAIT_BCON: return "a_wait_bcon";
  302. case OTG_STATE_A_HOST: return "a_host";
  303. case OTG_STATE_A_SUSPEND: return "a_suspend";
  304. case OTG_STATE_A_PERIPHERAL: return "a_peripheral";
  305. case OTG_STATE_A_WAIT_VFALL: return "a_wait_vfall";
  306. case OTG_STATE_A_VBUS_ERR: return "a_vbus_err";
  307. case OTG_STATE_B_IDLE: return "b_idle";
  308. case OTG_STATE_B_SRP_INIT: return "b_srp_init";
  309. case OTG_STATE_B_PERIPHERAL: return "b_peripheral";
  310. case OTG_STATE_B_WAIT_ACON: return "b_wait_acon";
  311. case OTG_STATE_B_HOST: return "b_host";
  312. default: return "UNDEFINED";
  313. }
  314. }
  315. #ifdef CONFIG_USB_MUSB_OTG
  316. /*
  317. * Handles OTG hnp timeouts, such as b_ase0_brst
  318. */
  319. void musb_otg_timer_func(unsigned long data)
  320. {
  321. struct musb *musb = (struct musb *)data;
  322. unsigned long flags;
  323. spin_lock_irqsave(&musb->lock, flags);
  324. switch (musb->xceiv->state) {
  325. case OTG_STATE_B_WAIT_ACON:
  326. DBG(1, "HNP: b_wait_acon timeout; back to b_peripheral\n");
  327. musb_g_disconnect(musb);
  328. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  329. musb->is_active = 0;
  330. break;
  331. case OTG_STATE_A_SUSPEND:
  332. case OTG_STATE_A_WAIT_BCON:
  333. DBG(1, "HNP: %s timeout\n", otg_state_string(musb));
  334. musb_set_vbus(musb, 0);
  335. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  336. break;
  337. default:
  338. DBG(1, "HNP: Unhandled mode %s\n", otg_state_string(musb));
  339. }
  340. musb->ignore_disconnect = 0;
  341. spin_unlock_irqrestore(&musb->lock, flags);
  342. }
  343. /*
  344. * Stops the HNP transition. Caller must take care of locking.
  345. */
  346. void musb_hnp_stop(struct musb *musb)
  347. {
  348. struct usb_hcd *hcd = musb_to_hcd(musb);
  349. void __iomem *mbase = musb->mregs;
  350. u8 reg;
  351. DBG(1, "HNP: stop from %s\n", otg_state_string(musb));
  352. switch (musb->xceiv->state) {
  353. case OTG_STATE_A_PERIPHERAL:
  354. musb_g_disconnect(musb);
  355. DBG(1, "HNP: back to %s\n", otg_state_string(musb));
  356. break;
  357. case OTG_STATE_B_HOST:
  358. DBG(1, "HNP: Disabling HR\n");
  359. hcd->self.is_b_host = 0;
  360. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  361. MUSB_DEV_MODE(musb);
  362. reg = musb_readb(mbase, MUSB_POWER);
  363. reg |= MUSB_POWER_SUSPENDM;
  364. musb_writeb(mbase, MUSB_POWER, reg);
  365. /* REVISIT: Start SESSION_REQUEST here? */
  366. break;
  367. default:
  368. DBG(1, "HNP: Stopping in unknown state %s\n",
  369. otg_state_string(musb));
  370. }
  371. /*
  372. * When returning to A state after HNP, avoid hub_port_rebounce(),
  373. * which cause occasional OPT A "Did not receive reset after connect"
  374. * errors.
  375. */
  376. musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
  377. }
  378. #endif
  379. /*
  380. * Interrupt Service Routine to record USB "global" interrupts.
  381. * Since these do not happen often and signify things of
  382. * paramount importance, it seems OK to check them individually;
  383. * the order of the tests is specified in the manual
  384. *
  385. * @param musb instance pointer
  386. * @param int_usb register contents
  387. * @param devctl
  388. * @param power
  389. */
  390. static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
  391. u8 devctl, u8 power)
  392. {
  393. irqreturn_t handled = IRQ_NONE;
  394. DBG(3, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
  395. int_usb);
  396. /* in host mode, the peripheral may issue remote wakeup.
  397. * in peripheral mode, the host may resume the link.
  398. * spurious RESUME irqs happen too, paired with SUSPEND.
  399. */
  400. if (int_usb & MUSB_INTR_RESUME) {
  401. handled = IRQ_HANDLED;
  402. DBG(3, "RESUME (%s)\n", otg_state_string(musb));
  403. if (devctl & MUSB_DEVCTL_HM) {
  404. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  405. void __iomem *mbase = musb->mregs;
  406. switch (musb->xceiv->state) {
  407. case OTG_STATE_A_SUSPEND:
  408. /* remote wakeup? later, GetPortStatus
  409. * will stop RESUME signaling
  410. */
  411. if (power & MUSB_POWER_SUSPENDM) {
  412. /* spurious */
  413. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  414. DBG(2, "Spurious SUSPENDM\n");
  415. break;
  416. }
  417. power &= ~MUSB_POWER_SUSPENDM;
  418. musb_writeb(mbase, MUSB_POWER,
  419. power | MUSB_POWER_RESUME);
  420. musb->port1_status |=
  421. (USB_PORT_STAT_C_SUSPEND << 16)
  422. | MUSB_PORT_STAT_RESUME;
  423. musb->rh_timer = jiffies
  424. + msecs_to_jiffies(20);
  425. musb->xceiv->state = OTG_STATE_A_HOST;
  426. musb->is_active = 1;
  427. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  428. break;
  429. case OTG_STATE_B_WAIT_ACON:
  430. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  431. musb->is_active = 1;
  432. MUSB_DEV_MODE(musb);
  433. break;
  434. default:
  435. WARNING("bogus %s RESUME (%s)\n",
  436. "host",
  437. otg_state_string(musb));
  438. }
  439. #endif
  440. } else {
  441. switch (musb->xceiv->state) {
  442. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  443. case OTG_STATE_A_SUSPEND:
  444. /* possibly DISCONNECT is upcoming */
  445. musb->xceiv->state = OTG_STATE_A_HOST;
  446. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  447. break;
  448. #endif
  449. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  450. case OTG_STATE_B_WAIT_ACON:
  451. case OTG_STATE_B_PERIPHERAL:
  452. /* disconnect while suspended? we may
  453. * not get a disconnect irq...
  454. */
  455. if ((devctl & MUSB_DEVCTL_VBUS)
  456. != (3 << MUSB_DEVCTL_VBUS_SHIFT)
  457. ) {
  458. musb->int_usb |= MUSB_INTR_DISCONNECT;
  459. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  460. break;
  461. }
  462. musb_g_resume(musb);
  463. break;
  464. case OTG_STATE_B_IDLE:
  465. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  466. break;
  467. #endif
  468. default:
  469. WARNING("bogus %s RESUME (%s)\n",
  470. "peripheral",
  471. otg_state_string(musb));
  472. }
  473. }
  474. }
  475. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  476. /* see manual for the order of the tests */
  477. if (int_usb & MUSB_INTR_SESSREQ) {
  478. void __iomem *mbase = musb->mregs;
  479. DBG(1, "SESSION_REQUEST (%s)\n", otg_state_string(musb));
  480. /* IRQ arrives from ID pin sense or (later, if VBUS power
  481. * is removed) SRP. responses are time critical:
  482. * - turn on VBUS (with silicon-specific mechanism)
  483. * - go through A_WAIT_VRISE
  484. * - ... to A_WAIT_BCON.
  485. * a_wait_vrise_tmout triggers VBUS_ERROR transitions
  486. */
  487. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  488. musb->ep0_stage = MUSB_EP0_START;
  489. musb->xceiv->state = OTG_STATE_A_IDLE;
  490. MUSB_HST_MODE(musb);
  491. musb_set_vbus(musb, 1);
  492. handled = IRQ_HANDLED;
  493. }
  494. if (int_usb & MUSB_INTR_VBUSERROR) {
  495. int ignore = 0;
  496. /* During connection as an A-Device, we may see a short
  497. * current spikes causing voltage drop, because of cable
  498. * and peripheral capacitance combined with vbus draw.
  499. * (So: less common with truly self-powered devices, where
  500. * vbus doesn't act like a power supply.)
  501. *
  502. * Such spikes are short; usually less than ~500 usec, max
  503. * of ~2 msec. That is, they're not sustained overcurrent
  504. * errors, though they're reported using VBUSERROR irqs.
  505. *
  506. * Workarounds: (a) hardware: use self powered devices.
  507. * (b) software: ignore non-repeated VBUS errors.
  508. *
  509. * REVISIT: do delays from lots of DEBUG_KERNEL checks
  510. * make trouble here, keeping VBUS < 4.4V ?
  511. */
  512. switch (musb->xceiv->state) {
  513. case OTG_STATE_A_HOST:
  514. /* recovery is dicey once we've gotten past the
  515. * initial stages of enumeration, but if VBUS
  516. * stayed ok at the other end of the link, and
  517. * another reset is due (at least for high speed,
  518. * to redo the chirp etc), it might work OK...
  519. */
  520. case OTG_STATE_A_WAIT_BCON:
  521. case OTG_STATE_A_WAIT_VRISE:
  522. if (musb->vbuserr_retry) {
  523. void __iomem *mbase = musb->mregs;
  524. musb->vbuserr_retry--;
  525. ignore = 1;
  526. devctl |= MUSB_DEVCTL_SESSION;
  527. musb_writeb(mbase, MUSB_DEVCTL, devctl);
  528. } else {
  529. musb->port1_status |=
  530. USB_PORT_STAT_OVERCURRENT
  531. | (USB_PORT_STAT_C_OVERCURRENT << 16);
  532. }
  533. break;
  534. default:
  535. break;
  536. }
  537. DBG(1, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
  538. otg_state_string(musb),
  539. devctl,
  540. ({ char *s;
  541. switch (devctl & MUSB_DEVCTL_VBUS) {
  542. case 0 << MUSB_DEVCTL_VBUS_SHIFT:
  543. s = "<SessEnd"; break;
  544. case 1 << MUSB_DEVCTL_VBUS_SHIFT:
  545. s = "<AValid"; break;
  546. case 2 << MUSB_DEVCTL_VBUS_SHIFT:
  547. s = "<VBusValid"; break;
  548. /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
  549. default:
  550. s = "VALID"; break;
  551. }; s; }),
  552. VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
  553. musb->port1_status);
  554. /* go through A_WAIT_VFALL then start a new session */
  555. if (!ignore)
  556. musb_set_vbus(musb, 0);
  557. handled = IRQ_HANDLED;
  558. }
  559. #endif
  560. if (int_usb & MUSB_INTR_SUSPEND) {
  561. DBG(1, "SUSPEND (%s) devctl %02x power %02x\n",
  562. otg_state_string(musb), devctl, power);
  563. handled = IRQ_HANDLED;
  564. switch (musb->xceiv->state) {
  565. #ifdef CONFIG_USB_MUSB_OTG
  566. case OTG_STATE_A_PERIPHERAL:
  567. /* We also come here if the cable is removed, since
  568. * this silicon doesn't report ID-no-longer-grounded.
  569. *
  570. * We depend on T(a_wait_bcon) to shut us down, and
  571. * hope users don't do anything dicey during this
  572. * undesired detour through A_WAIT_BCON.
  573. */
  574. musb_hnp_stop(musb);
  575. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  576. musb_root_disconnect(musb);
  577. musb_platform_try_idle(musb, jiffies
  578. + msecs_to_jiffies(musb->a_wait_bcon
  579. ? : OTG_TIME_A_WAIT_BCON));
  580. break;
  581. #endif
  582. case OTG_STATE_B_IDLE:
  583. if (!musb->is_active)
  584. break;
  585. case OTG_STATE_B_PERIPHERAL:
  586. musb_g_suspend(musb);
  587. musb->is_active = is_otg_enabled(musb)
  588. && musb->xceiv->gadget->b_hnp_enable;
  589. if (musb->is_active) {
  590. #ifdef CONFIG_USB_MUSB_OTG
  591. musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
  592. DBG(1, "HNP: Setting timer for b_ase0_brst\n");
  593. mod_timer(&musb->otg_timer, jiffies
  594. + msecs_to_jiffies(
  595. OTG_TIME_B_ASE0_BRST));
  596. #endif
  597. }
  598. break;
  599. case OTG_STATE_A_WAIT_BCON:
  600. if (musb->a_wait_bcon != 0)
  601. musb_platform_try_idle(musb, jiffies
  602. + msecs_to_jiffies(musb->a_wait_bcon));
  603. break;
  604. case OTG_STATE_A_HOST:
  605. musb->xceiv->state = OTG_STATE_A_SUSPEND;
  606. musb->is_active = is_otg_enabled(musb)
  607. && musb->xceiv->host->b_hnp_enable;
  608. break;
  609. case OTG_STATE_B_HOST:
  610. /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
  611. DBG(1, "REVISIT: SUSPEND as B_HOST\n");
  612. break;
  613. default:
  614. /* "should not happen" */
  615. musb->is_active = 0;
  616. break;
  617. }
  618. }
  619. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  620. if (int_usb & MUSB_INTR_CONNECT) {
  621. struct usb_hcd *hcd = musb_to_hcd(musb);
  622. void __iomem *mbase = musb->mregs;
  623. handled = IRQ_HANDLED;
  624. musb->is_active = 1;
  625. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  626. musb->ep0_stage = MUSB_EP0_START;
  627. #ifdef CONFIG_USB_MUSB_OTG
  628. /* flush endpoints when transitioning from Device Mode */
  629. if (is_peripheral_active(musb)) {
  630. /* REVISIT HNP; just force disconnect */
  631. }
  632. musb_writew(mbase, MUSB_INTRTXE, musb->epmask);
  633. musb_writew(mbase, MUSB_INTRRXE, musb->epmask & 0xfffe);
  634. musb_writeb(mbase, MUSB_INTRUSBE, 0xf7);
  635. #endif
  636. musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
  637. |USB_PORT_STAT_HIGH_SPEED
  638. |USB_PORT_STAT_ENABLE
  639. );
  640. musb->port1_status |= USB_PORT_STAT_CONNECTION
  641. |(USB_PORT_STAT_C_CONNECTION << 16);
  642. /* high vs full speed is just a guess until after reset */
  643. if (devctl & MUSB_DEVCTL_LSDEV)
  644. musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
  645. /* indicate new connection to OTG machine */
  646. switch (musb->xceiv->state) {
  647. case OTG_STATE_B_PERIPHERAL:
  648. if (int_usb & MUSB_INTR_SUSPEND) {
  649. DBG(1, "HNP: SUSPEND+CONNECT, now b_host\n");
  650. int_usb &= ~MUSB_INTR_SUSPEND;
  651. goto b_host;
  652. } else
  653. DBG(1, "CONNECT as b_peripheral???\n");
  654. break;
  655. case OTG_STATE_B_WAIT_ACON:
  656. DBG(1, "HNP: CONNECT, now b_host\n");
  657. b_host:
  658. musb->xceiv->state = OTG_STATE_B_HOST;
  659. hcd->self.is_b_host = 1;
  660. musb->ignore_disconnect = 0;
  661. del_timer(&musb->otg_timer);
  662. break;
  663. default:
  664. if ((devctl & MUSB_DEVCTL_VBUS)
  665. == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
  666. musb->xceiv->state = OTG_STATE_A_HOST;
  667. hcd->self.is_b_host = 0;
  668. }
  669. break;
  670. }
  671. /* poke the root hub */
  672. MUSB_HST_MODE(musb);
  673. if (hcd->status_urb)
  674. usb_hcd_poll_rh_status(hcd);
  675. else
  676. usb_hcd_resume_root_hub(hcd);
  677. DBG(1, "CONNECT (%s) devctl %02x\n",
  678. otg_state_string(musb), devctl);
  679. }
  680. #endif /* CONFIG_USB_MUSB_HDRC_HCD */
  681. if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
  682. DBG(1, "DISCONNECT (%s) as %s, devctl %02x\n",
  683. otg_state_string(musb),
  684. MUSB_MODE(musb), devctl);
  685. handled = IRQ_HANDLED;
  686. switch (musb->xceiv->state) {
  687. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  688. case OTG_STATE_A_HOST:
  689. case OTG_STATE_A_SUSPEND:
  690. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  691. musb_root_disconnect(musb);
  692. if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
  693. musb_platform_try_idle(musb, jiffies
  694. + msecs_to_jiffies(musb->a_wait_bcon));
  695. break;
  696. #endif /* HOST */
  697. #ifdef CONFIG_USB_MUSB_OTG
  698. case OTG_STATE_B_HOST:
  699. /* REVISIT this behaves for "real disconnect"
  700. * cases; make sure the other transitions from
  701. * from B_HOST act right too. The B_HOST code
  702. * in hnp_stop() is currently not used...
  703. */
  704. musb_root_disconnect(musb);
  705. musb_to_hcd(musb)->self.is_b_host = 0;
  706. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  707. MUSB_DEV_MODE(musb);
  708. musb_g_disconnect(musb);
  709. break;
  710. case OTG_STATE_A_PERIPHERAL:
  711. musb_hnp_stop(musb);
  712. musb_root_disconnect(musb);
  713. /* FALLTHROUGH */
  714. case OTG_STATE_B_WAIT_ACON:
  715. /* FALLTHROUGH */
  716. #endif /* OTG */
  717. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  718. case OTG_STATE_B_PERIPHERAL:
  719. case OTG_STATE_B_IDLE:
  720. musb_g_disconnect(musb);
  721. break;
  722. #endif /* GADGET */
  723. default:
  724. WARNING("unhandled DISCONNECT transition (%s)\n",
  725. otg_state_string(musb));
  726. break;
  727. }
  728. }
  729. /* mentor saves a bit: bus reset and babble share the same irq.
  730. * only host sees babble; only peripheral sees bus reset.
  731. */
  732. if (int_usb & MUSB_INTR_RESET) {
  733. handled = IRQ_HANDLED;
  734. if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
  735. /*
  736. * Looks like non-HS BABBLE can be ignored, but
  737. * HS BABBLE is an error condition. For HS the solution
  738. * is to avoid babble in the first place and fix what
  739. * caused BABBLE. When HS BABBLE happens we can only
  740. * stop the session.
  741. */
  742. if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
  743. DBG(1, "BABBLE devctl: %02x\n", devctl);
  744. else {
  745. ERR("Stopping host session -- babble\n");
  746. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  747. }
  748. } else if (is_peripheral_capable()) {
  749. DBG(1, "BUS RESET as %s\n", otg_state_string(musb));
  750. switch (musb->xceiv->state) {
  751. #ifdef CONFIG_USB_OTG
  752. case OTG_STATE_A_SUSPEND:
  753. /* We need to ignore disconnect on suspend
  754. * otherwise tusb 2.0 won't reconnect after a
  755. * power cycle, which breaks otg compliance.
  756. */
  757. musb->ignore_disconnect = 1;
  758. musb_g_reset(musb);
  759. /* FALLTHROUGH */
  760. case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
  761. /* never use invalid T(a_wait_bcon) */
  762. DBG(1, "HNP: in %s, %d msec timeout\n",
  763. otg_state_string(musb),
  764. TA_WAIT_BCON(musb));
  765. mod_timer(&musb->otg_timer, jiffies
  766. + msecs_to_jiffies(TA_WAIT_BCON(musb)));
  767. break;
  768. case OTG_STATE_A_PERIPHERAL:
  769. musb->ignore_disconnect = 0;
  770. del_timer(&musb->otg_timer);
  771. musb_g_reset(musb);
  772. break;
  773. case OTG_STATE_B_WAIT_ACON:
  774. DBG(1, "HNP: RESET (%s), to b_peripheral\n",
  775. otg_state_string(musb));
  776. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  777. musb_g_reset(musb);
  778. break;
  779. #endif
  780. case OTG_STATE_B_IDLE:
  781. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  782. /* FALLTHROUGH */
  783. case OTG_STATE_B_PERIPHERAL:
  784. musb_g_reset(musb);
  785. break;
  786. default:
  787. DBG(1, "Unhandled BUS RESET as %s\n",
  788. otg_state_string(musb));
  789. }
  790. }
  791. }
  792. #if 0
  793. /* REVISIT ... this would be for multiplexing periodic endpoints, or
  794. * supporting transfer phasing to prevent exceeding ISO bandwidth
  795. * limits of a given frame or microframe.
  796. *
  797. * It's not needed for peripheral side, which dedicates endpoints;
  798. * though it _might_ use SOF irqs for other purposes.
  799. *
  800. * And it's not currently needed for host side, which also dedicates
  801. * endpoints, relies on TX/RX interval registers, and isn't claimed
  802. * to support ISO transfers yet.
  803. */
  804. if (int_usb & MUSB_INTR_SOF) {
  805. void __iomem *mbase = musb->mregs;
  806. struct musb_hw_ep *ep;
  807. u8 epnum;
  808. u16 frame;
  809. DBG(6, "START_OF_FRAME\n");
  810. handled = IRQ_HANDLED;
  811. /* start any periodic Tx transfers waiting for current frame */
  812. frame = musb_readw(mbase, MUSB_FRAME);
  813. ep = musb->endpoints;
  814. for (epnum = 1; (epnum < musb->nr_endpoints)
  815. && (musb->epmask >= (1 << epnum));
  816. epnum++, ep++) {
  817. /*
  818. * FIXME handle framecounter wraps (12 bits)
  819. * eliminate duplicated StartUrb logic
  820. */
  821. if (ep->dwWaitFrame >= frame) {
  822. ep->dwWaitFrame = 0;
  823. pr_debug("SOF --> periodic TX%s on %d\n",
  824. ep->tx_channel ? " DMA" : "",
  825. epnum);
  826. if (!ep->tx_channel)
  827. musb_h_tx_start(musb, epnum);
  828. else
  829. cppi_hostdma_start(musb, epnum);
  830. }
  831. } /* end of for loop */
  832. }
  833. #endif
  834. schedule_work(&musb->irq_work);
  835. return handled;
  836. }
  837. /*-------------------------------------------------------------------------*/
  838. /*
  839. * Program the HDRC to start (enable interrupts, dma, etc.).
  840. */
  841. void musb_start(struct musb *musb)
  842. {
  843. void __iomem *regs = musb->mregs;
  844. u8 devctl = musb_readb(regs, MUSB_DEVCTL);
  845. DBG(2, "<== devctl %02x\n", devctl);
  846. /* Set INT enable registers, enable interrupts */
  847. musb_writew(regs, MUSB_INTRTXE, musb->epmask);
  848. musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  849. musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
  850. musb_writeb(regs, MUSB_TESTMODE, 0);
  851. /* put into basic highspeed mode and start session */
  852. musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
  853. | MUSB_POWER_SOFTCONN
  854. | MUSB_POWER_HSENAB
  855. /* ENSUSPEND wedges tusb */
  856. /* | MUSB_POWER_ENSUSPEND */
  857. );
  858. musb->is_active = 0;
  859. devctl = musb_readb(regs, MUSB_DEVCTL);
  860. devctl &= ~MUSB_DEVCTL_SESSION;
  861. if (is_otg_enabled(musb)) {
  862. /* session started after:
  863. * (a) ID-grounded irq, host mode;
  864. * (b) vbus present/connect IRQ, peripheral mode;
  865. * (c) peripheral initiates, using SRP
  866. */
  867. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  868. musb->is_active = 1;
  869. else
  870. devctl |= MUSB_DEVCTL_SESSION;
  871. } else if (is_host_enabled(musb)) {
  872. /* assume ID pin is hard-wired to ground */
  873. devctl |= MUSB_DEVCTL_SESSION;
  874. } else /* peripheral is enabled */ {
  875. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  876. musb->is_active = 1;
  877. }
  878. musb_platform_enable(musb);
  879. musb_writeb(regs, MUSB_DEVCTL, devctl);
  880. }
  881. static void musb_generic_disable(struct musb *musb)
  882. {
  883. void __iomem *mbase = musb->mregs;
  884. u16 temp;
  885. /* disable interrupts */
  886. musb_writeb(mbase, MUSB_INTRUSBE, 0);
  887. musb_writew(mbase, MUSB_INTRTXE, 0);
  888. musb_writew(mbase, MUSB_INTRRXE, 0);
  889. /* off */
  890. musb_writeb(mbase, MUSB_DEVCTL, 0);
  891. /* flush pending interrupts */
  892. temp = musb_readb(mbase, MUSB_INTRUSB);
  893. temp = musb_readw(mbase, MUSB_INTRTX);
  894. temp = musb_readw(mbase, MUSB_INTRRX);
  895. }
  896. /*
  897. * Make the HDRC stop (disable interrupts, etc.);
  898. * reversible by musb_start
  899. * called on gadget driver unregister
  900. * with controller locked, irqs blocked
  901. * acts as a NOP unless some role activated the hardware
  902. */
  903. void musb_stop(struct musb *musb)
  904. {
  905. /* stop IRQs, timers, ... */
  906. musb_platform_disable(musb);
  907. musb_generic_disable(musb);
  908. DBG(3, "HDRC disabled\n");
  909. /* FIXME
  910. * - mark host and/or peripheral drivers unusable/inactive
  911. * - disable DMA (and enable it in HdrcStart)
  912. * - make sure we can musb_start() after musb_stop(); with
  913. * OTG mode, gadget driver module rmmod/modprobe cycles that
  914. * - ...
  915. */
  916. musb_platform_try_idle(musb, 0);
  917. }
  918. static void musb_shutdown(struct platform_device *pdev)
  919. {
  920. struct musb *musb = dev_to_musb(&pdev->dev);
  921. unsigned long flags;
  922. spin_lock_irqsave(&musb->lock, flags);
  923. musb_platform_disable(musb);
  924. musb_generic_disable(musb);
  925. if (musb->clock)
  926. clk_put(musb->clock);
  927. spin_unlock_irqrestore(&musb->lock, flags);
  928. /* FIXME power down */
  929. }
  930. /*-------------------------------------------------------------------------*/
  931. /*
  932. * The silicon either has hard-wired endpoint configurations, or else
  933. * "dynamic fifo" sizing. The driver has support for both, though at this
  934. * writing only the dynamic sizing is very well tested. Since we switched
  935. * away from compile-time hardware parameters, we can no longer rely on
  936. * dead code elimination to leave only the relevant one in the object file.
  937. *
  938. * We don't currently use dynamic fifo setup capability to do anything
  939. * more than selecting one of a bunch of predefined configurations.
  940. */
  941. #if defined(CONFIG_USB_TUSB6010) || \
  942. defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3) \
  943. || defined(CONFIG_ARCH_OMAP4)
  944. static ushort __initdata fifo_mode = 4;
  945. #else
  946. static ushort __initdata fifo_mode = 2;
  947. #endif
  948. /* "modprobe ... fifo_mode=1" etc */
  949. module_param(fifo_mode, ushort, 0);
  950. MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
  951. /*
  952. * tables defining fifo_mode values. define more if you like.
  953. * for host side, make sure both halves of ep1 are set up.
  954. */
  955. /* mode 0 - fits in 2KB */
  956. static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
  957. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  958. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  959. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
  960. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  961. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  962. };
  963. /* mode 1 - fits in 4KB */
  964. static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
  965. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  966. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  967. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  968. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  969. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  970. };
  971. /* mode 2 - fits in 4KB */
  972. static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
  973. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  974. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  975. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  976. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  977. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  978. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  979. };
  980. /* mode 3 - fits in 4KB */
  981. static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
  982. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  983. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  984. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  985. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  986. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  987. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  988. };
  989. /* mode 4 - fits in 16KB */
  990. static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
  991. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  992. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  993. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  994. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  995. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  996. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  997. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  998. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  999. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1000. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1001. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  1002. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  1003. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  1004. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  1005. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
  1006. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
  1007. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
  1008. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
  1009. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
  1010. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
  1011. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
  1012. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
  1013. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
  1014. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
  1015. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
  1016. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1017. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1018. };
  1019. /* mode 5 - fits in 8KB */
  1020. static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
  1021. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  1022. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  1023. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  1024. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  1025. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  1026. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  1027. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  1028. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  1029. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1030. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1031. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
  1032. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
  1033. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
  1034. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
  1035. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
  1036. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
  1037. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
  1038. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
  1039. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
  1040. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
  1041. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
  1042. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
  1043. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
  1044. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
  1045. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
  1046. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1047. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1048. };
  1049. /*
  1050. * configure a fifo; for non-shared endpoints, this may be called
  1051. * once for a tx fifo and once for an rx fifo.
  1052. *
  1053. * returns negative errno or offset for next fifo.
  1054. */
  1055. static int __init
  1056. fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
  1057. const struct musb_fifo_cfg *cfg, u16 offset)
  1058. {
  1059. void __iomem *mbase = musb->mregs;
  1060. int size = 0;
  1061. u16 maxpacket = cfg->maxpacket;
  1062. u16 c_off = offset >> 3;
  1063. u8 c_size;
  1064. /* expect hw_ep has already been zero-initialized */
  1065. size = ffs(max(maxpacket, (u16) 8)) - 1;
  1066. maxpacket = 1 << size;
  1067. c_size = size - 3;
  1068. if (cfg->mode == BUF_DOUBLE) {
  1069. if ((offset + (maxpacket << 1)) >
  1070. (1 << (musb->config->ram_bits + 2)))
  1071. return -EMSGSIZE;
  1072. c_size |= MUSB_FIFOSZ_DPB;
  1073. } else {
  1074. if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
  1075. return -EMSGSIZE;
  1076. }
  1077. /* configure the FIFO */
  1078. musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
  1079. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1080. /* EP0 reserved endpoint for control, bidirectional;
  1081. * EP1 reserved for bulk, two unidirection halves.
  1082. */
  1083. if (hw_ep->epnum == 1)
  1084. musb->bulk_ep = hw_ep;
  1085. /* REVISIT error check: be sure ep0 can both rx and tx ... */
  1086. #endif
  1087. switch (cfg->style) {
  1088. case FIFO_TX:
  1089. musb_write_txfifosz(mbase, c_size);
  1090. musb_write_txfifoadd(mbase, c_off);
  1091. hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1092. hw_ep->max_packet_sz_tx = maxpacket;
  1093. break;
  1094. case FIFO_RX:
  1095. musb_write_rxfifosz(mbase, c_size);
  1096. musb_write_rxfifoadd(mbase, c_off);
  1097. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1098. hw_ep->max_packet_sz_rx = maxpacket;
  1099. break;
  1100. case FIFO_RXTX:
  1101. musb_write_txfifosz(mbase, c_size);
  1102. musb_write_txfifoadd(mbase, c_off);
  1103. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1104. hw_ep->max_packet_sz_rx = maxpacket;
  1105. musb_write_rxfifosz(mbase, c_size);
  1106. musb_write_rxfifoadd(mbase, c_off);
  1107. hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
  1108. hw_ep->max_packet_sz_tx = maxpacket;
  1109. hw_ep->is_shared_fifo = true;
  1110. break;
  1111. }
  1112. /* NOTE rx and tx endpoint irqs aren't managed separately,
  1113. * which happens to be ok
  1114. */
  1115. musb->epmask |= (1 << hw_ep->epnum);
  1116. return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
  1117. }
  1118. static struct musb_fifo_cfg __initdata ep0_cfg = {
  1119. .style = FIFO_RXTX, .maxpacket = 64,
  1120. };
  1121. static int __init ep_config_from_table(struct musb *musb)
  1122. {
  1123. const struct musb_fifo_cfg *cfg;
  1124. unsigned i, n;
  1125. int offset;
  1126. struct musb_hw_ep *hw_ep = musb->endpoints;
  1127. if (musb->config->fifo_cfg) {
  1128. cfg = musb->config->fifo_cfg;
  1129. n = musb->config->fifo_cfg_size;
  1130. goto done;
  1131. }
  1132. switch (fifo_mode) {
  1133. default:
  1134. fifo_mode = 0;
  1135. /* FALLTHROUGH */
  1136. case 0:
  1137. cfg = mode_0_cfg;
  1138. n = ARRAY_SIZE(mode_0_cfg);
  1139. break;
  1140. case 1:
  1141. cfg = mode_1_cfg;
  1142. n = ARRAY_SIZE(mode_1_cfg);
  1143. break;
  1144. case 2:
  1145. cfg = mode_2_cfg;
  1146. n = ARRAY_SIZE(mode_2_cfg);
  1147. break;
  1148. case 3:
  1149. cfg = mode_3_cfg;
  1150. n = ARRAY_SIZE(mode_3_cfg);
  1151. break;
  1152. case 4:
  1153. cfg = mode_4_cfg;
  1154. n = ARRAY_SIZE(mode_4_cfg);
  1155. break;
  1156. case 5:
  1157. cfg = mode_5_cfg;
  1158. n = ARRAY_SIZE(mode_5_cfg);
  1159. break;
  1160. }
  1161. printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
  1162. musb_driver_name, fifo_mode);
  1163. done:
  1164. offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
  1165. /* assert(offset > 0) */
  1166. /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
  1167. * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
  1168. */
  1169. for (i = 0; i < n; i++) {
  1170. u8 epn = cfg->hw_ep_num;
  1171. if (epn >= musb->config->num_eps) {
  1172. pr_debug("%s: invalid ep %d\n",
  1173. musb_driver_name, epn);
  1174. return -EINVAL;
  1175. }
  1176. offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
  1177. if (offset < 0) {
  1178. pr_debug("%s: mem overrun, ep %d\n",
  1179. musb_driver_name, epn);
  1180. return -EINVAL;
  1181. }
  1182. epn++;
  1183. musb->nr_endpoints = max(epn, musb->nr_endpoints);
  1184. }
  1185. printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
  1186. musb_driver_name,
  1187. n + 1, musb->config->num_eps * 2 - 1,
  1188. offset, (1 << (musb->config->ram_bits + 2)));
  1189. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1190. if (!musb->bulk_ep) {
  1191. pr_debug("%s: missing bulk\n", musb_driver_name);
  1192. return -EINVAL;
  1193. }
  1194. #endif
  1195. return 0;
  1196. }
  1197. /*
  1198. * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
  1199. * @param musb the controller
  1200. */
  1201. static int __init ep_config_from_hw(struct musb *musb)
  1202. {
  1203. u8 epnum = 0;
  1204. struct musb_hw_ep *hw_ep;
  1205. void *mbase = musb->mregs;
  1206. int ret = 0;
  1207. DBG(2, "<== static silicon ep config\n");
  1208. /* FIXME pick up ep0 maxpacket size */
  1209. for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
  1210. musb_ep_select(mbase, epnum);
  1211. hw_ep = musb->endpoints + epnum;
  1212. ret = musb_read_fifosize(musb, hw_ep, epnum);
  1213. if (ret < 0)
  1214. break;
  1215. /* FIXME set up hw_ep->{rx,tx}_double_buffered */
  1216. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1217. /* pick an RX/TX endpoint for bulk */
  1218. if (hw_ep->max_packet_sz_tx < 512
  1219. || hw_ep->max_packet_sz_rx < 512)
  1220. continue;
  1221. /* REVISIT: this algorithm is lazy, we should at least
  1222. * try to pick a double buffered endpoint.
  1223. */
  1224. if (musb->bulk_ep)
  1225. continue;
  1226. musb->bulk_ep = hw_ep;
  1227. #endif
  1228. }
  1229. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1230. if (!musb->bulk_ep) {
  1231. pr_debug("%s: missing bulk\n", musb_driver_name);
  1232. return -EINVAL;
  1233. }
  1234. #endif
  1235. return 0;
  1236. }
  1237. enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
  1238. /* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
  1239. * configure endpoints, or take their config from silicon
  1240. */
  1241. static int __init musb_core_init(u16 musb_type, struct musb *musb)
  1242. {
  1243. u8 reg;
  1244. char *type;
  1245. char aInfo[90], aRevision[32], aDate[12];
  1246. void __iomem *mbase = musb->mregs;
  1247. int status = 0;
  1248. int i;
  1249. /* log core options (read using indexed model) */
  1250. reg = musb_read_configdata(mbase);
  1251. strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
  1252. if (reg & MUSB_CONFIGDATA_DYNFIFO) {
  1253. strcat(aInfo, ", dyn FIFOs");
  1254. musb->dyn_fifo = true;
  1255. }
  1256. if (reg & MUSB_CONFIGDATA_MPRXE) {
  1257. strcat(aInfo, ", bulk combine");
  1258. musb->bulk_combine = true;
  1259. }
  1260. if (reg & MUSB_CONFIGDATA_MPTXE) {
  1261. strcat(aInfo, ", bulk split");
  1262. musb->bulk_split = true;
  1263. }
  1264. if (reg & MUSB_CONFIGDATA_HBRXE) {
  1265. strcat(aInfo, ", HB-ISO Rx");
  1266. musb->hb_iso_rx = true;
  1267. }
  1268. if (reg & MUSB_CONFIGDATA_HBTXE) {
  1269. strcat(aInfo, ", HB-ISO Tx");
  1270. musb->hb_iso_tx = true;
  1271. }
  1272. if (reg & MUSB_CONFIGDATA_SOFTCONE)
  1273. strcat(aInfo, ", SoftConn");
  1274. printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
  1275. musb_driver_name, reg, aInfo);
  1276. aDate[0] = 0;
  1277. if (MUSB_CONTROLLER_MHDRC == musb_type) {
  1278. musb->is_multipoint = 1;
  1279. type = "M";
  1280. } else {
  1281. musb->is_multipoint = 0;
  1282. type = "";
  1283. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1284. #ifndef CONFIG_USB_OTG_BLACKLIST_HUB
  1285. printk(KERN_ERR
  1286. "%s: kernel must blacklist external hubs\n",
  1287. musb_driver_name);
  1288. #endif
  1289. #endif
  1290. }
  1291. /* log release info */
  1292. musb->hwvers = musb_read_hwvers(mbase);
  1293. snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
  1294. MUSB_HWVERS_MINOR(musb->hwvers),
  1295. (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
  1296. printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
  1297. musb_driver_name, type, aRevision, aDate);
  1298. /* configure ep0 */
  1299. musb_configure_ep0(musb);
  1300. /* discover endpoint configuration */
  1301. musb->nr_endpoints = 1;
  1302. musb->epmask = 1;
  1303. if (musb->dyn_fifo)
  1304. status = ep_config_from_table(musb);
  1305. else
  1306. status = ep_config_from_hw(musb);
  1307. if (status < 0)
  1308. return status;
  1309. /* finish init, and print endpoint config */
  1310. for (i = 0; i < musb->nr_endpoints; i++) {
  1311. struct musb_hw_ep *hw_ep = musb->endpoints + i;
  1312. hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
  1313. #ifdef CONFIG_USB_TUSB6010
  1314. hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
  1315. hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
  1316. hw_ep->fifo_sync_va =
  1317. musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
  1318. if (i == 0)
  1319. hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
  1320. else
  1321. hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
  1322. #endif
  1323. hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
  1324. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1325. hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
  1326. hw_ep->rx_reinit = 1;
  1327. hw_ep->tx_reinit = 1;
  1328. #endif
  1329. if (hw_ep->max_packet_sz_tx) {
  1330. DBG(1,
  1331. "%s: hw_ep %d%s, %smax %d\n",
  1332. musb_driver_name, i,
  1333. hw_ep->is_shared_fifo ? "shared" : "tx",
  1334. hw_ep->tx_double_buffered
  1335. ? "doublebuffer, " : "",
  1336. hw_ep->max_packet_sz_tx);
  1337. }
  1338. if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
  1339. DBG(1,
  1340. "%s: hw_ep %d%s, %smax %d\n",
  1341. musb_driver_name, i,
  1342. "rx",
  1343. hw_ep->rx_double_buffered
  1344. ? "doublebuffer, " : "",
  1345. hw_ep->max_packet_sz_rx);
  1346. }
  1347. if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
  1348. DBG(1, "hw_ep %d not configured\n", i);
  1349. }
  1350. return 0;
  1351. }
  1352. /*-------------------------------------------------------------------------*/
  1353. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3430) || \
  1354. defined(CONFIG_ARCH_OMAP4)
  1355. static irqreturn_t generic_interrupt(int irq, void *__hci)
  1356. {
  1357. unsigned long flags;
  1358. irqreturn_t retval = IRQ_NONE;
  1359. struct musb *musb = __hci;
  1360. spin_lock_irqsave(&musb->lock, flags);
  1361. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  1362. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  1363. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  1364. if (musb->int_usb || musb->int_tx || musb->int_rx)
  1365. retval = musb_interrupt(musb);
  1366. spin_unlock_irqrestore(&musb->lock, flags);
  1367. return retval;
  1368. }
  1369. #else
  1370. #define generic_interrupt NULL
  1371. #endif
  1372. /*
  1373. * handle all the irqs defined by the HDRC core. for now we expect: other
  1374. * irq sources (phy, dma, etc) will be handled first, musb->int_* values
  1375. * will be assigned, and the irq will already have been acked.
  1376. *
  1377. * called in irq context with spinlock held, irqs blocked
  1378. */
  1379. irqreturn_t musb_interrupt(struct musb *musb)
  1380. {
  1381. irqreturn_t retval = IRQ_NONE;
  1382. u8 devctl, power;
  1383. int ep_num;
  1384. u32 reg;
  1385. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1386. power = musb_readb(musb->mregs, MUSB_POWER);
  1387. DBG(4, "** IRQ %s usb%04x tx%04x rx%04x\n",
  1388. (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
  1389. musb->int_usb, musb->int_tx, musb->int_rx);
  1390. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1391. if (is_otg_enabled(musb) || is_peripheral_enabled(musb))
  1392. if (!musb->gadget_driver) {
  1393. DBG(5, "No gadget driver loaded\n");
  1394. return IRQ_HANDLED;
  1395. }
  1396. #endif
  1397. /* the core can interrupt us for multiple reasons; docs have
  1398. * a generic interrupt flowchart to follow
  1399. */
  1400. if (musb->int_usb)
  1401. retval |= musb_stage0_irq(musb, musb->int_usb,
  1402. devctl, power);
  1403. /* "stage 1" is handling endpoint irqs */
  1404. /* handle endpoint 0 first */
  1405. if (musb->int_tx & 1) {
  1406. if (devctl & MUSB_DEVCTL_HM)
  1407. retval |= musb_h_ep0_irq(musb);
  1408. else
  1409. retval |= musb_g_ep0_irq(musb);
  1410. }
  1411. /* RX on endpoints 1-15 */
  1412. reg = musb->int_rx >> 1;
  1413. ep_num = 1;
  1414. while (reg) {
  1415. if (reg & 1) {
  1416. /* musb_ep_select(musb->mregs, ep_num); */
  1417. /* REVISIT just retval = ep->rx_irq(...) */
  1418. retval = IRQ_HANDLED;
  1419. if (devctl & MUSB_DEVCTL_HM) {
  1420. if (is_host_capable())
  1421. musb_host_rx(musb, ep_num);
  1422. } else {
  1423. if (is_peripheral_capable())
  1424. musb_g_rx(musb, ep_num);
  1425. }
  1426. }
  1427. reg >>= 1;
  1428. ep_num++;
  1429. }
  1430. /* TX on endpoints 1-15 */
  1431. reg = musb->int_tx >> 1;
  1432. ep_num = 1;
  1433. while (reg) {
  1434. if (reg & 1) {
  1435. /* musb_ep_select(musb->mregs, ep_num); */
  1436. /* REVISIT just retval |= ep->tx_irq(...) */
  1437. retval = IRQ_HANDLED;
  1438. if (devctl & MUSB_DEVCTL_HM) {
  1439. if (is_host_capable())
  1440. musb_host_tx(musb, ep_num);
  1441. } else {
  1442. if (is_peripheral_capable())
  1443. musb_g_tx(musb, ep_num);
  1444. }
  1445. }
  1446. reg >>= 1;
  1447. ep_num++;
  1448. }
  1449. return retval;
  1450. }
  1451. #ifndef CONFIG_MUSB_PIO_ONLY
  1452. static int __initdata use_dma = 1;
  1453. /* "modprobe ... use_dma=0" etc */
  1454. module_param(use_dma, bool, 0);
  1455. MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
  1456. void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
  1457. {
  1458. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1459. /* called with controller lock already held */
  1460. if (!epnum) {
  1461. #ifndef CONFIG_USB_TUSB_OMAP_DMA
  1462. if (!is_cppi_enabled()) {
  1463. /* endpoint 0 */
  1464. if (devctl & MUSB_DEVCTL_HM)
  1465. musb_h_ep0_irq(musb);
  1466. else
  1467. musb_g_ep0_irq(musb);
  1468. }
  1469. #endif
  1470. } else {
  1471. /* endpoints 1..15 */
  1472. if (transmit) {
  1473. if (devctl & MUSB_DEVCTL_HM) {
  1474. if (is_host_capable())
  1475. musb_host_tx(musb, epnum);
  1476. } else {
  1477. if (is_peripheral_capable())
  1478. musb_g_tx(musb, epnum);
  1479. }
  1480. } else {
  1481. /* receive */
  1482. if (devctl & MUSB_DEVCTL_HM) {
  1483. if (is_host_capable())
  1484. musb_host_rx(musb, epnum);
  1485. } else {
  1486. if (is_peripheral_capable())
  1487. musb_g_rx(musb, epnum);
  1488. }
  1489. }
  1490. }
  1491. }
  1492. #else
  1493. #define use_dma 0
  1494. #endif
  1495. /*-------------------------------------------------------------------------*/
  1496. #ifdef CONFIG_SYSFS
  1497. static ssize_t
  1498. musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
  1499. {
  1500. struct musb *musb = dev_to_musb(dev);
  1501. unsigned long flags;
  1502. int ret = -EINVAL;
  1503. spin_lock_irqsave(&musb->lock, flags);
  1504. ret = sprintf(buf, "%s\n", otg_state_string(musb));
  1505. spin_unlock_irqrestore(&musb->lock, flags);
  1506. return ret;
  1507. }
  1508. static ssize_t
  1509. musb_mode_store(struct device *dev, struct device_attribute *attr,
  1510. const char *buf, size_t n)
  1511. {
  1512. struct musb *musb = dev_to_musb(dev);
  1513. unsigned long flags;
  1514. int status;
  1515. spin_lock_irqsave(&musb->lock, flags);
  1516. if (sysfs_streq(buf, "host"))
  1517. status = musb_platform_set_mode(musb, MUSB_HOST);
  1518. else if (sysfs_streq(buf, "peripheral"))
  1519. status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
  1520. else if (sysfs_streq(buf, "otg"))
  1521. status = musb_platform_set_mode(musb, MUSB_OTG);
  1522. else
  1523. status = -EINVAL;
  1524. spin_unlock_irqrestore(&musb->lock, flags);
  1525. return (status == 0) ? n : status;
  1526. }
  1527. static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
  1528. static ssize_t
  1529. musb_vbus_store(struct device *dev, struct device_attribute *attr,
  1530. const char *buf, size_t n)
  1531. {
  1532. struct musb *musb = dev_to_musb(dev);
  1533. unsigned long flags;
  1534. unsigned long val;
  1535. if (sscanf(buf, "%lu", &val) < 1) {
  1536. dev_err(dev, "Invalid VBUS timeout ms value\n");
  1537. return -EINVAL;
  1538. }
  1539. spin_lock_irqsave(&musb->lock, flags);
  1540. /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
  1541. musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
  1542. if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
  1543. musb->is_active = 0;
  1544. musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
  1545. spin_unlock_irqrestore(&musb->lock, flags);
  1546. return n;
  1547. }
  1548. static ssize_t
  1549. musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
  1550. {
  1551. struct musb *musb = dev_to_musb(dev);
  1552. unsigned long flags;
  1553. unsigned long val;
  1554. int vbus;
  1555. spin_lock_irqsave(&musb->lock, flags);
  1556. val = musb->a_wait_bcon;
  1557. /* FIXME get_vbus_status() is normally #defined as false...
  1558. * and is effectively TUSB-specific.
  1559. */
  1560. vbus = musb_platform_get_vbus_status(musb);
  1561. spin_unlock_irqrestore(&musb->lock, flags);
  1562. return sprintf(buf, "Vbus %s, timeout %lu msec\n",
  1563. vbus ? "on" : "off", val);
  1564. }
  1565. static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
  1566. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1567. /* Gadget drivers can't know that a host is connected so they might want
  1568. * to start SRP, but users can. This allows userspace to trigger SRP.
  1569. */
  1570. static ssize_t
  1571. musb_srp_store(struct device *dev, struct device_attribute *attr,
  1572. const char *buf, size_t n)
  1573. {
  1574. struct musb *musb = dev_to_musb(dev);
  1575. unsigned short srp;
  1576. if (sscanf(buf, "%hu", &srp) != 1
  1577. || (srp != 1)) {
  1578. dev_err(dev, "SRP: Value must be 1\n");
  1579. return -EINVAL;
  1580. }
  1581. if (srp == 1)
  1582. musb_g_wakeup(musb);
  1583. return n;
  1584. }
  1585. static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
  1586. #endif /* CONFIG_USB_GADGET_MUSB_HDRC */
  1587. static struct attribute *musb_attributes[] = {
  1588. &dev_attr_mode.attr,
  1589. &dev_attr_vbus.attr,
  1590. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1591. &dev_attr_srp.attr,
  1592. #endif
  1593. NULL
  1594. };
  1595. static const struct attribute_group musb_attr_group = {
  1596. .attrs = musb_attributes,
  1597. };
  1598. #endif /* sysfs */
  1599. /* Only used to provide driver mode change events */
  1600. static void musb_irq_work(struct work_struct *data)
  1601. {
  1602. struct musb *musb = container_of(data, struct musb, irq_work);
  1603. static int old_state;
  1604. if (musb->xceiv->state != old_state) {
  1605. old_state = musb->xceiv->state;
  1606. sysfs_notify(&musb->controller->kobj, NULL, "mode");
  1607. }
  1608. }
  1609. /* --------------------------------------------------------------------------
  1610. * Init support
  1611. */
  1612. static struct musb *__init
  1613. allocate_instance(struct device *dev,
  1614. struct musb_hdrc_config *config, void __iomem *mbase)
  1615. {
  1616. struct musb *musb;
  1617. struct musb_hw_ep *ep;
  1618. int epnum;
  1619. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1620. struct usb_hcd *hcd;
  1621. hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
  1622. if (!hcd)
  1623. return NULL;
  1624. /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
  1625. musb = hcd_to_musb(hcd);
  1626. INIT_LIST_HEAD(&musb->control);
  1627. INIT_LIST_HEAD(&musb->in_bulk);
  1628. INIT_LIST_HEAD(&musb->out_bulk);
  1629. hcd->uses_new_polling = 1;
  1630. musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
  1631. musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
  1632. #else
  1633. musb = kzalloc(sizeof *musb, GFP_KERNEL);
  1634. if (!musb)
  1635. return NULL;
  1636. dev_set_drvdata(dev, musb);
  1637. #endif
  1638. musb->mregs = mbase;
  1639. musb->ctrl_base = mbase;
  1640. musb->nIrq = -ENODEV;
  1641. musb->config = config;
  1642. BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
  1643. for (epnum = 0, ep = musb->endpoints;
  1644. epnum < musb->config->num_eps;
  1645. epnum++, ep++) {
  1646. ep->musb = musb;
  1647. ep->epnum = epnum;
  1648. }
  1649. musb->controller = dev;
  1650. return musb;
  1651. }
  1652. static void musb_free(struct musb *musb)
  1653. {
  1654. /* this has multiple entry modes. it handles fault cleanup after
  1655. * probe(), where things may be partially set up, as well as rmmod
  1656. * cleanup after everything's been de-activated.
  1657. */
  1658. #ifdef CONFIG_SYSFS
  1659. sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
  1660. #endif
  1661. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1662. musb_gadget_cleanup(musb);
  1663. #endif
  1664. if (musb->nIrq >= 0) {
  1665. if (musb->irq_wake)
  1666. disable_irq_wake(musb->nIrq);
  1667. free_irq(musb->nIrq, musb);
  1668. }
  1669. if (is_dma_capable() && musb->dma_controller) {
  1670. struct dma_controller *c = musb->dma_controller;
  1671. (void) c->stop(c);
  1672. dma_controller_destroy(c);
  1673. }
  1674. #ifdef CONFIG_USB_MUSB_OTG
  1675. put_device(musb->xceiv->dev);
  1676. #endif
  1677. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1678. usb_put_hcd(musb_to_hcd(musb));
  1679. #else
  1680. kfree(musb);
  1681. #endif
  1682. }
  1683. /*
  1684. * Perform generic per-controller initialization.
  1685. *
  1686. * @pDevice: the controller (already clocked, etc)
  1687. * @nIrq: irq
  1688. * @mregs: virtual address of controller registers,
  1689. * not yet corrected for platform-specific offsets
  1690. */
  1691. static int __init
  1692. musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
  1693. {
  1694. int status;
  1695. struct musb *musb;
  1696. struct musb_hdrc_platform_data *plat = dev->platform_data;
  1697. /* The driver might handle more features than the board; OK.
  1698. * Fail when the board needs a feature that's not enabled.
  1699. */
  1700. if (!plat) {
  1701. dev_dbg(dev, "no platform_data?\n");
  1702. status = -ENODEV;
  1703. goto fail0;
  1704. }
  1705. switch (plat->mode) {
  1706. case MUSB_HOST:
  1707. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1708. break;
  1709. #else
  1710. goto bad_config;
  1711. #endif
  1712. case MUSB_PERIPHERAL:
  1713. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1714. break;
  1715. #else
  1716. goto bad_config;
  1717. #endif
  1718. case MUSB_OTG:
  1719. #ifdef CONFIG_USB_MUSB_OTG
  1720. break;
  1721. #else
  1722. bad_config:
  1723. #endif
  1724. default:
  1725. dev_err(dev, "incompatible Kconfig role setting\n");
  1726. status = -EINVAL;
  1727. goto fail0;
  1728. }
  1729. /* allocate */
  1730. musb = allocate_instance(dev, plat->config, ctrl);
  1731. if (!musb) {
  1732. status = -ENOMEM;
  1733. goto fail0;
  1734. }
  1735. spin_lock_init(&musb->lock);
  1736. musb->board_mode = plat->mode;
  1737. musb->board_set_power = plat->set_power;
  1738. musb->set_clock = plat->set_clock;
  1739. musb->min_power = plat->min_power;
  1740. /* Clock usage is chip-specific ... functional clock (DaVinci,
  1741. * OMAP2430), or PHY ref (some TUSB6010 boards). All this core
  1742. * code does is make sure a clock handle is available; platform
  1743. * code manages it during start/stop and suspend/resume.
  1744. */
  1745. if (plat->clock) {
  1746. musb->clock = clk_get(dev, plat->clock);
  1747. if (IS_ERR(musb->clock)) {
  1748. status = PTR_ERR(musb->clock);
  1749. musb->clock = NULL;
  1750. goto fail1;
  1751. }
  1752. }
  1753. /* The musb_platform_init() call:
  1754. * - adjusts musb->mregs and musb->isr if needed,
  1755. * - may initialize an integrated tranceiver
  1756. * - initializes musb->xceiv, usually by otg_get_transceiver()
  1757. * - activates clocks.
  1758. * - stops powering VBUS
  1759. * - assigns musb->board_set_vbus if host mode is enabled
  1760. *
  1761. * There are various transciever configurations. Blackfin,
  1762. * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
  1763. * external/discrete ones in various flavors (twl4030 family,
  1764. * isp1504, non-OTG, etc) mostly hooking up through ULPI.
  1765. */
  1766. musb->isr = generic_interrupt;
  1767. status = musb_platform_init(musb, plat->board_data);
  1768. if (status < 0)
  1769. goto fail2;
  1770. if (!musb->isr) {
  1771. status = -ENODEV;
  1772. goto fail3;
  1773. }
  1774. if (!musb->xceiv->io_ops) {
  1775. musb->xceiv->io_priv = musb->mregs;
  1776. musb->xceiv->io_ops = &musb_ulpi_access;
  1777. }
  1778. #ifndef CONFIG_MUSB_PIO_ONLY
  1779. if (use_dma && dev->dma_mask) {
  1780. struct dma_controller *c;
  1781. c = dma_controller_create(musb, musb->mregs);
  1782. musb->dma_controller = c;
  1783. if (c)
  1784. (void) c->start(c);
  1785. }
  1786. #endif
  1787. /* ideally this would be abstracted in platform setup */
  1788. if (!is_dma_capable() || !musb->dma_controller)
  1789. dev->dma_mask = NULL;
  1790. /* be sure interrupts are disabled before connecting ISR */
  1791. musb_platform_disable(musb);
  1792. musb_generic_disable(musb);
  1793. /* setup musb parts of the core (especially endpoints) */
  1794. status = musb_core_init(plat->config->multipoint
  1795. ? MUSB_CONTROLLER_MHDRC
  1796. : MUSB_CONTROLLER_HDRC, musb);
  1797. if (status < 0)
  1798. goto fail3;
  1799. #ifdef CONFIG_USB_MUSB_OTG
  1800. setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
  1801. #endif
  1802. /* Init IRQ workqueue before request_irq */
  1803. INIT_WORK(&musb->irq_work, musb_irq_work);
  1804. /* attach to the IRQ */
  1805. if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
  1806. dev_err(dev, "request_irq %d failed!\n", nIrq);
  1807. status = -ENODEV;
  1808. goto fail3;
  1809. }
  1810. musb->nIrq = nIrq;
  1811. /* FIXME this handles wakeup irqs wrong */
  1812. if (enable_irq_wake(nIrq) == 0) {
  1813. musb->irq_wake = 1;
  1814. device_init_wakeup(dev, 1);
  1815. } else {
  1816. musb->irq_wake = 0;
  1817. }
  1818. /* host side needs more setup */
  1819. if (is_host_enabled(musb)) {
  1820. struct usb_hcd *hcd = musb_to_hcd(musb);
  1821. otg_set_host(musb->xceiv, &hcd->self);
  1822. if (is_otg_enabled(musb))
  1823. hcd->self.otg_port = 1;
  1824. musb->xceiv->host = &hcd->self;
  1825. hcd->power_budget = 2 * (plat->power ? : 250);
  1826. /* program PHY to use external vBus if required */
  1827. if (plat->extvbus) {
  1828. u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1829. busctl |= MUSB_ULPI_USE_EXTVBUS;
  1830. musb_write_ulpi_buscontrol(musb->mregs, busctl);
  1831. }
  1832. }
  1833. /* For the host-only role, we can activate right away.
  1834. * (We expect the ID pin to be forcibly grounded!!)
  1835. * Otherwise, wait till the gadget driver hooks up.
  1836. */
  1837. if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
  1838. MUSB_HST_MODE(musb);
  1839. musb->xceiv->default_a = 1;
  1840. musb->xceiv->state = OTG_STATE_A_IDLE;
  1841. status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1842. DBG(1, "%s mode, status %d, devctl %02x %c\n",
  1843. "HOST", status,
  1844. musb_readb(musb->mregs, MUSB_DEVCTL),
  1845. (musb_readb(musb->mregs, MUSB_DEVCTL)
  1846. & MUSB_DEVCTL_BDEVICE
  1847. ? 'B' : 'A'));
  1848. } else /* peripheral is enabled */ {
  1849. MUSB_DEV_MODE(musb);
  1850. musb->xceiv->default_a = 0;
  1851. musb->xceiv->state = OTG_STATE_B_IDLE;
  1852. status = musb_gadget_setup(musb);
  1853. DBG(1, "%s mode, status %d, dev%02x\n",
  1854. is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
  1855. status,
  1856. musb_readb(musb->mregs, MUSB_DEVCTL));
  1857. }
  1858. if (status < 0)
  1859. goto fail3;
  1860. status = musb_init_debugfs(musb);
  1861. if (status < 0)
  1862. goto fail4;
  1863. #ifdef CONFIG_SYSFS
  1864. status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
  1865. if (status)
  1866. goto fail5;
  1867. #endif
  1868. dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
  1869. ({char *s;
  1870. switch (musb->board_mode) {
  1871. case MUSB_HOST: s = "Host"; break;
  1872. case MUSB_PERIPHERAL: s = "Peripheral"; break;
  1873. default: s = "OTG"; break;
  1874. }; s; }),
  1875. ctrl,
  1876. (is_dma_capable() && musb->dma_controller)
  1877. ? "DMA" : "PIO",
  1878. musb->nIrq);
  1879. return 0;
  1880. fail5:
  1881. musb_exit_debugfs(musb);
  1882. fail4:
  1883. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  1884. usb_remove_hcd(musb_to_hcd(musb));
  1885. else
  1886. musb_gadget_cleanup(musb);
  1887. fail3:
  1888. if (musb->irq_wake)
  1889. device_init_wakeup(dev, 0);
  1890. musb_platform_exit(musb);
  1891. fail2:
  1892. if (musb->clock)
  1893. clk_put(musb->clock);
  1894. fail1:
  1895. dev_err(musb->controller,
  1896. "musb_init_controller failed with status %d\n", status);
  1897. musb_free(musb);
  1898. fail0:
  1899. return status;
  1900. }
  1901. /*-------------------------------------------------------------------------*/
  1902. /* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
  1903. * bridge to a platform device; this driver then suffices.
  1904. */
  1905. #ifndef CONFIG_MUSB_PIO_ONLY
  1906. static u64 *orig_dma_mask;
  1907. #endif
  1908. static int __init musb_probe(struct platform_device *pdev)
  1909. {
  1910. struct device *dev = &pdev->dev;
  1911. int irq = platform_get_irq(pdev, 0);
  1912. int status;
  1913. struct resource *iomem;
  1914. void __iomem *base;
  1915. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1916. if (!iomem || irq == 0)
  1917. return -ENODEV;
  1918. base = ioremap(iomem->start, resource_size(iomem));
  1919. if (!base) {
  1920. dev_err(dev, "ioremap failed\n");
  1921. return -ENOMEM;
  1922. }
  1923. #ifndef CONFIG_MUSB_PIO_ONLY
  1924. /* clobbered by use_dma=n */
  1925. orig_dma_mask = dev->dma_mask;
  1926. #endif
  1927. status = musb_init_controller(dev, irq, base);
  1928. if (status < 0)
  1929. iounmap(base);
  1930. return status;
  1931. }
  1932. static int __exit musb_remove(struct platform_device *pdev)
  1933. {
  1934. struct musb *musb = dev_to_musb(&pdev->dev);
  1935. void __iomem *ctrl_base = musb->ctrl_base;
  1936. /* this gets called on rmmod.
  1937. * - Host mode: host may still be active
  1938. * - Peripheral mode: peripheral is deactivated (or never-activated)
  1939. * - OTG mode: both roles are deactivated (or never-activated)
  1940. */
  1941. musb_exit_debugfs(musb);
  1942. musb_shutdown(pdev);
  1943. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1944. if (musb->board_mode == MUSB_HOST)
  1945. usb_remove_hcd(musb_to_hcd(musb));
  1946. #endif
  1947. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  1948. musb_platform_exit(musb);
  1949. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  1950. musb_free(musb);
  1951. iounmap(ctrl_base);
  1952. device_init_wakeup(&pdev->dev, 0);
  1953. #ifndef CONFIG_MUSB_PIO_ONLY
  1954. pdev->dev.dma_mask = orig_dma_mask;
  1955. #endif
  1956. return 0;
  1957. }
  1958. #ifdef CONFIG_PM
  1959. static struct musb_context_registers musb_context;
  1960. void musb_save_context(struct musb *musb)
  1961. {
  1962. int i;
  1963. void __iomem *musb_base = musb->mregs;
  1964. if (is_host_enabled(musb)) {
  1965. musb_context.frame = musb_readw(musb_base, MUSB_FRAME);
  1966. musb_context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
  1967. musb_context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1968. }
  1969. musb_context.power = musb_readb(musb_base, MUSB_POWER);
  1970. musb_context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
  1971. musb_context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
  1972. musb_context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
  1973. musb_context.index = musb_readb(musb_base, MUSB_INDEX);
  1974. musb_context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
  1975. for (i = 0; i < MUSB_C_NUM_EPS; ++i) {
  1976. musb_writeb(musb_base, MUSB_INDEX, i);
  1977. musb_context.index_regs[i].txmaxp =
  1978. musb_readw(musb_base, 0x10 + MUSB_TXMAXP);
  1979. musb_context.index_regs[i].txcsr =
  1980. musb_readw(musb_base, 0x10 + MUSB_TXCSR);
  1981. musb_context.index_regs[i].rxmaxp =
  1982. musb_readw(musb_base, 0x10 + MUSB_RXMAXP);
  1983. musb_context.index_regs[i].rxcsr =
  1984. musb_readw(musb_base, 0x10 + MUSB_RXCSR);
  1985. if (musb->dyn_fifo) {
  1986. musb_context.index_regs[i].txfifoadd =
  1987. musb_read_txfifoadd(musb_base);
  1988. musb_context.index_regs[i].rxfifoadd =
  1989. musb_read_rxfifoadd(musb_base);
  1990. musb_context.index_regs[i].txfifosz =
  1991. musb_read_txfifosz(musb_base);
  1992. musb_context.index_regs[i].rxfifosz =
  1993. musb_read_rxfifosz(musb_base);
  1994. }
  1995. if (is_host_enabled(musb)) {
  1996. musb_context.index_regs[i].txtype =
  1997. musb_readb(musb_base, 0x10 + MUSB_TXTYPE);
  1998. musb_context.index_regs[i].txinterval =
  1999. musb_readb(musb_base, 0x10 + MUSB_TXINTERVAL);
  2000. musb_context.index_regs[i].rxtype =
  2001. musb_readb(musb_base, 0x10 + MUSB_RXTYPE);
  2002. musb_context.index_regs[i].rxinterval =
  2003. musb_readb(musb_base, 0x10 + MUSB_RXINTERVAL);
  2004. musb_context.index_regs[i].txfunaddr =
  2005. musb_read_txfunaddr(musb_base, i);
  2006. musb_context.index_regs[i].txhubaddr =
  2007. musb_read_txhubaddr(musb_base, i);
  2008. musb_context.index_regs[i].txhubport =
  2009. musb_read_txhubport(musb_base, i);
  2010. musb_context.index_regs[i].rxfunaddr =
  2011. musb_read_rxfunaddr(musb_base, i);
  2012. musb_context.index_regs[i].rxhubaddr =
  2013. musb_read_rxhubaddr(musb_base, i);
  2014. musb_context.index_regs[i].rxhubport =
  2015. musb_read_rxhubport(musb_base, i);
  2016. }
  2017. }
  2018. musb_writeb(musb_base, MUSB_INDEX, musb_context.index);
  2019. musb_platform_save_context(musb, &musb_context);
  2020. }
  2021. void musb_restore_context(struct musb *musb)
  2022. {
  2023. int i;
  2024. void __iomem *musb_base = musb->mregs;
  2025. void __iomem *ep_target_regs;
  2026. musb_platform_restore_context(musb, &musb_context);
  2027. if (is_host_enabled(musb)) {
  2028. musb_writew(musb_base, MUSB_FRAME, musb_context.frame);
  2029. musb_writeb(musb_base, MUSB_TESTMODE, musb_context.testmode);
  2030. musb_write_ulpi_buscontrol(musb->mregs, musb_context.busctl);
  2031. }
  2032. musb_writeb(musb_base, MUSB_POWER, musb_context.power);
  2033. musb_writew(musb_base, MUSB_INTRTXE, musb_context.intrtxe);
  2034. musb_writew(musb_base, MUSB_INTRRXE, musb_context.intrrxe);
  2035. musb_writeb(musb_base, MUSB_INTRUSBE, musb_context.intrusbe);
  2036. musb_writeb(musb_base, MUSB_DEVCTL, musb_context.devctl);
  2037. for (i = 0; i < MUSB_C_NUM_EPS; ++i) {
  2038. musb_writeb(musb_base, MUSB_INDEX, i);
  2039. musb_writew(musb_base, 0x10 + MUSB_TXMAXP,
  2040. musb_context.index_regs[i].txmaxp);
  2041. musb_writew(musb_base, 0x10 + MUSB_TXCSR,
  2042. musb_context.index_regs[i].txcsr);
  2043. musb_writew(musb_base, 0x10 + MUSB_RXMAXP,
  2044. musb_context.index_regs[i].rxmaxp);
  2045. musb_writew(musb_base, 0x10 + MUSB_RXCSR,
  2046. musb_context.index_regs[i].rxcsr);
  2047. if (musb->dyn_fifo) {
  2048. musb_write_txfifosz(musb_base,
  2049. musb_context.index_regs[i].txfifosz);
  2050. musb_write_rxfifosz(musb_base,
  2051. musb_context.index_regs[i].rxfifosz);
  2052. musb_write_txfifoadd(musb_base,
  2053. musb_context.index_regs[i].txfifoadd);
  2054. musb_write_rxfifoadd(musb_base,
  2055. musb_context.index_regs[i].rxfifoadd);
  2056. }
  2057. if (is_host_enabled(musb)) {
  2058. musb_writeb(musb_base, 0x10 + MUSB_TXTYPE,
  2059. musb_context.index_regs[i].txtype);
  2060. musb_writeb(musb_base, 0x10 + MUSB_TXINTERVAL,
  2061. musb_context.index_regs[i].txinterval);
  2062. musb_writeb(musb_base, 0x10 + MUSB_RXTYPE,
  2063. musb_context.index_regs[i].rxtype);
  2064. musb_writeb(musb_base, 0x10 + MUSB_RXINTERVAL,
  2065. musb_context.index_regs[i].rxinterval);
  2066. musb_write_txfunaddr(musb_base, i,
  2067. musb_context.index_regs[i].txfunaddr);
  2068. musb_write_txhubaddr(musb_base, i,
  2069. musb_context.index_regs[i].txhubaddr);
  2070. musb_write_txhubport(musb_base, i,
  2071. musb_context.index_regs[i].txhubport);
  2072. ep_target_regs =
  2073. musb_read_target_reg_base(i, musb_base);
  2074. musb_write_rxfunaddr(ep_target_regs,
  2075. musb_context.index_regs[i].rxfunaddr);
  2076. musb_write_rxhubaddr(ep_target_regs,
  2077. musb_context.index_regs[i].rxhubaddr);
  2078. musb_write_rxhubport(ep_target_regs,
  2079. musb_context.index_regs[i].rxhubport);
  2080. }
  2081. }
  2082. musb_writeb(musb_base, MUSB_INDEX, musb_context.index);
  2083. }
  2084. static int musb_suspend(struct device *dev)
  2085. {
  2086. struct platform_device *pdev = to_platform_device(dev);
  2087. unsigned long flags;
  2088. struct musb *musb = dev_to_musb(&pdev->dev);
  2089. if (!musb->clock)
  2090. return 0;
  2091. spin_lock_irqsave(&musb->lock, flags);
  2092. if (is_peripheral_active(musb)) {
  2093. /* FIXME force disconnect unless we know USB will wake
  2094. * the system up quickly enough to respond ...
  2095. */
  2096. } else if (is_host_active(musb)) {
  2097. /* we know all the children are suspended; sometimes
  2098. * they will even be wakeup-enabled.
  2099. */
  2100. }
  2101. musb_save_context(musb);
  2102. if (musb->set_clock)
  2103. musb->set_clock(musb->clock, 0);
  2104. else
  2105. clk_disable(musb->clock);
  2106. spin_unlock_irqrestore(&musb->lock, flags);
  2107. return 0;
  2108. }
  2109. static int musb_resume_noirq(struct device *dev)
  2110. {
  2111. struct platform_device *pdev = to_platform_device(dev);
  2112. struct musb *musb = dev_to_musb(&pdev->dev);
  2113. if (!musb->clock)
  2114. return 0;
  2115. if (musb->set_clock)
  2116. musb->set_clock(musb->clock, 1);
  2117. else
  2118. clk_enable(musb->clock);
  2119. musb_restore_context(musb);
  2120. /* for static cmos like DaVinci, register values were preserved
  2121. * unless for some reason the whole soc powered down or the USB
  2122. * module got reset through the PSC (vs just being disabled).
  2123. */
  2124. return 0;
  2125. }
  2126. static const struct dev_pm_ops musb_dev_pm_ops = {
  2127. .suspend = musb_suspend,
  2128. .resume_noirq = musb_resume_noirq,
  2129. };
  2130. #define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
  2131. #else
  2132. #define MUSB_DEV_PM_OPS NULL
  2133. #endif
  2134. static struct platform_driver musb_driver = {
  2135. .driver = {
  2136. .name = (char *)musb_driver_name,
  2137. .bus = &platform_bus_type,
  2138. .owner = THIS_MODULE,
  2139. .pm = MUSB_DEV_PM_OPS,
  2140. },
  2141. .remove = __exit_p(musb_remove),
  2142. .shutdown = musb_shutdown,
  2143. };
  2144. /*-------------------------------------------------------------------------*/
  2145. static int __init musb_init(void)
  2146. {
  2147. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  2148. if (usb_disabled())
  2149. return 0;
  2150. #endif
  2151. pr_info("%s: version " MUSB_VERSION ", "
  2152. #ifdef CONFIG_MUSB_PIO_ONLY
  2153. "pio"
  2154. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  2155. "cppi-dma"
  2156. #elif defined(CONFIG_USB_INVENTRA_DMA)
  2157. "musb-dma"
  2158. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  2159. "tusb-omap-dma"
  2160. #else
  2161. "?dma?"
  2162. #endif
  2163. ", "
  2164. #ifdef CONFIG_USB_MUSB_OTG
  2165. "otg (peripheral+host)"
  2166. #elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
  2167. "peripheral"
  2168. #elif defined(CONFIG_USB_MUSB_HDRC_HCD)
  2169. "host"
  2170. #endif
  2171. ", debug=%d\n",
  2172. musb_driver_name, musb_debug);
  2173. return platform_driver_probe(&musb_driver, musb_probe);
  2174. }
  2175. /* make us init after usbcore and i2c (transceivers, regulators, etc)
  2176. * and before usb gadget and host-side drivers start to register
  2177. */
  2178. fs_initcall(musb_init);
  2179. static void __exit musb_cleanup(void)
  2180. {
  2181. platform_driver_unregister(&musb_driver);
  2182. }
  2183. module_exit(musb_cleanup);