davinci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * Copyright (C) 2005-2006 by Texas Instruments
  3. *
  4. * This file is part of the Inventra Controller Driver for Linux.
  5. *
  6. * The Inventra Controller Driver for Linux is free software; you
  7. * can redistribute it and/or modify it under the terms of the GNU
  8. * General Public License version 2 as published by the Free Software
  9. * Foundation.
  10. *
  11. * The Inventra Controller Driver for Linux is distributed in
  12. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  13. * without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  15. * License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with The Inventra Controller Driver for Linux ; if not,
  19. * write to the Free Software Foundation, Inc., 59 Temple Place,
  20. * Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sched.h>
  26. #include <linux/init.h>
  27. #include <linux/list.h>
  28. #include <linux/delay.h>
  29. #include <linux/clk.h>
  30. #include <linux/io.h>
  31. #include <linux/gpio.h>
  32. #include <mach/hardware.h>
  33. #include <mach/memory.h>
  34. #include <mach/gpio.h>
  35. #include <mach/cputype.h>
  36. #include <asm/mach-types.h>
  37. #include "musb_core.h"
  38. #ifdef CONFIG_MACH_DAVINCI_EVM
  39. #define GPIO_nVBUS_DRV 160
  40. #endif
  41. #include "davinci.h"
  42. #include "cppi_dma.h"
  43. #define USB_PHY_CTRL IO_ADDRESS(USBPHY_CTL_PADDR)
  44. #define DM355_DEEPSLEEP IO_ADDRESS(DM355_DEEPSLEEP_PADDR)
  45. /* REVISIT (PM) we should be able to keep the PHY in low power mode most
  46. * of the time (24 MHZ oscillator and PLL off, etc) by setting POWER.D0
  47. * and, when in host mode, autosuspending idle root ports... PHYPLLON
  48. * (overriding SUSPENDM?) then likely needs to stay off.
  49. */
  50. static inline void phy_on(void)
  51. {
  52. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  53. /* power everything up; start the on-chip PHY and its PLL */
  54. phy_ctrl &= ~(USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN);
  55. phy_ctrl |= USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON;
  56. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  57. /* wait for PLL to lock before proceeding */
  58. while ((__raw_readl(USB_PHY_CTRL) & USBPHY_PHYCLKGD) == 0)
  59. cpu_relax();
  60. }
  61. static inline void phy_off(void)
  62. {
  63. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  64. /* powerdown the on-chip PHY, its PLL, and the OTG block */
  65. phy_ctrl &= ~(USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON);
  66. phy_ctrl |= USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN;
  67. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  68. }
  69. static int dma_off = 1;
  70. void musb_platform_enable(struct musb *musb)
  71. {
  72. u32 tmp, old, val;
  73. /* workaround: setup irqs through both register sets */
  74. tmp = (musb->epmask & DAVINCI_USB_TX_ENDPTS_MASK)
  75. << DAVINCI_USB_TXINT_SHIFT;
  76. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  77. old = tmp;
  78. tmp = (musb->epmask & (0xfffe & DAVINCI_USB_RX_ENDPTS_MASK))
  79. << DAVINCI_USB_RXINT_SHIFT;
  80. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  81. tmp |= old;
  82. val = ~MUSB_INTR_SOF;
  83. tmp |= ((val & 0x01ff) << DAVINCI_USB_USBINT_SHIFT);
  84. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  85. if (is_dma_capable() && !dma_off)
  86. printk(KERN_WARNING "%s %s: dma not reactivated\n",
  87. __FILE__, __func__);
  88. else
  89. dma_off = 0;
  90. /* force a DRVVBUS irq so we can start polling for ID change */
  91. if (is_otg_enabled(musb))
  92. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
  93. DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT);
  94. }
  95. /*
  96. * Disable the HDRC and flush interrupts
  97. */
  98. void musb_platform_disable(struct musb *musb)
  99. {
  100. /* because we don't set CTRLR.UINT, "important" to:
  101. * - not read/write INTRUSB/INTRUSBE
  102. * - (except during initial setup, as workaround)
  103. * - use INTSETR/INTCLRR instead
  104. */
  105. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_CLR_REG,
  106. DAVINCI_USB_USBINT_MASK
  107. | DAVINCI_USB_TXINT_MASK
  108. | DAVINCI_USB_RXINT_MASK);
  109. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  110. musb_writel(musb->ctrl_base, DAVINCI_USB_EOI_REG, 0);
  111. if (is_dma_capable() && !dma_off)
  112. WARNING("dma still active\n");
  113. }
  114. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  115. #define portstate(stmt) stmt
  116. #else
  117. #define portstate(stmt)
  118. #endif
  119. /*
  120. * VBUS SWITCHING IS BOARD-SPECIFIC ... at least for the DM6446 EVM,
  121. * which doesn't wire DRVVBUS to the FET that switches it. Unclear
  122. * if that's a problem with the DM6446 chip or just with that board.
  123. *
  124. * In either case, the DM355 EVM automates DRVVBUS the normal way,
  125. * when J10 is out, and TI documents it as handling OTG.
  126. */
  127. #ifdef CONFIG_MACH_DAVINCI_EVM
  128. static int vbus_state = -1;
  129. /* I2C operations are always synchronous, and require a task context.
  130. * With unloaded systems, using the shared workqueue seems to suffice
  131. * to satisfy the 100msec A_WAIT_VRISE timeout...
  132. */
  133. static void evm_deferred_drvvbus(struct work_struct *ignored)
  134. {
  135. gpio_set_value_cansleep(GPIO_nVBUS_DRV, vbus_state);
  136. vbus_state = !vbus_state;
  137. }
  138. #endif /* EVM */
  139. static void davinci_source_power(struct musb *musb, int is_on, int immediate)
  140. {
  141. #ifdef CONFIG_MACH_DAVINCI_EVM
  142. if (is_on)
  143. is_on = 1;
  144. if (vbus_state == is_on)
  145. return;
  146. vbus_state = !is_on; /* 0/1 vs "-1 == unknown/init" */
  147. if (machine_is_davinci_evm()) {
  148. static DECLARE_WORK(evm_vbus_work, evm_deferred_drvvbus);
  149. if (immediate)
  150. gpio_set_value_cansleep(GPIO_nVBUS_DRV, vbus_state);
  151. else
  152. schedule_work(&evm_vbus_work);
  153. }
  154. if (immediate)
  155. vbus_state = is_on;
  156. #endif
  157. }
  158. static void davinci_set_vbus(struct musb *musb, int is_on)
  159. {
  160. WARN_ON(is_on && is_peripheral_active(musb));
  161. davinci_source_power(musb, is_on, 0);
  162. }
  163. #define POLL_SECONDS 2
  164. static struct timer_list otg_workaround;
  165. static void otg_timer(unsigned long _musb)
  166. {
  167. struct musb *musb = (void *)_musb;
  168. void __iomem *mregs = musb->mregs;
  169. u8 devctl;
  170. unsigned long flags;
  171. /* We poll because DaVinci's won't expose several OTG-critical
  172. * status change events (from the transceiver) otherwise.
  173. */
  174. devctl = musb_readb(mregs, MUSB_DEVCTL);
  175. DBG(7, "poll devctl %02x (%s)\n", devctl, otg_state_string(musb));
  176. spin_lock_irqsave(&musb->lock, flags);
  177. switch (musb->xceiv->state) {
  178. case OTG_STATE_A_WAIT_VFALL:
  179. /* Wait till VBUS falls below SessionEnd (~0.2V); the 1.3 RTL
  180. * seems to mis-handle session "start" otherwise (or in our
  181. * case "recover"), in routine "VBUS was valid by the time
  182. * VBUSERR got reported during enumeration" cases.
  183. */
  184. if (devctl & MUSB_DEVCTL_VBUS) {
  185. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  186. break;
  187. }
  188. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  189. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
  190. MUSB_INTR_VBUSERROR << DAVINCI_USB_USBINT_SHIFT);
  191. break;
  192. case OTG_STATE_B_IDLE:
  193. if (!is_peripheral_enabled(musb))
  194. break;
  195. /* There's no ID-changed IRQ, so we have no good way to tell
  196. * when to switch to the A-Default state machine (by setting
  197. * the DEVCTL.SESSION flag).
  198. *
  199. * Workaround: whenever we're in B_IDLE, try setting the
  200. * session flag every few seconds. If it works, ID was
  201. * grounded and we're now in the A-Default state machine.
  202. *
  203. * NOTE setting the session flag is _supposed_ to trigger
  204. * SRP, but clearly it doesn't.
  205. */
  206. musb_writeb(mregs, MUSB_DEVCTL,
  207. devctl | MUSB_DEVCTL_SESSION);
  208. devctl = musb_readb(mregs, MUSB_DEVCTL);
  209. if (devctl & MUSB_DEVCTL_BDEVICE)
  210. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  211. else
  212. musb->xceiv->state = OTG_STATE_A_IDLE;
  213. break;
  214. default:
  215. break;
  216. }
  217. spin_unlock_irqrestore(&musb->lock, flags);
  218. }
  219. static irqreturn_t davinci_interrupt(int irq, void *__hci)
  220. {
  221. unsigned long flags;
  222. irqreturn_t retval = IRQ_NONE;
  223. struct musb *musb = __hci;
  224. void __iomem *tibase = musb->ctrl_base;
  225. struct cppi *cppi;
  226. u32 tmp;
  227. spin_lock_irqsave(&musb->lock, flags);
  228. /* NOTE: DaVinci shadows the Mentor IRQs. Don't manage them through
  229. * the Mentor registers (except for setup), use the TI ones and EOI.
  230. *
  231. * Docs describe irq "vector" registers associated with the CPPI and
  232. * USB EOI registers. These hold a bitmask corresponding to the
  233. * current IRQ, not an irq handler address. Would using those bits
  234. * resolve some of the races observed in this dispatch code??
  235. */
  236. /* CPPI interrupts share the same IRQ line, but have their own
  237. * mask, state, "vector", and EOI registers.
  238. */
  239. cppi = container_of(musb->dma_controller, struct cppi, controller);
  240. if (is_cppi_enabled() && musb->dma_controller && !cppi->irq)
  241. retval = cppi_interrupt(irq, __hci);
  242. /* ack and handle non-CPPI interrupts */
  243. tmp = musb_readl(tibase, DAVINCI_USB_INT_SRC_MASKED_REG);
  244. musb_writel(tibase, DAVINCI_USB_INT_SRC_CLR_REG, tmp);
  245. DBG(4, "IRQ %08x\n", tmp);
  246. musb->int_rx = (tmp & DAVINCI_USB_RXINT_MASK)
  247. >> DAVINCI_USB_RXINT_SHIFT;
  248. musb->int_tx = (tmp & DAVINCI_USB_TXINT_MASK)
  249. >> DAVINCI_USB_TXINT_SHIFT;
  250. musb->int_usb = (tmp & DAVINCI_USB_USBINT_MASK)
  251. >> DAVINCI_USB_USBINT_SHIFT;
  252. /* DRVVBUS irqs are the only proxy we have (a very poor one!) for
  253. * DaVinci's missing ID change IRQ. We need an ID change IRQ to
  254. * switch appropriately between halves of the OTG state machine.
  255. * Managing DEVCTL.SESSION per Mentor docs requires we know its
  256. * value, but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  257. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  258. */
  259. if (tmp & (DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT)) {
  260. int drvvbus = musb_readl(tibase, DAVINCI_USB_STAT_REG);
  261. void __iomem *mregs = musb->mregs;
  262. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  263. int err = musb->int_usb & MUSB_INTR_VBUSERROR;
  264. err = is_host_enabled(musb)
  265. && (musb->int_usb & MUSB_INTR_VBUSERROR);
  266. if (err) {
  267. /* The Mentor core doesn't debounce VBUS as needed
  268. * to cope with device connect current spikes. This
  269. * means it's not uncommon for bus-powered devices
  270. * to get VBUS errors during enumeration.
  271. *
  272. * This is a workaround, but newer RTL from Mentor
  273. * seems to allow a better one: "re"starting sessions
  274. * without waiting (on EVM, a **long** time) for VBUS
  275. * to stop registering in devctl.
  276. */
  277. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  278. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  279. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  280. WARNING("VBUS error workaround (delay coming)\n");
  281. } else if (is_host_enabled(musb) && drvvbus) {
  282. MUSB_HST_MODE(musb);
  283. musb->xceiv->default_a = 1;
  284. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  285. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  286. del_timer(&otg_workaround);
  287. } else {
  288. musb->is_active = 0;
  289. MUSB_DEV_MODE(musb);
  290. musb->xceiv->default_a = 0;
  291. musb->xceiv->state = OTG_STATE_B_IDLE;
  292. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  293. }
  294. /* NOTE: this must complete poweron within 100 msec
  295. * (OTG_TIME_A_WAIT_VRISE) but we don't check for that.
  296. */
  297. davinci_source_power(musb, drvvbus, 0);
  298. DBG(2, "VBUS %s (%s)%s, devctl %02x\n",
  299. drvvbus ? "on" : "off",
  300. otg_state_string(musb),
  301. err ? " ERROR" : "",
  302. devctl);
  303. retval = IRQ_HANDLED;
  304. }
  305. if (musb->int_tx || musb->int_rx || musb->int_usb)
  306. retval |= musb_interrupt(musb);
  307. /* irq stays asserted until EOI is written */
  308. musb_writel(tibase, DAVINCI_USB_EOI_REG, 0);
  309. /* poll for ID change */
  310. if (is_otg_enabled(musb)
  311. && musb->xceiv->state == OTG_STATE_B_IDLE)
  312. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  313. spin_unlock_irqrestore(&musb->lock, flags);
  314. return retval;
  315. }
  316. int musb_platform_set_mode(struct musb *musb, u8 mode)
  317. {
  318. /* EVM can't do this (right?) */
  319. return -EIO;
  320. }
  321. int __init musb_platform_init(struct musb *musb, void *board_data)
  322. {
  323. void __iomem *tibase = musb->ctrl_base;
  324. u32 revision;
  325. usb_nop_xceiv_register();
  326. musb->xceiv = otg_get_transceiver();
  327. if (!musb->xceiv)
  328. return -ENODEV;
  329. musb->mregs += DAVINCI_BASE_OFFSET;
  330. clk_enable(musb->clock);
  331. /* returns zero if e.g. not clocked */
  332. revision = musb_readl(tibase, DAVINCI_USB_VERSION_REG);
  333. if (revision == 0)
  334. goto fail;
  335. if (is_host_enabled(musb))
  336. setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
  337. musb->board_set_vbus = davinci_set_vbus;
  338. davinci_source_power(musb, 0, 1);
  339. /* dm355 EVM swaps D+/D- for signal integrity, and
  340. * is clocked from the main 24 MHz crystal.
  341. */
  342. if (machine_is_davinci_dm355_evm()) {
  343. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  344. phy_ctrl &= ~(3 << 9);
  345. phy_ctrl |= USBPHY_DATAPOL;
  346. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  347. }
  348. /* On dm355, the default-A state machine needs DRVVBUS control.
  349. * If we won't be a host, there's no need to turn it on.
  350. */
  351. if (cpu_is_davinci_dm355()) {
  352. u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
  353. if (is_host_enabled(musb)) {
  354. deepsleep &= ~DRVVBUS_OVERRIDE;
  355. } else {
  356. deepsleep &= ~DRVVBUS_FORCE;
  357. deepsleep |= DRVVBUS_OVERRIDE;
  358. }
  359. __raw_writel(deepsleep, DM355_DEEPSLEEP);
  360. }
  361. /* reset the controller */
  362. musb_writel(tibase, DAVINCI_USB_CTRL_REG, 0x1);
  363. /* start the on-chip PHY and its PLL */
  364. phy_on();
  365. msleep(5);
  366. /* NOTE: irqs are in mixed mode, not bypass to pure-musb */
  367. pr_debug("DaVinci OTG revision %08x phy %03x control %02x\n",
  368. revision, __raw_readl(USB_PHY_CTRL),
  369. musb_readb(tibase, DAVINCI_USB_CTRL_REG));
  370. musb->isr = davinci_interrupt;
  371. return 0;
  372. fail:
  373. clk_disable(musb->clock);
  374. usb_nop_xceiv_unregister();
  375. return -ENODEV;
  376. }
  377. int musb_platform_exit(struct musb *musb)
  378. {
  379. if (is_host_enabled(musb))
  380. del_timer_sync(&otg_workaround);
  381. /* force VBUS off */
  382. if (cpu_is_davinci_dm355()) {
  383. u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
  384. deepsleep &= ~DRVVBUS_FORCE;
  385. deepsleep |= DRVVBUS_OVERRIDE;
  386. __raw_writel(deepsleep, DM355_DEEPSLEEP);
  387. }
  388. davinci_source_power(musb, 0 /*off*/, 1);
  389. /* delay, to avoid problems with module reload */
  390. if (is_host_enabled(musb) && musb->xceiv->default_a) {
  391. int maxdelay = 30;
  392. u8 devctl, warn = 0;
  393. /* if there's no peripheral connected, this can take a
  394. * long time to fall, especially on EVM with huge C133.
  395. */
  396. do {
  397. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  398. if (!(devctl & MUSB_DEVCTL_VBUS))
  399. break;
  400. if ((devctl & MUSB_DEVCTL_VBUS) != warn) {
  401. warn = devctl & MUSB_DEVCTL_VBUS;
  402. DBG(1, "VBUS %d\n",
  403. warn >> MUSB_DEVCTL_VBUS_SHIFT);
  404. }
  405. msleep(1000);
  406. maxdelay--;
  407. } while (maxdelay > 0);
  408. /* in OTG mode, another host might be connected */
  409. if (devctl & MUSB_DEVCTL_VBUS)
  410. DBG(1, "VBUS off timeout (devctl %02x)\n", devctl);
  411. }
  412. phy_off();
  413. clk_disable(musb->clock);
  414. usb_nop_xceiv_unregister();
  415. return 0;
  416. }