ehci-pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3. *
  4. * Copyright (c) 2000-2004 by David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  13. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef CONFIG_PCI
  21. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  22. #endif
  23. /*-------------------------------------------------------------------------*/
  24. /* called after powerup, by probe or system-pm "wakeup" */
  25. static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
  26. {
  27. int retval;
  28. /* we expect static quirk code to handle the "extended capabilities"
  29. * (currently just BIOS handoff) allowed starting with EHCI 0.96
  30. */
  31. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  32. retval = pci_set_mwi(pdev);
  33. if (!retval)
  34. ehci_dbg(ehci, "MWI active\n");
  35. return 0;
  36. }
  37. /* called during probe() after chip reset completes */
  38. static int ehci_pci_setup(struct usb_hcd *hcd)
  39. {
  40. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  41. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  42. struct pci_dev *p_smbus;
  43. u8 rev;
  44. u32 temp;
  45. int retval;
  46. switch (pdev->vendor) {
  47. case PCI_VENDOR_ID_TOSHIBA_2:
  48. /* celleb's companion chip */
  49. if (pdev->device == 0x01b5) {
  50. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  51. ehci->big_endian_mmio = 1;
  52. #else
  53. ehci_warn(ehci,
  54. "unsupported big endian Toshiba quirk\n");
  55. #endif
  56. }
  57. break;
  58. }
  59. ehci->caps = hcd->regs;
  60. ehci->regs = hcd->regs +
  61. HC_LENGTH(ehci_readl(ehci, &ehci->caps->hc_capbase));
  62. dbg_hcs_params(ehci, "reset");
  63. dbg_hcc_params(ehci, "reset");
  64. /* ehci_init() causes memory for DMA transfers to be
  65. * allocated. Thus, any vendor-specific workarounds based on
  66. * limiting the type of memory used for DMA transfers must
  67. * happen before ehci_init() is called. */
  68. switch (pdev->vendor) {
  69. case PCI_VENDOR_ID_NVIDIA:
  70. /* NVidia reports that certain chips don't handle
  71. * QH, ITD, or SITD addresses above 2GB. (But TD,
  72. * data buffer, and periodic schedule are normal.)
  73. */
  74. switch (pdev->device) {
  75. case 0x003c: /* MCP04 */
  76. case 0x005b: /* CK804 */
  77. case 0x00d8: /* CK8 */
  78. case 0x00e8: /* CK8S */
  79. if (pci_set_consistent_dma_mask(pdev,
  80. DMA_BIT_MASK(31)) < 0)
  81. ehci_warn(ehci, "can't enable NVidia "
  82. "workaround for >2GB RAM\n");
  83. break;
  84. }
  85. break;
  86. }
  87. /* cache this readonly data; minimize chip reads */
  88. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  89. retval = ehci_halt(ehci);
  90. if (retval)
  91. return retval;
  92. /* data structure init */
  93. retval = ehci_init(hcd);
  94. if (retval)
  95. return retval;
  96. switch (pdev->vendor) {
  97. case PCI_VENDOR_ID_NEC:
  98. ehci->need_io_watchdog = 0;
  99. break;
  100. case PCI_VENDOR_ID_INTEL:
  101. ehci->need_io_watchdog = 0;
  102. if (pdev->device == 0x27cc) {
  103. ehci->broken_periodic = 1;
  104. ehci_info(ehci, "using broken periodic workaround\n");
  105. }
  106. break;
  107. case PCI_VENDOR_ID_TDI:
  108. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  109. hcd->has_tt = 1;
  110. tdi_reset(ehci);
  111. }
  112. break;
  113. case PCI_VENDOR_ID_AMD:
  114. /* AMD8111 EHCI doesn't work, according to AMD errata */
  115. if (pdev->device == 0x7463) {
  116. ehci_info(ehci, "ignoring AMD8111 (errata)\n");
  117. retval = -EIO;
  118. goto done;
  119. }
  120. break;
  121. case PCI_VENDOR_ID_NVIDIA:
  122. switch (pdev->device) {
  123. /* Some NForce2 chips have problems with selective suspend;
  124. * fixed in newer silicon.
  125. */
  126. case 0x0068:
  127. if (pdev->revision < 0xa4)
  128. ehci->no_selective_suspend = 1;
  129. break;
  130. }
  131. break;
  132. case PCI_VENDOR_ID_VIA:
  133. if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
  134. u8 tmp;
  135. /* The VT6212 defaults to a 1 usec EHCI sleep time which
  136. * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
  137. * that sleep time use the conventional 10 usec.
  138. */
  139. pci_read_config_byte(pdev, 0x4b, &tmp);
  140. if (tmp & 0x20)
  141. break;
  142. pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
  143. }
  144. break;
  145. case PCI_VENDOR_ID_ATI:
  146. /* SB600 and old version of SB700 have a bug in EHCI controller,
  147. * which causes usb devices lose response in some cases.
  148. */
  149. if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
  150. p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
  151. PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  152. NULL);
  153. if (!p_smbus)
  154. break;
  155. rev = p_smbus->revision;
  156. if ((pdev->device == 0x4386) || (rev == 0x3a)
  157. || (rev == 0x3b)) {
  158. u8 tmp;
  159. ehci_info(ehci, "applying AMD SB600/SB700 USB "
  160. "freeze workaround\n");
  161. pci_read_config_byte(pdev, 0x53, &tmp);
  162. pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
  163. }
  164. pci_dev_put(p_smbus);
  165. }
  166. break;
  167. }
  168. /* optional debug port, normally in the first BAR */
  169. temp = pci_find_capability(pdev, 0x0a);
  170. if (temp) {
  171. pci_read_config_dword(pdev, temp, &temp);
  172. temp >>= 16;
  173. if ((temp & (3 << 13)) == (1 << 13)) {
  174. temp &= 0x1fff;
  175. ehci->debug = ehci_to_hcd(ehci)->regs + temp;
  176. temp = ehci_readl(ehci, &ehci->debug->control);
  177. ehci_info(ehci, "debug port %d%s\n",
  178. HCS_DEBUG_PORT(ehci->hcs_params),
  179. (temp & DBGP_ENABLED)
  180. ? " IN USE"
  181. : "");
  182. if (!(temp & DBGP_ENABLED))
  183. ehci->debug = NULL;
  184. }
  185. }
  186. ehci_reset(ehci);
  187. /* at least the Genesys GL880S needs fixup here */
  188. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  189. temp &= 0x0f;
  190. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  191. ehci_dbg(ehci, "bogus port configuration: "
  192. "cc=%d x pcc=%d < ports=%d\n",
  193. HCS_N_CC(ehci->hcs_params),
  194. HCS_N_PCC(ehci->hcs_params),
  195. HCS_N_PORTS(ehci->hcs_params));
  196. switch (pdev->vendor) {
  197. case 0x17a0: /* GENESYS */
  198. /* GL880S: should be PORTS=2 */
  199. temp |= (ehci->hcs_params & ~0xf);
  200. ehci->hcs_params = temp;
  201. break;
  202. case PCI_VENDOR_ID_NVIDIA:
  203. /* NF4: should be PCC=10 */
  204. break;
  205. }
  206. }
  207. /* Serial Bus Release Number is at PCI 0x60 offset */
  208. pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
  209. /* Keep this around for a while just in case some EHCI
  210. * implementation uses legacy PCI PM support. This test
  211. * can be removed on 17 Dec 2009 if the dev_warn() hasn't
  212. * been triggered by then.
  213. */
  214. if (!device_can_wakeup(&pdev->dev)) {
  215. u16 port_wake;
  216. pci_read_config_word(pdev, 0x62, &port_wake);
  217. if (port_wake & 0x0001) {
  218. dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
  219. device_set_wakeup_capable(&pdev->dev, 1);
  220. }
  221. }
  222. #ifdef CONFIG_USB_SUSPEND
  223. /* REVISIT: the controller works fine for wakeup iff the root hub
  224. * itself is "globally" suspended, but usbcore currently doesn't
  225. * understand such things.
  226. *
  227. * System suspend currently expects to be able to suspend the entire
  228. * device tree, device-at-a-time. If we failed selective suspend
  229. * reports, system suspend would fail; so the root hub code must claim
  230. * success. That's lying to usbcore, and it matters for runtime
  231. * PM scenarios with selective suspend and remote wakeup...
  232. */
  233. if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
  234. ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
  235. #endif
  236. ehci_port_power(ehci, 1);
  237. retval = ehci_pci_reinit(ehci, pdev);
  238. done:
  239. return retval;
  240. }
  241. /*-------------------------------------------------------------------------*/
  242. #ifdef CONFIG_PM
  243. /* suspend/resume, section 4.3 */
  244. /* These routines rely on the PCI bus glue
  245. * to handle powerdown and wakeup, and currently also on
  246. * transceivers that don't need any software attention to set up
  247. * the right sort of wakeup.
  248. * Also they depend on separate root hub suspend/resume.
  249. */
  250. static int ehci_pci_suspend(struct usb_hcd *hcd)
  251. {
  252. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  253. unsigned long flags;
  254. int rc = 0;
  255. if (time_before(jiffies, ehci->next_statechange))
  256. msleep(10);
  257. /* Root hub was already suspended. Disable irq emission and
  258. * mark HW unaccessible. The PM and USB cores make sure that
  259. * the root hub is either suspended or stopped.
  260. */
  261. spin_lock_irqsave (&ehci->lock, flags);
  262. ehci_prepare_ports_for_controller_suspend(ehci);
  263. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  264. (void)ehci_readl(ehci, &ehci->regs->intr_enable);
  265. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  266. spin_unlock_irqrestore (&ehci->lock, flags);
  267. // could save FLADJ in case of Vaux power loss
  268. // ... we'd only use it to handle clock skew
  269. return rc;
  270. }
  271. static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  272. {
  273. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  274. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  275. // maybe restore FLADJ
  276. if (time_before(jiffies, ehci->next_statechange))
  277. msleep(100);
  278. /* Mark hardware accessible again as we are out of D3 state by now */
  279. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  280. /* If CF is still set and we aren't resuming from hibernation
  281. * then we maintained PCI Vaux power.
  282. * Just undo the effect of ehci_pci_suspend().
  283. */
  284. if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
  285. !hibernated) {
  286. int mask = INTR_MASK;
  287. ehci_prepare_ports_for_controller_resume(ehci);
  288. if (!hcd->self.root_hub->do_remote_wakeup)
  289. mask &= ~STS_PCD;
  290. ehci_writel(ehci, mask, &ehci->regs->intr_enable);
  291. ehci_readl(ehci, &ehci->regs->intr_enable);
  292. return 0;
  293. }
  294. usb_root_hub_lost_power(hcd->self.root_hub);
  295. /* Else reset, to cope with power loss or flush-to-storage
  296. * style "resume" having let BIOS kick in during reboot.
  297. */
  298. (void) ehci_halt(ehci);
  299. (void) ehci_reset(ehci);
  300. (void) ehci_pci_reinit(ehci, pdev);
  301. /* emptying the schedule aborts any urbs */
  302. spin_lock_irq(&ehci->lock);
  303. if (ehci->reclaim)
  304. end_unlink_async(ehci);
  305. ehci_work(ehci);
  306. spin_unlock_irq(&ehci->lock);
  307. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  308. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  309. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  310. /* here we "know" root ports should always stay powered */
  311. ehci_port_power(ehci, 1);
  312. hcd->state = HC_STATE_SUSPENDED;
  313. return 0;
  314. }
  315. #endif
  316. static const struct hc_driver ehci_pci_hc_driver = {
  317. .description = hcd_name,
  318. .product_desc = "EHCI Host Controller",
  319. .hcd_priv_size = sizeof(struct ehci_hcd),
  320. /*
  321. * generic hardware linkage
  322. */
  323. .irq = ehci_irq,
  324. .flags = HCD_MEMORY | HCD_USB2,
  325. /*
  326. * basic lifecycle operations
  327. */
  328. .reset = ehci_pci_setup,
  329. .start = ehci_run,
  330. #ifdef CONFIG_PM
  331. .pci_suspend = ehci_pci_suspend,
  332. .pci_resume = ehci_pci_resume,
  333. #endif
  334. .stop = ehci_stop,
  335. .shutdown = ehci_shutdown,
  336. /*
  337. * managing i/o requests and associated device resources
  338. */
  339. .urb_enqueue = ehci_urb_enqueue,
  340. .urb_dequeue = ehci_urb_dequeue,
  341. .endpoint_disable = ehci_endpoint_disable,
  342. .endpoint_reset = ehci_endpoint_reset,
  343. /*
  344. * scheduling support
  345. */
  346. .get_frame_number = ehci_get_frame,
  347. /*
  348. * root hub support
  349. */
  350. .hub_status_data = ehci_hub_status_data,
  351. .hub_control = ehci_hub_control,
  352. .bus_suspend = ehci_bus_suspend,
  353. .bus_resume = ehci_bus_resume,
  354. .relinquish_port = ehci_relinquish_port,
  355. .port_handed_over = ehci_port_handed_over,
  356. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  357. };
  358. /*-------------------------------------------------------------------------*/
  359. /* PCI driver selection metadata; PCI hotplugging uses this */
  360. static const struct pci_device_id pci_ids [] = { {
  361. /* handle any USB 2.0 EHCI controller */
  362. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
  363. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  364. },
  365. { /* end: all zeroes */ }
  366. };
  367. MODULE_DEVICE_TABLE(pci, pci_ids);
  368. /* pci driver glue; this is a "new style" PCI driver module */
  369. static struct pci_driver ehci_pci_driver = {
  370. .name = (char *) hcd_name,
  371. .id_table = pci_ids,
  372. .probe = usb_hcd_pci_probe,
  373. .remove = usb_hcd_pci_remove,
  374. .shutdown = usb_hcd_pci_shutdown,
  375. #ifdef CONFIG_PM_SLEEP
  376. .driver = {
  377. .pm = &usb_hcd_pci_pm_ops
  378. },
  379. #endif
  380. };