spi_s3c64xx.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. /* linux/drivers/spi/spi_s3c64xx.c
  2. *
  3. * Copyright (C) 2009 Samsung Electronics Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/spi/spi.h>
  28. #include <mach/dma.h>
  29. #include <plat/s3c64xx-spi.h>
  30. /* Registers and bit-fields */
  31. #define S3C64XX_SPI_CH_CFG 0x00
  32. #define S3C64XX_SPI_CLK_CFG 0x04
  33. #define S3C64XX_SPI_MODE_CFG 0x08
  34. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  35. #define S3C64XX_SPI_INT_EN 0x10
  36. #define S3C64XX_SPI_STATUS 0x14
  37. #define S3C64XX_SPI_TX_DATA 0x18
  38. #define S3C64XX_SPI_RX_DATA 0x1C
  39. #define S3C64XX_SPI_PACKET_CNT 0x20
  40. #define S3C64XX_SPI_PENDING_CLR 0x24
  41. #define S3C64XX_SPI_SWAP_CFG 0x28
  42. #define S3C64XX_SPI_FB_CLK 0x2C
  43. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  44. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  45. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  46. #define S3C64XX_SPI_CPOL_L (1<<3)
  47. #define S3C64XX_SPI_CPHA_B (1<<2)
  48. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  49. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  50. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  51. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  52. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  53. #define S3C64XX_SPI_PSR_MASK 0xff
  54. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  55. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  56. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  57. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  58. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  59. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  60. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  61. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  62. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  63. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  64. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  65. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  66. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  67. #define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  68. #define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
  69. (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  70. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  71. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  72. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  73. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  74. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  75. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  76. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  77. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  78. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  79. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  80. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  81. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  82. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  83. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  84. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  85. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  86. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  87. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  88. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  89. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  90. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  91. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  92. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  93. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  94. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  95. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  96. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  97. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  98. #define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  99. (((i)->fifo_lvl_mask + 1))) \
  100. ? 1 : 0)
  101. #define S3C64XX_SPI_ST_TX_DONE(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  102. (((i)->fifo_lvl_mask + 1) << 1)) \
  103. ? 1 : 0)
  104. #define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
  105. #define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
  106. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  107. #define S3C64XX_SPI_TRAILCNT_OFF 19
  108. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  109. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  110. #define SUSPND (1<<0)
  111. #define SPIBUSY (1<<1)
  112. #define RXBUSY (1<<2)
  113. #define TXBUSY (1<<3)
  114. /**
  115. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  116. * @clk: Pointer to the spi clock.
  117. * @src_clk: Pointer to the clock used to generate SPI signals.
  118. * @master: Pointer to the SPI Protocol master.
  119. * @workqueue: Work queue for the SPI xfer requests.
  120. * @cntrlr_info: Platform specific data for the controller this driver manages.
  121. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  122. * @work: Work
  123. * @queue: To log SPI xfer requests.
  124. * @lock: Controller specific lock.
  125. * @state: Set of FLAGS to indicate status.
  126. * @rx_dmach: Controller's DMA channel for Rx.
  127. * @tx_dmach: Controller's DMA channel for Tx.
  128. * @sfr_start: BUS address of SPI controller regs.
  129. * @regs: Pointer to ioremap'ed controller registers.
  130. * @xfer_completion: To indicate completion of xfer task.
  131. * @cur_mode: Stores the active configuration of the controller.
  132. * @cur_bpw: Stores the active bits per word settings.
  133. * @cur_speed: Stores the active xfer clock speed.
  134. */
  135. struct s3c64xx_spi_driver_data {
  136. void __iomem *regs;
  137. struct clk *clk;
  138. struct clk *src_clk;
  139. struct platform_device *pdev;
  140. struct spi_master *master;
  141. struct workqueue_struct *workqueue;
  142. struct s3c64xx_spi_info *cntrlr_info;
  143. struct spi_device *tgl_spi;
  144. struct work_struct work;
  145. struct list_head queue;
  146. spinlock_t lock;
  147. enum dma_ch rx_dmach;
  148. enum dma_ch tx_dmach;
  149. unsigned long sfr_start;
  150. struct completion xfer_completion;
  151. unsigned state;
  152. unsigned cur_mode, cur_bpw;
  153. unsigned cur_speed;
  154. };
  155. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  156. .name = "samsung-spi-dma",
  157. };
  158. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  159. {
  160. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  161. void __iomem *regs = sdd->regs;
  162. unsigned long loops;
  163. u32 val;
  164. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  165. val = readl(regs + S3C64XX_SPI_CH_CFG);
  166. val |= S3C64XX_SPI_CH_SW_RST;
  167. val &= ~S3C64XX_SPI_CH_HS_EN;
  168. writel(val, regs + S3C64XX_SPI_CH_CFG);
  169. /* Flush TxFIFO*/
  170. loops = msecs_to_loops(1);
  171. do {
  172. val = readl(regs + S3C64XX_SPI_STATUS);
  173. } while (TX_FIFO_LVL(val, sci) && loops--);
  174. /* Flush RxFIFO*/
  175. loops = msecs_to_loops(1);
  176. do {
  177. val = readl(regs + S3C64XX_SPI_STATUS);
  178. if (RX_FIFO_LVL(val, sci))
  179. readl(regs + S3C64XX_SPI_RX_DATA);
  180. else
  181. break;
  182. } while (loops--);
  183. val = readl(regs + S3C64XX_SPI_CH_CFG);
  184. val &= ~S3C64XX_SPI_CH_SW_RST;
  185. writel(val, regs + S3C64XX_SPI_CH_CFG);
  186. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  187. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  188. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  189. val = readl(regs + S3C64XX_SPI_CH_CFG);
  190. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  191. writel(val, regs + S3C64XX_SPI_CH_CFG);
  192. }
  193. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  194. struct spi_device *spi,
  195. struct spi_transfer *xfer, int dma_mode)
  196. {
  197. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  198. void __iomem *regs = sdd->regs;
  199. u32 modecfg, chcfg;
  200. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  201. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  202. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  203. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  204. if (dma_mode) {
  205. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  206. } else {
  207. /* Always shift in data in FIFO, even if xfer is Tx only,
  208. * this helps setting PCKT_CNT value for generating clocks
  209. * as exactly needed.
  210. */
  211. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  212. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  213. | S3C64XX_SPI_PACKET_CNT_EN,
  214. regs + S3C64XX_SPI_PACKET_CNT);
  215. }
  216. if (xfer->tx_buf != NULL) {
  217. sdd->state |= TXBUSY;
  218. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  219. if (dma_mode) {
  220. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  221. s3c2410_dma_config(sdd->tx_dmach, 1);
  222. s3c2410_dma_enqueue(sdd->tx_dmach, (void *)sdd,
  223. xfer->tx_dma, xfer->len);
  224. s3c2410_dma_ctrl(sdd->tx_dmach, S3C2410_DMAOP_START);
  225. } else {
  226. unsigned char *buf = (unsigned char *) xfer->tx_buf;
  227. int i = 0;
  228. while (i < xfer->len)
  229. writeb(buf[i++], regs + S3C64XX_SPI_TX_DATA);
  230. }
  231. }
  232. if (xfer->rx_buf != NULL) {
  233. sdd->state |= RXBUSY;
  234. if (sci->high_speed && sdd->cur_speed >= 30000000UL
  235. && !(sdd->cur_mode & SPI_CPHA))
  236. chcfg |= S3C64XX_SPI_CH_HS_EN;
  237. if (dma_mode) {
  238. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  239. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  240. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  241. | S3C64XX_SPI_PACKET_CNT_EN,
  242. regs + S3C64XX_SPI_PACKET_CNT);
  243. s3c2410_dma_config(sdd->rx_dmach, 1);
  244. s3c2410_dma_enqueue(sdd->rx_dmach, (void *)sdd,
  245. xfer->rx_dma, xfer->len);
  246. s3c2410_dma_ctrl(sdd->rx_dmach, S3C2410_DMAOP_START);
  247. }
  248. }
  249. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  250. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  251. }
  252. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  253. struct spi_device *spi)
  254. {
  255. struct s3c64xx_spi_csinfo *cs;
  256. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  257. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  258. /* Deselect the last toggled device */
  259. cs = sdd->tgl_spi->controller_data;
  260. cs->set_level(cs->line,
  261. spi->mode & SPI_CS_HIGH ? 0 : 1);
  262. }
  263. sdd->tgl_spi = NULL;
  264. }
  265. cs = spi->controller_data;
  266. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
  267. }
  268. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  269. struct spi_transfer *xfer, int dma_mode)
  270. {
  271. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  272. void __iomem *regs = sdd->regs;
  273. unsigned long val;
  274. int ms;
  275. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  276. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  277. ms += 5; /* some tolerance */
  278. if (dma_mode) {
  279. val = msecs_to_jiffies(ms) + 10;
  280. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  281. } else {
  282. val = msecs_to_loops(ms);
  283. do {
  284. val = readl(regs + S3C64XX_SPI_STATUS);
  285. } while (RX_FIFO_LVL(val, sci) < xfer->len && --val);
  286. }
  287. if (!val)
  288. return -EIO;
  289. if (dma_mode) {
  290. u32 status;
  291. /*
  292. * DmaTx returns after simply writing data in the FIFO,
  293. * w/o waiting for real transmission on the bus to finish.
  294. * DmaRx returns only after Dma read data from FIFO which
  295. * needs bus transmission to finish, so we don't worry if
  296. * Xfer involved Rx(with or without Tx).
  297. */
  298. if (xfer->rx_buf == NULL) {
  299. val = msecs_to_loops(10);
  300. status = readl(regs + S3C64XX_SPI_STATUS);
  301. while ((TX_FIFO_LVL(status, sci)
  302. || !S3C64XX_SPI_ST_TX_DONE(status, sci))
  303. && --val) {
  304. cpu_relax();
  305. status = readl(regs + S3C64XX_SPI_STATUS);
  306. }
  307. if (!val)
  308. return -EIO;
  309. }
  310. } else {
  311. unsigned char *buf;
  312. int i;
  313. /* If it was only Tx */
  314. if (xfer->rx_buf == NULL) {
  315. sdd->state &= ~TXBUSY;
  316. return 0;
  317. }
  318. i = 0;
  319. buf = xfer->rx_buf;
  320. while (i < xfer->len)
  321. buf[i++] = readb(regs + S3C64XX_SPI_RX_DATA);
  322. sdd->state &= ~RXBUSY;
  323. }
  324. return 0;
  325. }
  326. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  327. struct spi_device *spi)
  328. {
  329. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  330. if (sdd->tgl_spi == spi)
  331. sdd->tgl_spi = NULL;
  332. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
  333. }
  334. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  335. {
  336. void __iomem *regs = sdd->regs;
  337. u32 val;
  338. /* Disable Clock */
  339. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  340. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  341. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  342. /* Set Polarity and Phase */
  343. val = readl(regs + S3C64XX_SPI_CH_CFG);
  344. val &= ~(S3C64XX_SPI_CH_SLAVE |
  345. S3C64XX_SPI_CPOL_L |
  346. S3C64XX_SPI_CPHA_B);
  347. if (sdd->cur_mode & SPI_CPOL)
  348. val |= S3C64XX_SPI_CPOL_L;
  349. if (sdd->cur_mode & SPI_CPHA)
  350. val |= S3C64XX_SPI_CPHA_B;
  351. writel(val, regs + S3C64XX_SPI_CH_CFG);
  352. /* Set Channel & DMA Mode */
  353. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  354. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  355. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  356. switch (sdd->cur_bpw) {
  357. case 32:
  358. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  359. break;
  360. case 16:
  361. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  362. break;
  363. default:
  364. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  365. break;
  366. }
  367. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE; /* Always 8bits wide */
  368. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  369. /* Configure Clock */
  370. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  371. val &= ~S3C64XX_SPI_PSR_MASK;
  372. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  373. & S3C64XX_SPI_PSR_MASK);
  374. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  375. /* Enable Clock */
  376. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  377. val |= S3C64XX_SPI_ENCLK_ENABLE;
  378. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  379. }
  380. void s3c64xx_spi_dma_rxcb(struct s3c2410_dma_chan *chan, void *buf_id,
  381. int size, enum s3c2410_dma_buffresult res)
  382. {
  383. struct s3c64xx_spi_driver_data *sdd = buf_id;
  384. unsigned long flags;
  385. spin_lock_irqsave(&sdd->lock, flags);
  386. if (res == S3C2410_RES_OK)
  387. sdd->state &= ~RXBUSY;
  388. else
  389. dev_err(&sdd->pdev->dev, "DmaAbrtRx-%d\n", size);
  390. /* If the other done */
  391. if (!(sdd->state & TXBUSY))
  392. complete(&sdd->xfer_completion);
  393. spin_unlock_irqrestore(&sdd->lock, flags);
  394. }
  395. void s3c64xx_spi_dma_txcb(struct s3c2410_dma_chan *chan, void *buf_id,
  396. int size, enum s3c2410_dma_buffresult res)
  397. {
  398. struct s3c64xx_spi_driver_data *sdd = buf_id;
  399. unsigned long flags;
  400. spin_lock_irqsave(&sdd->lock, flags);
  401. if (res == S3C2410_RES_OK)
  402. sdd->state &= ~TXBUSY;
  403. else
  404. dev_err(&sdd->pdev->dev, "DmaAbrtTx-%d \n", size);
  405. /* If the other done */
  406. if (!(sdd->state & RXBUSY))
  407. complete(&sdd->xfer_completion);
  408. spin_unlock_irqrestore(&sdd->lock, flags);
  409. }
  410. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  411. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  412. struct spi_message *msg)
  413. {
  414. struct device *dev = &sdd->pdev->dev;
  415. struct spi_transfer *xfer;
  416. if (msg->is_dma_mapped)
  417. return 0;
  418. /* First mark all xfer unmapped */
  419. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  420. xfer->rx_dma = XFER_DMAADDR_INVALID;
  421. xfer->tx_dma = XFER_DMAADDR_INVALID;
  422. }
  423. /* Map until end or first fail */
  424. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  425. if (xfer->tx_buf != NULL) {
  426. xfer->tx_dma = dma_map_single(dev, xfer->tx_buf,
  427. xfer->len, DMA_TO_DEVICE);
  428. if (dma_mapping_error(dev, xfer->tx_dma)) {
  429. dev_err(dev, "dma_map_single Tx failed\n");
  430. xfer->tx_dma = XFER_DMAADDR_INVALID;
  431. return -ENOMEM;
  432. }
  433. }
  434. if (xfer->rx_buf != NULL) {
  435. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  436. xfer->len, DMA_FROM_DEVICE);
  437. if (dma_mapping_error(dev, xfer->rx_dma)) {
  438. dev_err(dev, "dma_map_single Rx failed\n");
  439. dma_unmap_single(dev, xfer->tx_dma,
  440. xfer->len, DMA_TO_DEVICE);
  441. xfer->tx_dma = XFER_DMAADDR_INVALID;
  442. xfer->rx_dma = XFER_DMAADDR_INVALID;
  443. return -ENOMEM;
  444. }
  445. }
  446. }
  447. return 0;
  448. }
  449. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  450. struct spi_message *msg)
  451. {
  452. struct device *dev = &sdd->pdev->dev;
  453. struct spi_transfer *xfer;
  454. if (msg->is_dma_mapped)
  455. return;
  456. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  457. if (xfer->rx_buf != NULL
  458. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  459. dma_unmap_single(dev, xfer->rx_dma,
  460. xfer->len, DMA_FROM_DEVICE);
  461. if (xfer->tx_buf != NULL
  462. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  463. dma_unmap_single(dev, xfer->tx_dma,
  464. xfer->len, DMA_TO_DEVICE);
  465. }
  466. }
  467. static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
  468. struct spi_message *msg)
  469. {
  470. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  471. struct spi_device *spi = msg->spi;
  472. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  473. struct spi_transfer *xfer;
  474. int status = 0, cs_toggle = 0;
  475. u32 speed;
  476. u8 bpw;
  477. /* If Master's(controller) state differs from that needed by Slave */
  478. if (sdd->cur_speed != spi->max_speed_hz
  479. || sdd->cur_mode != spi->mode
  480. || sdd->cur_bpw != spi->bits_per_word) {
  481. sdd->cur_bpw = spi->bits_per_word;
  482. sdd->cur_speed = spi->max_speed_hz;
  483. sdd->cur_mode = spi->mode;
  484. s3c64xx_spi_config(sdd);
  485. }
  486. /* Map all the transfers if needed */
  487. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  488. dev_err(&spi->dev,
  489. "Xfer: Unable to map message buffers!\n");
  490. status = -ENOMEM;
  491. goto out;
  492. }
  493. /* Configure feedback delay */
  494. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  495. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  496. unsigned long flags;
  497. int use_dma;
  498. INIT_COMPLETION(sdd->xfer_completion);
  499. /* Only BPW and Speed may change across transfers */
  500. bpw = xfer->bits_per_word ? : spi->bits_per_word;
  501. speed = xfer->speed_hz ? : spi->max_speed_hz;
  502. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  503. sdd->cur_bpw = bpw;
  504. sdd->cur_speed = speed;
  505. s3c64xx_spi_config(sdd);
  506. }
  507. /* Polling method for xfers not bigger than FIFO capacity */
  508. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  509. use_dma = 0;
  510. else
  511. use_dma = 1;
  512. spin_lock_irqsave(&sdd->lock, flags);
  513. /* Pending only which is to be done */
  514. sdd->state &= ~RXBUSY;
  515. sdd->state &= ~TXBUSY;
  516. enable_datapath(sdd, spi, xfer, use_dma);
  517. /* Slave Select */
  518. enable_cs(sdd, spi);
  519. /* Start the signals */
  520. S3C64XX_SPI_ACT(sdd);
  521. spin_unlock_irqrestore(&sdd->lock, flags);
  522. status = wait_for_xfer(sdd, xfer, use_dma);
  523. /* Quiese the signals */
  524. S3C64XX_SPI_DEACT(sdd);
  525. if (status) {
  526. dev_err(&spi->dev, "I/O Error: "
  527. "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  528. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  529. (sdd->state & RXBUSY) ? 'f' : 'p',
  530. (sdd->state & TXBUSY) ? 'f' : 'p',
  531. xfer->len);
  532. if (use_dma) {
  533. if (xfer->tx_buf != NULL
  534. && (sdd->state & TXBUSY))
  535. s3c2410_dma_ctrl(sdd->tx_dmach,
  536. S3C2410_DMAOP_FLUSH);
  537. if (xfer->rx_buf != NULL
  538. && (sdd->state & RXBUSY))
  539. s3c2410_dma_ctrl(sdd->rx_dmach,
  540. S3C2410_DMAOP_FLUSH);
  541. }
  542. goto out;
  543. }
  544. if (xfer->delay_usecs)
  545. udelay(xfer->delay_usecs);
  546. if (xfer->cs_change) {
  547. /* Hint that the next mssg is gonna be
  548. for the same device */
  549. if (list_is_last(&xfer->transfer_list,
  550. &msg->transfers))
  551. cs_toggle = 1;
  552. else
  553. disable_cs(sdd, spi);
  554. }
  555. msg->actual_length += xfer->len;
  556. flush_fifo(sdd);
  557. }
  558. out:
  559. if (!cs_toggle || status)
  560. disable_cs(sdd, spi);
  561. else
  562. sdd->tgl_spi = spi;
  563. s3c64xx_spi_unmap_mssg(sdd, msg);
  564. msg->status = status;
  565. if (msg->complete)
  566. msg->complete(msg->context);
  567. }
  568. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  569. {
  570. if (s3c2410_dma_request(sdd->rx_dmach,
  571. &s3c64xx_spi_dma_client, NULL) < 0) {
  572. dev_err(&sdd->pdev->dev, "cannot get RxDMA\n");
  573. return 0;
  574. }
  575. s3c2410_dma_set_buffdone_fn(sdd->rx_dmach, s3c64xx_spi_dma_rxcb);
  576. s3c2410_dma_devconfig(sdd->rx_dmach, S3C2410_DMASRC_HW,
  577. sdd->sfr_start + S3C64XX_SPI_RX_DATA);
  578. if (s3c2410_dma_request(sdd->tx_dmach,
  579. &s3c64xx_spi_dma_client, NULL) < 0) {
  580. dev_err(&sdd->pdev->dev, "cannot get TxDMA\n");
  581. s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
  582. return 0;
  583. }
  584. s3c2410_dma_set_buffdone_fn(sdd->tx_dmach, s3c64xx_spi_dma_txcb);
  585. s3c2410_dma_devconfig(sdd->tx_dmach, S3C2410_DMASRC_MEM,
  586. sdd->sfr_start + S3C64XX_SPI_TX_DATA);
  587. return 1;
  588. }
  589. static void s3c64xx_spi_work(struct work_struct *work)
  590. {
  591. struct s3c64xx_spi_driver_data *sdd = container_of(work,
  592. struct s3c64xx_spi_driver_data, work);
  593. unsigned long flags;
  594. /* Acquire DMA channels */
  595. while (!acquire_dma(sdd))
  596. msleep(10);
  597. spin_lock_irqsave(&sdd->lock, flags);
  598. while (!list_empty(&sdd->queue)
  599. && !(sdd->state & SUSPND)) {
  600. struct spi_message *msg;
  601. msg = container_of(sdd->queue.next, struct spi_message, queue);
  602. list_del_init(&msg->queue);
  603. /* Set Xfer busy flag */
  604. sdd->state |= SPIBUSY;
  605. spin_unlock_irqrestore(&sdd->lock, flags);
  606. handle_msg(sdd, msg);
  607. spin_lock_irqsave(&sdd->lock, flags);
  608. sdd->state &= ~SPIBUSY;
  609. }
  610. spin_unlock_irqrestore(&sdd->lock, flags);
  611. /* Free DMA channels */
  612. s3c2410_dma_free(sdd->tx_dmach, &s3c64xx_spi_dma_client);
  613. s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
  614. }
  615. static int s3c64xx_spi_transfer(struct spi_device *spi,
  616. struct spi_message *msg)
  617. {
  618. struct s3c64xx_spi_driver_data *sdd;
  619. unsigned long flags;
  620. sdd = spi_master_get_devdata(spi->master);
  621. spin_lock_irqsave(&sdd->lock, flags);
  622. if (sdd->state & SUSPND) {
  623. spin_unlock_irqrestore(&sdd->lock, flags);
  624. return -ESHUTDOWN;
  625. }
  626. msg->status = -EINPROGRESS;
  627. msg->actual_length = 0;
  628. list_add_tail(&msg->queue, &sdd->queue);
  629. queue_work(sdd->workqueue, &sdd->work);
  630. spin_unlock_irqrestore(&sdd->lock, flags);
  631. return 0;
  632. }
  633. /*
  634. * Here we only check the validity of requested configuration
  635. * and save the configuration in a local data-structure.
  636. * The controller is actually configured only just before we
  637. * get a message to transfer.
  638. */
  639. static int s3c64xx_spi_setup(struct spi_device *spi)
  640. {
  641. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  642. struct s3c64xx_spi_driver_data *sdd;
  643. struct s3c64xx_spi_info *sci;
  644. struct spi_message *msg;
  645. u32 psr, speed;
  646. unsigned long flags;
  647. int err = 0;
  648. if (cs == NULL || cs->set_level == NULL) {
  649. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  650. return -ENODEV;
  651. }
  652. sdd = spi_master_get_devdata(spi->master);
  653. sci = sdd->cntrlr_info;
  654. spin_lock_irqsave(&sdd->lock, flags);
  655. list_for_each_entry(msg, &sdd->queue, queue) {
  656. /* Is some mssg is already queued for this device */
  657. if (msg->spi == spi) {
  658. dev_err(&spi->dev,
  659. "setup: attempt while mssg in queue!\n");
  660. spin_unlock_irqrestore(&sdd->lock, flags);
  661. return -EBUSY;
  662. }
  663. }
  664. if (sdd->state & SUSPND) {
  665. spin_unlock_irqrestore(&sdd->lock, flags);
  666. dev_err(&spi->dev,
  667. "setup: SPI-%d not active!\n", spi->master->bus_num);
  668. return -ESHUTDOWN;
  669. }
  670. spin_unlock_irqrestore(&sdd->lock, flags);
  671. if (spi->bits_per_word != 8
  672. && spi->bits_per_word != 16
  673. && spi->bits_per_word != 32) {
  674. dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
  675. spi->bits_per_word);
  676. err = -EINVAL;
  677. goto setup_exit;
  678. }
  679. /* Check if we can provide the requested rate */
  680. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1); /* Max possible */
  681. if (spi->max_speed_hz > speed)
  682. spi->max_speed_hz = speed;
  683. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  684. psr &= S3C64XX_SPI_PSR_MASK;
  685. if (psr == S3C64XX_SPI_PSR_MASK)
  686. psr--;
  687. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  688. if (spi->max_speed_hz < speed) {
  689. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  690. psr++;
  691. } else {
  692. err = -EINVAL;
  693. goto setup_exit;
  694. }
  695. }
  696. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  697. if (spi->max_speed_hz >= speed)
  698. spi->max_speed_hz = speed;
  699. else
  700. err = -EINVAL;
  701. setup_exit:
  702. /* setup() returns with device de-selected */
  703. disable_cs(sdd, spi);
  704. return err;
  705. }
  706. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  707. {
  708. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  709. void __iomem *regs = sdd->regs;
  710. unsigned int val;
  711. sdd->cur_speed = 0;
  712. S3C64XX_SPI_DEACT(sdd);
  713. /* Disable Interrupts - we use Polling if not DMA mode */
  714. writel(0, regs + S3C64XX_SPI_INT_EN);
  715. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  716. regs + S3C64XX_SPI_CLK_CFG);
  717. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  718. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  719. /* Clear any irq pending bits */
  720. writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
  721. regs + S3C64XX_SPI_PENDING_CLR);
  722. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  723. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  724. val &= ~S3C64XX_SPI_MODE_4BURST;
  725. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  726. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  727. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  728. flush_fifo(sdd);
  729. }
  730. static int __init s3c64xx_spi_probe(struct platform_device *pdev)
  731. {
  732. struct resource *mem_res, *dmatx_res, *dmarx_res;
  733. struct s3c64xx_spi_driver_data *sdd;
  734. struct s3c64xx_spi_info *sci;
  735. struct spi_master *master;
  736. int ret;
  737. if (pdev->id < 0) {
  738. dev_err(&pdev->dev,
  739. "Invalid platform device id-%d\n", pdev->id);
  740. return -ENODEV;
  741. }
  742. if (pdev->dev.platform_data == NULL) {
  743. dev_err(&pdev->dev, "platform_data missing!\n");
  744. return -ENODEV;
  745. }
  746. /* Check for availability of necessary resource */
  747. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  748. if (dmatx_res == NULL) {
  749. dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
  750. return -ENXIO;
  751. }
  752. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  753. if (dmarx_res == NULL) {
  754. dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
  755. return -ENXIO;
  756. }
  757. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  758. if (mem_res == NULL) {
  759. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  760. return -ENXIO;
  761. }
  762. master = spi_alloc_master(&pdev->dev,
  763. sizeof(struct s3c64xx_spi_driver_data));
  764. if (master == NULL) {
  765. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  766. return -ENOMEM;
  767. }
  768. sci = pdev->dev.platform_data;
  769. platform_set_drvdata(pdev, master);
  770. sdd = spi_master_get_devdata(master);
  771. sdd->master = master;
  772. sdd->cntrlr_info = sci;
  773. sdd->pdev = pdev;
  774. sdd->sfr_start = mem_res->start;
  775. sdd->tx_dmach = dmatx_res->start;
  776. sdd->rx_dmach = dmarx_res->start;
  777. sdd->cur_bpw = 8;
  778. master->bus_num = pdev->id;
  779. master->setup = s3c64xx_spi_setup;
  780. master->transfer = s3c64xx_spi_transfer;
  781. master->num_chipselect = sci->num_cs;
  782. master->dma_alignment = 8;
  783. /* the spi->mode bits understood by this driver: */
  784. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  785. if (request_mem_region(mem_res->start,
  786. resource_size(mem_res), pdev->name) == NULL) {
  787. dev_err(&pdev->dev, "Req mem region failed\n");
  788. ret = -ENXIO;
  789. goto err0;
  790. }
  791. sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
  792. if (sdd->regs == NULL) {
  793. dev_err(&pdev->dev, "Unable to remap IO\n");
  794. ret = -ENXIO;
  795. goto err1;
  796. }
  797. if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
  798. dev_err(&pdev->dev, "Unable to config gpio\n");
  799. ret = -EBUSY;
  800. goto err2;
  801. }
  802. /* Setup clocks */
  803. sdd->clk = clk_get(&pdev->dev, "spi");
  804. if (IS_ERR(sdd->clk)) {
  805. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  806. ret = PTR_ERR(sdd->clk);
  807. goto err3;
  808. }
  809. if (clk_enable(sdd->clk)) {
  810. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  811. ret = -EBUSY;
  812. goto err4;
  813. }
  814. sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
  815. if (IS_ERR(sdd->src_clk)) {
  816. dev_err(&pdev->dev,
  817. "Unable to acquire clock '%s'\n", sci->src_clk_name);
  818. ret = PTR_ERR(sdd->src_clk);
  819. goto err5;
  820. }
  821. if (clk_enable(sdd->src_clk)) {
  822. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
  823. sci->src_clk_name);
  824. ret = -EBUSY;
  825. goto err6;
  826. }
  827. sdd->workqueue = create_singlethread_workqueue(
  828. dev_name(master->dev.parent));
  829. if (sdd->workqueue == NULL) {
  830. dev_err(&pdev->dev, "Unable to create workqueue\n");
  831. ret = -ENOMEM;
  832. goto err7;
  833. }
  834. /* Setup Deufult Mode */
  835. s3c64xx_spi_hwinit(sdd, pdev->id);
  836. spin_lock_init(&sdd->lock);
  837. init_completion(&sdd->xfer_completion);
  838. INIT_WORK(&sdd->work, s3c64xx_spi_work);
  839. INIT_LIST_HEAD(&sdd->queue);
  840. if (spi_register_master(master)) {
  841. dev_err(&pdev->dev, "cannot register SPI master\n");
  842. ret = -EBUSY;
  843. goto err8;
  844. }
  845. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
  846. "with %d Slaves attached\n",
  847. pdev->id, master->num_chipselect);
  848. dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
  849. mem_res->end, mem_res->start,
  850. sdd->rx_dmach, sdd->tx_dmach);
  851. return 0;
  852. err8:
  853. destroy_workqueue(sdd->workqueue);
  854. err7:
  855. clk_disable(sdd->src_clk);
  856. err6:
  857. clk_put(sdd->src_clk);
  858. err5:
  859. clk_disable(sdd->clk);
  860. err4:
  861. clk_put(sdd->clk);
  862. err3:
  863. err2:
  864. iounmap((void *) sdd->regs);
  865. err1:
  866. release_mem_region(mem_res->start, resource_size(mem_res));
  867. err0:
  868. platform_set_drvdata(pdev, NULL);
  869. spi_master_put(master);
  870. return ret;
  871. }
  872. static int s3c64xx_spi_remove(struct platform_device *pdev)
  873. {
  874. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  875. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  876. struct resource *mem_res;
  877. unsigned long flags;
  878. spin_lock_irqsave(&sdd->lock, flags);
  879. sdd->state |= SUSPND;
  880. spin_unlock_irqrestore(&sdd->lock, flags);
  881. while (sdd->state & SPIBUSY)
  882. msleep(10);
  883. spi_unregister_master(master);
  884. destroy_workqueue(sdd->workqueue);
  885. clk_disable(sdd->src_clk);
  886. clk_put(sdd->src_clk);
  887. clk_disable(sdd->clk);
  888. clk_put(sdd->clk);
  889. iounmap((void *) sdd->regs);
  890. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  891. if (mem_res != NULL)
  892. release_mem_region(mem_res->start, resource_size(mem_res));
  893. platform_set_drvdata(pdev, NULL);
  894. spi_master_put(master);
  895. return 0;
  896. }
  897. #ifdef CONFIG_PM
  898. static int s3c64xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  899. {
  900. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  901. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  902. unsigned long flags;
  903. spin_lock_irqsave(&sdd->lock, flags);
  904. sdd->state |= SUSPND;
  905. spin_unlock_irqrestore(&sdd->lock, flags);
  906. while (sdd->state & SPIBUSY)
  907. msleep(10);
  908. /* Disable the clock */
  909. clk_disable(sdd->src_clk);
  910. clk_disable(sdd->clk);
  911. sdd->cur_speed = 0; /* Output Clock is stopped */
  912. return 0;
  913. }
  914. static int s3c64xx_spi_resume(struct platform_device *pdev)
  915. {
  916. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  917. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  918. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  919. unsigned long flags;
  920. sci->cfg_gpio(pdev);
  921. /* Enable the clock */
  922. clk_enable(sdd->src_clk);
  923. clk_enable(sdd->clk);
  924. s3c64xx_spi_hwinit(sdd, pdev->id);
  925. spin_lock_irqsave(&sdd->lock, flags);
  926. sdd->state &= ~SUSPND;
  927. spin_unlock_irqrestore(&sdd->lock, flags);
  928. return 0;
  929. }
  930. #else
  931. #define s3c64xx_spi_suspend NULL
  932. #define s3c64xx_spi_resume NULL
  933. #endif /* CONFIG_PM */
  934. static struct platform_driver s3c64xx_spi_driver = {
  935. .driver = {
  936. .name = "s3c64xx-spi",
  937. .owner = THIS_MODULE,
  938. },
  939. .remove = s3c64xx_spi_remove,
  940. .suspend = s3c64xx_spi_suspend,
  941. .resume = s3c64xx_spi_resume,
  942. };
  943. MODULE_ALIAS("platform:s3c64xx-spi");
  944. static int __init s3c64xx_spi_init(void)
  945. {
  946. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  947. }
  948. module_init(s3c64xx_spi_init);
  949. static void __exit s3c64xx_spi_exit(void)
  950. {
  951. platform_driver_unregister(&s3c64xx_spi_driver);
  952. }
  953. module_exit(s3c64xx_spi_exit);
  954. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  955. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  956. MODULE_LICENSE("GPL");