spi_imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/gpio.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/slab.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/spi_bitbang.h>
  35. #include <linux/types.h>
  36. #include <mach/spi.h>
  37. #define DRIVER_NAME "spi_imx"
  38. #define MXC_CSPIRXDATA 0x00
  39. #define MXC_CSPITXDATA 0x04
  40. #define MXC_CSPICTRL 0x08
  41. #define MXC_CSPIINT 0x0c
  42. #define MXC_RESET 0x1c
  43. #define MX3_CSPISTAT 0x14
  44. #define MX3_CSPISTAT_RR (1 << 3)
  45. /* generic defines to abstract from the different register layouts */
  46. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  47. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  48. struct spi_imx_config {
  49. unsigned int speed_hz;
  50. unsigned int bpw;
  51. unsigned int mode;
  52. int cs;
  53. };
  54. struct spi_imx_data {
  55. struct spi_bitbang bitbang;
  56. struct completion xfer_done;
  57. void *base;
  58. int irq;
  59. struct clk *clk;
  60. unsigned long spi_clk;
  61. int *chipselect;
  62. unsigned int count;
  63. void (*tx)(struct spi_imx_data *);
  64. void (*rx)(struct spi_imx_data *);
  65. void *rx_buf;
  66. const void *tx_buf;
  67. unsigned int txfifo; /* number of words pushed in tx FIFO */
  68. /* SoC specific functions */
  69. void (*intctrl)(struct spi_imx_data *, int);
  70. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  71. void (*trigger)(struct spi_imx_data *);
  72. int (*rx_available)(struct spi_imx_data *);
  73. };
  74. #define MXC_SPI_BUF_RX(type) \
  75. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  76. { \
  77. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  78. \
  79. if (spi_imx->rx_buf) { \
  80. *(type *)spi_imx->rx_buf = val; \
  81. spi_imx->rx_buf += sizeof(type); \
  82. } \
  83. }
  84. #define MXC_SPI_BUF_TX(type) \
  85. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  86. { \
  87. type val = 0; \
  88. \
  89. if (spi_imx->tx_buf) { \
  90. val = *(type *)spi_imx->tx_buf; \
  91. spi_imx->tx_buf += sizeof(type); \
  92. } \
  93. \
  94. spi_imx->count -= sizeof(type); \
  95. \
  96. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  97. }
  98. MXC_SPI_BUF_RX(u8)
  99. MXC_SPI_BUF_TX(u8)
  100. MXC_SPI_BUF_RX(u16)
  101. MXC_SPI_BUF_TX(u16)
  102. MXC_SPI_BUF_RX(u32)
  103. MXC_SPI_BUF_TX(u32)
  104. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  105. * (which is currently not the case in this driver)
  106. */
  107. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  108. 256, 384, 512, 768, 1024};
  109. /* MX21, MX27 */
  110. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  111. unsigned int fspi)
  112. {
  113. int i, max;
  114. if (cpu_is_mx21())
  115. max = 18;
  116. else
  117. max = 16;
  118. for (i = 2; i < max; i++)
  119. if (fspi * mxc_clkdivs[i] >= fin)
  120. return i;
  121. return max;
  122. }
  123. /* MX1, MX31, MX35 */
  124. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  125. unsigned int fspi)
  126. {
  127. int i, div = 4;
  128. for (i = 0; i < 7; i++) {
  129. if (fspi * div >= fin)
  130. return i;
  131. div <<= 1;
  132. }
  133. return 7;
  134. }
  135. #define MX31_INTREG_TEEN (1 << 0)
  136. #define MX31_INTREG_RREN (1 << 3)
  137. #define MX31_CSPICTRL_ENABLE (1 << 0)
  138. #define MX31_CSPICTRL_MASTER (1 << 1)
  139. #define MX31_CSPICTRL_XCH (1 << 2)
  140. #define MX31_CSPICTRL_POL (1 << 4)
  141. #define MX31_CSPICTRL_PHA (1 << 5)
  142. #define MX31_CSPICTRL_SSCTL (1 << 6)
  143. #define MX31_CSPICTRL_SSPOL (1 << 7)
  144. #define MX31_CSPICTRL_BC_SHIFT 8
  145. #define MX35_CSPICTRL_BL_SHIFT 20
  146. #define MX31_CSPICTRL_CS_SHIFT 24
  147. #define MX35_CSPICTRL_CS_SHIFT 12
  148. #define MX31_CSPICTRL_DR_SHIFT 16
  149. #define MX31_CSPISTATUS 0x14
  150. #define MX31_STATUS_RR (1 << 3)
  151. /* These functions also work for the i.MX35, but be aware that
  152. * the i.MX35 has a slightly different register layout for bits
  153. * we do not use here.
  154. */
  155. static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  156. {
  157. unsigned int val = 0;
  158. if (enable & MXC_INT_TE)
  159. val |= MX31_INTREG_TEEN;
  160. if (enable & MXC_INT_RR)
  161. val |= MX31_INTREG_RREN;
  162. writel(val, spi_imx->base + MXC_CSPIINT);
  163. }
  164. static void mx31_trigger(struct spi_imx_data *spi_imx)
  165. {
  166. unsigned int reg;
  167. reg = readl(spi_imx->base + MXC_CSPICTRL);
  168. reg |= MX31_CSPICTRL_XCH;
  169. writel(reg, spi_imx->base + MXC_CSPICTRL);
  170. }
  171. static int mx31_config(struct spi_imx_data *spi_imx,
  172. struct spi_imx_config *config)
  173. {
  174. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  175. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  176. MX31_CSPICTRL_DR_SHIFT;
  177. if (cpu_is_mx31())
  178. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  179. else if (cpu_is_mx25() || cpu_is_mx35()) {
  180. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  181. reg |= MX31_CSPICTRL_SSCTL;
  182. }
  183. if (config->mode & SPI_CPHA)
  184. reg |= MX31_CSPICTRL_PHA;
  185. if (config->mode & SPI_CPOL)
  186. reg |= MX31_CSPICTRL_POL;
  187. if (config->mode & SPI_CS_HIGH)
  188. reg |= MX31_CSPICTRL_SSPOL;
  189. if (config->cs < 0) {
  190. if (cpu_is_mx31())
  191. reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
  192. else if (cpu_is_mx25() || cpu_is_mx35())
  193. reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
  194. }
  195. writel(reg, spi_imx->base + MXC_CSPICTRL);
  196. return 0;
  197. }
  198. static int mx31_rx_available(struct spi_imx_data *spi_imx)
  199. {
  200. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  201. }
  202. #define MX27_INTREG_RR (1 << 4)
  203. #define MX27_INTREG_TEEN (1 << 9)
  204. #define MX27_INTREG_RREN (1 << 13)
  205. #define MX27_CSPICTRL_POL (1 << 5)
  206. #define MX27_CSPICTRL_PHA (1 << 6)
  207. #define MX27_CSPICTRL_SSPOL (1 << 8)
  208. #define MX27_CSPICTRL_XCH (1 << 9)
  209. #define MX27_CSPICTRL_ENABLE (1 << 10)
  210. #define MX27_CSPICTRL_MASTER (1 << 11)
  211. #define MX27_CSPICTRL_DR_SHIFT 14
  212. #define MX27_CSPICTRL_CS_SHIFT 19
  213. static void mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
  214. {
  215. unsigned int val = 0;
  216. if (enable & MXC_INT_TE)
  217. val |= MX27_INTREG_TEEN;
  218. if (enable & MXC_INT_RR)
  219. val |= MX27_INTREG_RREN;
  220. writel(val, spi_imx->base + MXC_CSPIINT);
  221. }
  222. static void mx27_trigger(struct spi_imx_data *spi_imx)
  223. {
  224. unsigned int reg;
  225. reg = readl(spi_imx->base + MXC_CSPICTRL);
  226. reg |= MX27_CSPICTRL_XCH;
  227. writel(reg, spi_imx->base + MXC_CSPICTRL);
  228. }
  229. static int mx27_config(struct spi_imx_data *spi_imx,
  230. struct spi_imx_config *config)
  231. {
  232. unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
  233. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
  234. MX27_CSPICTRL_DR_SHIFT;
  235. reg |= config->bpw - 1;
  236. if (config->mode & SPI_CPHA)
  237. reg |= MX27_CSPICTRL_PHA;
  238. if (config->mode & SPI_CPOL)
  239. reg |= MX27_CSPICTRL_POL;
  240. if (config->mode & SPI_CS_HIGH)
  241. reg |= MX27_CSPICTRL_SSPOL;
  242. if (config->cs < 0)
  243. reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;
  244. writel(reg, spi_imx->base + MXC_CSPICTRL);
  245. return 0;
  246. }
  247. static int mx27_rx_available(struct spi_imx_data *spi_imx)
  248. {
  249. return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
  250. }
  251. #define MX1_INTREG_RR (1 << 3)
  252. #define MX1_INTREG_TEEN (1 << 8)
  253. #define MX1_INTREG_RREN (1 << 11)
  254. #define MX1_CSPICTRL_POL (1 << 4)
  255. #define MX1_CSPICTRL_PHA (1 << 5)
  256. #define MX1_CSPICTRL_XCH (1 << 8)
  257. #define MX1_CSPICTRL_ENABLE (1 << 9)
  258. #define MX1_CSPICTRL_MASTER (1 << 10)
  259. #define MX1_CSPICTRL_DR_SHIFT 13
  260. static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  261. {
  262. unsigned int val = 0;
  263. if (enable & MXC_INT_TE)
  264. val |= MX1_INTREG_TEEN;
  265. if (enable & MXC_INT_RR)
  266. val |= MX1_INTREG_RREN;
  267. writel(val, spi_imx->base + MXC_CSPIINT);
  268. }
  269. static void mx1_trigger(struct spi_imx_data *spi_imx)
  270. {
  271. unsigned int reg;
  272. reg = readl(spi_imx->base + MXC_CSPICTRL);
  273. reg |= MX1_CSPICTRL_XCH;
  274. writel(reg, spi_imx->base + MXC_CSPICTRL);
  275. }
  276. static int mx1_config(struct spi_imx_data *spi_imx,
  277. struct spi_imx_config *config)
  278. {
  279. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  280. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  281. MX1_CSPICTRL_DR_SHIFT;
  282. reg |= config->bpw - 1;
  283. if (config->mode & SPI_CPHA)
  284. reg |= MX1_CSPICTRL_PHA;
  285. if (config->mode & SPI_CPOL)
  286. reg |= MX1_CSPICTRL_POL;
  287. writel(reg, spi_imx->base + MXC_CSPICTRL);
  288. return 0;
  289. }
  290. static int mx1_rx_available(struct spi_imx_data *spi_imx)
  291. {
  292. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  293. }
  294. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  295. {
  296. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  297. int gpio = spi_imx->chipselect[spi->chip_select];
  298. int active = is_active != BITBANG_CS_INACTIVE;
  299. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  300. if (gpio < 0)
  301. return;
  302. gpio_set_value(gpio, dev_is_lowactive ^ active);
  303. }
  304. static void spi_imx_push(struct spi_imx_data *spi_imx)
  305. {
  306. while (spi_imx->txfifo < 8) {
  307. if (!spi_imx->count)
  308. break;
  309. spi_imx->tx(spi_imx);
  310. spi_imx->txfifo++;
  311. }
  312. spi_imx->trigger(spi_imx);
  313. }
  314. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  315. {
  316. struct spi_imx_data *spi_imx = dev_id;
  317. while (spi_imx->rx_available(spi_imx)) {
  318. spi_imx->rx(spi_imx);
  319. spi_imx->txfifo--;
  320. }
  321. if (spi_imx->count) {
  322. spi_imx_push(spi_imx);
  323. return IRQ_HANDLED;
  324. }
  325. if (spi_imx->txfifo) {
  326. /* No data left to push, but still waiting for rx data,
  327. * enable receive data available interrupt.
  328. */
  329. spi_imx->intctrl(spi_imx, MXC_INT_RR);
  330. return IRQ_HANDLED;
  331. }
  332. spi_imx->intctrl(spi_imx, 0);
  333. complete(&spi_imx->xfer_done);
  334. return IRQ_HANDLED;
  335. }
  336. static int spi_imx_setupxfer(struct spi_device *spi,
  337. struct spi_transfer *t)
  338. {
  339. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  340. struct spi_imx_config config;
  341. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  342. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  343. config.mode = spi->mode;
  344. config.cs = spi_imx->chipselect[spi->chip_select];
  345. if (!config.speed_hz)
  346. config.speed_hz = spi->max_speed_hz;
  347. if (!config.bpw)
  348. config.bpw = spi->bits_per_word;
  349. if (!config.speed_hz)
  350. config.speed_hz = spi->max_speed_hz;
  351. /* Initialize the functions for transfer */
  352. if (config.bpw <= 8) {
  353. spi_imx->rx = spi_imx_buf_rx_u8;
  354. spi_imx->tx = spi_imx_buf_tx_u8;
  355. } else if (config.bpw <= 16) {
  356. spi_imx->rx = spi_imx_buf_rx_u16;
  357. spi_imx->tx = spi_imx_buf_tx_u16;
  358. } else if (config.bpw <= 32) {
  359. spi_imx->rx = spi_imx_buf_rx_u32;
  360. spi_imx->tx = spi_imx_buf_tx_u32;
  361. } else
  362. BUG();
  363. spi_imx->config(spi_imx, &config);
  364. return 0;
  365. }
  366. static int spi_imx_transfer(struct spi_device *spi,
  367. struct spi_transfer *transfer)
  368. {
  369. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  370. spi_imx->tx_buf = transfer->tx_buf;
  371. spi_imx->rx_buf = transfer->rx_buf;
  372. spi_imx->count = transfer->len;
  373. spi_imx->txfifo = 0;
  374. init_completion(&spi_imx->xfer_done);
  375. spi_imx_push(spi_imx);
  376. spi_imx->intctrl(spi_imx, MXC_INT_TE);
  377. wait_for_completion(&spi_imx->xfer_done);
  378. return transfer->len;
  379. }
  380. static int spi_imx_setup(struct spi_device *spi)
  381. {
  382. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  383. int gpio = spi_imx->chipselect[spi->chip_select];
  384. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  385. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  386. if (gpio >= 0)
  387. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  388. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  389. return 0;
  390. }
  391. static void spi_imx_cleanup(struct spi_device *spi)
  392. {
  393. }
  394. static int __devinit spi_imx_probe(struct platform_device *pdev)
  395. {
  396. struct spi_imx_master *mxc_platform_info;
  397. struct spi_master *master;
  398. struct spi_imx_data *spi_imx;
  399. struct resource *res;
  400. int i, ret;
  401. mxc_platform_info = dev_get_platdata(&pdev->dev);
  402. if (!mxc_platform_info) {
  403. dev_err(&pdev->dev, "can't get the platform data\n");
  404. return -EINVAL;
  405. }
  406. master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
  407. if (!master)
  408. return -ENOMEM;
  409. platform_set_drvdata(pdev, master);
  410. master->bus_num = pdev->id;
  411. master->num_chipselect = mxc_platform_info->num_chipselect;
  412. spi_imx = spi_master_get_devdata(master);
  413. spi_imx->bitbang.master = spi_master_get(master);
  414. spi_imx->chipselect = mxc_platform_info->chipselect;
  415. for (i = 0; i < master->num_chipselect; i++) {
  416. if (spi_imx->chipselect[i] < 0)
  417. continue;
  418. ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
  419. if (ret) {
  420. while (i > 0) {
  421. i--;
  422. if (spi_imx->chipselect[i] >= 0)
  423. gpio_free(spi_imx->chipselect[i]);
  424. }
  425. dev_err(&pdev->dev, "can't get cs gpios\n");
  426. goto out_master_put;
  427. }
  428. }
  429. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  430. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  431. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  432. spi_imx->bitbang.master->setup = spi_imx_setup;
  433. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  434. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  435. init_completion(&spi_imx->xfer_done);
  436. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  437. if (!res) {
  438. dev_err(&pdev->dev, "can't get platform resource\n");
  439. ret = -ENOMEM;
  440. goto out_gpio_free;
  441. }
  442. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  443. dev_err(&pdev->dev, "request_mem_region failed\n");
  444. ret = -EBUSY;
  445. goto out_gpio_free;
  446. }
  447. spi_imx->base = ioremap(res->start, resource_size(res));
  448. if (!spi_imx->base) {
  449. ret = -EINVAL;
  450. goto out_release_mem;
  451. }
  452. spi_imx->irq = platform_get_irq(pdev, 0);
  453. if (spi_imx->irq <= 0) {
  454. ret = -EINVAL;
  455. goto out_iounmap;
  456. }
  457. ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
  458. if (ret) {
  459. dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
  460. goto out_iounmap;
  461. }
  462. if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35()) {
  463. spi_imx->intctrl = mx31_intctrl;
  464. spi_imx->config = mx31_config;
  465. spi_imx->trigger = mx31_trigger;
  466. spi_imx->rx_available = mx31_rx_available;
  467. } else if (cpu_is_mx27() || cpu_is_mx21()) {
  468. spi_imx->intctrl = mx27_intctrl;
  469. spi_imx->config = mx27_config;
  470. spi_imx->trigger = mx27_trigger;
  471. spi_imx->rx_available = mx27_rx_available;
  472. } else if (cpu_is_mx1()) {
  473. spi_imx->intctrl = mx1_intctrl;
  474. spi_imx->config = mx1_config;
  475. spi_imx->trigger = mx1_trigger;
  476. spi_imx->rx_available = mx1_rx_available;
  477. } else
  478. BUG();
  479. spi_imx->clk = clk_get(&pdev->dev, NULL);
  480. if (IS_ERR(spi_imx->clk)) {
  481. dev_err(&pdev->dev, "unable to get clock\n");
  482. ret = PTR_ERR(spi_imx->clk);
  483. goto out_free_irq;
  484. }
  485. clk_enable(spi_imx->clk);
  486. spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
  487. if (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27())
  488. writel(1, spi_imx->base + MXC_RESET);
  489. /* drain receive buffer */
  490. if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35())
  491. while (readl(spi_imx->base + MX3_CSPISTAT) & MX3_CSPISTAT_RR)
  492. readl(spi_imx->base + MXC_CSPIRXDATA);
  493. spi_imx->intctrl(spi_imx, 0);
  494. ret = spi_bitbang_start(&spi_imx->bitbang);
  495. if (ret) {
  496. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  497. goto out_clk_put;
  498. }
  499. dev_info(&pdev->dev, "probed\n");
  500. return ret;
  501. out_clk_put:
  502. clk_disable(spi_imx->clk);
  503. clk_put(spi_imx->clk);
  504. out_free_irq:
  505. free_irq(spi_imx->irq, spi_imx);
  506. out_iounmap:
  507. iounmap(spi_imx->base);
  508. out_release_mem:
  509. release_mem_region(res->start, resource_size(res));
  510. out_gpio_free:
  511. for (i = 0; i < master->num_chipselect; i++)
  512. if (spi_imx->chipselect[i] >= 0)
  513. gpio_free(spi_imx->chipselect[i]);
  514. out_master_put:
  515. spi_master_put(master);
  516. kfree(master);
  517. platform_set_drvdata(pdev, NULL);
  518. return ret;
  519. }
  520. static int __devexit spi_imx_remove(struct platform_device *pdev)
  521. {
  522. struct spi_master *master = platform_get_drvdata(pdev);
  523. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  524. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  525. int i;
  526. spi_bitbang_stop(&spi_imx->bitbang);
  527. writel(0, spi_imx->base + MXC_CSPICTRL);
  528. clk_disable(spi_imx->clk);
  529. clk_put(spi_imx->clk);
  530. free_irq(spi_imx->irq, spi_imx);
  531. iounmap(spi_imx->base);
  532. for (i = 0; i < master->num_chipselect; i++)
  533. if (spi_imx->chipselect[i] >= 0)
  534. gpio_free(spi_imx->chipselect[i]);
  535. spi_master_put(master);
  536. release_mem_region(res->start, resource_size(res));
  537. platform_set_drvdata(pdev, NULL);
  538. return 0;
  539. }
  540. static struct platform_driver spi_imx_driver = {
  541. .driver = {
  542. .name = DRIVER_NAME,
  543. .owner = THIS_MODULE,
  544. },
  545. .probe = spi_imx_probe,
  546. .remove = __devexit_p(spi_imx_remove),
  547. };
  548. static int __init spi_imx_init(void)
  549. {
  550. return platform_driver_register(&spi_imx_driver);
  551. }
  552. static void __exit spi_imx_exit(void)
  553. {
  554. platform_driver_unregister(&spi_imx_driver);
  555. }
  556. module_init(spi_imx_init);
  557. module_exit(spi_imx_exit);
  558. MODULE_DESCRIPTION("SPI Master Controller driver");
  559. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  560. MODULE_LICENSE("GPL");